mpc85xx_edac.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/edac.h>
  19. #include <linux/smp.h>
  20. #include <linux/gfp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. #ifdef CONFIG_PCI
  28. static int edac_pci_idx;
  29. #endif
  30. static int edac_mc_idx;
  31. static u32 orig_ddr_err_disable;
  32. static u32 orig_ddr_err_sbe;
  33. /*
  34. * PCI Err defines
  35. */
  36. #ifdef CONFIG_PCI
  37. static u32 orig_pci_err_cap_dr;
  38. static u32 orig_pci_err_en;
  39. #endif
  40. static u32 orig_l2_err_disable;
  41. #ifdef CONFIG_FSL_SOC_BOOKE
  42. static u32 orig_hid1[2];
  43. #endif
  44. /************************ MC SYSFS parts ***********************************/
  45. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  46. static ssize_t mpc85xx_mc_inject_data_hi_show(struct device *dev,
  47. struct device_attribute *mattr,
  48. char *data)
  49. {
  50. struct mem_ctl_info *mci = to_mci(dev);
  51. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  52. return sprintf(data, "0x%08x",
  53. in_be32(pdata->mc_vbase +
  54. MPC85XX_MC_DATA_ERR_INJECT_HI));
  55. }
  56. static ssize_t mpc85xx_mc_inject_data_lo_show(struct device *dev,
  57. struct device_attribute *mattr,
  58. char *data)
  59. {
  60. struct mem_ctl_info *mci = to_mci(dev);
  61. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  62. return sprintf(data, "0x%08x",
  63. in_be32(pdata->mc_vbase +
  64. MPC85XX_MC_DATA_ERR_INJECT_LO));
  65. }
  66. static ssize_t mpc85xx_mc_inject_ctrl_show(struct device *dev,
  67. struct device_attribute *mattr,
  68. char *data)
  69. {
  70. struct mem_ctl_info *mci = to_mci(dev);
  71. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  72. return sprintf(data, "0x%08x",
  73. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  74. }
  75. static ssize_t mpc85xx_mc_inject_data_hi_store(struct device *dev,
  76. struct device_attribute *mattr,
  77. const char *data, size_t count)
  78. {
  79. struct mem_ctl_info *mci = to_mci(dev);
  80. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  81. if (isdigit(*data)) {
  82. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  83. simple_strtoul(data, NULL, 0));
  84. return count;
  85. }
  86. return 0;
  87. }
  88. static ssize_t mpc85xx_mc_inject_data_lo_store(struct device *dev,
  89. struct device_attribute *mattr,
  90. const char *data, size_t count)
  91. {
  92. struct mem_ctl_info *mci = to_mci(dev);
  93. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  94. if (isdigit(*data)) {
  95. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  96. simple_strtoul(data, NULL, 0));
  97. return count;
  98. }
  99. return 0;
  100. }
  101. static ssize_t mpc85xx_mc_inject_ctrl_store(struct device *dev,
  102. struct device_attribute *mattr,
  103. const char *data, size_t count)
  104. {
  105. struct mem_ctl_info *mci = to_mci(dev);
  106. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  107. if (isdigit(*data)) {
  108. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  109. simple_strtoul(data, NULL, 0));
  110. return count;
  111. }
  112. return 0;
  113. }
  114. DEVICE_ATTR(inject_data_hi, S_IRUGO | S_IWUSR,
  115. mpc85xx_mc_inject_data_hi_show, mpc85xx_mc_inject_data_hi_store);
  116. DEVICE_ATTR(inject_data_lo, S_IRUGO | S_IWUSR,
  117. mpc85xx_mc_inject_data_lo_show, mpc85xx_mc_inject_data_lo_store);
  118. DEVICE_ATTR(inject_ctrl, S_IRUGO | S_IWUSR,
  119. mpc85xx_mc_inject_ctrl_show, mpc85xx_mc_inject_ctrl_store);
  120. static int mpc85xx_create_sysfs_attributes(struct mem_ctl_info *mci)
  121. {
  122. int rc;
  123. rc = device_create_file(&mci->dev, &dev_attr_inject_data_hi);
  124. if (rc < 0)
  125. return rc;
  126. rc = device_create_file(&mci->dev, &dev_attr_inject_data_lo);
  127. if (rc < 0)
  128. return rc;
  129. rc = device_create_file(&mci->dev, &dev_attr_inject_ctrl);
  130. if (rc < 0)
  131. return rc;
  132. return 0;
  133. }
  134. static void mpc85xx_remove_sysfs_attributes(struct mem_ctl_info *mci)
  135. {
  136. device_remove_file(&mci->dev, &dev_attr_inject_data_hi);
  137. device_remove_file(&mci->dev, &dev_attr_inject_data_lo);
  138. device_remove_file(&mci->dev, &dev_attr_inject_ctrl);
  139. }
  140. /**************************** PCI Err device ***************************/
  141. #ifdef CONFIG_PCI
  142. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  143. {
  144. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  145. u32 err_detect;
  146. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  147. /* master aborts can happen during PCI config cycles */
  148. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  149. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  150. return;
  151. }
  152. printk(KERN_ERR "PCI error(s) detected\n");
  153. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  154. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  155. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  156. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  157. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  158. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  159. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  160. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  161. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  162. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  163. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  164. /* clear error bits */
  165. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  166. if (err_detect & PCI_EDE_PERR_MASK)
  167. edac_pci_handle_pe(pci, pci->ctl_name);
  168. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  169. edac_pci_handle_npe(pci, pci->ctl_name);
  170. }
  171. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  172. {
  173. struct edac_pci_ctl_info *pci = dev_id;
  174. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  175. u32 err_detect;
  176. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  177. if (!err_detect)
  178. return IRQ_NONE;
  179. mpc85xx_pci_check(pci);
  180. return IRQ_HANDLED;
  181. }
  182. int mpc85xx_pci_err_probe(struct platform_device *op)
  183. {
  184. struct edac_pci_ctl_info *pci;
  185. struct mpc85xx_pci_pdata *pdata;
  186. struct resource r;
  187. int res = 0;
  188. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  189. return -ENOMEM;
  190. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  191. if (!pci)
  192. return -ENOMEM;
  193. /* make sure error reporting method is sane */
  194. switch (edac_op_state) {
  195. case EDAC_OPSTATE_POLL:
  196. case EDAC_OPSTATE_INT:
  197. break;
  198. default:
  199. edac_op_state = EDAC_OPSTATE_INT;
  200. break;
  201. }
  202. pdata = pci->pvt_info;
  203. pdata->name = "mpc85xx_pci_err";
  204. pdata->irq = NO_IRQ;
  205. dev_set_drvdata(&op->dev, pci);
  206. pci->dev = &op->dev;
  207. pci->mod_name = EDAC_MOD_STR;
  208. pci->ctl_name = pdata->name;
  209. pci->dev_name = dev_name(&op->dev);
  210. if (edac_op_state == EDAC_OPSTATE_POLL)
  211. pci->edac_check = mpc85xx_pci_check;
  212. pdata->edac_idx = edac_pci_idx++;
  213. res = of_address_to_resource(op->dev.of_node, 0, &r);
  214. if (res) {
  215. printk(KERN_ERR "%s: Unable to get resource for "
  216. "PCI err regs\n", __func__);
  217. goto err;
  218. }
  219. /* we only need the error registers */
  220. r.start += 0xe00;
  221. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  222. pdata->name)) {
  223. printk(KERN_ERR "%s: Error while requesting mem region\n",
  224. __func__);
  225. res = -EBUSY;
  226. goto err;
  227. }
  228. pdata->pci_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  229. if (!pdata->pci_vbase) {
  230. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  231. res = -ENOMEM;
  232. goto err;
  233. }
  234. orig_pci_err_cap_dr =
  235. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  236. /* PCI master abort is expected during config cycles */
  237. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  238. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  239. /* disable master abort reporting */
  240. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  241. /* clear error bits */
  242. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  243. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  244. edac_dbg(3, "failed edac_pci_add_device()\n");
  245. goto err;
  246. }
  247. if (edac_op_state == EDAC_OPSTATE_INT) {
  248. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  249. res = devm_request_irq(&op->dev, pdata->irq,
  250. mpc85xx_pci_isr, IRQF_DISABLED,
  251. "[EDAC] PCI err", pci);
  252. if (res < 0) {
  253. printk(KERN_ERR
  254. "%s: Unable to request irq %d for "
  255. "MPC85xx PCI err\n", __func__, pdata->irq);
  256. irq_dispose_mapping(pdata->irq);
  257. res = -ENODEV;
  258. goto err2;
  259. }
  260. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  261. pdata->irq);
  262. }
  263. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  264. edac_dbg(3, "success\n");
  265. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  266. return 0;
  267. err2:
  268. edac_pci_del_device(&op->dev);
  269. err:
  270. edac_pci_free_ctl_info(pci);
  271. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  272. return res;
  273. }
  274. EXPORT_SYMBOL(mpc85xx_pci_err_probe);
  275. #endif /* CONFIG_PCI */
  276. /**************************** L2 Err device ***************************/
  277. /************************ L2 SYSFS parts ***********************************/
  278. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  279. *edac_dev, char *data)
  280. {
  281. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  282. return sprintf(data, "0x%08x",
  283. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  284. }
  285. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  286. *edac_dev, char *data)
  287. {
  288. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  289. return sprintf(data, "0x%08x",
  290. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  291. }
  292. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  293. *edac_dev, char *data)
  294. {
  295. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  296. return sprintf(data, "0x%08x",
  297. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  298. }
  299. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  300. *edac_dev, const char *data,
  301. size_t count)
  302. {
  303. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  304. if (isdigit(*data)) {
  305. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  306. simple_strtoul(data, NULL, 0));
  307. return count;
  308. }
  309. return 0;
  310. }
  311. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  312. *edac_dev, const char *data,
  313. size_t count)
  314. {
  315. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  316. if (isdigit(*data)) {
  317. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  318. simple_strtoul(data, NULL, 0));
  319. return count;
  320. }
  321. return 0;
  322. }
  323. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  324. *edac_dev, const char *data,
  325. size_t count)
  326. {
  327. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  328. if (isdigit(*data)) {
  329. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  330. simple_strtoul(data, NULL, 0));
  331. return count;
  332. }
  333. return 0;
  334. }
  335. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  336. {
  337. .attr = {
  338. .name = "inject_data_hi",
  339. .mode = (S_IRUGO | S_IWUSR)
  340. },
  341. .show = mpc85xx_l2_inject_data_hi_show,
  342. .store = mpc85xx_l2_inject_data_hi_store},
  343. {
  344. .attr = {
  345. .name = "inject_data_lo",
  346. .mode = (S_IRUGO | S_IWUSR)
  347. },
  348. .show = mpc85xx_l2_inject_data_lo_show,
  349. .store = mpc85xx_l2_inject_data_lo_store},
  350. {
  351. .attr = {
  352. .name = "inject_ctrl",
  353. .mode = (S_IRUGO | S_IWUSR)
  354. },
  355. .show = mpc85xx_l2_inject_ctrl_show,
  356. .store = mpc85xx_l2_inject_ctrl_store},
  357. /* End of list */
  358. {
  359. .attr = {.name = NULL}
  360. }
  361. };
  362. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  363. *edac_dev)
  364. {
  365. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  366. }
  367. /***************************** L2 ops ***********************************/
  368. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  369. {
  370. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  371. u32 err_detect;
  372. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  373. if (!(err_detect & L2_EDE_MASK))
  374. return;
  375. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  376. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  377. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  378. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  379. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  380. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  381. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  382. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  383. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  384. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  385. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  386. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  387. /* clear error detect register */
  388. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  389. if (err_detect & L2_EDE_CE_MASK)
  390. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  391. if (err_detect & L2_EDE_UE_MASK)
  392. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  393. }
  394. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  395. {
  396. struct edac_device_ctl_info *edac_dev = dev_id;
  397. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  398. u32 err_detect;
  399. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  400. if (!(err_detect & L2_EDE_MASK))
  401. return IRQ_NONE;
  402. mpc85xx_l2_check(edac_dev);
  403. return IRQ_HANDLED;
  404. }
  405. static int mpc85xx_l2_err_probe(struct platform_device *op)
  406. {
  407. struct edac_device_ctl_info *edac_dev;
  408. struct mpc85xx_l2_pdata *pdata;
  409. struct resource r;
  410. int res;
  411. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  412. return -ENOMEM;
  413. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  414. "cpu", 1, "L", 1, 2, NULL, 0,
  415. edac_dev_idx);
  416. if (!edac_dev) {
  417. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  418. return -ENOMEM;
  419. }
  420. pdata = edac_dev->pvt_info;
  421. pdata->name = "mpc85xx_l2_err";
  422. pdata->irq = NO_IRQ;
  423. edac_dev->dev = &op->dev;
  424. dev_set_drvdata(edac_dev->dev, edac_dev);
  425. edac_dev->ctl_name = pdata->name;
  426. edac_dev->dev_name = pdata->name;
  427. res = of_address_to_resource(op->dev.of_node, 0, &r);
  428. if (res) {
  429. printk(KERN_ERR "%s: Unable to get resource for "
  430. "L2 err regs\n", __func__);
  431. goto err;
  432. }
  433. /* we only need the error registers */
  434. r.start += 0xe00;
  435. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  436. pdata->name)) {
  437. printk(KERN_ERR "%s: Error while requesting mem region\n",
  438. __func__);
  439. res = -EBUSY;
  440. goto err;
  441. }
  442. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  443. if (!pdata->l2_vbase) {
  444. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  445. res = -ENOMEM;
  446. goto err;
  447. }
  448. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  449. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  450. /* clear the err_dis */
  451. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  452. edac_dev->mod_name = EDAC_MOD_STR;
  453. if (edac_op_state == EDAC_OPSTATE_POLL)
  454. edac_dev->edac_check = mpc85xx_l2_check;
  455. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  456. pdata->edac_idx = edac_dev_idx++;
  457. if (edac_device_add_device(edac_dev) > 0) {
  458. edac_dbg(3, "failed edac_device_add_device()\n");
  459. goto err;
  460. }
  461. if (edac_op_state == EDAC_OPSTATE_INT) {
  462. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  463. res = devm_request_irq(&op->dev, pdata->irq,
  464. mpc85xx_l2_isr, IRQF_DISABLED,
  465. "[EDAC] L2 err", edac_dev);
  466. if (res < 0) {
  467. printk(KERN_ERR
  468. "%s: Unable to request irq %d for "
  469. "MPC85xx L2 err\n", __func__, pdata->irq);
  470. irq_dispose_mapping(pdata->irq);
  471. res = -ENODEV;
  472. goto err2;
  473. }
  474. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  475. pdata->irq);
  476. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  477. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  478. }
  479. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  480. edac_dbg(3, "success\n");
  481. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  482. return 0;
  483. err2:
  484. edac_device_del_device(&op->dev);
  485. err:
  486. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  487. edac_device_free_ctl_info(edac_dev);
  488. return res;
  489. }
  490. static int mpc85xx_l2_err_remove(struct platform_device *op)
  491. {
  492. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  493. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  494. edac_dbg(0, "\n");
  495. if (edac_op_state == EDAC_OPSTATE_INT) {
  496. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  497. irq_dispose_mapping(pdata->irq);
  498. }
  499. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  500. edac_device_del_device(&op->dev);
  501. edac_device_free_ctl_info(edac_dev);
  502. return 0;
  503. }
  504. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  505. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  506. { .compatible = "fsl,8540-l2-cache-controller", },
  507. { .compatible = "fsl,8541-l2-cache-controller", },
  508. { .compatible = "fsl,8544-l2-cache-controller", },
  509. { .compatible = "fsl,8548-l2-cache-controller", },
  510. { .compatible = "fsl,8555-l2-cache-controller", },
  511. { .compatible = "fsl,8568-l2-cache-controller", },
  512. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  513. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  514. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  515. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  516. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  517. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  518. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  519. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  520. { .compatible = "fsl,mpc8569-l2-cache-controller", },
  521. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  522. { .compatible = "fsl,p1020-l2-cache-controller", },
  523. { .compatible = "fsl,p1021-l2-cache-controller", },
  524. { .compatible = "fsl,p2020-l2-cache-controller", },
  525. {},
  526. };
  527. MODULE_DEVICE_TABLE(of, mpc85xx_l2_err_of_match);
  528. static struct platform_driver mpc85xx_l2_err_driver = {
  529. .probe = mpc85xx_l2_err_probe,
  530. .remove = mpc85xx_l2_err_remove,
  531. .driver = {
  532. .name = "mpc85xx_l2_err",
  533. .owner = THIS_MODULE,
  534. .of_match_table = mpc85xx_l2_err_of_match,
  535. },
  536. };
  537. /**************************** MC Err device ***************************/
  538. /*
  539. * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
  540. * MPC8572 User's Manual. Each line represents a syndrome bit column as a
  541. * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
  542. * below correspond to Freescale's manuals.
  543. */
  544. static unsigned int ecc_table[16] = {
  545. /* MSB LSB */
  546. /* [0:31] [32:63] */
  547. 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
  548. 0x00ff00ff, 0x00fff0ff,
  549. 0x0f0f0f0f, 0x0f0fff00,
  550. 0x11113333, 0x7777000f,
  551. 0x22224444, 0x8888222f,
  552. 0x44448888, 0xffff4441,
  553. 0x8888ffff, 0x11118882,
  554. 0xffff1111, 0x22221114, /* Syndrome bit 0 */
  555. };
  556. /*
  557. * Calculate the correct ECC value for a 64-bit value specified by high:low
  558. */
  559. static u8 calculate_ecc(u32 high, u32 low)
  560. {
  561. u32 mask_low;
  562. u32 mask_high;
  563. int bit_cnt;
  564. u8 ecc = 0;
  565. int i;
  566. int j;
  567. for (i = 0; i < 8; i++) {
  568. mask_high = ecc_table[i * 2];
  569. mask_low = ecc_table[i * 2 + 1];
  570. bit_cnt = 0;
  571. for (j = 0; j < 32; j++) {
  572. if ((mask_high >> j) & 1)
  573. bit_cnt ^= (high >> j) & 1;
  574. if ((mask_low >> j) & 1)
  575. bit_cnt ^= (low >> j) & 1;
  576. }
  577. ecc |= bit_cnt << i;
  578. }
  579. return ecc;
  580. }
  581. /*
  582. * Create the syndrome code which is generated if the data line specified by
  583. * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
  584. * User's Manual and 9-61 in the MPC8572 User's Manual.
  585. */
  586. static u8 syndrome_from_bit(unsigned int bit) {
  587. int i;
  588. u8 syndrome = 0;
  589. /*
  590. * Cycle through the upper or lower 32-bit portion of each value in
  591. * ecc_table depending on if 'bit' is in the upper or lower half of
  592. * 64-bit data.
  593. */
  594. for (i = bit < 32; i < 16; i += 2)
  595. syndrome |= ((ecc_table[i] >> (bit % 32)) & 1) << (i / 2);
  596. return syndrome;
  597. }
  598. /*
  599. * Decode data and ecc syndrome to determine what went wrong
  600. * Note: This can only decode single-bit errors
  601. */
  602. static void sbe_ecc_decode(u32 cap_high, u32 cap_low, u32 cap_ecc,
  603. int *bad_data_bit, int *bad_ecc_bit)
  604. {
  605. int i;
  606. u8 syndrome;
  607. *bad_data_bit = -1;
  608. *bad_ecc_bit = -1;
  609. /*
  610. * Calculate the ECC of the captured data and XOR it with the captured
  611. * ECC to find an ECC syndrome value we can search for
  612. */
  613. syndrome = calculate_ecc(cap_high, cap_low) ^ cap_ecc;
  614. /* Check if a data line is stuck... */
  615. for (i = 0; i < 64; i++) {
  616. if (syndrome == syndrome_from_bit(i)) {
  617. *bad_data_bit = i;
  618. return;
  619. }
  620. }
  621. /* If data is correct, check ECC bits for errors... */
  622. for (i = 0; i < 8; i++) {
  623. if ((syndrome >> i) & 0x1) {
  624. *bad_ecc_bit = i;
  625. return;
  626. }
  627. }
  628. }
  629. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  630. {
  631. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  632. struct csrow_info *csrow;
  633. u32 bus_width;
  634. u32 err_detect;
  635. u32 syndrome;
  636. u32 err_addr;
  637. u32 pfn;
  638. int row_index;
  639. u32 cap_high;
  640. u32 cap_low;
  641. int bad_data_bit;
  642. int bad_ecc_bit;
  643. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  644. if (!err_detect)
  645. return;
  646. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  647. err_detect);
  648. /* no more processing if not ECC bit errors */
  649. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  650. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  651. return;
  652. }
  653. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  654. /* Mask off appropriate bits of syndrome based on bus width */
  655. bus_width = (in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG) &
  656. DSC_DBW_MASK) ? 32 : 64;
  657. if (bus_width == 64)
  658. syndrome &= 0xff;
  659. else
  660. syndrome &= 0xffff;
  661. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  662. pfn = err_addr >> PAGE_SHIFT;
  663. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  664. csrow = mci->csrows[row_index];
  665. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  666. break;
  667. }
  668. cap_high = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_HI);
  669. cap_low = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_LO);
  670. /*
  671. * Analyze single-bit errors on 64-bit wide buses
  672. * TODO: Add support for 32-bit wide buses
  673. */
  674. if ((err_detect & DDR_EDE_SBE) && (bus_width == 64)) {
  675. sbe_ecc_decode(cap_high, cap_low, syndrome,
  676. &bad_data_bit, &bad_ecc_bit);
  677. if (bad_data_bit != -1)
  678. mpc85xx_mc_printk(mci, KERN_ERR,
  679. "Faulty Data bit: %d\n", bad_data_bit);
  680. if (bad_ecc_bit != -1)
  681. mpc85xx_mc_printk(mci, KERN_ERR,
  682. "Faulty ECC bit: %d\n", bad_ecc_bit);
  683. mpc85xx_mc_printk(mci, KERN_ERR,
  684. "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  685. cap_high ^ (1 << (bad_data_bit - 32)),
  686. cap_low ^ (1 << bad_data_bit),
  687. syndrome ^ (1 << bad_ecc_bit));
  688. }
  689. mpc85xx_mc_printk(mci, KERN_ERR,
  690. "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  691. cap_high, cap_low, syndrome);
  692. mpc85xx_mc_printk(mci, KERN_ERR, "Err addr: %#8.8x\n", err_addr);
  693. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  694. /* we are out of range */
  695. if (row_index == mci->nr_csrows)
  696. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  697. if (err_detect & DDR_EDE_SBE)
  698. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
  699. pfn, err_addr & ~PAGE_MASK, syndrome,
  700. row_index, 0, -1,
  701. mci->ctl_name, "");
  702. if (err_detect & DDR_EDE_MBE)
  703. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  704. pfn, err_addr & ~PAGE_MASK, syndrome,
  705. row_index, 0, -1,
  706. mci->ctl_name, "");
  707. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  708. }
  709. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  710. {
  711. struct mem_ctl_info *mci = dev_id;
  712. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  713. u32 err_detect;
  714. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  715. if (!err_detect)
  716. return IRQ_NONE;
  717. mpc85xx_mc_check(mci);
  718. return IRQ_HANDLED;
  719. }
  720. static void mpc85xx_init_csrows(struct mem_ctl_info *mci)
  721. {
  722. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  723. struct csrow_info *csrow;
  724. struct dimm_info *dimm;
  725. u32 sdram_ctl;
  726. u32 sdtype;
  727. enum mem_type mtype;
  728. u32 cs_bnds;
  729. int index;
  730. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  731. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  732. if (sdram_ctl & DSC_RD_EN) {
  733. switch (sdtype) {
  734. case DSC_SDTYPE_DDR:
  735. mtype = MEM_RDDR;
  736. break;
  737. case DSC_SDTYPE_DDR2:
  738. mtype = MEM_RDDR2;
  739. break;
  740. case DSC_SDTYPE_DDR3:
  741. mtype = MEM_RDDR3;
  742. break;
  743. default:
  744. mtype = MEM_UNKNOWN;
  745. break;
  746. }
  747. } else {
  748. switch (sdtype) {
  749. case DSC_SDTYPE_DDR:
  750. mtype = MEM_DDR;
  751. break;
  752. case DSC_SDTYPE_DDR2:
  753. mtype = MEM_DDR2;
  754. break;
  755. case DSC_SDTYPE_DDR3:
  756. mtype = MEM_DDR3;
  757. break;
  758. default:
  759. mtype = MEM_UNKNOWN;
  760. break;
  761. }
  762. }
  763. for (index = 0; index < mci->nr_csrows; index++) {
  764. u32 start;
  765. u32 end;
  766. csrow = mci->csrows[index];
  767. dimm = csrow->channels[0]->dimm;
  768. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  769. (index * MPC85XX_MC_CS_BNDS_OFS));
  770. start = (cs_bnds & 0xffff0000) >> 16;
  771. end = (cs_bnds & 0x0000ffff);
  772. if (start == end)
  773. continue; /* not populated */
  774. start <<= (24 - PAGE_SHIFT);
  775. end <<= (24 - PAGE_SHIFT);
  776. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  777. csrow->first_page = start;
  778. csrow->last_page = end;
  779. dimm->nr_pages = end + 1 - start;
  780. dimm->grain = 8;
  781. dimm->mtype = mtype;
  782. dimm->dtype = DEV_UNKNOWN;
  783. if (sdram_ctl & DSC_X32_EN)
  784. dimm->dtype = DEV_X32;
  785. dimm->edac_mode = EDAC_SECDED;
  786. }
  787. }
  788. static int mpc85xx_mc_err_probe(struct platform_device *op)
  789. {
  790. struct mem_ctl_info *mci;
  791. struct edac_mc_layer layers[2];
  792. struct mpc85xx_mc_pdata *pdata;
  793. struct resource r;
  794. u32 sdram_ctl;
  795. int res;
  796. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  797. return -ENOMEM;
  798. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  799. layers[0].size = 4;
  800. layers[0].is_virt_csrow = true;
  801. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  802. layers[1].size = 1;
  803. layers[1].is_virt_csrow = false;
  804. mci = edac_mc_alloc(edac_mc_idx, ARRAY_SIZE(layers), layers,
  805. sizeof(*pdata));
  806. if (!mci) {
  807. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  808. return -ENOMEM;
  809. }
  810. pdata = mci->pvt_info;
  811. pdata->name = "mpc85xx_mc_err";
  812. pdata->irq = NO_IRQ;
  813. mci->pdev = &op->dev;
  814. pdata->edac_idx = edac_mc_idx++;
  815. dev_set_drvdata(mci->pdev, mci);
  816. mci->ctl_name = pdata->name;
  817. mci->dev_name = pdata->name;
  818. res = of_address_to_resource(op->dev.of_node, 0, &r);
  819. if (res) {
  820. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  821. __func__);
  822. goto err;
  823. }
  824. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  825. pdata->name)) {
  826. printk(KERN_ERR "%s: Error while requesting mem region\n",
  827. __func__);
  828. res = -EBUSY;
  829. goto err;
  830. }
  831. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  832. if (!pdata->mc_vbase) {
  833. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  834. res = -ENOMEM;
  835. goto err;
  836. }
  837. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  838. if (!(sdram_ctl & DSC_ECC_EN)) {
  839. /* no ECC */
  840. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  841. res = -ENODEV;
  842. goto err;
  843. }
  844. edac_dbg(3, "init mci\n");
  845. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  846. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  847. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  848. mci->edac_cap = EDAC_FLAG_SECDED;
  849. mci->mod_name = EDAC_MOD_STR;
  850. mci->mod_ver = MPC85XX_REVISION;
  851. if (edac_op_state == EDAC_OPSTATE_POLL)
  852. mci->edac_check = mpc85xx_mc_check;
  853. mci->ctl_page_to_phys = NULL;
  854. mci->scrub_mode = SCRUB_SW_SRC;
  855. mpc85xx_init_csrows(mci);
  856. /* store the original error disable bits */
  857. orig_ddr_err_disable =
  858. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  859. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  860. /* clear all error bits */
  861. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  862. if (edac_mc_add_mc(mci)) {
  863. edac_dbg(3, "failed edac_mc_add_mc()\n");
  864. goto err;
  865. }
  866. if (mpc85xx_create_sysfs_attributes(mci)) {
  867. edac_mc_del_mc(mci->pdev);
  868. edac_dbg(3, "failed edac_mc_add_mc()\n");
  869. goto err;
  870. }
  871. if (edac_op_state == EDAC_OPSTATE_INT) {
  872. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  873. DDR_EIE_MBEE | DDR_EIE_SBEE);
  874. /* store the original error management threshold */
  875. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  876. MPC85XX_MC_ERR_SBE) & 0xff0000;
  877. /* set threshold to 1 error per interrupt */
  878. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  879. /* register interrupts */
  880. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  881. res = devm_request_irq(&op->dev, pdata->irq,
  882. mpc85xx_mc_isr,
  883. IRQF_DISABLED | IRQF_SHARED,
  884. "[EDAC] MC err", mci);
  885. if (res < 0) {
  886. printk(KERN_ERR "%s: Unable to request irq %d for "
  887. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  888. irq_dispose_mapping(pdata->irq);
  889. res = -ENODEV;
  890. goto err2;
  891. }
  892. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  893. pdata->irq);
  894. }
  895. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  896. edac_dbg(3, "success\n");
  897. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  898. return 0;
  899. err2:
  900. edac_mc_del_mc(&op->dev);
  901. err:
  902. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  903. edac_mc_free(mci);
  904. return res;
  905. }
  906. static int mpc85xx_mc_err_remove(struct platform_device *op)
  907. {
  908. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  909. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  910. edac_dbg(0, "\n");
  911. if (edac_op_state == EDAC_OPSTATE_INT) {
  912. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  913. irq_dispose_mapping(pdata->irq);
  914. }
  915. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  916. orig_ddr_err_disable);
  917. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  918. mpc85xx_remove_sysfs_attributes(mci);
  919. edac_mc_del_mc(&op->dev);
  920. edac_mc_free(mci);
  921. return 0;
  922. }
  923. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  924. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  925. { .compatible = "fsl,8540-memory-controller", },
  926. { .compatible = "fsl,8541-memory-controller", },
  927. { .compatible = "fsl,8544-memory-controller", },
  928. { .compatible = "fsl,8548-memory-controller", },
  929. { .compatible = "fsl,8555-memory-controller", },
  930. { .compatible = "fsl,8568-memory-controller", },
  931. { .compatible = "fsl,mpc8536-memory-controller", },
  932. { .compatible = "fsl,mpc8540-memory-controller", },
  933. { .compatible = "fsl,mpc8541-memory-controller", },
  934. { .compatible = "fsl,mpc8544-memory-controller", },
  935. { .compatible = "fsl,mpc8548-memory-controller", },
  936. { .compatible = "fsl,mpc8555-memory-controller", },
  937. { .compatible = "fsl,mpc8560-memory-controller", },
  938. { .compatible = "fsl,mpc8568-memory-controller", },
  939. { .compatible = "fsl,mpc8569-memory-controller", },
  940. { .compatible = "fsl,mpc8572-memory-controller", },
  941. { .compatible = "fsl,mpc8349-memory-controller", },
  942. { .compatible = "fsl,p1020-memory-controller", },
  943. { .compatible = "fsl,p1021-memory-controller", },
  944. { .compatible = "fsl,p2020-memory-controller", },
  945. { .compatible = "fsl,qoriq-memory-controller", },
  946. {},
  947. };
  948. MODULE_DEVICE_TABLE(of, mpc85xx_mc_err_of_match);
  949. static struct platform_driver mpc85xx_mc_err_driver = {
  950. .probe = mpc85xx_mc_err_probe,
  951. .remove = mpc85xx_mc_err_remove,
  952. .driver = {
  953. .name = "mpc85xx_mc_err",
  954. .owner = THIS_MODULE,
  955. .of_match_table = mpc85xx_mc_err_of_match,
  956. },
  957. };
  958. #ifdef CONFIG_FSL_SOC_BOOKE
  959. static void __init mpc85xx_mc_clear_rfxe(void *data)
  960. {
  961. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  962. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~HID1_RFXE));
  963. }
  964. #endif
  965. static int __init mpc85xx_mc_init(void)
  966. {
  967. int res = 0;
  968. u32 pvr = 0;
  969. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  970. "(C) 2006 Montavista Software\n");
  971. /* make sure error reporting method is sane */
  972. switch (edac_op_state) {
  973. case EDAC_OPSTATE_POLL:
  974. case EDAC_OPSTATE_INT:
  975. break;
  976. default:
  977. edac_op_state = EDAC_OPSTATE_INT;
  978. break;
  979. }
  980. res = platform_driver_register(&mpc85xx_mc_err_driver);
  981. if (res)
  982. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  983. res = platform_driver_register(&mpc85xx_l2_err_driver);
  984. if (res)
  985. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  986. #ifdef CONFIG_FSL_SOC_BOOKE
  987. pvr = mfspr(SPRN_PVR);
  988. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  989. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  990. /*
  991. * need to clear HID1[RFXE] to disable machine check int
  992. * so we can catch it
  993. */
  994. if (edac_op_state == EDAC_OPSTATE_INT)
  995. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  996. }
  997. #endif
  998. return 0;
  999. }
  1000. module_init(mpc85xx_mc_init);
  1001. #ifdef CONFIG_FSL_SOC_BOOKE
  1002. static void __exit mpc85xx_mc_restore_hid1(void *data)
  1003. {
  1004. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  1005. }
  1006. #endif
  1007. static void __exit mpc85xx_mc_exit(void)
  1008. {
  1009. #ifdef CONFIG_FSL_SOC_BOOKE
  1010. u32 pvr = mfspr(SPRN_PVR);
  1011. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  1012. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  1013. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  1014. }
  1015. #endif
  1016. platform_driver_unregister(&mpc85xx_l2_err_driver);
  1017. platform_driver_unregister(&mpc85xx_mc_err_driver);
  1018. }
  1019. module_exit(mpc85xx_mc_exit);
  1020. MODULE_LICENSE("GPL");
  1021. MODULE_AUTHOR("Montavista Software, Inc.");
  1022. module_param(edac_op_state, int, 0444);
  1023. MODULE_PARM_DESC(edac_op_state,
  1024. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");