isp.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * isp.h
  3. *
  4. * TI OMAP3 ISP - Core
  5. *
  6. * Copyright (C) 2009-2010 Nokia Corporation
  7. * Copyright (C) 2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  24. * 02110-1301 USA
  25. */
  26. #ifndef OMAP3_ISP_CORE_H
  27. #define OMAP3_ISP_CORE_H
  28. #include <media/omap3isp.h>
  29. #include <media/v4l2-device.h>
  30. #include <linux/device.h>
  31. #include <linux/io.h>
  32. #include <linux/iommu.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/wait.h>
  35. #include "ispstat.h"
  36. #include "ispccdc.h"
  37. #include "ispreg.h"
  38. #include "ispresizer.h"
  39. #include "isppreview.h"
  40. #include "ispcsiphy.h"
  41. #include "ispcsi2.h"
  42. #include "ispccp2.h"
  43. #define IOMMU_FLAG (IOVMF_ENDIAN_LITTLE | IOVMF_ELSZ_8)
  44. #define ISP_TOK_TERM 0xFFFFFFFF /*
  45. * terminating token for ISP
  46. * modules reg list
  47. */
  48. #define to_isp_device(ptr_module) \
  49. container_of(ptr_module, struct isp_device, isp_##ptr_module)
  50. #define to_device(ptr_module) \
  51. (to_isp_device(ptr_module)->dev)
  52. enum isp_mem_resources {
  53. OMAP3_ISP_IOMEM_MAIN,
  54. OMAP3_ISP_IOMEM_CCP2,
  55. OMAP3_ISP_IOMEM_CCDC,
  56. OMAP3_ISP_IOMEM_HIST,
  57. OMAP3_ISP_IOMEM_H3A,
  58. OMAP3_ISP_IOMEM_PREV,
  59. OMAP3_ISP_IOMEM_RESZ,
  60. OMAP3_ISP_IOMEM_SBL,
  61. OMAP3_ISP_IOMEM_CSI2A_REGS1,
  62. OMAP3_ISP_IOMEM_CSIPHY2,
  63. OMAP3_ISP_IOMEM_CSI2A_REGS2,
  64. OMAP3_ISP_IOMEM_CSI2C_REGS1,
  65. OMAP3_ISP_IOMEM_CSIPHY1,
  66. OMAP3_ISP_IOMEM_CSI2C_REGS2,
  67. OMAP3_ISP_IOMEM_LAST
  68. };
  69. enum isp_sbl_resource {
  70. OMAP3_ISP_SBL_CSI1_READ = 0x1,
  71. OMAP3_ISP_SBL_CSI1_WRITE = 0x2,
  72. OMAP3_ISP_SBL_CSI2A_WRITE = 0x4,
  73. OMAP3_ISP_SBL_CSI2C_WRITE = 0x8,
  74. OMAP3_ISP_SBL_CCDC_LSC_READ = 0x10,
  75. OMAP3_ISP_SBL_CCDC_WRITE = 0x20,
  76. OMAP3_ISP_SBL_PREVIEW_READ = 0x40,
  77. OMAP3_ISP_SBL_PREVIEW_WRITE = 0x80,
  78. OMAP3_ISP_SBL_RESIZER_READ = 0x100,
  79. OMAP3_ISP_SBL_RESIZER_WRITE = 0x200,
  80. };
  81. enum isp_subclk_resource {
  82. OMAP3_ISP_SUBCLK_CCDC = (1 << 0),
  83. OMAP3_ISP_SUBCLK_AEWB = (1 << 1),
  84. OMAP3_ISP_SUBCLK_AF = (1 << 2),
  85. OMAP3_ISP_SUBCLK_HIST = (1 << 3),
  86. OMAP3_ISP_SUBCLK_PREVIEW = (1 << 4),
  87. OMAP3_ISP_SUBCLK_RESIZER = (1 << 5),
  88. };
  89. /* ISP: OMAP 34xx ES 1.0 */
  90. #define ISP_REVISION_1_0 0x10
  91. /* ISP2: OMAP 34xx ES 2.0, 2.1 and 3.0 */
  92. #define ISP_REVISION_2_0 0x20
  93. /* ISP2P: OMAP 36xx */
  94. #define ISP_REVISION_15_0 0xF0
  95. /*
  96. * struct isp_res_mapping - Map ISP io resources to ISP revision.
  97. * @isp_rev: ISP_REVISION_x_x
  98. * @map: bitmap for enum isp_mem_resources
  99. */
  100. struct isp_res_mapping {
  101. u32 isp_rev;
  102. u32 map;
  103. };
  104. /*
  105. * struct isp_reg - Structure for ISP register values.
  106. * @reg: 32-bit Register address.
  107. * @val: 32-bit Register value.
  108. */
  109. struct isp_reg {
  110. enum isp_mem_resources mmio_range;
  111. u32 reg;
  112. u32 val;
  113. };
  114. struct isp_platform_callback {
  115. u32 (*set_xclk)(struct isp_device *isp, u32 xclk, u8 xclksel);
  116. int (*csiphy_config)(struct isp_csiphy *phy,
  117. struct isp_csiphy_dphy_cfg *dphy,
  118. struct isp_csiphy_lanes_cfg *lanes);
  119. };
  120. /*
  121. * struct isp_device - ISP device structure.
  122. * @dev: Device pointer specific to the OMAP3 ISP.
  123. * @revision: Stores current ISP module revision.
  124. * @irq_num: Currently used IRQ number.
  125. * @mmio_base: Array with kernel base addresses for ioremapped ISP register
  126. * regions.
  127. * @mmio_base_phys: Array with physical L4 bus addresses for ISP register
  128. * regions.
  129. * @mmio_size: Array with ISP register regions size in bytes.
  130. * @raw_dmamask: Raw DMA mask
  131. * @stat_lock: Spinlock for handling statistics
  132. * @isp_mutex: Mutex for serializing requests to ISP.
  133. * @crashed: Bitmask of crashed entities (indexed by entity ID)
  134. * @has_context: Context has been saved at least once and can be restored.
  135. * @ref_count: Reference count for handling multiple ISP requests.
  136. * @cam_ick: Pointer to camera interface clock structure.
  137. * @cam_mclk: Pointer to camera functional clock structure.
  138. * @dpll4_m5_ck: Pointer to DPLL4 M5 clock structure.
  139. * @csi2_fck: Pointer to camera CSI2 complexIO clock structure.
  140. * @l3_ick: Pointer to OMAP3 L3 bus interface clock.
  141. * @irq: Currently attached ISP ISR callbacks information structure.
  142. * @isp_af: Pointer to current settings for ISP AutoFocus SCM.
  143. * @isp_hist: Pointer to current settings for ISP Histogram SCM.
  144. * @isp_h3a: Pointer to current settings for ISP Auto Exposure and
  145. * White Balance SCM.
  146. * @isp_res: Pointer to current settings for ISP Resizer.
  147. * @isp_prev: Pointer to current settings for ISP Preview.
  148. * @isp_ccdc: Pointer to current settings for ISP CCDC.
  149. * @iommu: Pointer to requested IOMMU instance for ISP.
  150. * @platform_cb: ISP driver callback function pointers for platform code
  151. *
  152. * This structure is used to store the OMAP ISP Information.
  153. */
  154. struct isp_device {
  155. struct v4l2_device v4l2_dev;
  156. struct media_device media_dev;
  157. struct device *dev;
  158. u32 revision;
  159. /* platform HW resources */
  160. struct isp_platform_data *pdata;
  161. unsigned int irq_num;
  162. void __iomem *mmio_base[OMAP3_ISP_IOMEM_LAST];
  163. unsigned long mmio_base_phys[OMAP3_ISP_IOMEM_LAST];
  164. resource_size_t mmio_size[OMAP3_ISP_IOMEM_LAST];
  165. u64 raw_dmamask;
  166. /* ISP Obj */
  167. spinlock_t stat_lock; /* common lock for statistic drivers */
  168. struct mutex isp_mutex; /* For handling ref_count field */
  169. u32 crashed;
  170. int has_context;
  171. int ref_count;
  172. unsigned int autoidle;
  173. u32 xclk_divisor[2]; /* Two clocks, a and b. */
  174. #define ISP_CLK_CAM_ICK 0
  175. #define ISP_CLK_CAM_MCLK 1
  176. #define ISP_CLK_DPLL4_M5_CK 2
  177. #define ISP_CLK_CSI2_FCK 3
  178. #define ISP_CLK_L3_ICK 4
  179. struct clk *clock[5];
  180. /* ISP modules */
  181. struct ispstat isp_af;
  182. struct ispstat isp_aewb;
  183. struct ispstat isp_hist;
  184. struct isp_res_device isp_res;
  185. struct isp_prev_device isp_prev;
  186. struct isp_ccdc_device isp_ccdc;
  187. struct isp_csi2_device isp_csi2a;
  188. struct isp_csi2_device isp_csi2c;
  189. struct isp_ccp2_device isp_ccp2;
  190. struct isp_csiphy isp_csiphy1;
  191. struct isp_csiphy isp_csiphy2;
  192. unsigned int sbl_resources;
  193. unsigned int subclk_resources;
  194. struct iommu_domain *domain;
  195. struct isp_platform_callback platform_cb;
  196. };
  197. #define v4l2_dev_to_isp_device(dev) \
  198. container_of(dev, struct isp_device, v4l2_dev)
  199. void omap3isp_hist_dma_done(struct isp_device *isp);
  200. void omap3isp_flush(struct isp_device *isp);
  201. int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
  202. atomic_t *stopping);
  203. int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
  204. atomic_t *stopping);
  205. int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
  206. enum isp_pipeline_stream_state state);
  207. void omap3isp_configure_bridge(struct isp_device *isp,
  208. enum ccdc_input_entity input,
  209. const struct isp_parallel_platform_data *pdata,
  210. unsigned int shift, unsigned int bridge);
  211. struct isp_device *omap3isp_get(struct isp_device *isp);
  212. void omap3isp_put(struct isp_device *isp);
  213. void omap3isp_print_status(struct isp_device *isp);
  214. void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res);
  215. void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res);
  216. void omap3isp_subclk_enable(struct isp_device *isp,
  217. enum isp_subclk_resource res);
  218. void omap3isp_subclk_disable(struct isp_device *isp,
  219. enum isp_subclk_resource res);
  220. int omap3isp_pipeline_pm_use(struct media_entity *entity, int use);
  221. int omap3isp_register_entities(struct platform_device *pdev,
  222. struct v4l2_device *v4l2_dev);
  223. void omap3isp_unregister_entities(struct platform_device *pdev);
  224. /*
  225. * isp_reg_readl - Read value of an OMAP3 ISP register
  226. * @dev: Device pointer specific to the OMAP3 ISP.
  227. * @isp_mmio_range: Range to which the register offset refers to.
  228. * @reg_offset: Register offset to read from.
  229. *
  230. * Returns an unsigned 32 bit value with the required register contents.
  231. */
  232. static inline
  233. u32 isp_reg_readl(struct isp_device *isp, enum isp_mem_resources isp_mmio_range,
  234. u32 reg_offset)
  235. {
  236. return __raw_readl(isp->mmio_base[isp_mmio_range] + reg_offset);
  237. }
  238. /*
  239. * isp_reg_writel - Write value to an OMAP3 ISP register
  240. * @dev: Device pointer specific to the OMAP3 ISP.
  241. * @reg_value: 32 bit value to write to the register.
  242. * @isp_mmio_range: Range to which the register offset refers to.
  243. * @reg_offset: Register offset to write into.
  244. */
  245. static inline
  246. void isp_reg_writel(struct isp_device *isp, u32 reg_value,
  247. enum isp_mem_resources isp_mmio_range, u32 reg_offset)
  248. {
  249. __raw_writel(reg_value, isp->mmio_base[isp_mmio_range] + reg_offset);
  250. }
  251. /*
  252. * isp_reg_and - Clear individual bits in an OMAP3 ISP register
  253. * @dev: Device pointer specific to the OMAP3 ISP.
  254. * @mmio_range: Range to which the register offset refers to.
  255. * @reg: Register offset to work on.
  256. * @clr_bits: 32 bit value which would be cleared in the register.
  257. */
  258. static inline
  259. void isp_reg_clr(struct isp_device *isp, enum isp_mem_resources mmio_range,
  260. u32 reg, u32 clr_bits)
  261. {
  262. u32 v = isp_reg_readl(isp, mmio_range, reg);
  263. isp_reg_writel(isp, v & ~clr_bits, mmio_range, reg);
  264. }
  265. /*
  266. * isp_reg_set - Set individual bits in an OMAP3 ISP register
  267. * @dev: Device pointer specific to the OMAP3 ISP.
  268. * @mmio_range: Range to which the register offset refers to.
  269. * @reg: Register offset to work on.
  270. * @set_bits: 32 bit value which would be set in the register.
  271. */
  272. static inline
  273. void isp_reg_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
  274. u32 reg, u32 set_bits)
  275. {
  276. u32 v = isp_reg_readl(isp, mmio_range, reg);
  277. isp_reg_writel(isp, v | set_bits, mmio_range, reg);
  278. }
  279. /*
  280. * isp_reg_clr_set - Clear and set invidial bits in an OMAP3 ISP register
  281. * @dev: Device pointer specific to the OMAP3 ISP.
  282. * @mmio_range: Range to which the register offset refers to.
  283. * @reg: Register offset to work on.
  284. * @clr_bits: 32 bit value which would be cleared in the register.
  285. * @set_bits: 32 bit value which would be set in the register.
  286. *
  287. * The clear operation is done first, and then the set operation.
  288. */
  289. static inline
  290. void isp_reg_clr_set(struct isp_device *isp, enum isp_mem_resources mmio_range,
  291. u32 reg, u32 clr_bits, u32 set_bits)
  292. {
  293. u32 v = isp_reg_readl(isp, mmio_range, reg);
  294. isp_reg_writel(isp, (v & ~clr_bits) | set_bits, mmio_range, reg);
  295. }
  296. static inline enum v4l2_buf_type
  297. isp_pad_buffer_type(const struct v4l2_subdev *subdev, int pad)
  298. {
  299. if (pad >= subdev->entity.num_pads)
  300. return 0;
  301. if (subdev->entity.pads[pad].flags & MEDIA_PAD_FL_SINK)
  302. return V4L2_BUF_TYPE_VIDEO_OUTPUT;
  303. else
  304. return V4L2_BUF_TYPE_VIDEO_CAPTURE;
  305. }
  306. #endif /* OMAP3_ISP_CORE_H */