w83795.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138
  1. /*
  2. * w83795.c - Linux kernel driver for hardware monitoring
  3. * Copyright (C) 2008 Nuvoton Technology Corp.
  4. * Wei Song
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation - version 2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  18. * 02110-1301 USA.
  19. *
  20. * Supports following chips:
  21. *
  22. * Chip #vin #fanin #pwm #temp #dts wchipid vendid i2c ISA
  23. * w83795g 21 14 8 6 8 0x79 0x5ca3 yes no
  24. * w83795adg 18 14 2 6 8 0x79 0x5ca3 yes no
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/i2c.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/err.h>
  34. #include <linux/mutex.h>
  35. #include <linux/delay.h>
  36. /* Addresses to scan */
  37. static unsigned short normal_i2c[] = { 0x2c, 0x2d, 0x2e, 0x2f, I2C_CLIENT_END };
  38. enum chips { w83795 };
  39. static int reset;
  40. module_param(reset, bool, 0);
  41. MODULE_PARM_DESC(reset, "Set to 1 to reset chip, not recommended");
  42. #define W83795_REG_BANKSEL 0x00
  43. #define W83795_REG_VENDORID 0xfd
  44. #define W83795_REG_CHIPID 0xfe
  45. #define W83795_REG_DEVICEID 0xfb
  46. #define W83795_REG_I2C_ADDR 0xfc
  47. #define W83795_REG_CONFIG 0x01
  48. #define W83795_REG_CONFIG_CONFIG48 0x04
  49. /* Multi-Function Pin Ctrl Registers */
  50. #define W83795_REG_VOLT_CTRL1 0x02
  51. #define W83795_REG_VOLT_CTRL2 0x03
  52. #define W83795_REG_TEMP_CTRL1 0x04
  53. #define W83795_REG_TEMP_CTRL2 0x05
  54. #define W83795_REG_FANIN_CTRL1 0x06
  55. #define W83795_REG_FANIN_CTRL2 0x07
  56. #define W83795_REG_VMIGB_CTRL 0x08
  57. #define TEMP_CTRL_DISABLE 0
  58. #define TEMP_CTRL_TD 1
  59. #define TEMP_CTRL_VSEN 2
  60. #define TEMP_CTRL_TR 3
  61. #define TEMP_CTRL_SHIFT 4
  62. #define TEMP_CTRL_HASIN_SHIFT 5
  63. /* temp mode may effect VSEN17-12 (in20-15) */
  64. static u16 W83795_REG_TEMP_CTRL[][6] = {
  65. /* Disable, TD, VSEN, TR, register shift value, has_in shift num */
  66. {0x00, 0x01, 0x02, 0x03, 0, 17}, /* TR1 */
  67. {0x00, 0x04, 0x08, 0x0C, 2, 18}, /* TR2 */
  68. {0x00, 0x10, 0x20, 0x30, 4, 19}, /* TR3 */
  69. {0x00, 0x40, 0x80, 0xC0, 6, 20}, /* TR4 */
  70. {0x00, 0x00, 0x02, 0x03, 0, 15}, /* TR5 */
  71. {0x00, 0x00, 0x08, 0x0C, 2, 16}, /* TR6 */
  72. };
  73. #define TEMP_READ 0
  74. #define TEMP_CRIT 1
  75. #define TEMP_CRIT_HYST 2
  76. #define TEMP_WARN 3
  77. #define TEMP_WARN_HYST 4
  78. /* only crit and crit_hyst affect real-time alarm status
  79. * current crit crit_hyst warn warn_hyst */
  80. static u16 W83795_REG_TEMP[][5] = {
  81. {0x21, 0x96, 0x97, 0x98, 0x99}, /* TD1/TR1 */
  82. {0x22, 0x9a, 0x9b, 0x9c, 0x9d}, /* TD2/TR2 */
  83. {0x23, 0x9e, 0x9f, 0xa0, 0xa1}, /* TD3/TR3 */
  84. {0x24, 0xa2, 0xa3, 0xa4, 0xa5}, /* TD4/TR4 */
  85. {0x1f, 0xa6, 0xa7, 0xa8, 0xa9}, /* TR5 */
  86. {0x20, 0xaa, 0xab, 0xac, 0xad}, /* TR6 */
  87. };
  88. #define IN_READ 0
  89. #define IN_MAX 1
  90. #define IN_LOW 2
  91. static const u16 W83795_REG_IN[][3] = {
  92. /* Current, HL, LL */
  93. {0x10, 0x70, 0x71}, /* VSEN1 */
  94. {0x11, 0x72, 0x73}, /* VSEN2 */
  95. {0x12, 0x74, 0x75}, /* VSEN3 */
  96. {0x13, 0x76, 0x77}, /* VSEN4 */
  97. {0x14, 0x78, 0x79}, /* VSEN5 */
  98. {0x15, 0x7a, 0x7b}, /* VSEN6 */
  99. {0x16, 0x7c, 0x7d}, /* VSEN7 */
  100. {0x17, 0x7e, 0x7f}, /* VSEN8 */
  101. {0x18, 0x80, 0x81}, /* VSEN9 */
  102. {0x19, 0x82, 0x83}, /* VSEN10 */
  103. {0x1A, 0x84, 0x85}, /* VSEN11 */
  104. {0x1B, 0x86, 0x87}, /* VTT */
  105. {0x1C, 0x88, 0x89}, /* 3VDD */
  106. {0x1D, 0x8a, 0x8b}, /* 3VSB */
  107. {0x1E, 0x8c, 0x8d}, /* VBAT */
  108. {0x1F, 0xa6, 0xa7}, /* VSEN12 */
  109. {0x20, 0xaa, 0xab}, /* VSEN13 */
  110. {0x21, 0x96, 0x97}, /* VSEN14 */
  111. {0x22, 0x9a, 0x9b}, /* VSEN15 */
  112. {0x23, 0x9e, 0x9f}, /* VSEN16 */
  113. {0x24, 0xa2, 0xa3}, /* VSEN17 */
  114. };
  115. #define W83795_REG_VRLSB 0x3C
  116. #define VRLSB_SHIFT 6
  117. static const u8 W83795_REG_IN_HL_LSB[] = {
  118. 0x8e, /* VSEN1-4 */
  119. 0x90, /* VSEN5-8 */
  120. 0x92, /* VSEN9-11 */
  121. 0x94, /* VTT, 3VDD, 3VSB, 3VBAT */
  122. 0xa8, /* VSEN12 */
  123. 0xac, /* VSEN13 */
  124. 0x98, /* VSEN14 */
  125. 0x9c, /* VSEN15 */
  126. 0xa0, /* VSEN16 */
  127. 0xa4, /* VSEN17 */
  128. };
  129. #define IN_LSB_REG(index, type) \
  130. (((type) == 1) ? W83795_REG_IN_HL_LSB[(index)] \
  131. : (W83795_REG_IN_HL_LSB[(index)] + 1))
  132. #define IN_LSB_REG_NUM 10
  133. #define IN_LSB_SHIFT 0
  134. #define IN_LSB_IDX 1
  135. static const u8 IN_LSB_SHIFT_IDX[][2] = {
  136. /* High/Low LSB shift, LSB No. */
  137. {0x00, 0x00}, /* VSEN1 */
  138. {0x02, 0x00}, /* VSEN2 */
  139. {0x04, 0x00}, /* VSEN3 */
  140. {0x06, 0x00}, /* VSEN4 */
  141. {0x00, 0x01}, /* VSEN5 */
  142. {0x02, 0x01}, /* VSEN6 */
  143. {0x04, 0x01}, /* VSEN7 */
  144. {0x06, 0x01}, /* VSEN8 */
  145. {0x00, 0x02}, /* VSEN9 */
  146. {0x02, 0x02}, /* VSEN10 */
  147. {0x04, 0x02}, /* VSEN11 */
  148. {0x00, 0x03}, /* VTT */
  149. {0x02, 0x03}, /* 3VDD */
  150. {0x04, 0x03}, /* 3VSB */
  151. {0x06, 0x03}, /* VBAT */
  152. {0x06, 0x04}, /* VSEN12 */
  153. {0x06, 0x05}, /* VSEN13 */
  154. {0x06, 0x06}, /* VSEN14 */
  155. {0x06, 0x07}, /* VSEN15 */
  156. {0x06, 0x08}, /* VSEN16 */
  157. {0x06, 0x09}, /* VSEN17 */
  158. };
  159. /* 3VDD, 3VSB, VBAT * 0.006 */
  160. #define REST_VLT_BEGIN 12 /* the 13th volt to 15th */
  161. #define REST_VLT_END 14 /* the 13th volt to 15th */
  162. #define W83795_REG_FAN(index) (0x2E + (index))
  163. #define W83795_REG_FAN_MIN_HL(index) (0xB6 + (index))
  164. #define W83795_REG_FAN_MIN_LSB(index) (0xC4 + (index) / 2)
  165. #define W83795_REG_FAN_MIN_LSB_SHIFT(index) \
  166. (((index) % 1) ? 4 : 0)
  167. #define W83795_REG_FAN_CTRL_SHIFT(index) \
  168. (((index) > 7) ? ((index) - 8) : (index))
  169. #define W83795_REG_VID_CTRL 0x6A
  170. #define ALARM_BEEP_REG_NUM 6
  171. #define W83795_REG_ALARM(index) (0x41 + (index))
  172. #define W83795_REG_BEEP(index) (0x50 + (index))
  173. #define W83795_REG_CLR_CHASSIS 0x4D
  174. #define W83795_REG_TEMP_NUM 6
  175. #define W83795_REG_FCMS1 0x201
  176. #define W83795_REG_FCMS2 0x208
  177. #define W83795_REG_TFMR(index) (0x202 + (index))
  178. #define W83795_REG_FOMC 0x20F
  179. #define W83795_REG_FOPFP(index) (0x218 + (index))
  180. #define W83795_REG_TSS(index) (0x209 + (index))
  181. #define PWM_OUTPUT 0
  182. #define PWM_START 1
  183. #define PWM_NONSTOP 2
  184. #define PWM_STOP_TIME 3
  185. #define PWM_DIV 4
  186. #define W83795_REG_PWM(index, nr) \
  187. (((nr) == 0 ? 0x210 : \
  188. (nr) == 1 ? 0x220 : \
  189. (nr) == 2 ? 0x228 : \
  190. (nr) == 3 ? 0x230 : 0x218) + (index))
  191. #define W83795_REG_FOPFP_DIV(index) \
  192. (((index) < 8) ? ((index) + 1) : \
  193. ((index) == 8) ? 12 : \
  194. (16 << ((index) - 9)))
  195. #define W83795_REG_FTSH(index) (0x240 + (index) * 2)
  196. #define W83795_REG_FTSL(index) (0x241 + (index) * 2)
  197. #define W83795_REG_TFTS 0x250
  198. #define TEMP_PWM_TTTI 0
  199. #define TEMP_PWM_CTFS 1
  200. #define TEMP_PWM_HCT 2
  201. #define TEMP_PWM_HOT 3
  202. #define W83795_REG_TTTI(index) (0x260 + (index))
  203. #define W83795_REG_CTFS(index) (0x268 + (index))
  204. #define W83795_REG_HT(index) (0x270 + (index))
  205. #define SF4_TEMP 0
  206. #define SF4_PWM 1
  207. #define W83795_REG_SF4_TEMP(temp_num, index) \
  208. (0x280 + 0x10 * (temp_num) + (index))
  209. #define W83795_REG_SF4_PWM(temp_num, index) \
  210. (0x288 + 0x10 * (temp_num) + (index))
  211. #define W83795_REG_DTSC 0x301
  212. #define W83795_REG_DTSE 0x302
  213. #define W83795_REG_DTS(index) (0x26 + (index))
  214. #define DTS_CRIT 0
  215. #define DTS_CRIT_HYST 1
  216. #define DTS_WARN 2
  217. #define DTS_WARN_HYST 3
  218. #define W83795_REG_DTS_EXT(index) (0xB2 + (index))
  219. #define SETUP_PWM_DEFAULT 0
  220. #define SETUP_PWM_UPTIME 1
  221. #define SETUP_PWM_DOWNTIME 2
  222. #define W83795_REG_SETUP_PWM(index) (0x20C + (index))
  223. static inline u16 in_from_reg(u8 index, u16 val)
  224. {
  225. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  226. return val * 6;
  227. else
  228. return val * 2;
  229. }
  230. static inline u16 in_to_reg(u8 index, u16 val)
  231. {
  232. if ((index >= REST_VLT_BEGIN) && (index <= REST_VLT_END))
  233. return val / 6;
  234. else
  235. return val / 2;
  236. }
  237. static inline unsigned long fan_from_reg(u16 val)
  238. {
  239. if ((val >= 0xff0) || (val == 0))
  240. return 0;
  241. return 1350000UL / val;
  242. }
  243. static inline u16 fan_to_reg(long rpm)
  244. {
  245. if (rpm <= 0)
  246. return 0x0fff;
  247. return SENSORS_LIMIT((1350000 + (rpm >> 1)) / rpm, 1, 0xffe);
  248. }
  249. static inline unsigned long time_from_reg(u8 reg)
  250. {
  251. return reg * 100;
  252. }
  253. static inline u8 time_to_reg(unsigned long val)
  254. {
  255. return SENSORS_LIMIT((val + 50) / 100, 0, 0xff);
  256. }
  257. static inline long temp_from_reg(s8 reg)
  258. {
  259. return reg * 1000;
  260. }
  261. static inline s8 temp_to_reg(long val, s8 min, s8 max)
  262. {
  263. return SENSORS_LIMIT((val < 0 ? -val : val) / 1000, min, max);
  264. }
  265. enum chip_types {w83795g, w83795adg};
  266. struct w83795_data {
  267. struct device *hwmon_dev;
  268. struct mutex update_lock;
  269. unsigned long last_updated; /* In jiffies */
  270. enum chip_types chip_type;
  271. u8 bank;
  272. u32 has_in; /* Enable monitor VIN or not */
  273. u16 in[21][3]; /* Register value, read/high/low */
  274. u8 in_lsb[10][3]; /* LSB Register value, high/low */
  275. u8 has_gain; /* has gain: in17-20 * 8 */
  276. u16 has_fan; /* Enable fan14-1 or not */
  277. u16 fan[14]; /* Register value combine */
  278. u16 fan_min[14]; /* Register value combine */
  279. u8 has_temp; /* Enable monitor temp6-1 or not */
  280. u8 temp[6][5]; /* current, crit, crit_hyst, warn, warn_hyst */
  281. u8 temp_read_vrlsb[6];
  282. u8 temp_mode; /* bit 0: TR mode, bit 1: TD mode */
  283. u8 temp_src[3]; /* Register value */
  284. u8 enable_dts; /* Enable PECI and SB-TSI,
  285. * bit 0: =1 enable, =0 disable,
  286. * bit 1: =1 AMD SB-TSI, =0 Intel PECI */
  287. u8 has_dts; /* Enable monitor DTS temp */
  288. u8 dts[8]; /* Register value */
  289. u8 dts_read_vrlsb[8]; /* Register value */
  290. u8 dts_ext[4]; /* Register value */
  291. u8 has_pwm; /* 795g supports 8 pwm, 795adg only supports 2,
  292. * no config register, only affected by chip
  293. * type */
  294. u8 pwm[8][5]; /* Register value, output, start, non stop, stop
  295. * time, div */
  296. u8 pwm_fcms[2]; /* Register value */
  297. u8 pwm_tfmr[6]; /* Register value */
  298. u8 pwm_fomc; /* Register value */
  299. u16 target_speed[8]; /* Register value, target speed for speed
  300. * cruise */
  301. u8 tol_speed; /* tolerance of target speed */
  302. u8 pwm_temp[6][4]; /* TTTI, CTFS, HCT, HOT */
  303. u8 sf4_reg[6][2][7]; /* 6 temp, temp/dcpwm, 7 registers */
  304. u8 setup_pwm[3]; /* Register value */
  305. u8 alarms[6]; /* Register value */
  306. u8 beeps[6]; /* Register value */
  307. u8 beep_enable;
  308. char valid;
  309. };
  310. /*
  311. * Hardware access
  312. */
  313. /* Ignore the possibility that somebody change bank outside the driver
  314. * Must be called with data->update_lock held, except during initialization */
  315. static u8 w83795_read(struct i2c_client *client, u16 reg)
  316. {
  317. struct w83795_data *data = i2c_get_clientdata(client);
  318. u8 res = 0xff;
  319. u8 new_bank = reg >> 8;
  320. new_bank |= data->bank & 0xfc;
  321. if (data->bank != new_bank) {
  322. if (i2c_smbus_write_byte_data
  323. (client, W83795_REG_BANKSEL, new_bank) >= 0)
  324. data->bank = new_bank;
  325. else {
  326. dev_err(&client->dev,
  327. "set bank to %d failed, fall back "
  328. "to bank %d, read reg 0x%x error\n",
  329. new_bank, data->bank, reg);
  330. res = 0x0; /* read 0x0 from the chip */
  331. goto END;
  332. }
  333. }
  334. res = i2c_smbus_read_byte_data(client, reg & 0xff);
  335. END:
  336. return res;
  337. }
  338. /* Must be called with data->update_lock held, except during initialization */
  339. static int w83795_write(struct i2c_client *client, u16 reg, u8 value)
  340. {
  341. struct w83795_data *data = i2c_get_clientdata(client);
  342. int res;
  343. u8 new_bank = reg >> 8;
  344. new_bank |= data->bank & 0xfc;
  345. if (data->bank != new_bank) {
  346. res = i2c_smbus_write_byte_data(client, W83795_REG_BANKSEL,
  347. new_bank);
  348. if (res >= 0)
  349. data->bank = new_bank;
  350. else {
  351. dev_err(&client->dev,
  352. "set bank to %d failed, fall back "
  353. "to bank %d, write reg 0x%x error\n",
  354. new_bank, data->bank, reg);
  355. goto END;
  356. }
  357. }
  358. res = i2c_smbus_write_byte_data(client, reg & 0xff, value);
  359. END:
  360. return res;
  361. }
  362. static struct w83795_data *w83795_update_device(struct device *dev)
  363. {
  364. struct i2c_client *client = to_i2c_client(dev);
  365. struct w83795_data *data = i2c_get_clientdata(client);
  366. u16 tmp;
  367. int i;
  368. mutex_lock(&data->update_lock);
  369. if (!(time_after(jiffies, data->last_updated + HZ * 2)
  370. || !data->valid))
  371. goto END;
  372. /* Update the voltages value */
  373. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  374. if (!(data->has_in & (1 << i)))
  375. continue;
  376. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  377. tmp |= (w83795_read(client, W83795_REG_VRLSB)
  378. >> VRLSB_SHIFT) & 0x03;
  379. data->in[i][IN_READ] = tmp;
  380. }
  381. /* Update fan */
  382. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  383. if (!(data->has_fan & (1 << i)))
  384. continue;
  385. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  386. data->fan[i] |=
  387. (w83795_read(client, W83795_REG_VRLSB >> 4)) & 0x0F;
  388. }
  389. /* Update temperature */
  390. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  391. /* even stop monitor, register still keep value, just read out
  392. * it */
  393. if (!(data->has_temp & (1 << i))) {
  394. data->temp[i][TEMP_READ] = 0;
  395. data->temp_read_vrlsb[i] = 0;
  396. continue;
  397. }
  398. data->temp[i][TEMP_READ] =
  399. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  400. data->temp_read_vrlsb[i] =
  401. w83795_read(client, W83795_REG_VRLSB);
  402. }
  403. /* Update dts temperature */
  404. if (data->enable_dts != 0) {
  405. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  406. if (!(data->has_dts & (1 << i)))
  407. continue;
  408. data->dts[i] =
  409. w83795_read(client, W83795_REG_DTS(i));
  410. data->dts_read_vrlsb[i] =
  411. w83795_read(client, W83795_REG_VRLSB);
  412. }
  413. }
  414. /* Update pwm output */
  415. for (i = 0; i < data->has_pwm; i++) {
  416. data->pwm[i][PWM_OUTPUT] =
  417. w83795_read(client, W83795_REG_PWM(i, PWM_OUTPUT));
  418. }
  419. /* update alarm */
  420. for (i = 0; i < ALARM_BEEP_REG_NUM; i++)
  421. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  422. data->last_updated = jiffies;
  423. data->valid = 1;
  424. END:
  425. mutex_unlock(&data->update_lock);
  426. return data;
  427. }
  428. /*
  429. * Sysfs attributes
  430. */
  431. #define ALARM_STATUS 0
  432. #define BEEP_ENABLE 1
  433. static ssize_t
  434. show_alarm_beep(struct device *dev, struct device_attribute *attr, char *buf)
  435. {
  436. struct w83795_data *data = w83795_update_device(dev);
  437. struct sensor_device_attribute_2 *sensor_attr =
  438. to_sensor_dev_attr_2(attr);
  439. int nr = sensor_attr->nr;
  440. int index = sensor_attr->index >> 3;
  441. int bit = sensor_attr->index & 0x07;
  442. u8 val;
  443. if (ALARM_STATUS == nr) {
  444. val = (data->alarms[index] >> (bit)) & 1;
  445. } else { /* BEEP_ENABLE */
  446. val = (data->beeps[index] >> (bit)) & 1;
  447. }
  448. return sprintf(buf, "%u\n", val);
  449. }
  450. static ssize_t
  451. store_beep(struct device *dev, struct device_attribute *attr,
  452. const char *buf, size_t count)
  453. {
  454. struct i2c_client *client = to_i2c_client(dev);
  455. struct w83795_data *data = i2c_get_clientdata(client);
  456. struct sensor_device_attribute_2 *sensor_attr =
  457. to_sensor_dev_attr_2(attr);
  458. int index = sensor_attr->index >> 3;
  459. int shift = sensor_attr->index & 0x07;
  460. u8 beep_bit = 1 << shift;
  461. unsigned long val;
  462. if (strict_strtoul(buf, 10, &val) < 0)
  463. return -EINVAL;
  464. if (val != 0 && val != 1)
  465. return -EINVAL;
  466. mutex_lock(&data->update_lock);
  467. data->beeps[index] = w83795_read(client, W83795_REG_BEEP(index));
  468. data->beeps[index] &= ~beep_bit;
  469. data->beeps[index] |= val << shift;
  470. w83795_write(client, W83795_REG_BEEP(index), data->beeps[index]);
  471. mutex_unlock(&data->update_lock);
  472. return count;
  473. }
  474. static ssize_t
  475. show_beep_enable(struct device *dev, struct device_attribute *attr, char *buf)
  476. {
  477. struct i2c_client *client = to_i2c_client(dev);
  478. struct w83795_data *data = i2c_get_clientdata(client);
  479. return sprintf(buf, "%u\n", data->beep_enable);
  480. }
  481. static ssize_t
  482. store_beep_enable(struct device *dev, struct device_attribute *attr,
  483. const char *buf, size_t count)
  484. {
  485. struct i2c_client *client = to_i2c_client(dev);
  486. struct w83795_data *data = i2c_get_clientdata(client);
  487. unsigned long val;
  488. u8 tmp;
  489. if (strict_strtoul(buf, 10, &val) < 0)
  490. return -EINVAL;
  491. if (val != 0 && val != 1)
  492. return -EINVAL;
  493. mutex_lock(&data->update_lock);
  494. data->beep_enable = val;
  495. tmp = w83795_read(client, W83795_REG_BEEP(5));
  496. tmp &= 0x7f;
  497. tmp |= val << 7;
  498. w83795_write(client, W83795_REG_BEEP(5), tmp);
  499. mutex_unlock(&data->update_lock);
  500. return count;
  501. }
  502. /* Write any value to clear chassis alarm */
  503. static ssize_t
  504. store_chassis_clear(struct device *dev,
  505. struct device_attribute *attr, const char *buf,
  506. size_t count)
  507. {
  508. struct i2c_client *client = to_i2c_client(dev);
  509. struct w83795_data *data = i2c_get_clientdata(client);
  510. u8 val;
  511. mutex_lock(&data->update_lock);
  512. val = w83795_read(client, W83795_REG_CLR_CHASSIS);
  513. val |= 0x80;
  514. w83795_write(client, W83795_REG_CLR_CHASSIS, val);
  515. mutex_unlock(&data->update_lock);
  516. return count;
  517. }
  518. #define FAN_INPUT 0
  519. #define FAN_MIN 1
  520. static ssize_t
  521. show_fan(struct device *dev, struct device_attribute *attr, char *buf)
  522. {
  523. struct sensor_device_attribute_2 *sensor_attr =
  524. to_sensor_dev_attr_2(attr);
  525. int nr = sensor_attr->nr;
  526. int index = sensor_attr->index;
  527. struct w83795_data *data = w83795_update_device(dev);
  528. u16 val;
  529. if (FAN_INPUT == nr)
  530. val = data->fan[index] & 0x0fff;
  531. else
  532. val = data->fan_min[index] & 0x0fff;
  533. return sprintf(buf, "%lu\n", fan_from_reg(val));
  534. }
  535. static ssize_t
  536. store_fan_min(struct device *dev, struct device_attribute *attr,
  537. const char *buf, size_t count)
  538. {
  539. struct sensor_device_attribute_2 *sensor_attr =
  540. to_sensor_dev_attr_2(attr);
  541. int index = sensor_attr->index;
  542. struct i2c_client *client = to_i2c_client(dev);
  543. struct w83795_data *data = i2c_get_clientdata(client);
  544. unsigned long val;
  545. if (strict_strtoul(buf, 10, &val))
  546. return -EINVAL;
  547. val = fan_to_reg(val);
  548. mutex_lock(&data->update_lock);
  549. data->fan_min[index] = val;
  550. w83795_write(client, W83795_REG_FAN_MIN_HL(index), (val >> 4) & 0xff);
  551. val &= 0x0f;
  552. if (index % 1) {
  553. val <<= 4;
  554. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  555. & 0x0f;
  556. } else {
  557. val |= w83795_read(client, W83795_REG_FAN_MIN_LSB(index))
  558. & 0xf0;
  559. }
  560. w83795_write(client, W83795_REG_FAN_MIN_LSB(index), val & 0xff);
  561. mutex_unlock(&data->update_lock);
  562. return count;
  563. }
  564. static ssize_t
  565. show_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  566. {
  567. struct w83795_data *data = w83795_update_device(dev);
  568. struct sensor_device_attribute_2 *sensor_attr =
  569. to_sensor_dev_attr_2(attr);
  570. int nr = sensor_attr->nr;
  571. int index = sensor_attr->index;
  572. u16 val;
  573. switch (nr) {
  574. case PWM_STOP_TIME:
  575. val = time_from_reg(data->pwm[index][nr]);
  576. break;
  577. case PWM_DIV:
  578. val = W83795_REG_FOPFP_DIV(data->pwm[index][nr] & 0x0f);
  579. break;
  580. default:
  581. val = data->pwm[index][nr];
  582. break;
  583. }
  584. return sprintf(buf, "%u\n", val);
  585. }
  586. static ssize_t
  587. store_pwm(struct device *dev, struct device_attribute *attr,
  588. const char *buf, size_t count)
  589. {
  590. struct i2c_client *client = to_i2c_client(dev);
  591. struct w83795_data *data = i2c_get_clientdata(client);
  592. struct sensor_device_attribute_2 *sensor_attr =
  593. to_sensor_dev_attr_2(attr);
  594. int nr = sensor_attr->nr;
  595. int index = sensor_attr->index;
  596. unsigned long val;
  597. int i;
  598. if (strict_strtoul(buf, 10, &val) < 0)
  599. return -EINVAL;
  600. mutex_lock(&data->update_lock);
  601. switch (nr) {
  602. case PWM_STOP_TIME:
  603. val = time_to_reg(val);
  604. break;
  605. case PWM_DIV:
  606. for (i = 0; i < 16; i++) {
  607. if (W83795_REG_FOPFP_DIV(i) == val) {
  608. val = i;
  609. break;
  610. }
  611. }
  612. if (i >= 16)
  613. goto err_end;
  614. val |= w83795_read(client, W83795_REG_PWM(index, nr)) & 0x80;
  615. break;
  616. default:
  617. val = SENSORS_LIMIT(val, 0, 0xff);
  618. break;
  619. }
  620. w83795_write(client, W83795_REG_PWM(index, nr), val);
  621. data->pwm[index][nr] = val & 0xff;
  622. mutex_unlock(&data->update_lock);
  623. return count;
  624. err_end:
  625. mutex_unlock(&data->update_lock);
  626. return -EINVAL;
  627. }
  628. static ssize_t
  629. show_pwm_enable(struct device *dev, struct device_attribute *attr, char *buf)
  630. {
  631. struct sensor_device_attribute_2 *sensor_attr =
  632. to_sensor_dev_attr_2(attr);
  633. struct i2c_client *client = to_i2c_client(dev);
  634. struct w83795_data *data = i2c_get_clientdata(client);
  635. int index = sensor_attr->index;
  636. u8 tmp;
  637. if (1 == (data->pwm_fcms[0] & (1 << index))) {
  638. tmp = 2;
  639. goto out;
  640. }
  641. for (tmp = 0; tmp < 6; tmp++) {
  642. if (data->pwm_tfmr[tmp] & (1 << index)) {
  643. tmp = 3;
  644. goto out;
  645. }
  646. }
  647. if (data->pwm_fomc & (1 << index))
  648. tmp = 0;
  649. else
  650. tmp = 1;
  651. out:
  652. return sprintf(buf, "%u\n", tmp);
  653. }
  654. static ssize_t
  655. store_pwm_enable(struct device *dev, struct device_attribute *attr,
  656. const char *buf, size_t count)
  657. {
  658. struct i2c_client *client = to_i2c_client(dev);
  659. struct w83795_data *data = i2c_get_clientdata(client);
  660. struct sensor_device_attribute_2 *sensor_attr =
  661. to_sensor_dev_attr_2(attr);
  662. int index = sensor_attr->index;
  663. unsigned long val;
  664. int i;
  665. if (strict_strtoul(buf, 10, &val) < 0)
  666. return -EINVAL;
  667. if (val > 2)
  668. return -EINVAL;
  669. mutex_lock(&data->update_lock);
  670. switch (val) {
  671. case 0:
  672. case 1:
  673. data->pwm_fcms[0] &= ~(1 << index);
  674. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  675. for (i = 0; i < 6; i++) {
  676. data->pwm_tfmr[i] &= ~(1 << index);
  677. w83795_write(client, W83795_REG_TFMR(i),
  678. data->pwm_tfmr[i]);
  679. }
  680. data->pwm_fomc |= 1 << index;
  681. data->pwm_fomc ^= val << index;
  682. w83795_write(client, W83795_REG_FOMC, data->pwm_fomc);
  683. break;
  684. case 2:
  685. data->pwm_fcms[0] |= (1 << index);
  686. w83795_write(client, W83795_REG_FCMS1, data->pwm_fcms[0]);
  687. break;
  688. }
  689. mutex_unlock(&data->update_lock);
  690. return count;
  691. mutex_unlock(&data->update_lock);
  692. return -EINVAL;
  693. }
  694. static ssize_t
  695. show_temp_src(struct device *dev, struct device_attribute *attr, char *buf)
  696. {
  697. struct sensor_device_attribute_2 *sensor_attr =
  698. to_sensor_dev_attr_2(attr);
  699. struct i2c_client *client = to_i2c_client(dev);
  700. struct w83795_data *data = i2c_get_clientdata(client);
  701. int index = sensor_attr->index;
  702. u8 val = index / 2;
  703. u8 tmp = data->temp_src[val];
  704. if (index % 1)
  705. val = 4;
  706. else
  707. val = 0;
  708. tmp >>= val;
  709. tmp &= 0x0f;
  710. return sprintf(buf, "%u\n", tmp);
  711. }
  712. static ssize_t
  713. store_temp_src(struct device *dev, struct device_attribute *attr,
  714. const char *buf, size_t count)
  715. {
  716. struct i2c_client *client = to_i2c_client(dev);
  717. struct w83795_data *data = i2c_get_clientdata(client);
  718. struct sensor_device_attribute_2 *sensor_attr =
  719. to_sensor_dev_attr_2(attr);
  720. int index = sensor_attr->index;
  721. unsigned long tmp;
  722. u8 val = index / 2;
  723. if (strict_strtoul(buf, 10, &tmp) < 0)
  724. return -EINVAL;
  725. tmp = SENSORS_LIMIT(tmp, 0, 15);
  726. mutex_lock(&data->update_lock);
  727. if (index % 1) {
  728. tmp <<= 4;
  729. data->temp_src[val] &= 0x0f;
  730. } else {
  731. data->temp_src[val] &= 0xf0;
  732. }
  733. data->temp_src[val] |= tmp;
  734. w83795_write(client, W83795_REG_TSS(val), data->temp_src[val]);
  735. mutex_unlock(&data->update_lock);
  736. return count;
  737. }
  738. #define TEMP_PWM_ENABLE 0
  739. #define TEMP_PWM_FAN_MAP 1
  740. static ssize_t
  741. show_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  742. char *buf)
  743. {
  744. struct i2c_client *client = to_i2c_client(dev);
  745. struct w83795_data *data = i2c_get_clientdata(client);
  746. struct sensor_device_attribute_2 *sensor_attr =
  747. to_sensor_dev_attr_2(attr);
  748. int nr = sensor_attr->nr;
  749. int index = sensor_attr->index;
  750. u8 tmp = 0xff;
  751. switch (nr) {
  752. case TEMP_PWM_ENABLE:
  753. tmp = (data->pwm_fcms[1] >> index) & 1;
  754. if (tmp)
  755. tmp = 4;
  756. else
  757. tmp = 3;
  758. break;
  759. case TEMP_PWM_FAN_MAP:
  760. tmp = data->pwm_tfmr[index];
  761. break;
  762. }
  763. return sprintf(buf, "%u\n", tmp);
  764. }
  765. static ssize_t
  766. store_temp_pwm_enable(struct device *dev, struct device_attribute *attr,
  767. const char *buf, size_t count)
  768. {
  769. struct i2c_client *client = to_i2c_client(dev);
  770. struct w83795_data *data = i2c_get_clientdata(client);
  771. struct sensor_device_attribute_2 *sensor_attr =
  772. to_sensor_dev_attr_2(attr);
  773. int nr = sensor_attr->nr;
  774. int index = sensor_attr->index;
  775. unsigned long tmp;
  776. if (strict_strtoul(buf, 10, &tmp) < 0)
  777. return -EINVAL;
  778. switch (nr) {
  779. case TEMP_PWM_ENABLE:
  780. if ((tmp != 3) && (tmp != 4))
  781. return -EINVAL;
  782. tmp -= 3;
  783. mutex_lock(&data->update_lock);
  784. data->pwm_fcms[1] &= ~(1 << index);
  785. data->pwm_fcms[1] |= tmp << index;
  786. w83795_write(client, W83795_REG_FCMS2, data->pwm_fcms[1]);
  787. mutex_unlock(&data->update_lock);
  788. break;
  789. case TEMP_PWM_FAN_MAP:
  790. mutex_lock(&data->update_lock);
  791. tmp = SENSORS_LIMIT(tmp, 0, 0xff);
  792. w83795_write(client, W83795_REG_TFMR(index), tmp);
  793. data->pwm_tfmr[index] = tmp;
  794. mutex_unlock(&data->update_lock);
  795. break;
  796. }
  797. return count;
  798. }
  799. #define FANIN_TARGET 0
  800. #define FANIN_TOL 1
  801. static ssize_t
  802. show_fanin(struct device *dev, struct device_attribute *attr, char *buf)
  803. {
  804. struct i2c_client *client = to_i2c_client(dev);
  805. struct w83795_data *data = i2c_get_clientdata(client);
  806. struct sensor_device_attribute_2 *sensor_attr =
  807. to_sensor_dev_attr_2(attr);
  808. int nr = sensor_attr->nr;
  809. int index = sensor_attr->index;
  810. u16 tmp = 0;
  811. switch (nr) {
  812. case FANIN_TARGET:
  813. tmp = fan_from_reg(data->target_speed[index]);
  814. break;
  815. case FANIN_TOL:
  816. tmp = data->tol_speed;
  817. break;
  818. }
  819. return sprintf(buf, "%u\n", tmp);
  820. }
  821. static ssize_t
  822. store_fanin(struct device *dev, struct device_attribute *attr,
  823. const char *buf, size_t count)
  824. {
  825. struct i2c_client *client = to_i2c_client(dev);
  826. struct w83795_data *data = i2c_get_clientdata(client);
  827. struct sensor_device_attribute_2 *sensor_attr =
  828. to_sensor_dev_attr_2(attr);
  829. int nr = sensor_attr->nr;
  830. int index = sensor_attr->index;
  831. unsigned long val;
  832. if (strict_strtoul(buf, 10, &val) < 0)
  833. return -EINVAL;
  834. mutex_lock(&data->update_lock);
  835. switch (nr) {
  836. case FANIN_TARGET:
  837. val = fan_to_reg(SENSORS_LIMIT(val, 0, 0xfff));
  838. w83795_write(client, W83795_REG_FTSH(index), (val >> 4) & 0xff);
  839. w83795_write(client, W83795_REG_FTSL(index), (val << 4) & 0xf0);
  840. data->target_speed[index] = val;
  841. break;
  842. case FANIN_TOL:
  843. val = SENSORS_LIMIT(val, 0, 0x3f);
  844. w83795_write(client, W83795_REG_TFTS, val);
  845. data->tol_speed = val;
  846. break;
  847. }
  848. mutex_unlock(&data->update_lock);
  849. return count;
  850. }
  851. static ssize_t
  852. show_temp_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  853. {
  854. struct i2c_client *client = to_i2c_client(dev);
  855. struct w83795_data *data = i2c_get_clientdata(client);
  856. struct sensor_device_attribute_2 *sensor_attr =
  857. to_sensor_dev_attr_2(attr);
  858. int nr = sensor_attr->nr;
  859. int index = sensor_attr->index;
  860. long tmp = temp_from_reg(data->pwm_temp[index][nr]);
  861. return sprintf(buf, "%ld\n", tmp);
  862. }
  863. static ssize_t
  864. store_temp_pwm(struct device *dev, struct device_attribute *attr,
  865. const char *buf, size_t count)
  866. {
  867. struct i2c_client *client = to_i2c_client(dev);
  868. struct w83795_data *data = i2c_get_clientdata(client);
  869. struct sensor_device_attribute_2 *sensor_attr =
  870. to_sensor_dev_attr_2(attr);
  871. int nr = sensor_attr->nr;
  872. int index = sensor_attr->index;
  873. unsigned long val;
  874. u8 tmp;
  875. if (strict_strtoul(buf, 10, &val) < 0)
  876. return -EINVAL;
  877. val /= 1000;
  878. mutex_lock(&data->update_lock);
  879. switch (nr) {
  880. case TEMP_PWM_TTTI:
  881. val = SENSORS_LIMIT(val, 0, 0x7f);
  882. w83795_write(client, W83795_REG_TTTI(index), val);
  883. break;
  884. case TEMP_PWM_CTFS:
  885. val = SENSORS_LIMIT(val, 0, 0x7f);
  886. w83795_write(client, W83795_REG_CTFS(index), val);
  887. break;
  888. case TEMP_PWM_HCT:
  889. val = SENSORS_LIMIT(val, 0, 0x0f);
  890. tmp = w83795_read(client, W83795_REG_HT(index));
  891. tmp &= 0x0f;
  892. tmp |= (val << 4) & 0xf0;
  893. w83795_write(client, W83795_REG_HT(index), tmp);
  894. break;
  895. case TEMP_PWM_HOT:
  896. val = SENSORS_LIMIT(val, 0, 0x0f);
  897. tmp = w83795_read(client, W83795_REG_HT(index));
  898. tmp &= 0xf0;
  899. tmp |= val & 0x0f;
  900. w83795_write(client, W83795_REG_HT(index), tmp);
  901. break;
  902. }
  903. data->pwm_temp[index][nr] = val;
  904. mutex_unlock(&data->update_lock);
  905. return count;
  906. }
  907. static ssize_t
  908. show_sf4_pwm(struct device *dev, struct device_attribute *attr, char *buf)
  909. {
  910. struct i2c_client *client = to_i2c_client(dev);
  911. struct w83795_data *data = i2c_get_clientdata(client);
  912. struct sensor_device_attribute_2 *sensor_attr =
  913. to_sensor_dev_attr_2(attr);
  914. int nr = sensor_attr->nr;
  915. int index = sensor_attr->index;
  916. return sprintf(buf, "%u\n", data->sf4_reg[index][SF4_PWM][nr]);
  917. }
  918. static ssize_t
  919. store_sf4_pwm(struct device *dev, struct device_attribute *attr,
  920. const char *buf, size_t count)
  921. {
  922. struct i2c_client *client = to_i2c_client(dev);
  923. struct w83795_data *data = i2c_get_clientdata(client);
  924. struct sensor_device_attribute_2 *sensor_attr =
  925. to_sensor_dev_attr_2(attr);
  926. int nr = sensor_attr->nr;
  927. int index = sensor_attr->index;
  928. unsigned long val;
  929. if (strict_strtoul(buf, 10, &val) < 0)
  930. return -EINVAL;
  931. mutex_lock(&data->update_lock);
  932. w83795_write(client, W83795_REG_SF4_PWM(index, nr), val);
  933. data->sf4_reg[index][SF4_PWM][nr] = val;
  934. mutex_unlock(&data->update_lock);
  935. return count;
  936. }
  937. static ssize_t
  938. show_sf4_temp(struct device *dev, struct device_attribute *attr, char *buf)
  939. {
  940. struct i2c_client *client = to_i2c_client(dev);
  941. struct w83795_data *data = i2c_get_clientdata(client);
  942. struct sensor_device_attribute_2 *sensor_attr =
  943. to_sensor_dev_attr_2(attr);
  944. int nr = sensor_attr->nr;
  945. int index = sensor_attr->index;
  946. return sprintf(buf, "%u\n",
  947. (data->sf4_reg[index][SF4_TEMP][nr]) * 1000);
  948. }
  949. static ssize_t
  950. store_sf4_temp(struct device *dev, struct device_attribute *attr,
  951. const char *buf, size_t count)
  952. {
  953. struct i2c_client *client = to_i2c_client(dev);
  954. struct w83795_data *data = i2c_get_clientdata(client);
  955. struct sensor_device_attribute_2 *sensor_attr =
  956. to_sensor_dev_attr_2(attr);
  957. int nr = sensor_attr->nr;
  958. int index = sensor_attr->index;
  959. unsigned long val;
  960. if (strict_strtoul(buf, 10, &val) < 0)
  961. return -EINVAL;
  962. val /= 1000;
  963. mutex_lock(&data->update_lock);
  964. w83795_write(client, W83795_REG_SF4_TEMP(index, nr), val);
  965. data->sf4_reg[index][SF4_TEMP][nr] = val;
  966. mutex_unlock(&data->update_lock);
  967. return count;
  968. }
  969. static ssize_t
  970. show_temp(struct device *dev, struct device_attribute *attr, char *buf)
  971. {
  972. struct sensor_device_attribute_2 *sensor_attr =
  973. to_sensor_dev_attr_2(attr);
  974. int nr = sensor_attr->nr;
  975. int index = sensor_attr->index;
  976. struct w83795_data *data = w83795_update_device(dev);
  977. long temp = temp_from_reg(data->temp[index][nr] & 0x7f);
  978. if (TEMP_READ == nr)
  979. temp += ((data->temp_read_vrlsb[index] >> VRLSB_SHIFT) & 0x03)
  980. * 250;
  981. if (data->temp[index][nr] & 0x80)
  982. temp = -temp;
  983. return sprintf(buf, "%ld\n", temp);
  984. }
  985. static ssize_t
  986. store_temp(struct device *dev, struct device_attribute *attr,
  987. const char *buf, size_t count)
  988. {
  989. struct sensor_device_attribute_2 *sensor_attr =
  990. to_sensor_dev_attr_2(attr);
  991. int nr = sensor_attr->nr;
  992. int index = sensor_attr->index;
  993. struct i2c_client *client = to_i2c_client(dev);
  994. struct w83795_data *data = i2c_get_clientdata(client);
  995. long tmp;
  996. if (strict_strtol(buf, 10, &tmp) < 0)
  997. return -EINVAL;
  998. mutex_lock(&data->update_lock);
  999. data->temp[index][nr] = temp_to_reg(tmp, -128, 127);
  1000. w83795_write(client, W83795_REG_TEMP[index][nr], data->temp[index][nr]);
  1001. mutex_unlock(&data->update_lock);
  1002. return count;
  1003. }
  1004. static ssize_t
  1005. show_dts_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1006. {
  1007. struct i2c_client *client = to_i2c_client(dev);
  1008. struct w83795_data *data = i2c_get_clientdata(client);
  1009. struct sensor_device_attribute_2 *sensor_attr =
  1010. to_sensor_dev_attr_2(attr);
  1011. int index = sensor_attr->index;
  1012. u8 tmp;
  1013. if (data->enable_dts == 0)
  1014. return sprintf(buf, "%d\n", 0);
  1015. if ((data->has_dts >> index) & 0x01) {
  1016. if (data->enable_dts & 2)
  1017. tmp = 5;
  1018. else
  1019. tmp = 6;
  1020. } else {
  1021. tmp = 0;
  1022. }
  1023. return sprintf(buf, "%d\n", tmp);
  1024. }
  1025. static ssize_t
  1026. show_dts(struct device *dev, struct device_attribute *attr, char *buf)
  1027. {
  1028. struct sensor_device_attribute_2 *sensor_attr =
  1029. to_sensor_dev_attr_2(attr);
  1030. int index = sensor_attr->index;
  1031. struct w83795_data *data = w83795_update_device(dev);
  1032. long temp = temp_from_reg(data->dts[index] & 0x7f);
  1033. temp += ((data->dts_read_vrlsb[index] >> VRLSB_SHIFT) & 0x03) * 250;
  1034. if (data->dts[index] & 0x80)
  1035. temp = -temp;
  1036. return sprintf(buf, "%ld\n", temp);
  1037. }
  1038. static ssize_t
  1039. show_dts_ext(struct device *dev, struct device_attribute *attr, char *buf)
  1040. {
  1041. struct sensor_device_attribute_2 *sensor_attr =
  1042. to_sensor_dev_attr_2(attr);
  1043. int nr = sensor_attr->nr;
  1044. struct i2c_client *client = to_i2c_client(dev);
  1045. struct w83795_data *data = i2c_get_clientdata(client);
  1046. long temp = temp_from_reg(data->dts_ext[nr] & 0x7f);
  1047. if (data->dts_ext[nr] & 0x80)
  1048. temp = -temp;
  1049. return sprintf(buf, "%ld\n", temp);
  1050. }
  1051. static ssize_t
  1052. store_dts_ext(struct device *dev, struct device_attribute *attr,
  1053. const char *buf, size_t count)
  1054. {
  1055. struct sensor_device_attribute_2 *sensor_attr =
  1056. to_sensor_dev_attr_2(attr);
  1057. int nr = sensor_attr->nr;
  1058. struct i2c_client *client = to_i2c_client(dev);
  1059. struct w83795_data *data = i2c_get_clientdata(client);
  1060. long tmp;
  1061. if (strict_strtol(buf, 10, &tmp) < 0)
  1062. return -EINVAL;
  1063. mutex_lock(&data->update_lock);
  1064. data->dts_ext[nr] = temp_to_reg(tmp, -128, 127);
  1065. w83795_write(client, W83795_REG_DTS_EXT(nr), data->dts_ext[nr]);
  1066. mutex_unlock(&data->update_lock);
  1067. return count;
  1068. }
  1069. /*
  1070. Type 3: Thermal diode
  1071. Type 4: Thermistor
  1072. Temp5-6, default TR
  1073. Temp1-4, default TD
  1074. */
  1075. static ssize_t
  1076. show_temp_mode(struct device *dev, struct device_attribute *attr, char *buf)
  1077. {
  1078. struct i2c_client *client = to_i2c_client(dev);
  1079. struct w83795_data *data = i2c_get_clientdata(client);
  1080. struct sensor_device_attribute_2 *sensor_attr =
  1081. to_sensor_dev_attr_2(attr);
  1082. int index = sensor_attr->index;
  1083. u8 tmp;
  1084. if (data->has_temp >> index & 0x01) {
  1085. if (data->temp_mode >> index & 0x01)
  1086. tmp = 3;
  1087. else
  1088. tmp = 4;
  1089. } else {
  1090. tmp = 0;
  1091. }
  1092. return sprintf(buf, "%d\n", tmp);
  1093. }
  1094. static ssize_t
  1095. store_temp_mode(struct device *dev, struct device_attribute *attr,
  1096. const char *buf, size_t count)
  1097. {
  1098. struct i2c_client *client = to_i2c_client(dev);
  1099. struct w83795_data *data = i2c_get_clientdata(client);
  1100. struct sensor_device_attribute_2 *sensor_attr =
  1101. to_sensor_dev_attr_2(attr);
  1102. int index = sensor_attr->index;
  1103. unsigned long val;
  1104. u8 tmp;
  1105. u32 mask;
  1106. if (strict_strtoul(buf, 10, &val) < 0)
  1107. return -EINVAL;
  1108. if ((val != 4) && (val != 3))
  1109. return -EINVAL;
  1110. if ((index > 3) && (val == 3))
  1111. return -EINVAL;
  1112. mutex_lock(&data->update_lock);
  1113. if (val == 3) {
  1114. val = TEMP_CTRL_TD;
  1115. data->has_temp |= 1 << index;
  1116. data->temp_mode |= 1 << index;
  1117. } else if (val == 4) {
  1118. val = TEMP_CTRL_TR;
  1119. data->has_temp |= 1 << index;
  1120. tmp = 1 << index;
  1121. data->temp_mode &= ~tmp;
  1122. }
  1123. if (index > 3)
  1124. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1125. else
  1126. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1127. mask = 0x03 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_SHIFT];
  1128. tmp &= ~mask;
  1129. tmp |= W83795_REG_TEMP_CTRL[index][val];
  1130. mask = 1 << W83795_REG_TEMP_CTRL[index][TEMP_CTRL_HASIN_SHIFT];
  1131. data->has_in &= ~mask;
  1132. if (index > 3)
  1133. w83795_write(client, W83795_REG_TEMP_CTRL1, tmp);
  1134. else
  1135. w83795_write(client, W83795_REG_TEMP_CTRL2, tmp);
  1136. mutex_unlock(&data->update_lock);
  1137. return count;
  1138. }
  1139. /* show/store VIN */
  1140. static ssize_t
  1141. show_in(struct device *dev, struct device_attribute *attr, char *buf)
  1142. {
  1143. struct sensor_device_attribute_2 *sensor_attr =
  1144. to_sensor_dev_attr_2(attr);
  1145. int nr = sensor_attr->nr;
  1146. int index = sensor_attr->index;
  1147. struct w83795_data *data = w83795_update_device(dev);
  1148. u16 val = data->in[index][nr];
  1149. u8 lsb_idx;
  1150. switch (nr) {
  1151. case IN_READ:
  1152. /* calculate this value again by sensors as sensors3.conf */
  1153. if ((index >= 17) &&
  1154. ((data->has_gain >> (index - 17)) & 1))
  1155. val *= 8;
  1156. break;
  1157. case IN_MAX:
  1158. case IN_LOW:
  1159. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1160. val <<= 2;
  1161. val |= (data->in_lsb[lsb_idx][nr] >>
  1162. IN_LSB_SHIFT_IDX[lsb_idx][IN_LSB_SHIFT]) & 0x03;
  1163. if ((index >= 17) &&
  1164. ((data->has_gain >> (index - 17)) & 1))
  1165. val *= 8;
  1166. break;
  1167. }
  1168. val = in_from_reg(index, val);
  1169. return sprintf(buf, "%d\n", val);
  1170. }
  1171. static ssize_t
  1172. store_in(struct device *dev, struct device_attribute *attr,
  1173. const char *buf, size_t count)
  1174. {
  1175. struct sensor_device_attribute_2 *sensor_attr =
  1176. to_sensor_dev_attr_2(attr);
  1177. int nr = sensor_attr->nr;
  1178. int index = sensor_attr->index;
  1179. struct i2c_client *client = to_i2c_client(dev);
  1180. struct w83795_data *data = i2c_get_clientdata(client);
  1181. unsigned long val;
  1182. u8 tmp;
  1183. u8 lsb_idx;
  1184. if (strict_strtoul(buf, 10, &val) < 0)
  1185. return -EINVAL;
  1186. val = in_to_reg(index, val);
  1187. if ((index >= 17) &&
  1188. ((data->has_gain >> (index - 17)) & 1))
  1189. val /= 8;
  1190. val = SENSORS_LIMIT(val, 0, 0x3FF);
  1191. mutex_lock(&data->update_lock);
  1192. lsb_idx = IN_LSB_SHIFT_IDX[index][IN_LSB_IDX];
  1193. tmp = w83795_read(client, IN_LSB_REG(lsb_idx, nr));
  1194. tmp &= ~(0x03 << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT]);
  1195. tmp |= (val & 0x03) << IN_LSB_SHIFT_IDX[index][IN_LSB_SHIFT];
  1196. w83795_write(client, IN_LSB_REG(lsb_idx, nr), tmp);
  1197. data->in_lsb[lsb_idx][nr] = tmp;
  1198. tmp = (val >> 2) & 0xff;
  1199. w83795_write(client, W83795_REG_IN[index][nr], tmp);
  1200. data->in[index][nr] = tmp;
  1201. mutex_unlock(&data->update_lock);
  1202. return count;
  1203. }
  1204. static ssize_t
  1205. show_sf_setup(struct device *dev, struct device_attribute *attr, char *buf)
  1206. {
  1207. struct sensor_device_attribute_2 *sensor_attr =
  1208. to_sensor_dev_attr_2(attr);
  1209. int nr = sensor_attr->nr;
  1210. struct i2c_client *client = to_i2c_client(dev);
  1211. struct w83795_data *data = i2c_get_clientdata(client);
  1212. u16 val = data->setup_pwm[nr];
  1213. switch (nr) {
  1214. case SETUP_PWM_UPTIME:
  1215. case SETUP_PWM_DOWNTIME:
  1216. val = time_from_reg(val);
  1217. break;
  1218. }
  1219. return sprintf(buf, "%d\n", val);
  1220. }
  1221. static ssize_t
  1222. store_sf_setup(struct device *dev, struct device_attribute *attr,
  1223. const char *buf, size_t count)
  1224. {
  1225. struct sensor_device_attribute_2 *sensor_attr =
  1226. to_sensor_dev_attr_2(attr);
  1227. int nr = sensor_attr->nr;
  1228. struct i2c_client *client = to_i2c_client(dev);
  1229. struct w83795_data *data = i2c_get_clientdata(client);
  1230. unsigned long val;
  1231. if (strict_strtoul(buf, 10, &val) < 0)
  1232. return -EINVAL;
  1233. switch (nr) {
  1234. case SETUP_PWM_DEFAULT:
  1235. val = SENSORS_LIMIT(val, 0, 0xff);
  1236. break;
  1237. case SETUP_PWM_UPTIME:
  1238. case SETUP_PWM_DOWNTIME:
  1239. val = time_to_reg(val);
  1240. if (val == 0)
  1241. return -EINVAL;
  1242. break;
  1243. }
  1244. mutex_lock(&data->update_lock);
  1245. data->setup_pwm[nr] = val;
  1246. w83795_write(client, W83795_REG_SETUP_PWM(nr), val);
  1247. mutex_unlock(&data->update_lock);
  1248. return count;
  1249. }
  1250. #define NOT_USED -1
  1251. #define SENSOR_ATTR_IN(index) \
  1252. SENSOR_ATTR_2(in##index##_input, S_IRUGO, show_in, NULL, \
  1253. IN_READ, index), \
  1254. SENSOR_ATTR_2(in##index##_max, S_IRUGO | S_IWUSR, show_in, \
  1255. store_in, IN_MAX, index), \
  1256. SENSOR_ATTR_2(in##index##_min, S_IRUGO | S_IWUSR, show_in, \
  1257. store_in, IN_LOW, index), \
  1258. SENSOR_ATTR_2(in##index##_alarm, S_IRUGO, show_alarm_beep, \
  1259. NULL, ALARM_STATUS, index + ((index > 14) ? 1 : 0)), \
  1260. SENSOR_ATTR_2(in##index##_beep, S_IWUSR | S_IRUGO, \
  1261. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1262. index + ((index > 14) ? 1 : 0))
  1263. #define SENSOR_ATTR_FAN(index) \
  1264. SENSOR_ATTR_2(fan##index##_input, S_IRUGO, show_fan, \
  1265. NULL, FAN_INPUT, index - 1), \
  1266. SENSOR_ATTR_2(fan##index##_min, S_IWUSR | S_IRUGO, \
  1267. show_fan, store_fan_min, FAN_MIN, index - 1), \
  1268. SENSOR_ATTR_2(fan##index##_alarm, S_IRUGO, show_alarm_beep, \
  1269. NULL, ALARM_STATUS, index + 31), \
  1270. SENSOR_ATTR_2(fan##index##_beep, S_IWUSR | S_IRUGO, \
  1271. show_alarm_beep, store_beep, BEEP_ENABLE, index + 31)
  1272. #define SENSOR_ATTR_PWM(index) \
  1273. SENSOR_ATTR_2(pwm##index, S_IWUSR | S_IRUGO, show_pwm, \
  1274. store_pwm, PWM_OUTPUT, index - 1), \
  1275. SENSOR_ATTR_2(pwm##index##_nonstop, S_IWUSR | S_IRUGO, \
  1276. show_pwm, store_pwm, PWM_NONSTOP, index - 1), \
  1277. SENSOR_ATTR_2(pwm##index##_start, S_IWUSR | S_IRUGO, \
  1278. show_pwm, store_pwm, PWM_START, index - 1), \
  1279. SENSOR_ATTR_2(pwm##index##_stop_time, S_IWUSR | S_IRUGO, \
  1280. show_pwm, store_pwm, PWM_STOP_TIME, index - 1), \
  1281. SENSOR_ATTR_2(fan##index##_div, S_IWUSR | S_IRUGO, \
  1282. show_pwm, store_pwm, PWM_DIV, index - 1), \
  1283. SENSOR_ATTR_2(pwm##index##_enable, S_IWUSR | S_IRUGO, \
  1284. show_pwm_enable, store_pwm_enable, NOT_USED, index - 1)
  1285. #define SENSOR_ATTR_FANIN_TARGET(index) \
  1286. SENSOR_ATTR_2(speed_cruise##index##_target, S_IWUSR | S_IRUGO, \
  1287. show_fanin, store_fanin, FANIN_TARGET, index - 1)
  1288. #define SENSOR_ATTR_DTS(index) \
  1289. SENSOR_ATTR_2(temp##index##_type, S_IRUGO , \
  1290. show_dts_mode, NULL, NOT_USED, index - 7), \
  1291. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_dts, \
  1292. NULL, NOT_USED, index - 7), \
  1293. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_dts_ext, \
  1294. store_dts_ext, DTS_CRIT, NOT_USED), \
  1295. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1296. show_dts_ext, store_dts_ext, DTS_CRIT_HYST, NOT_USED), \
  1297. SENSOR_ATTR_2(temp##index##_warn, S_IRUGO | S_IWUSR, show_dts_ext, \
  1298. store_dts_ext, DTS_WARN, NOT_USED), \
  1299. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IRUGO | S_IWUSR, \
  1300. show_dts_ext, store_dts_ext, DTS_WARN_HYST, NOT_USED), \
  1301. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1302. show_alarm_beep, NULL, ALARM_STATUS, index + 17), \
  1303. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1304. show_alarm_beep, store_beep, BEEP_ENABLE, index + 17)
  1305. #define SENSOR_ATTR_TEMP(index) \
  1306. SENSOR_ATTR_2(temp##index##_type, S_IRUGO | S_IWUSR, \
  1307. show_temp_mode, store_temp_mode, NOT_USED, index - 1), \
  1308. SENSOR_ATTR_2(temp##index##_input, S_IRUGO, show_temp, \
  1309. NULL, TEMP_READ, index - 1), \
  1310. SENSOR_ATTR_2(temp##index##_max, S_IRUGO | S_IWUSR, show_temp, \
  1311. store_temp, TEMP_CRIT, index - 1), \
  1312. SENSOR_ATTR_2(temp##index##_max_hyst, S_IRUGO | S_IWUSR, \
  1313. show_temp, store_temp, TEMP_CRIT_HYST, index - 1), \
  1314. SENSOR_ATTR_2(temp##index##_warn, S_IRUGO | S_IWUSR, show_temp, \
  1315. store_temp, TEMP_WARN, index - 1), \
  1316. SENSOR_ATTR_2(temp##index##_warn_hyst, S_IRUGO | S_IWUSR, \
  1317. show_temp, store_temp, TEMP_WARN_HYST, index - 1), \
  1318. SENSOR_ATTR_2(temp##index##_alarm, S_IRUGO, \
  1319. show_alarm_beep, NULL, ALARM_STATUS, \
  1320. index + (index > 4 ? 11 : 17)), \
  1321. SENSOR_ATTR_2(temp##index##_beep, S_IWUSR | S_IRUGO, \
  1322. show_alarm_beep, store_beep, BEEP_ENABLE, \
  1323. index + (index > 4 ? 11 : 17)), \
  1324. SENSOR_ATTR_2(temp##index##_source_sel, S_IWUSR | S_IRUGO, \
  1325. show_temp_src, store_temp_src, NOT_USED, index - 1), \
  1326. SENSOR_ATTR_2(temp##index##_pwm_enable, S_IWUSR | S_IRUGO, \
  1327. show_temp_pwm_enable, store_temp_pwm_enable, \
  1328. TEMP_PWM_ENABLE, index - 1), \
  1329. SENSOR_ATTR_2(temp##index##_auto_channels_pwm, S_IWUSR | S_IRUGO, \
  1330. show_temp_pwm_enable, store_temp_pwm_enable, \
  1331. TEMP_PWM_FAN_MAP, index - 1), \
  1332. SENSOR_ATTR_2(thermal_cruise##index, S_IWUSR | S_IRUGO, \
  1333. show_temp_pwm, store_temp_pwm, TEMP_PWM_TTTI, index - 1), \
  1334. SENSOR_ATTR_2(temp##index##_crit, S_IWUSR | S_IRUGO, \
  1335. show_temp_pwm, store_temp_pwm, TEMP_PWM_CTFS, index - 1), \
  1336. SENSOR_ATTR_2(temp##index##_crit_hyst, S_IWUSR | S_IRUGO, \
  1337. show_temp_pwm, store_temp_pwm, TEMP_PWM_HCT, index - 1), \
  1338. SENSOR_ATTR_2(temp##index##_operation_hyst, S_IWUSR | S_IRUGO, \
  1339. show_temp_pwm, store_temp_pwm, TEMP_PWM_HOT, index - 1), \
  1340. SENSOR_ATTR_2(temp##index##_auto_point1_pwm, S_IRUGO | S_IWUSR, \
  1341. show_sf4_pwm, store_sf4_pwm, 0, index - 1), \
  1342. SENSOR_ATTR_2(temp##index##_auto_point2_pwm, S_IRUGO | S_IWUSR, \
  1343. show_sf4_pwm, store_sf4_pwm, 1, index - 1), \
  1344. SENSOR_ATTR_2(temp##index##_auto_point3_pwm, S_IRUGO | S_IWUSR, \
  1345. show_sf4_pwm, store_sf4_pwm, 2, index - 1), \
  1346. SENSOR_ATTR_2(temp##index##_auto_point4_pwm, S_IRUGO | S_IWUSR, \
  1347. show_sf4_pwm, store_sf4_pwm, 3, index - 1), \
  1348. SENSOR_ATTR_2(temp##index##_auto_point5_pwm, S_IRUGO | S_IWUSR, \
  1349. show_sf4_pwm, store_sf4_pwm, 4, index - 1), \
  1350. SENSOR_ATTR_2(temp##index##_auto_point6_pwm, S_IRUGO | S_IWUSR, \
  1351. show_sf4_pwm, store_sf4_pwm, 5, index - 1), \
  1352. SENSOR_ATTR_2(temp##index##_auto_point7_pwm, S_IRUGO | S_IWUSR, \
  1353. show_sf4_pwm, store_sf4_pwm, 6, index - 1), \
  1354. SENSOR_ATTR_2(temp##index##_auto_point1_temp, S_IRUGO | S_IWUSR,\
  1355. show_sf4_temp, store_sf4_temp, 0, index - 1), \
  1356. SENSOR_ATTR_2(temp##index##_auto_point2_temp, S_IRUGO | S_IWUSR,\
  1357. show_sf4_temp, store_sf4_temp, 1, index - 1), \
  1358. SENSOR_ATTR_2(temp##index##_auto_point3_temp, S_IRUGO | S_IWUSR,\
  1359. show_sf4_temp, store_sf4_temp, 2, index - 1), \
  1360. SENSOR_ATTR_2(temp##index##_auto_point4_temp, S_IRUGO | S_IWUSR,\
  1361. show_sf4_temp, store_sf4_temp, 3, index - 1), \
  1362. SENSOR_ATTR_2(temp##index##_auto_point5_temp, S_IRUGO | S_IWUSR,\
  1363. show_sf4_temp, store_sf4_temp, 4, index - 1), \
  1364. SENSOR_ATTR_2(temp##index##_auto_point6_temp, S_IRUGO | S_IWUSR,\
  1365. show_sf4_temp, store_sf4_temp, 5, index - 1), \
  1366. SENSOR_ATTR_2(temp##index##_auto_point7_temp, S_IRUGO | S_IWUSR,\
  1367. show_sf4_temp, store_sf4_temp, 6, index - 1)
  1368. static struct sensor_device_attribute_2 w83795_in[] = {
  1369. SENSOR_ATTR_IN(0),
  1370. SENSOR_ATTR_IN(1),
  1371. SENSOR_ATTR_IN(2),
  1372. SENSOR_ATTR_IN(3),
  1373. SENSOR_ATTR_IN(4),
  1374. SENSOR_ATTR_IN(5),
  1375. SENSOR_ATTR_IN(6),
  1376. SENSOR_ATTR_IN(7),
  1377. SENSOR_ATTR_IN(8),
  1378. SENSOR_ATTR_IN(9),
  1379. SENSOR_ATTR_IN(10),
  1380. SENSOR_ATTR_IN(11),
  1381. SENSOR_ATTR_IN(12),
  1382. SENSOR_ATTR_IN(13),
  1383. SENSOR_ATTR_IN(14),
  1384. SENSOR_ATTR_IN(15),
  1385. SENSOR_ATTR_IN(16),
  1386. SENSOR_ATTR_IN(17),
  1387. SENSOR_ATTR_IN(18),
  1388. SENSOR_ATTR_IN(19),
  1389. SENSOR_ATTR_IN(20),
  1390. };
  1391. static struct sensor_device_attribute_2 w83795_fan[] = {
  1392. SENSOR_ATTR_FAN(1),
  1393. SENSOR_ATTR_FAN(2),
  1394. SENSOR_ATTR_FAN(3),
  1395. SENSOR_ATTR_FAN(4),
  1396. SENSOR_ATTR_FAN(5),
  1397. SENSOR_ATTR_FAN(6),
  1398. SENSOR_ATTR_FAN(7),
  1399. SENSOR_ATTR_FAN(8),
  1400. SENSOR_ATTR_FAN(9),
  1401. SENSOR_ATTR_FAN(10),
  1402. SENSOR_ATTR_FAN(11),
  1403. SENSOR_ATTR_FAN(12),
  1404. SENSOR_ATTR_FAN(13),
  1405. SENSOR_ATTR_FAN(14),
  1406. };
  1407. static struct sensor_device_attribute_2 w83795_temp[] = {
  1408. SENSOR_ATTR_TEMP(1),
  1409. SENSOR_ATTR_TEMP(2),
  1410. SENSOR_ATTR_TEMP(3),
  1411. SENSOR_ATTR_TEMP(4),
  1412. SENSOR_ATTR_TEMP(5),
  1413. SENSOR_ATTR_TEMP(6),
  1414. };
  1415. static struct sensor_device_attribute_2 w83795_dts[] = {
  1416. SENSOR_ATTR_DTS(7),
  1417. SENSOR_ATTR_DTS(8),
  1418. SENSOR_ATTR_DTS(9),
  1419. SENSOR_ATTR_DTS(10),
  1420. SENSOR_ATTR_DTS(11),
  1421. SENSOR_ATTR_DTS(12),
  1422. SENSOR_ATTR_DTS(13),
  1423. SENSOR_ATTR_DTS(14),
  1424. };
  1425. static struct sensor_device_attribute_2 w83795_static[] = {
  1426. SENSOR_ATTR_FANIN_TARGET(1),
  1427. SENSOR_ATTR_FANIN_TARGET(2),
  1428. SENSOR_ATTR_FANIN_TARGET(3),
  1429. SENSOR_ATTR_FANIN_TARGET(4),
  1430. SENSOR_ATTR_FANIN_TARGET(5),
  1431. SENSOR_ATTR_FANIN_TARGET(6),
  1432. SENSOR_ATTR_FANIN_TARGET(7),
  1433. SENSOR_ATTR_FANIN_TARGET(8),
  1434. SENSOR_ATTR_PWM(1),
  1435. SENSOR_ATTR_PWM(2),
  1436. };
  1437. /* all registers existed in 795g than 795adg,
  1438. * like PWM3 - PWM8 */
  1439. static struct sensor_device_attribute_2 w83795_left_reg[] = {
  1440. SENSOR_ATTR_PWM(3),
  1441. SENSOR_ATTR_PWM(4),
  1442. SENSOR_ATTR_PWM(5),
  1443. SENSOR_ATTR_PWM(6),
  1444. SENSOR_ATTR_PWM(7),
  1445. SENSOR_ATTR_PWM(8),
  1446. };
  1447. static struct sensor_device_attribute_2 sda_single_files[] = {
  1448. SENSOR_ATTR_2(chassis, S_IWUSR | S_IRUGO, show_alarm_beep,
  1449. store_chassis_clear, ALARM_STATUS, 46),
  1450. SENSOR_ATTR_2(beep_enable, S_IWUSR | S_IRUGO, show_beep_enable,
  1451. store_beep_enable, NOT_USED, NOT_USED),
  1452. SENSOR_ATTR_2(speed_cruise_tolerance, S_IWUSR | S_IRUGO, show_fanin,
  1453. store_fanin, FANIN_TOL, NOT_USED),
  1454. SENSOR_ATTR_2(pwm_default, S_IWUSR | S_IRUGO, show_sf_setup,
  1455. store_sf_setup, SETUP_PWM_DEFAULT, NOT_USED),
  1456. SENSOR_ATTR_2(pwm_uptime, S_IWUSR | S_IRUGO, show_sf_setup,
  1457. store_sf_setup, SETUP_PWM_UPTIME, NOT_USED),
  1458. SENSOR_ATTR_2(pwm_downtime, S_IWUSR | S_IRUGO, show_sf_setup,
  1459. store_sf_setup, SETUP_PWM_DOWNTIME, NOT_USED),
  1460. };
  1461. /*
  1462. * Driver interface
  1463. */
  1464. static void w83795_init_client(struct i2c_client *client)
  1465. {
  1466. if (reset)
  1467. w83795_write(client, W83795_REG_CONFIG, 0x80);
  1468. /* Start monitoring */
  1469. w83795_write(client, W83795_REG_CONFIG,
  1470. w83795_read(client, W83795_REG_CONFIG) | 0x01);
  1471. }
  1472. /* Return 0 if detection is successful, -ENODEV otherwise */
  1473. static int w83795_detect(struct i2c_client *client,
  1474. struct i2c_board_info *info)
  1475. {
  1476. u8 tmp, bank;
  1477. struct i2c_adapter *adapter = client->adapter;
  1478. unsigned short address = client->addr;
  1479. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  1480. return -ENODEV;
  1481. bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1482. tmp = bank & 0x80 ? 0x5c : 0xa3;
  1483. /* Check Nuvoton vendor ID */
  1484. if (tmp != i2c_smbus_read_byte_data(client,
  1485. W83795_REG_VENDORID)) {
  1486. pr_debug("w83795: Detection failed at check "
  1487. "vendor id\n");
  1488. return -ENODEV;
  1489. }
  1490. /* If Nuvoton chip, address of chip and W83795_REG_I2C_ADDR
  1491. should match */
  1492. if ((bank & 0x07) == 0
  1493. && (i2c_smbus_read_byte_data(client, W83795_REG_I2C_ADDR) & 0x7f) !=
  1494. address) {
  1495. pr_debug("w83795: Detection failed at check "
  1496. "i2c addr\n");
  1497. return -ENODEV;
  1498. }
  1499. /* Determine the chip type now */
  1500. if (0x79 != i2c_smbus_read_byte_data(client,
  1501. W83795_REG_CHIPID)) {
  1502. pr_debug("w83795: Detection failed at check "
  1503. "chip id\n");
  1504. return -ENODEV;
  1505. }
  1506. #if 0
  1507. /* Check 795 chip type: 795G or 795ADG */
  1508. if (W83795_REG_CONFIG_CONFIG48 &
  1509. w83795_read(client, W83795_REG_CONFIG)) {
  1510. data->chip_type = w83795adg;
  1511. } else {
  1512. data->chip_type = w83795g;
  1513. }
  1514. #endif
  1515. /* Fill in the remaining client fields and put into the global list */
  1516. strlcpy(info->type, "w83795", I2C_NAME_SIZE);
  1517. return 0;
  1518. }
  1519. static int w83795_probe(struct i2c_client *client,
  1520. const struct i2c_device_id *id)
  1521. {
  1522. int i;
  1523. u8 tmp;
  1524. struct device *dev = &client->dev;
  1525. struct w83795_data *data;
  1526. int err = 0;
  1527. data = kzalloc(sizeof(struct w83795_data), GFP_KERNEL);
  1528. if (!data) {
  1529. err = -ENOMEM;
  1530. goto exit;
  1531. }
  1532. i2c_set_clientdata(client, data);
  1533. data->bank = i2c_smbus_read_byte_data(client, W83795_REG_BANKSEL);
  1534. mutex_init(&data->update_lock);
  1535. /* Initialize the chip */
  1536. w83795_init_client(client);
  1537. /* Check 795 chip type: 795G or 795ADG */
  1538. if (W83795_REG_CONFIG_CONFIG48 &
  1539. w83795_read(client, W83795_REG_CONFIG)) {
  1540. data->chip_type = w83795adg;
  1541. } else {
  1542. data->chip_type = w83795g;
  1543. }
  1544. data->has_in = w83795_read(client, W83795_REG_VOLT_CTRL1);
  1545. data->has_in |= w83795_read(client, W83795_REG_VOLT_CTRL2) << 8;
  1546. /* VSEN11-9 not for 795adg */
  1547. if (data->chip_type == w83795adg)
  1548. data->has_in &= 0xf8ff;
  1549. data->has_fan = w83795_read(client, W83795_REG_FANIN_CTRL1);
  1550. data->has_fan |= w83795_read(client, W83795_REG_FANIN_CTRL2) << 8;
  1551. /* VDSEN12-17 and TR1-6, TD1-4 use same register */
  1552. tmp = w83795_read(client, W83795_REG_TEMP_CTRL1);
  1553. if (tmp & 0x20)
  1554. data->enable_dts = 1;
  1555. else
  1556. data->enable_dts = 0;
  1557. data->has_temp = 0;
  1558. data->temp_mode = 0;
  1559. if (tmp & 0x08) {
  1560. if (tmp & 0x04)
  1561. data->has_temp |= 0x20;
  1562. else
  1563. data->has_in |= 0x10000;
  1564. }
  1565. if (tmp & 0x02) {
  1566. if (tmp & 0x01)
  1567. data->has_temp |= 0x10;
  1568. else
  1569. data->has_in |= 0x8000;
  1570. }
  1571. tmp = w83795_read(client, W83795_REG_TEMP_CTRL2);
  1572. if (tmp & 0x40) {
  1573. data->has_temp |= 0x08;
  1574. if (!(tmp & 0x80))
  1575. data->temp_mode |= 0x08;
  1576. } else if (tmp & 0x80) {
  1577. data->has_in |= 0x100000;
  1578. }
  1579. if (tmp & 0x10) {
  1580. data->has_temp |= 0x04;
  1581. if (!(tmp & 0x20))
  1582. data->temp_mode |= 0x04;
  1583. } else if (tmp & 0x20) {
  1584. data->has_in |= 0x80000;
  1585. }
  1586. if (tmp & 0x04) {
  1587. data->has_temp |= 0x02;
  1588. if (!(tmp & 0x08))
  1589. data->temp_mode |= 0x02;
  1590. } else if (tmp & 0x08) {
  1591. data->has_in |= 0x40000;
  1592. }
  1593. if (tmp & 0x01) {
  1594. data->has_temp |= 0x01;
  1595. if (!(tmp & 0x02))
  1596. data->temp_mode |= 0x01;
  1597. } else if (tmp & 0x02) {
  1598. data->has_in |= 0x20000;
  1599. }
  1600. /* Check DTS enable status */
  1601. if (data->enable_dts == 0) {
  1602. data->has_dts = 0;
  1603. } else {
  1604. if (1 & w83795_read(client, W83795_REG_DTSC))
  1605. data->enable_dts |= 2;
  1606. data->has_dts = w83795_read(client, W83795_REG_DTSE);
  1607. }
  1608. /* First update the voltages measured value and limits */
  1609. for (i = 0; i < ARRAY_SIZE(data->in); i++) {
  1610. if (!(data->has_in & (1 << i)))
  1611. continue;
  1612. data->in[i][IN_MAX] =
  1613. w83795_read(client, W83795_REG_IN[i][IN_MAX]);
  1614. data->in[i][IN_LOW] =
  1615. w83795_read(client, W83795_REG_IN[i][IN_LOW]);
  1616. tmp = w83795_read(client, W83795_REG_IN[i][IN_READ]) << 2;
  1617. tmp |= (w83795_read(client, W83795_REG_VRLSB)
  1618. >> VRLSB_SHIFT) & 0x03;
  1619. data->in[i][IN_READ] = tmp;
  1620. }
  1621. for (i = 0; i < IN_LSB_REG_NUM; i++) {
  1622. data->in_lsb[i][IN_MAX] =
  1623. w83795_read(client, IN_LSB_REG(i, IN_MAX));
  1624. data->in_lsb[i][IN_LOW] =
  1625. w83795_read(client, IN_LSB_REG(i, IN_LOW));
  1626. }
  1627. data->has_gain = w83795_read(client, W83795_REG_VMIGB_CTRL) & 0x0f;
  1628. /* First update fan and limits */
  1629. for (i = 0; i < ARRAY_SIZE(data->fan); i++) {
  1630. if (!(data->has_fan & (1 << i)))
  1631. continue;
  1632. data->fan_min[i] =
  1633. w83795_read(client, W83795_REG_FAN_MIN_HL(i)) << 4;
  1634. data->fan_min[i] |=
  1635. (w83795_read(client, W83795_REG_FAN_MIN_LSB(i) >>
  1636. W83795_REG_FAN_MIN_LSB_SHIFT(i))) & 0x0F;
  1637. data->fan[i] = w83795_read(client, W83795_REG_FAN(i)) << 4;
  1638. data->fan[i] |=
  1639. (w83795_read(client, W83795_REG_VRLSB >> 4)) & 0x0F;
  1640. }
  1641. /* temperature and limits */
  1642. for (i = 0; i < ARRAY_SIZE(data->temp); i++) {
  1643. if (!(data->has_temp & (1 << i)))
  1644. continue;
  1645. data->temp[i][TEMP_CRIT] =
  1646. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT]);
  1647. data->temp[i][TEMP_CRIT_HYST] =
  1648. w83795_read(client, W83795_REG_TEMP[i][TEMP_CRIT_HYST]);
  1649. data->temp[i][TEMP_WARN] =
  1650. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN]);
  1651. data->temp[i][TEMP_WARN_HYST] =
  1652. w83795_read(client, W83795_REG_TEMP[i][TEMP_WARN_HYST]);
  1653. data->temp[i][TEMP_READ] =
  1654. w83795_read(client, W83795_REG_TEMP[i][TEMP_READ]);
  1655. data->temp_read_vrlsb[i] =
  1656. w83795_read(client, W83795_REG_VRLSB);
  1657. }
  1658. /* dts temperature and limits */
  1659. if (data->enable_dts != 0) {
  1660. data->dts_ext[DTS_CRIT] =
  1661. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT));
  1662. data->dts_ext[DTS_CRIT_HYST] =
  1663. w83795_read(client, W83795_REG_DTS_EXT(DTS_CRIT_HYST));
  1664. data->dts_ext[DTS_WARN] =
  1665. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN));
  1666. data->dts_ext[DTS_WARN_HYST] =
  1667. w83795_read(client, W83795_REG_DTS_EXT(DTS_WARN_HYST));
  1668. for (i = 0; i < ARRAY_SIZE(data->dts); i++) {
  1669. if (!(data->has_dts & (1 << i)))
  1670. continue;
  1671. data->dts[i] = w83795_read(client, W83795_REG_DTS(i));
  1672. data->dts_read_vrlsb[i] =
  1673. w83795_read(client, W83795_REG_VRLSB);
  1674. }
  1675. }
  1676. /* First update temp source selction */
  1677. for (i = 0; i < 3; i++)
  1678. data->temp_src[i] = w83795_read(client, W83795_REG_TSS(i));
  1679. /* pwm and smart fan */
  1680. if (data->chip_type == w83795g)
  1681. data->has_pwm = 8;
  1682. else
  1683. data->has_pwm = 2;
  1684. data->pwm_fcms[0] = w83795_read(client, W83795_REG_FCMS1);
  1685. data->pwm_fcms[1] = w83795_read(client, W83795_REG_FCMS2);
  1686. /* w83795adg only support pwm2-0 */
  1687. for (i = 0; i < W83795_REG_TEMP_NUM; i++)
  1688. data->pwm_tfmr[i] = w83795_read(client, W83795_REG_TFMR(i));
  1689. data->pwm_fomc = w83795_read(client, W83795_REG_FOMC);
  1690. for (i = 0; i < data->has_pwm; i++) {
  1691. for (tmp = 0; tmp < 5; tmp++) {
  1692. data->pwm[i][tmp] =
  1693. w83795_read(client, W83795_REG_PWM(i, tmp));
  1694. }
  1695. }
  1696. for (i = 0; i < 8; i++) {
  1697. data->target_speed[i] =
  1698. w83795_read(client, W83795_REG_FTSH(i)) << 4;
  1699. data->target_speed[i] |=
  1700. w83795_read(client, W83795_REG_FTSL(i)) >> 4;
  1701. }
  1702. data->tol_speed = w83795_read(client, W83795_REG_TFTS) & 0x3f;
  1703. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1704. data->pwm_temp[i][TEMP_PWM_TTTI] =
  1705. w83795_read(client, W83795_REG_TTTI(i)) & 0x7f;
  1706. data->pwm_temp[i][TEMP_PWM_CTFS] =
  1707. w83795_read(client, W83795_REG_CTFS(i));
  1708. tmp = w83795_read(client, W83795_REG_HT(i));
  1709. data->pwm_temp[i][TEMP_PWM_HCT] = (tmp >> 4) & 0x0f;
  1710. data->pwm_temp[i][TEMP_PWM_HOT] = tmp & 0x0f;
  1711. }
  1712. for (i = 0; i < W83795_REG_TEMP_NUM; i++) {
  1713. for (tmp = 0; tmp < 7; tmp++) {
  1714. data->sf4_reg[i][SF4_TEMP][tmp] =
  1715. w83795_read(client,
  1716. W83795_REG_SF4_TEMP(i, tmp));
  1717. data->sf4_reg[i][SF4_PWM][tmp] =
  1718. w83795_read(client, W83795_REG_SF4_PWM(i, tmp));
  1719. }
  1720. }
  1721. /* Setup PWM Register */
  1722. for (i = 0; i < 3; i++) {
  1723. data->setup_pwm[i] =
  1724. w83795_read(client, W83795_REG_SETUP_PWM(i));
  1725. }
  1726. /* alarm and beep */
  1727. for (i = 0; i < ALARM_BEEP_REG_NUM; i++) {
  1728. data->alarms[i] = w83795_read(client, W83795_REG_ALARM(i));
  1729. data->beeps[i] = w83795_read(client, W83795_REG_BEEP(i));
  1730. }
  1731. data->beep_enable =
  1732. (w83795_read(client, W83795_REG_BEEP(5)) >> 7) & 0x01;
  1733. /* Register sysfs hooks */
  1734. for (i = 0; i < ARRAY_SIZE(w83795_in); i++) {
  1735. if (!(data->has_in & (1 << (i / 6))))
  1736. continue;
  1737. err = device_create_file(dev, &w83795_in[i].dev_attr);
  1738. if (err)
  1739. goto exit_remove;
  1740. }
  1741. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++) {
  1742. if (!(data->has_fan & (1 << (i / 5))))
  1743. continue;
  1744. err = device_create_file(dev, &w83795_fan[i].dev_attr);
  1745. if (err)
  1746. goto exit_remove;
  1747. }
  1748. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++) {
  1749. err = device_create_file(dev, &sda_single_files[i].dev_attr);
  1750. if (err)
  1751. goto exit_remove;
  1752. }
  1753. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++) {
  1754. if (!(data->has_temp & (1 << (i / 29))))
  1755. continue;
  1756. err = device_create_file(dev, &w83795_temp[i].dev_attr);
  1757. if (err)
  1758. goto exit_remove;
  1759. }
  1760. if (data->enable_dts != 0) {
  1761. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++) {
  1762. if (!(data->has_dts & (1 << (i / 8))))
  1763. continue;
  1764. err = device_create_file(dev, &w83795_dts[i].dev_attr);
  1765. if (err)
  1766. goto exit_remove;
  1767. }
  1768. }
  1769. if (data->chip_type == w83795g) {
  1770. for (i = 0; i < ARRAY_SIZE(w83795_left_reg); i++) {
  1771. err = device_create_file(dev,
  1772. &w83795_left_reg[i].dev_attr);
  1773. if (err)
  1774. goto exit_remove;
  1775. }
  1776. }
  1777. for (i = 0; i < ARRAY_SIZE(w83795_static); i++) {
  1778. err = device_create_file(dev, &w83795_static[i].dev_attr);
  1779. if (err)
  1780. goto exit_remove;
  1781. }
  1782. data->hwmon_dev = hwmon_device_register(dev);
  1783. if (IS_ERR(data->hwmon_dev)) {
  1784. err = PTR_ERR(data->hwmon_dev);
  1785. goto exit_remove;
  1786. }
  1787. return 0;
  1788. /* Unregister sysfs hooks */
  1789. exit_remove:
  1790. for (i = 0; i < ARRAY_SIZE(w83795_in); i++)
  1791. device_remove_file(dev, &w83795_in[i].dev_attr);
  1792. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++)
  1793. device_remove_file(dev, &w83795_fan[i].dev_attr);
  1794. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++)
  1795. device_remove_file(dev, &sda_single_files[i].dev_attr);
  1796. if (data->chip_type == w83795g) {
  1797. for (i = 0; i < ARRAY_SIZE(w83795_left_reg); i++)
  1798. device_remove_file(dev, &w83795_left_reg[i].dev_attr);
  1799. }
  1800. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++)
  1801. device_remove_file(dev, &w83795_temp[i].dev_attr);
  1802. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++)
  1803. device_remove_file(dev, &w83795_dts[i].dev_attr);
  1804. for (i = 0; i < ARRAY_SIZE(w83795_static); i++)
  1805. device_remove_file(dev, &w83795_static[i].dev_attr);
  1806. kfree(data);
  1807. exit:
  1808. return err;
  1809. }
  1810. static int w83795_remove(struct i2c_client *client)
  1811. {
  1812. struct w83795_data *data = i2c_get_clientdata(client);
  1813. struct device *dev = &client->dev;
  1814. int i;
  1815. hwmon_device_unregister(data->hwmon_dev);
  1816. for (i = 0; i < ARRAY_SIZE(w83795_in); i++)
  1817. device_remove_file(dev, &w83795_in[i].dev_attr);
  1818. for (i = 0; i < ARRAY_SIZE(w83795_fan); i++)
  1819. device_remove_file(dev, &w83795_fan[i].dev_attr);
  1820. for (i = 0; i < ARRAY_SIZE(sda_single_files); i++)
  1821. device_remove_file(dev, &sda_single_files[i].dev_attr);
  1822. if (data->chip_type == w83795g) {
  1823. for (i = 0; i < ARRAY_SIZE(w83795_left_reg); i++)
  1824. device_remove_file(dev, &w83795_left_reg[i].dev_attr);
  1825. }
  1826. for (i = 0; i < ARRAY_SIZE(w83795_temp); i++)
  1827. device_remove_file(dev, &w83795_temp[i].dev_attr);
  1828. for (i = 0; i < ARRAY_SIZE(w83795_dts); i++)
  1829. device_remove_file(dev, &w83795_dts[i].dev_attr);
  1830. for (i = 0; i < ARRAY_SIZE(w83795_static); i++)
  1831. device_remove_file(dev, &w83795_static[i].dev_attr);
  1832. kfree(data);
  1833. return 0;
  1834. }
  1835. static const struct i2c_device_id w83795_id[] = {
  1836. { "w83795", w83795 },
  1837. { }
  1838. };
  1839. MODULE_DEVICE_TABLE(i2c, w83795_id);
  1840. static struct i2c_driver w83795_driver = {
  1841. .driver = {
  1842. .name = "w83795",
  1843. },
  1844. .probe = w83795_probe,
  1845. .remove = w83795_remove,
  1846. .id_table = w83795_id,
  1847. .class = I2C_CLASS_HWMON,
  1848. .detect = w83795_detect,
  1849. .address_list = normal_i2c,
  1850. };
  1851. static int __init sensors_w83795_init(void)
  1852. {
  1853. return i2c_add_driver(&w83795_driver);
  1854. }
  1855. static void __exit sensors_w83795_exit(void)
  1856. {
  1857. i2c_del_driver(&w83795_driver);
  1858. }
  1859. MODULE_AUTHOR("Wei Song");
  1860. MODULE_DESCRIPTION("w83795 driver");
  1861. MODULE_LICENSE("GPL");
  1862. module_init(sensors_w83795_init);
  1863. module_exit(sensors_w83795_exit);