imx6q.dtsi 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "imx6qdl.dtsi"
  10. #include "imx6q-pinfunc.h"
  11. / {
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a9";
  17. device_type = "cpu";
  18. reg = <0>;
  19. next-level-cache = <&L2>;
  20. operating-points = <
  21. /* kHz uV */
  22. 1200000 1275000
  23. 996000 1250000
  24. 792000 1150000
  25. 396000 950000
  26. >;
  27. clock-latency = <61036>; /* two CLK32 periods */
  28. clocks = <&clks 104>, <&clks 6>, <&clks 16>,
  29. <&clks 17>, <&clks 170>;
  30. clock-names = "arm", "pll2_pfd2_396m", "step",
  31. "pll1_sw", "pll1_sys";
  32. arm-supply = <&reg_arm>;
  33. pu-supply = <&reg_pu>;
  34. soc-supply = <&reg_soc>;
  35. };
  36. cpu@1 {
  37. compatible = "arm,cortex-a9";
  38. device_type = "cpu";
  39. reg = <1>;
  40. next-level-cache = <&L2>;
  41. };
  42. cpu@2 {
  43. compatible = "arm,cortex-a9";
  44. device_type = "cpu";
  45. reg = <2>;
  46. next-level-cache = <&L2>;
  47. };
  48. cpu@3 {
  49. compatible = "arm,cortex-a9";
  50. device_type = "cpu";
  51. reg = <3>;
  52. next-level-cache = <&L2>;
  53. };
  54. };
  55. soc {
  56. aips-bus@02000000 { /* AIPS1 */
  57. spba-bus@02000000 {
  58. ecspi5: ecspi@02018000 {
  59. #address-cells = <1>;
  60. #size-cells = <0>;
  61. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  62. reg = <0x02018000 0x4000>;
  63. interrupts = <0 35 0x04>;
  64. clocks = <&clks 116>, <&clks 116>;
  65. clock-names = "ipg", "per";
  66. status = "disabled";
  67. };
  68. };
  69. iomuxc: iomuxc@020e0000 {
  70. compatible = "fsl,imx6q-iomuxc";
  71. reg = <0x020e0000 0x4000>;
  72. /* shared pinctrl settings */
  73. audmux {
  74. pinctrl_audmux_1: audmux-1 {
  75. fsl,pins = <
  76. MX6Q_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  77. MX6Q_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  78. MX6Q_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  79. MX6Q_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  80. >;
  81. };
  82. pinctrl_audmux_2: audmux-2 {
  83. fsl,pins = <
  84. MX6Q_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  85. MX6Q_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  86. MX6Q_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  87. MX6Q_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  88. >;
  89. };
  90. };
  91. ecspi1 {
  92. pinctrl_ecspi1_1: ecspi1grp-1 {
  93. fsl,pins = <
  94. MX6Q_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  95. MX6Q_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  96. MX6Q_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  97. >;
  98. };
  99. };
  100. ecspi3 {
  101. pinctrl_ecspi3_1: ecspi3grp-1 {
  102. fsl,pins = <
  103. MX6Q_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  104. MX6Q_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  105. MX6Q_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  106. >;
  107. };
  108. };
  109. enet {
  110. pinctrl_enet_1: enetgrp-1 {
  111. fsl,pins = <
  112. MX6Q_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  113. MX6Q_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  114. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  115. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  116. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  117. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  118. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  119. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  120. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  121. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  122. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  123. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  124. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  125. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  126. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  127. MX6Q_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  128. >;
  129. };
  130. pinctrl_enet_2: enetgrp-2 {
  131. fsl,pins = <
  132. MX6Q_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  133. MX6Q_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  134. MX6Q_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  135. MX6Q_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  136. MX6Q_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  137. MX6Q_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  138. MX6Q_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  139. MX6Q_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  140. MX6Q_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  141. MX6Q_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  142. MX6Q_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  143. MX6Q_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  144. MX6Q_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  145. MX6Q_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  146. MX6Q_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  147. >;
  148. };
  149. };
  150. gpmi-nand {
  151. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  152. fsl,pins = <
  153. MX6Q_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  154. MX6Q_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  155. MX6Q_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  156. MX6Q_PAD_NANDF_RB0__NAND_READY_B 0xb000
  157. MX6Q_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  158. MX6Q_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  159. MX6Q_PAD_NANDF_CS2__NAND_CE2_B 0xb0b1
  160. MX6Q_PAD_NANDF_CS3__NAND_CE3_B 0xb0b1
  161. MX6Q_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  162. MX6Q_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  163. MX6Q_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  164. MX6Q_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  165. MX6Q_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  166. MX6Q_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  167. MX6Q_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  168. MX6Q_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  169. MX6Q_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  170. MX6Q_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  171. MX6Q_PAD_SD4_DAT0__NAND_DQS 0x00b1
  172. >;
  173. };
  174. };
  175. i2c1 {
  176. pinctrl_i2c1_1: i2c1grp-1 {
  177. fsl,pins = <
  178. MX6Q_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  179. MX6Q_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  180. >;
  181. };
  182. };
  183. i2c2 {
  184. pinctrl_i2c2_1: i2c2grp-1 {
  185. fsl,pins = <
  186. MX6Q_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  187. MX6Q_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  188. >;
  189. };
  190. };
  191. i2c3 {
  192. pinctrl_i2c3_1: i2c3grp-1 {
  193. fsl,pins = <
  194. MX6Q_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  195. MX6Q_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  196. >;
  197. };
  198. };
  199. uart1 {
  200. pinctrl_uart1_1: uart1grp-1 {
  201. fsl,pins = <
  202. MX6Q_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  203. MX6Q_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  204. >;
  205. };
  206. };
  207. uart2 {
  208. pinctrl_uart2_1: uart2grp-1 {
  209. fsl,pins = <
  210. MX6Q_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  211. MX6Q_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  212. >;
  213. };
  214. };
  215. uart4 {
  216. pinctrl_uart4_1: uart4grp-1 {
  217. fsl,pins = <
  218. MX6Q_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  219. MX6Q_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  220. >;
  221. };
  222. };
  223. usbotg {
  224. pinctrl_usbotg_1: usbotggrp-1 {
  225. fsl,pins = <
  226. MX6Q_PAD_GPIO_1__USB_OTG_ID 0x17059
  227. >;
  228. };
  229. pinctrl_usbotg_2: usbotggrp-2 {
  230. fsl,pins = <
  231. MX6Q_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  232. >;
  233. };
  234. };
  235. usdhc2 {
  236. pinctrl_usdhc2_1: usdhc2grp-1 {
  237. fsl,pins = <
  238. MX6Q_PAD_SD2_CMD__SD2_CMD 0x17059
  239. MX6Q_PAD_SD2_CLK__SD2_CLK 0x10059
  240. MX6Q_PAD_SD2_DAT0__SD2_DATA0 0x17059
  241. MX6Q_PAD_SD2_DAT1__SD2_DATA1 0x17059
  242. MX6Q_PAD_SD2_DAT2__SD2_DATA2 0x17059
  243. MX6Q_PAD_SD2_DAT3__SD2_DATA3 0x17059
  244. MX6Q_PAD_NANDF_D4__SD2_DATA4 0x17059
  245. MX6Q_PAD_NANDF_D5__SD2_DATA5 0x17059
  246. MX6Q_PAD_NANDF_D6__SD2_DATA6 0x17059
  247. MX6Q_PAD_NANDF_D7__SD2_DATA7 0x17059
  248. >;
  249. };
  250. };
  251. usdhc3 {
  252. pinctrl_usdhc3_1: usdhc3grp-1 {
  253. fsl,pins = <
  254. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  255. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  256. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  257. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  258. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  259. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  260. MX6Q_PAD_SD3_DAT4__SD3_DATA4 0x17059
  261. MX6Q_PAD_SD3_DAT5__SD3_DATA5 0x17059
  262. MX6Q_PAD_SD3_DAT6__SD3_DATA6 0x17059
  263. MX6Q_PAD_SD3_DAT7__SD3_DATA7 0x17059
  264. >;
  265. };
  266. pinctrl_usdhc3_2: usdhc3grp-2 {
  267. fsl,pins = <
  268. MX6Q_PAD_SD3_CMD__SD3_CMD 0x17059
  269. MX6Q_PAD_SD3_CLK__SD3_CLK 0x10059
  270. MX6Q_PAD_SD3_DAT0__SD3_DATA0 0x17059
  271. MX6Q_PAD_SD3_DAT1__SD3_DATA1 0x17059
  272. MX6Q_PAD_SD3_DAT2__SD3_DATA2 0x17059
  273. MX6Q_PAD_SD3_DAT3__SD3_DATA3 0x17059
  274. >;
  275. };
  276. };
  277. usdhc4 {
  278. pinctrl_usdhc4_1: usdhc4grp-1 {
  279. fsl,pins = <
  280. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  281. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  282. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  283. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  284. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  285. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  286. MX6Q_PAD_SD4_DAT4__SD4_DATA4 0x17059
  287. MX6Q_PAD_SD4_DAT5__SD4_DATA5 0x17059
  288. MX6Q_PAD_SD4_DAT6__SD4_DATA6 0x17059
  289. MX6Q_PAD_SD4_DAT7__SD4_DATA7 0x17059
  290. >;
  291. };
  292. pinctrl_usdhc4_2: usdhc4grp-2 {
  293. fsl,pins = <
  294. MX6Q_PAD_SD4_CMD__SD4_CMD 0x17059
  295. MX6Q_PAD_SD4_CLK__SD4_CLK 0x10059
  296. MX6Q_PAD_SD4_DAT0__SD4_DATA0 0x17059
  297. MX6Q_PAD_SD4_DAT1__SD4_DATA1 0x17059
  298. MX6Q_PAD_SD4_DAT2__SD4_DATA2 0x17059
  299. MX6Q_PAD_SD4_DAT3__SD4_DATA3 0x17059
  300. >;
  301. };
  302. };
  303. };
  304. };
  305. ipu2: ipu@02800000 {
  306. #crtc-cells = <1>;
  307. compatible = "fsl,imx6q-ipu";
  308. reg = <0x02800000 0x400000>;
  309. interrupts = <0 8 0x4 0 7 0x4>;
  310. clocks = <&clks 133>, <&clks 134>, <&clks 137>;
  311. clock-names = "bus", "di0", "di1";
  312. resets = <&src 4>;
  313. };
  314. };
  315. };
  316. &ldb {
  317. clocks = <&clks 33>, <&clks 34>,
  318. <&clks 39>, <&clks 40>, <&clks 41>, <&clks 42>,
  319. <&clks 135>, <&clks 136>;
  320. clock-names = "di0_pll", "di1_pll",
  321. "di0_sel", "di1_sel", "di2_sel", "di3_sel",
  322. "di0", "di1";
  323. lvds-channel@0 {
  324. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  325. };
  326. lvds-channel@1 {
  327. crtcs = <&ipu1 0>, <&ipu1 1>, <&ipu2 0>, <&ipu2 1>;
  328. };
  329. };