r600.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define RLC_UCODE_SIZE 768
  41. #define R700_PFP_UCODE_SIZE 848
  42. #define R700_PM4_UCODE_SIZE 1360
  43. #define R700_RLC_UCODE_SIZE 1024
  44. /* Firmware Names */
  45. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  46. MODULE_FIRMWARE("radeon/R600_me.bin");
  47. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV610_me.bin");
  49. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV630_me.bin");
  51. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV620_me.bin");
  53. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV635_me.bin");
  55. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV670_me.bin");
  57. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RS780_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV770_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV730_me.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  66. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  67. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  68. /* r600,rv610,rv630,rv620,rv635,rv670 */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /* hpd for digital panel detect/disconnect */
  73. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  74. {
  75. bool connected = false;
  76. if (ASIC_IS_DCE3(rdev)) {
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  80. connected = true;
  81. break;
  82. case RADEON_HPD_2:
  83. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  84. connected = true;
  85. break;
  86. case RADEON_HPD_3:
  87. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  88. connected = true;
  89. break;
  90. case RADEON_HPD_4:
  91. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  92. connected = true;
  93. break;
  94. /* DCE 3.2 */
  95. case RADEON_HPD_5:
  96. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  97. connected = true;
  98. break;
  99. case RADEON_HPD_6:
  100. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  101. connected = true;
  102. break;
  103. default:
  104. break;
  105. }
  106. } else {
  107. switch (hpd) {
  108. case RADEON_HPD_1:
  109. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  110. connected = true;
  111. break;
  112. case RADEON_HPD_2:
  113. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  114. connected = true;
  115. break;
  116. case RADEON_HPD_3:
  117. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  118. connected = true;
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. return connected;
  125. }
  126. void r600_hpd_set_polarity(struct radeon_device *rdev,
  127. enum radeon_hpd_id hpd)
  128. {
  129. u32 tmp;
  130. bool connected = r600_hpd_sense(rdev, hpd);
  131. if (ASIC_IS_DCE3(rdev)) {
  132. switch (hpd) {
  133. case RADEON_HPD_1:
  134. tmp = RREG32(DC_HPD1_INT_CONTROL);
  135. if (connected)
  136. tmp &= ~DC_HPDx_INT_POLARITY;
  137. else
  138. tmp |= DC_HPDx_INT_POLARITY;
  139. WREG32(DC_HPD1_INT_CONTROL, tmp);
  140. break;
  141. case RADEON_HPD_2:
  142. tmp = RREG32(DC_HPD2_INT_CONTROL);
  143. if (connected)
  144. tmp &= ~DC_HPDx_INT_POLARITY;
  145. else
  146. tmp |= DC_HPDx_INT_POLARITY;
  147. WREG32(DC_HPD2_INT_CONTROL, tmp);
  148. break;
  149. case RADEON_HPD_3:
  150. tmp = RREG32(DC_HPD3_INT_CONTROL);
  151. if (connected)
  152. tmp &= ~DC_HPDx_INT_POLARITY;
  153. else
  154. tmp |= DC_HPDx_INT_POLARITY;
  155. WREG32(DC_HPD3_INT_CONTROL, tmp);
  156. break;
  157. case RADEON_HPD_4:
  158. tmp = RREG32(DC_HPD4_INT_CONTROL);
  159. if (connected)
  160. tmp &= ~DC_HPDx_INT_POLARITY;
  161. else
  162. tmp |= DC_HPDx_INT_POLARITY;
  163. WREG32(DC_HPD4_INT_CONTROL, tmp);
  164. break;
  165. case RADEON_HPD_5:
  166. tmp = RREG32(DC_HPD5_INT_CONTROL);
  167. if (connected)
  168. tmp &= ~DC_HPDx_INT_POLARITY;
  169. else
  170. tmp |= DC_HPDx_INT_POLARITY;
  171. WREG32(DC_HPD5_INT_CONTROL, tmp);
  172. break;
  173. /* DCE 3.2 */
  174. case RADEON_HPD_6:
  175. tmp = RREG32(DC_HPD6_INT_CONTROL);
  176. if (connected)
  177. tmp &= ~DC_HPDx_INT_POLARITY;
  178. else
  179. tmp |= DC_HPDx_INT_POLARITY;
  180. WREG32(DC_HPD6_INT_CONTROL, tmp);
  181. break;
  182. default:
  183. break;
  184. }
  185. } else {
  186. switch (hpd) {
  187. case RADEON_HPD_1:
  188. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  189. if (connected)
  190. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  191. else
  192. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  193. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  194. break;
  195. case RADEON_HPD_2:
  196. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  197. if (connected)
  198. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  199. else
  200. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  201. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  202. break;
  203. case RADEON_HPD_3:
  204. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  205. if (connected)
  206. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  207. else
  208. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  209. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. }
  216. void r600_hpd_init(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. if (ASIC_IS_DCE3(rdev)) {
  221. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  222. if (ASIC_IS_DCE32(rdev))
  223. tmp |= DC_HPDx_EN;
  224. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  225. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  226. switch (radeon_connector->hpd.hpd) {
  227. case RADEON_HPD_1:
  228. WREG32(DC_HPD1_CONTROL, tmp);
  229. rdev->irq.hpd[0] = true;
  230. break;
  231. case RADEON_HPD_2:
  232. WREG32(DC_HPD2_CONTROL, tmp);
  233. rdev->irq.hpd[1] = true;
  234. break;
  235. case RADEON_HPD_3:
  236. WREG32(DC_HPD3_CONTROL, tmp);
  237. rdev->irq.hpd[2] = true;
  238. break;
  239. case RADEON_HPD_4:
  240. WREG32(DC_HPD4_CONTROL, tmp);
  241. rdev->irq.hpd[3] = true;
  242. break;
  243. /* DCE 3.2 */
  244. case RADEON_HPD_5:
  245. WREG32(DC_HPD5_CONTROL, tmp);
  246. rdev->irq.hpd[4] = true;
  247. break;
  248. case RADEON_HPD_6:
  249. WREG32(DC_HPD6_CONTROL, tmp);
  250. rdev->irq.hpd[5] = true;
  251. break;
  252. default:
  253. break;
  254. }
  255. }
  256. } else {
  257. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  258. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  259. switch (radeon_connector->hpd.hpd) {
  260. case RADEON_HPD_1:
  261. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  262. rdev->irq.hpd[0] = true;
  263. break;
  264. case RADEON_HPD_2:
  265. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  266. rdev->irq.hpd[1] = true;
  267. break;
  268. case RADEON_HPD_3:
  269. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  270. rdev->irq.hpd[2] = true;
  271. break;
  272. default:
  273. break;
  274. }
  275. }
  276. }
  277. if (rdev->irq.installed)
  278. r600_irq_set(rdev);
  279. }
  280. void r600_hpd_fini(struct radeon_device *rdev)
  281. {
  282. struct drm_device *dev = rdev->ddev;
  283. struct drm_connector *connector;
  284. if (ASIC_IS_DCE3(rdev)) {
  285. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  286. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  287. switch (radeon_connector->hpd.hpd) {
  288. case RADEON_HPD_1:
  289. WREG32(DC_HPD1_CONTROL, 0);
  290. rdev->irq.hpd[0] = false;
  291. break;
  292. case RADEON_HPD_2:
  293. WREG32(DC_HPD2_CONTROL, 0);
  294. rdev->irq.hpd[1] = false;
  295. break;
  296. case RADEON_HPD_3:
  297. WREG32(DC_HPD3_CONTROL, 0);
  298. rdev->irq.hpd[2] = false;
  299. break;
  300. case RADEON_HPD_4:
  301. WREG32(DC_HPD4_CONTROL, 0);
  302. rdev->irq.hpd[3] = false;
  303. break;
  304. /* DCE 3.2 */
  305. case RADEON_HPD_5:
  306. WREG32(DC_HPD5_CONTROL, 0);
  307. rdev->irq.hpd[4] = false;
  308. break;
  309. case RADEON_HPD_6:
  310. WREG32(DC_HPD6_CONTROL, 0);
  311. rdev->irq.hpd[5] = false;
  312. break;
  313. default:
  314. break;
  315. }
  316. }
  317. } else {
  318. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  319. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  320. switch (radeon_connector->hpd.hpd) {
  321. case RADEON_HPD_1:
  322. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  323. rdev->irq.hpd[0] = false;
  324. break;
  325. case RADEON_HPD_2:
  326. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  327. rdev->irq.hpd[1] = false;
  328. break;
  329. case RADEON_HPD_3:
  330. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  331. rdev->irq.hpd[2] = false;
  332. break;
  333. default:
  334. break;
  335. }
  336. }
  337. }
  338. }
  339. /*
  340. * R600 PCIE GART
  341. */
  342. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  343. {
  344. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  345. u64 pte;
  346. if (i < 0 || i > rdev->gart.num_gpu_pages)
  347. return -EINVAL;
  348. pte = 0;
  349. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  350. return 0;
  351. }
  352. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  353. {
  354. unsigned i;
  355. u32 tmp;
  356. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  357. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  358. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  359. for (i = 0; i < rdev->usec_timeout; i++) {
  360. /* read MC_STATUS */
  361. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  362. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  363. if (tmp == 2) {
  364. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  365. return;
  366. }
  367. if (tmp) {
  368. return;
  369. }
  370. udelay(1);
  371. }
  372. }
  373. int r600_pcie_gart_init(struct radeon_device *rdev)
  374. {
  375. int r;
  376. if (rdev->gart.table.vram.robj) {
  377. WARN(1, "R600 PCIE GART already initialized.\n");
  378. return 0;
  379. }
  380. /* Initialize common gart structure */
  381. r = radeon_gart_init(rdev);
  382. if (r)
  383. return r;
  384. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  385. return radeon_gart_table_vram_alloc(rdev);
  386. }
  387. int r600_pcie_gart_enable(struct radeon_device *rdev)
  388. {
  389. u32 tmp;
  390. int r, i;
  391. if (rdev->gart.table.vram.robj == NULL) {
  392. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  393. return -EINVAL;
  394. }
  395. r = radeon_gart_table_vram_pin(rdev);
  396. if (r)
  397. return r;
  398. /* Setup L2 cache */
  399. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  400. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  401. EFFECTIVE_L2_QUEUE_SIZE(7));
  402. WREG32(VM_L2_CNTL2, 0);
  403. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  404. /* Setup TLB control */
  405. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  406. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  407. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  408. ENABLE_WAIT_L2_QUERY;
  409. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  411. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  412. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  416. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  417. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  418. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  419. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  420. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  421. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  422. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  423. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  424. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  425. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  426. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  427. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  428. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  429. (u32)(rdev->dummy_page.addr >> 12));
  430. for (i = 1; i < 7; i++)
  431. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  432. r600_pcie_gart_tlb_flush(rdev);
  433. rdev->gart.ready = true;
  434. return 0;
  435. }
  436. void r600_pcie_gart_disable(struct radeon_device *rdev)
  437. {
  438. u32 tmp;
  439. int i, r;
  440. /* Disable all tables */
  441. for (i = 0; i < 7; i++)
  442. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  443. /* Disable L2 cache */
  444. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  445. EFFECTIVE_L2_QUEUE_SIZE(7));
  446. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  447. /* Setup L1 TLB control */
  448. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  449. ENABLE_WAIT_L2_QUERY;
  450. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  458. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  459. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  460. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  461. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  462. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  463. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  464. if (rdev->gart.table.vram.robj) {
  465. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  466. if (likely(r == 0)) {
  467. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  468. radeon_bo_unpin(rdev->gart.table.vram.robj);
  469. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  470. }
  471. }
  472. }
  473. void r600_pcie_gart_fini(struct radeon_device *rdev)
  474. {
  475. r600_pcie_gart_disable(rdev);
  476. radeon_gart_table_vram_free(rdev);
  477. radeon_gart_fini(rdev);
  478. }
  479. void r600_agp_enable(struct radeon_device *rdev)
  480. {
  481. u32 tmp;
  482. int i;
  483. /* Setup L2 cache */
  484. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  485. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  486. EFFECTIVE_L2_QUEUE_SIZE(7));
  487. WREG32(VM_L2_CNTL2, 0);
  488. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  489. /* Setup TLB control */
  490. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  491. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  492. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  493. ENABLE_WAIT_L2_QUERY;
  494. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  496. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  497. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  501. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  502. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  503. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  504. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  505. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  506. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  507. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  508. for (i = 0; i < 7; i++)
  509. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  510. }
  511. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  512. {
  513. unsigned i;
  514. u32 tmp;
  515. for (i = 0; i < rdev->usec_timeout; i++) {
  516. /* read MC_STATUS */
  517. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  518. if (!tmp)
  519. return 0;
  520. udelay(1);
  521. }
  522. return -1;
  523. }
  524. static void r600_mc_program(struct radeon_device *rdev)
  525. {
  526. struct rv515_mc_save save;
  527. u32 tmp;
  528. int i, j;
  529. /* Initialize HDP */
  530. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  531. WREG32((0x2c14 + j), 0x00000000);
  532. WREG32((0x2c18 + j), 0x00000000);
  533. WREG32((0x2c1c + j), 0x00000000);
  534. WREG32((0x2c20 + j), 0x00000000);
  535. WREG32((0x2c24 + j), 0x00000000);
  536. }
  537. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  538. rv515_mc_stop(rdev, &save);
  539. if (r600_mc_wait_for_idle(rdev)) {
  540. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  541. }
  542. /* Lockout access through VGA aperture (doesn't exist before R600) */
  543. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  544. /* Update configuration */
  545. if (rdev->flags & RADEON_IS_AGP) {
  546. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  547. /* VRAM before AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.vram_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.gtt_end >> 12);
  552. } else {
  553. /* VRAM after AGP */
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  555. rdev->mc.gtt_start >> 12);
  556. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  557. rdev->mc.vram_end >> 12);
  558. }
  559. } else {
  560. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  561. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  562. }
  563. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  564. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  565. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  566. WREG32(MC_VM_FB_LOCATION, tmp);
  567. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  568. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  569. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  570. if (rdev->flags & RADEON_IS_AGP) {
  571. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  572. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  573. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  574. } else {
  575. WREG32(MC_VM_AGP_BASE, 0);
  576. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  577. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  578. }
  579. if (r600_mc_wait_for_idle(rdev)) {
  580. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  581. }
  582. rv515_mc_resume(rdev, &save);
  583. /* we need to own VRAM, so turn off the VGA renderer here
  584. * to stop it overwriting our objects */
  585. rv515_vga_render_disable(rdev);
  586. }
  587. int r600_mc_init(struct radeon_device *rdev)
  588. {
  589. fixed20_12 a;
  590. u32 tmp;
  591. int chansize, numchan;
  592. /* Get VRAM informations */
  593. rdev->mc.vram_is_ddr = true;
  594. tmp = RREG32(RAMCFG);
  595. if (tmp & CHANSIZE_OVERRIDE) {
  596. chansize = 16;
  597. } else if (tmp & CHANSIZE_MASK) {
  598. chansize = 64;
  599. } else {
  600. chansize = 32;
  601. }
  602. tmp = RREG32(CHMAP);
  603. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  604. case 0:
  605. default:
  606. numchan = 1;
  607. break;
  608. case 1:
  609. numchan = 2;
  610. break;
  611. case 2:
  612. numchan = 4;
  613. break;
  614. case 3:
  615. numchan = 8;
  616. break;
  617. }
  618. rdev->mc.vram_width = numchan * chansize;
  619. /* Could aper size report 0 ? */
  620. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  621. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  622. /* Setup GPU memory space */
  623. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  624. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  625. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  626. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  627. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  628. rdev->mc.real_vram_size = rdev->mc.aper_size;
  629. if (rdev->flags & RADEON_IS_AGP) {
  630. /* gtt_size is setup by radeon_agp_init */
  631. rdev->mc.gtt_location = rdev->mc.agp_base;
  632. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  633. /* Try to put vram before or after AGP because we
  634. * we want SYSTEM_APERTURE to cover both VRAM and
  635. * AGP so that GPU can catch out of VRAM/AGP access
  636. */
  637. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  638. /* Enought place before */
  639. rdev->mc.vram_location = rdev->mc.gtt_location -
  640. rdev->mc.mc_vram_size;
  641. } else if (tmp > rdev->mc.mc_vram_size) {
  642. /* Enought place after */
  643. rdev->mc.vram_location = rdev->mc.gtt_location +
  644. rdev->mc.gtt_size;
  645. } else {
  646. /* Try to setup VRAM then AGP might not
  647. * not work on some card
  648. */
  649. rdev->mc.vram_location = 0x00000000UL;
  650. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  651. }
  652. } else {
  653. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  654. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  655. 0xFFFF) << 24;
  656. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  657. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  658. /* Enough place after vram */
  659. rdev->mc.gtt_location = tmp;
  660. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  661. /* Enough place before vram */
  662. rdev->mc.gtt_location = 0;
  663. } else {
  664. /* Not enough place after or before shrink
  665. * gart size
  666. */
  667. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  668. rdev->mc.gtt_location = 0;
  669. rdev->mc.gtt_size = rdev->mc.vram_location;
  670. } else {
  671. rdev->mc.gtt_location = tmp;
  672. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  673. }
  674. }
  675. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  676. }
  677. rdev->mc.vram_start = rdev->mc.vram_location;
  678. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  679. rdev->mc.gtt_start = rdev->mc.gtt_location;
  680. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  681. /* FIXME: we should enforce default clock in case GPU is not in
  682. * default setup
  683. */
  684. a.full = rfixed_const(100);
  685. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  686. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  687. if (rdev->flags & RADEON_IS_IGP)
  688. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  689. return 0;
  690. }
  691. /* We doesn't check that the GPU really needs a reset we simply do the
  692. * reset, it's up to the caller to determine if the GPU needs one. We
  693. * might add an helper function to check that.
  694. */
  695. int r600_gpu_soft_reset(struct radeon_device *rdev)
  696. {
  697. struct rv515_mc_save save;
  698. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  699. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  700. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  701. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  702. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  703. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  704. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  705. S_008010_GUI_ACTIVE(1);
  706. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  707. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  708. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  709. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  710. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  711. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  712. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  713. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  714. u32 srbm_reset = 0;
  715. u32 tmp;
  716. dev_info(rdev->dev, "GPU softreset \n");
  717. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  718. RREG32(R_008010_GRBM_STATUS));
  719. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  720. RREG32(R_008014_GRBM_STATUS2));
  721. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  722. RREG32(R_000E50_SRBM_STATUS));
  723. rv515_mc_stop(rdev, &save);
  724. if (r600_mc_wait_for_idle(rdev)) {
  725. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  726. }
  727. /* Disable CP parsing/prefetching */
  728. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  729. /* Check if any of the rendering block is busy and reset it */
  730. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  731. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  732. tmp = S_008020_SOFT_RESET_CR(1) |
  733. S_008020_SOFT_RESET_DB(1) |
  734. S_008020_SOFT_RESET_CB(1) |
  735. S_008020_SOFT_RESET_PA(1) |
  736. S_008020_SOFT_RESET_SC(1) |
  737. S_008020_SOFT_RESET_SMX(1) |
  738. S_008020_SOFT_RESET_SPI(1) |
  739. S_008020_SOFT_RESET_SX(1) |
  740. S_008020_SOFT_RESET_SH(1) |
  741. S_008020_SOFT_RESET_TC(1) |
  742. S_008020_SOFT_RESET_TA(1) |
  743. S_008020_SOFT_RESET_VC(1) |
  744. S_008020_SOFT_RESET_VGT(1);
  745. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  746. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  747. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  748. udelay(50);
  749. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  750. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  751. }
  752. /* Reset CP (we always reset CP) */
  753. tmp = S_008020_SOFT_RESET_CP(1);
  754. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  755. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  756. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  757. udelay(50);
  758. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  759. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  760. /* Reset others GPU block if necessary */
  761. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  762. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  763. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  764. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  765. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  766. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  767. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  768. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  769. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  770. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  771. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  772. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  773. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  774. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  775. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  776. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  777. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  778. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  779. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  780. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  781. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  782. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  783. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  784. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  785. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  786. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  787. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  788. udelay(50);
  789. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  790. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  791. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  792. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  793. udelay(50);
  794. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  795. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  796. /* Wait a little for things to settle down */
  797. udelay(50);
  798. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  799. RREG32(R_008010_GRBM_STATUS));
  800. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  801. RREG32(R_008014_GRBM_STATUS2));
  802. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  803. RREG32(R_000E50_SRBM_STATUS));
  804. /* After reset we need to reinit the asic as GPU often endup in an
  805. * incoherent state.
  806. */
  807. atom_asic_init(rdev->mode_info.atom_context);
  808. rv515_mc_resume(rdev, &save);
  809. return 0;
  810. }
  811. int r600_gpu_reset(struct radeon_device *rdev)
  812. {
  813. return r600_gpu_soft_reset(rdev);
  814. }
  815. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  816. u32 num_backends,
  817. u32 backend_disable_mask)
  818. {
  819. u32 backend_map = 0;
  820. u32 enabled_backends_mask;
  821. u32 enabled_backends_count;
  822. u32 cur_pipe;
  823. u32 swizzle_pipe[R6XX_MAX_PIPES];
  824. u32 cur_backend;
  825. u32 i;
  826. if (num_tile_pipes > R6XX_MAX_PIPES)
  827. num_tile_pipes = R6XX_MAX_PIPES;
  828. if (num_tile_pipes < 1)
  829. num_tile_pipes = 1;
  830. if (num_backends > R6XX_MAX_BACKENDS)
  831. num_backends = R6XX_MAX_BACKENDS;
  832. if (num_backends < 1)
  833. num_backends = 1;
  834. enabled_backends_mask = 0;
  835. enabled_backends_count = 0;
  836. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  837. if (((backend_disable_mask >> i) & 1) == 0) {
  838. enabled_backends_mask |= (1 << i);
  839. ++enabled_backends_count;
  840. }
  841. if (enabled_backends_count == num_backends)
  842. break;
  843. }
  844. if (enabled_backends_count == 0) {
  845. enabled_backends_mask = 1;
  846. enabled_backends_count = 1;
  847. }
  848. if (enabled_backends_count != num_backends)
  849. num_backends = enabled_backends_count;
  850. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  851. switch (num_tile_pipes) {
  852. case 1:
  853. swizzle_pipe[0] = 0;
  854. break;
  855. case 2:
  856. swizzle_pipe[0] = 0;
  857. swizzle_pipe[1] = 1;
  858. break;
  859. case 3:
  860. swizzle_pipe[0] = 0;
  861. swizzle_pipe[1] = 1;
  862. swizzle_pipe[2] = 2;
  863. break;
  864. case 4:
  865. swizzle_pipe[0] = 0;
  866. swizzle_pipe[1] = 1;
  867. swizzle_pipe[2] = 2;
  868. swizzle_pipe[3] = 3;
  869. break;
  870. case 5:
  871. swizzle_pipe[0] = 0;
  872. swizzle_pipe[1] = 1;
  873. swizzle_pipe[2] = 2;
  874. swizzle_pipe[3] = 3;
  875. swizzle_pipe[4] = 4;
  876. break;
  877. case 6:
  878. swizzle_pipe[0] = 0;
  879. swizzle_pipe[1] = 2;
  880. swizzle_pipe[2] = 4;
  881. swizzle_pipe[3] = 5;
  882. swizzle_pipe[4] = 1;
  883. swizzle_pipe[5] = 3;
  884. break;
  885. case 7:
  886. swizzle_pipe[0] = 0;
  887. swizzle_pipe[1] = 2;
  888. swizzle_pipe[2] = 4;
  889. swizzle_pipe[3] = 6;
  890. swizzle_pipe[4] = 1;
  891. swizzle_pipe[5] = 3;
  892. swizzle_pipe[6] = 5;
  893. break;
  894. case 8:
  895. swizzle_pipe[0] = 0;
  896. swizzle_pipe[1] = 2;
  897. swizzle_pipe[2] = 4;
  898. swizzle_pipe[3] = 6;
  899. swizzle_pipe[4] = 1;
  900. swizzle_pipe[5] = 3;
  901. swizzle_pipe[6] = 5;
  902. swizzle_pipe[7] = 7;
  903. break;
  904. }
  905. cur_backend = 0;
  906. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  907. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  908. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  909. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  910. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  911. }
  912. return backend_map;
  913. }
  914. int r600_count_pipe_bits(uint32_t val)
  915. {
  916. int i, ret = 0;
  917. for (i = 0; i < 32; i++) {
  918. ret += val & 1;
  919. val >>= 1;
  920. }
  921. return ret;
  922. }
  923. void r600_gpu_init(struct radeon_device *rdev)
  924. {
  925. u32 tiling_config;
  926. u32 ramcfg;
  927. u32 tmp;
  928. int i, j;
  929. u32 sq_config;
  930. u32 sq_gpr_resource_mgmt_1 = 0;
  931. u32 sq_gpr_resource_mgmt_2 = 0;
  932. u32 sq_thread_resource_mgmt = 0;
  933. u32 sq_stack_resource_mgmt_1 = 0;
  934. u32 sq_stack_resource_mgmt_2 = 0;
  935. /* FIXME: implement */
  936. switch (rdev->family) {
  937. case CHIP_R600:
  938. rdev->config.r600.max_pipes = 4;
  939. rdev->config.r600.max_tile_pipes = 8;
  940. rdev->config.r600.max_simds = 4;
  941. rdev->config.r600.max_backends = 4;
  942. rdev->config.r600.max_gprs = 256;
  943. rdev->config.r600.max_threads = 192;
  944. rdev->config.r600.max_stack_entries = 256;
  945. rdev->config.r600.max_hw_contexts = 8;
  946. rdev->config.r600.max_gs_threads = 16;
  947. rdev->config.r600.sx_max_export_size = 128;
  948. rdev->config.r600.sx_max_export_pos_size = 16;
  949. rdev->config.r600.sx_max_export_smx_size = 128;
  950. rdev->config.r600.sq_num_cf_insts = 2;
  951. break;
  952. case CHIP_RV630:
  953. case CHIP_RV635:
  954. rdev->config.r600.max_pipes = 2;
  955. rdev->config.r600.max_tile_pipes = 2;
  956. rdev->config.r600.max_simds = 3;
  957. rdev->config.r600.max_backends = 1;
  958. rdev->config.r600.max_gprs = 128;
  959. rdev->config.r600.max_threads = 192;
  960. rdev->config.r600.max_stack_entries = 128;
  961. rdev->config.r600.max_hw_contexts = 8;
  962. rdev->config.r600.max_gs_threads = 4;
  963. rdev->config.r600.sx_max_export_size = 128;
  964. rdev->config.r600.sx_max_export_pos_size = 16;
  965. rdev->config.r600.sx_max_export_smx_size = 128;
  966. rdev->config.r600.sq_num_cf_insts = 2;
  967. break;
  968. case CHIP_RV610:
  969. case CHIP_RV620:
  970. case CHIP_RS780:
  971. case CHIP_RS880:
  972. rdev->config.r600.max_pipes = 1;
  973. rdev->config.r600.max_tile_pipes = 1;
  974. rdev->config.r600.max_simds = 2;
  975. rdev->config.r600.max_backends = 1;
  976. rdev->config.r600.max_gprs = 128;
  977. rdev->config.r600.max_threads = 192;
  978. rdev->config.r600.max_stack_entries = 128;
  979. rdev->config.r600.max_hw_contexts = 4;
  980. rdev->config.r600.max_gs_threads = 4;
  981. rdev->config.r600.sx_max_export_size = 128;
  982. rdev->config.r600.sx_max_export_pos_size = 16;
  983. rdev->config.r600.sx_max_export_smx_size = 128;
  984. rdev->config.r600.sq_num_cf_insts = 1;
  985. break;
  986. case CHIP_RV670:
  987. rdev->config.r600.max_pipes = 4;
  988. rdev->config.r600.max_tile_pipes = 4;
  989. rdev->config.r600.max_simds = 4;
  990. rdev->config.r600.max_backends = 4;
  991. rdev->config.r600.max_gprs = 192;
  992. rdev->config.r600.max_threads = 192;
  993. rdev->config.r600.max_stack_entries = 256;
  994. rdev->config.r600.max_hw_contexts = 8;
  995. rdev->config.r600.max_gs_threads = 16;
  996. rdev->config.r600.sx_max_export_size = 128;
  997. rdev->config.r600.sx_max_export_pos_size = 16;
  998. rdev->config.r600.sx_max_export_smx_size = 128;
  999. rdev->config.r600.sq_num_cf_insts = 2;
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. /* Initialize HDP */
  1005. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1006. WREG32((0x2c14 + j), 0x00000000);
  1007. WREG32((0x2c18 + j), 0x00000000);
  1008. WREG32((0x2c1c + j), 0x00000000);
  1009. WREG32((0x2c20 + j), 0x00000000);
  1010. WREG32((0x2c24 + j), 0x00000000);
  1011. }
  1012. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1013. /* Setup tiling */
  1014. tiling_config = 0;
  1015. ramcfg = RREG32(RAMCFG);
  1016. switch (rdev->config.r600.max_tile_pipes) {
  1017. case 1:
  1018. tiling_config |= PIPE_TILING(0);
  1019. break;
  1020. case 2:
  1021. tiling_config |= PIPE_TILING(1);
  1022. break;
  1023. case 4:
  1024. tiling_config |= PIPE_TILING(2);
  1025. break;
  1026. case 8:
  1027. tiling_config |= PIPE_TILING(3);
  1028. break;
  1029. default:
  1030. break;
  1031. }
  1032. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1033. tiling_config |= GROUP_SIZE(0);
  1034. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1035. if (tmp > 3) {
  1036. tiling_config |= ROW_TILING(3);
  1037. tiling_config |= SAMPLE_SPLIT(3);
  1038. } else {
  1039. tiling_config |= ROW_TILING(tmp);
  1040. tiling_config |= SAMPLE_SPLIT(tmp);
  1041. }
  1042. tiling_config |= BANK_SWAPS(1);
  1043. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1044. rdev->config.r600.max_backends,
  1045. (0xff << rdev->config.r600.max_backends) & 0xff);
  1046. tiling_config |= BACKEND_MAP(tmp);
  1047. WREG32(GB_TILING_CONFIG, tiling_config);
  1048. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1049. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1050. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1051. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  1052. /* Setup pipes */
  1053. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1054. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1055. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  1056. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  1057. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  1058. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1059. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1060. /* Setup some CP states */
  1061. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1062. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1063. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1064. SYNC_WALKER | SYNC_ALIGNER));
  1065. /* Setup various GPU states */
  1066. if (rdev->family == CHIP_RV670)
  1067. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1068. tmp = RREG32(SX_DEBUG_1);
  1069. tmp |= SMX_EVENT_RELEASE;
  1070. if ((rdev->family > CHIP_R600))
  1071. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1072. WREG32(SX_DEBUG_1, tmp);
  1073. if (((rdev->family) == CHIP_R600) ||
  1074. ((rdev->family) == CHIP_RV630) ||
  1075. ((rdev->family) == CHIP_RV610) ||
  1076. ((rdev->family) == CHIP_RV620) ||
  1077. ((rdev->family) == CHIP_RS780) ||
  1078. ((rdev->family) == CHIP_RS880)) {
  1079. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1080. } else {
  1081. WREG32(DB_DEBUG, 0);
  1082. }
  1083. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1084. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1085. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1086. WREG32(VGT_NUM_INSTANCES, 0);
  1087. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1088. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1089. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1090. if (((rdev->family) == CHIP_RV610) ||
  1091. ((rdev->family) == CHIP_RV620) ||
  1092. ((rdev->family) == CHIP_RS780) ||
  1093. ((rdev->family) == CHIP_RS880)) {
  1094. tmp = (CACHE_FIFO_SIZE(0xa) |
  1095. FETCH_FIFO_HIWATER(0xa) |
  1096. DONE_FIFO_HIWATER(0xe0) |
  1097. ALU_UPDATE_FIFO_HIWATER(0x8));
  1098. } else if (((rdev->family) == CHIP_R600) ||
  1099. ((rdev->family) == CHIP_RV630)) {
  1100. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1101. tmp |= DONE_FIFO_HIWATER(0x4);
  1102. }
  1103. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1104. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1105. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1106. */
  1107. sq_config = RREG32(SQ_CONFIG);
  1108. sq_config &= ~(PS_PRIO(3) |
  1109. VS_PRIO(3) |
  1110. GS_PRIO(3) |
  1111. ES_PRIO(3));
  1112. sq_config |= (DX9_CONSTS |
  1113. VC_ENABLE |
  1114. PS_PRIO(0) |
  1115. VS_PRIO(1) |
  1116. GS_PRIO(2) |
  1117. ES_PRIO(3));
  1118. if ((rdev->family) == CHIP_R600) {
  1119. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1120. NUM_VS_GPRS(124) |
  1121. NUM_CLAUSE_TEMP_GPRS(4));
  1122. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1123. NUM_ES_GPRS(0));
  1124. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1125. NUM_VS_THREADS(48) |
  1126. NUM_GS_THREADS(4) |
  1127. NUM_ES_THREADS(4));
  1128. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1129. NUM_VS_STACK_ENTRIES(128));
  1130. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1131. NUM_ES_STACK_ENTRIES(0));
  1132. } else if (((rdev->family) == CHIP_RV610) ||
  1133. ((rdev->family) == CHIP_RV620) ||
  1134. ((rdev->family) == CHIP_RS780) ||
  1135. ((rdev->family) == CHIP_RS880)) {
  1136. /* no vertex cache */
  1137. sq_config &= ~VC_ENABLE;
  1138. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1139. NUM_VS_GPRS(44) |
  1140. NUM_CLAUSE_TEMP_GPRS(2));
  1141. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1142. NUM_ES_GPRS(17));
  1143. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1144. NUM_VS_THREADS(78) |
  1145. NUM_GS_THREADS(4) |
  1146. NUM_ES_THREADS(31));
  1147. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1148. NUM_VS_STACK_ENTRIES(40));
  1149. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1150. NUM_ES_STACK_ENTRIES(16));
  1151. } else if (((rdev->family) == CHIP_RV630) ||
  1152. ((rdev->family) == CHIP_RV635)) {
  1153. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1154. NUM_VS_GPRS(44) |
  1155. NUM_CLAUSE_TEMP_GPRS(2));
  1156. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1157. NUM_ES_GPRS(18));
  1158. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1159. NUM_VS_THREADS(78) |
  1160. NUM_GS_THREADS(4) |
  1161. NUM_ES_THREADS(31));
  1162. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1163. NUM_VS_STACK_ENTRIES(40));
  1164. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1165. NUM_ES_STACK_ENTRIES(16));
  1166. } else if ((rdev->family) == CHIP_RV670) {
  1167. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1168. NUM_VS_GPRS(44) |
  1169. NUM_CLAUSE_TEMP_GPRS(2));
  1170. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1171. NUM_ES_GPRS(17));
  1172. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1173. NUM_VS_THREADS(78) |
  1174. NUM_GS_THREADS(4) |
  1175. NUM_ES_THREADS(31));
  1176. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1177. NUM_VS_STACK_ENTRIES(64));
  1178. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1179. NUM_ES_STACK_ENTRIES(64));
  1180. }
  1181. WREG32(SQ_CONFIG, sq_config);
  1182. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1183. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1184. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1185. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1186. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1187. if (((rdev->family) == CHIP_RV610) ||
  1188. ((rdev->family) == CHIP_RV620) ||
  1189. ((rdev->family) == CHIP_RS780) ||
  1190. ((rdev->family) == CHIP_RS880)) {
  1191. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1192. } else {
  1193. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1194. }
  1195. /* More default values. 2D/3D driver should adjust as needed */
  1196. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1197. S1_X(0x4) | S1_Y(0xc)));
  1198. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1199. S1_X(0x2) | S1_Y(0x2) |
  1200. S2_X(0xa) | S2_Y(0x6) |
  1201. S3_X(0x6) | S3_Y(0xa)));
  1202. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1203. S1_X(0x4) | S1_Y(0xc) |
  1204. S2_X(0x1) | S2_Y(0x6) |
  1205. S3_X(0xa) | S3_Y(0xe)));
  1206. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1207. S5_X(0x0) | S5_Y(0x0) |
  1208. S6_X(0xb) | S6_Y(0x4) |
  1209. S7_X(0x7) | S7_Y(0x8)));
  1210. WREG32(VGT_STRMOUT_EN, 0);
  1211. tmp = rdev->config.r600.max_pipes * 16;
  1212. switch (rdev->family) {
  1213. case CHIP_RV610:
  1214. case CHIP_RV620:
  1215. case CHIP_RS780:
  1216. case CHIP_RS880:
  1217. tmp += 32;
  1218. break;
  1219. case CHIP_RV670:
  1220. tmp += 128;
  1221. break;
  1222. default:
  1223. break;
  1224. }
  1225. if (tmp > 256) {
  1226. tmp = 256;
  1227. }
  1228. WREG32(VGT_ES_PER_GS, 128);
  1229. WREG32(VGT_GS_PER_ES, tmp);
  1230. WREG32(VGT_GS_PER_VS, 2);
  1231. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1232. /* more default values. 2D/3D driver should adjust as needed */
  1233. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1234. WREG32(VGT_STRMOUT_EN, 0);
  1235. WREG32(SX_MISC, 0);
  1236. WREG32(PA_SC_MODE_CNTL, 0);
  1237. WREG32(PA_SC_AA_CONFIG, 0);
  1238. WREG32(PA_SC_LINE_STIPPLE, 0);
  1239. WREG32(SPI_INPUT_Z, 0);
  1240. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1241. WREG32(CB_COLOR7_FRAG, 0);
  1242. /* Clear render buffer base addresses */
  1243. WREG32(CB_COLOR0_BASE, 0);
  1244. WREG32(CB_COLOR1_BASE, 0);
  1245. WREG32(CB_COLOR2_BASE, 0);
  1246. WREG32(CB_COLOR3_BASE, 0);
  1247. WREG32(CB_COLOR4_BASE, 0);
  1248. WREG32(CB_COLOR5_BASE, 0);
  1249. WREG32(CB_COLOR6_BASE, 0);
  1250. WREG32(CB_COLOR7_BASE, 0);
  1251. WREG32(CB_COLOR7_FRAG, 0);
  1252. switch (rdev->family) {
  1253. case CHIP_RV610:
  1254. case CHIP_RV620:
  1255. case CHIP_RS780:
  1256. case CHIP_RS880:
  1257. tmp = TC_L2_SIZE(8);
  1258. break;
  1259. case CHIP_RV630:
  1260. case CHIP_RV635:
  1261. tmp = TC_L2_SIZE(4);
  1262. break;
  1263. case CHIP_R600:
  1264. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1265. break;
  1266. default:
  1267. tmp = TC_L2_SIZE(0);
  1268. break;
  1269. }
  1270. WREG32(TC_CNTL, tmp);
  1271. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1272. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1273. tmp = RREG32(ARB_POP);
  1274. tmp |= ENABLE_TC128;
  1275. WREG32(ARB_POP, tmp);
  1276. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1277. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1278. NUM_CLIP_SEQ(3)));
  1279. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1280. }
  1281. /*
  1282. * Indirect registers accessor
  1283. */
  1284. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1285. {
  1286. u32 r;
  1287. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1288. (void)RREG32(PCIE_PORT_INDEX);
  1289. r = RREG32(PCIE_PORT_DATA);
  1290. return r;
  1291. }
  1292. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1293. {
  1294. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1295. (void)RREG32(PCIE_PORT_INDEX);
  1296. WREG32(PCIE_PORT_DATA, (v));
  1297. (void)RREG32(PCIE_PORT_DATA);
  1298. }
  1299. /*
  1300. * CP & Ring
  1301. */
  1302. void r600_cp_stop(struct radeon_device *rdev)
  1303. {
  1304. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1305. }
  1306. int r600_init_microcode(struct radeon_device *rdev)
  1307. {
  1308. struct platform_device *pdev;
  1309. const char *chip_name;
  1310. const char *rlc_chip_name;
  1311. size_t pfp_req_size, me_req_size, rlc_req_size;
  1312. char fw_name[30];
  1313. int err;
  1314. DRM_DEBUG("\n");
  1315. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1316. err = IS_ERR(pdev);
  1317. if (err) {
  1318. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1319. return -EINVAL;
  1320. }
  1321. switch (rdev->family) {
  1322. case CHIP_R600:
  1323. chip_name = "R600";
  1324. rlc_chip_name = "R600";
  1325. break;
  1326. case CHIP_RV610:
  1327. chip_name = "RV610";
  1328. rlc_chip_name = "R600";
  1329. break;
  1330. case CHIP_RV630:
  1331. chip_name = "RV630";
  1332. rlc_chip_name = "R600";
  1333. break;
  1334. case CHIP_RV620:
  1335. chip_name = "RV620";
  1336. rlc_chip_name = "R600";
  1337. break;
  1338. case CHIP_RV635:
  1339. chip_name = "RV635";
  1340. rlc_chip_name = "R600";
  1341. break;
  1342. case CHIP_RV670:
  1343. chip_name = "RV670";
  1344. rlc_chip_name = "R600";
  1345. break;
  1346. case CHIP_RS780:
  1347. case CHIP_RS880:
  1348. chip_name = "RS780";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV770:
  1352. chip_name = "RV770";
  1353. rlc_chip_name = "R700";
  1354. break;
  1355. case CHIP_RV730:
  1356. case CHIP_RV740:
  1357. chip_name = "RV730";
  1358. rlc_chip_name = "R700";
  1359. break;
  1360. case CHIP_RV710:
  1361. chip_name = "RV710";
  1362. rlc_chip_name = "R700";
  1363. break;
  1364. default: BUG();
  1365. }
  1366. if (rdev->family >= CHIP_RV770) {
  1367. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1368. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1369. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1370. } else {
  1371. pfp_req_size = PFP_UCODE_SIZE * 4;
  1372. me_req_size = PM4_UCODE_SIZE * 12;
  1373. rlc_req_size = RLC_UCODE_SIZE * 4;
  1374. }
  1375. DRM_INFO("Loading %s Microcode\n", chip_name);
  1376. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1377. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1378. if (err)
  1379. goto out;
  1380. if (rdev->pfp_fw->size != pfp_req_size) {
  1381. printk(KERN_ERR
  1382. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1383. rdev->pfp_fw->size, fw_name);
  1384. err = -EINVAL;
  1385. goto out;
  1386. }
  1387. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1388. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1389. if (err)
  1390. goto out;
  1391. if (rdev->me_fw->size != me_req_size) {
  1392. printk(KERN_ERR
  1393. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1394. rdev->me_fw->size, fw_name);
  1395. err = -EINVAL;
  1396. }
  1397. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1398. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1399. if (err)
  1400. goto out;
  1401. if (rdev->rlc_fw->size != rlc_req_size) {
  1402. printk(KERN_ERR
  1403. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1404. rdev->rlc_fw->size, fw_name);
  1405. err = -EINVAL;
  1406. }
  1407. out:
  1408. platform_device_unregister(pdev);
  1409. if (err) {
  1410. if (err != -EINVAL)
  1411. printk(KERN_ERR
  1412. "r600_cp: Failed to load firmware \"%s\"\n",
  1413. fw_name);
  1414. release_firmware(rdev->pfp_fw);
  1415. rdev->pfp_fw = NULL;
  1416. release_firmware(rdev->me_fw);
  1417. rdev->me_fw = NULL;
  1418. release_firmware(rdev->rlc_fw);
  1419. rdev->rlc_fw = NULL;
  1420. }
  1421. return err;
  1422. }
  1423. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1424. {
  1425. const __be32 *fw_data;
  1426. int i;
  1427. if (!rdev->me_fw || !rdev->pfp_fw)
  1428. return -EINVAL;
  1429. r600_cp_stop(rdev);
  1430. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1431. /* Reset cp */
  1432. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1433. RREG32(GRBM_SOFT_RESET);
  1434. mdelay(15);
  1435. WREG32(GRBM_SOFT_RESET, 0);
  1436. WREG32(CP_ME_RAM_WADDR, 0);
  1437. fw_data = (const __be32 *)rdev->me_fw->data;
  1438. WREG32(CP_ME_RAM_WADDR, 0);
  1439. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1440. WREG32(CP_ME_RAM_DATA,
  1441. be32_to_cpup(fw_data++));
  1442. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1443. WREG32(CP_PFP_UCODE_ADDR, 0);
  1444. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1445. WREG32(CP_PFP_UCODE_DATA,
  1446. be32_to_cpup(fw_data++));
  1447. WREG32(CP_PFP_UCODE_ADDR, 0);
  1448. WREG32(CP_ME_RAM_WADDR, 0);
  1449. WREG32(CP_ME_RAM_RADDR, 0);
  1450. return 0;
  1451. }
  1452. int r600_cp_start(struct radeon_device *rdev)
  1453. {
  1454. int r;
  1455. uint32_t cp_me;
  1456. r = radeon_ring_lock(rdev, 7);
  1457. if (r) {
  1458. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1459. return r;
  1460. }
  1461. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1462. radeon_ring_write(rdev, 0x1);
  1463. if (rdev->family < CHIP_RV770) {
  1464. radeon_ring_write(rdev, 0x3);
  1465. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1466. } else {
  1467. radeon_ring_write(rdev, 0x0);
  1468. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1469. }
  1470. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1471. radeon_ring_write(rdev, 0);
  1472. radeon_ring_write(rdev, 0);
  1473. radeon_ring_unlock_commit(rdev);
  1474. cp_me = 0xff;
  1475. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1476. return 0;
  1477. }
  1478. int r600_cp_resume(struct radeon_device *rdev)
  1479. {
  1480. u32 tmp;
  1481. u32 rb_bufsz;
  1482. int r;
  1483. /* Reset cp */
  1484. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1485. RREG32(GRBM_SOFT_RESET);
  1486. mdelay(15);
  1487. WREG32(GRBM_SOFT_RESET, 0);
  1488. /* Set ring buffer size */
  1489. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1490. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1491. #ifdef __BIG_ENDIAN
  1492. tmp |= BUF_SWAP_32BIT;
  1493. #endif
  1494. WREG32(CP_RB_CNTL, tmp);
  1495. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1496. /* Set the write pointer delay */
  1497. WREG32(CP_RB_WPTR_DELAY, 0);
  1498. /* Initialize the ring buffer's read and write pointers */
  1499. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1500. WREG32(CP_RB_RPTR_WR, 0);
  1501. WREG32(CP_RB_WPTR, 0);
  1502. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1503. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1504. mdelay(1);
  1505. WREG32(CP_RB_CNTL, tmp);
  1506. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1507. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1508. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1509. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1510. r600_cp_start(rdev);
  1511. rdev->cp.ready = true;
  1512. r = radeon_ring_test(rdev);
  1513. if (r) {
  1514. rdev->cp.ready = false;
  1515. return r;
  1516. }
  1517. return 0;
  1518. }
  1519. void r600_cp_commit(struct radeon_device *rdev)
  1520. {
  1521. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1522. (void)RREG32(CP_RB_WPTR);
  1523. }
  1524. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1525. {
  1526. u32 rb_bufsz;
  1527. /* Align ring size */
  1528. rb_bufsz = drm_order(ring_size / 8);
  1529. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1530. rdev->cp.ring_size = ring_size;
  1531. rdev->cp.align_mask = 16 - 1;
  1532. }
  1533. /*
  1534. * GPU scratch registers helpers function.
  1535. */
  1536. void r600_scratch_init(struct radeon_device *rdev)
  1537. {
  1538. int i;
  1539. rdev->scratch.num_reg = 7;
  1540. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1541. rdev->scratch.free[i] = true;
  1542. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1543. }
  1544. }
  1545. int r600_ring_test(struct radeon_device *rdev)
  1546. {
  1547. uint32_t scratch;
  1548. uint32_t tmp = 0;
  1549. unsigned i;
  1550. int r;
  1551. r = radeon_scratch_get(rdev, &scratch);
  1552. if (r) {
  1553. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1554. return r;
  1555. }
  1556. WREG32(scratch, 0xCAFEDEAD);
  1557. r = radeon_ring_lock(rdev, 3);
  1558. if (r) {
  1559. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1560. radeon_scratch_free(rdev, scratch);
  1561. return r;
  1562. }
  1563. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1564. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1565. radeon_ring_write(rdev, 0xDEADBEEF);
  1566. radeon_ring_unlock_commit(rdev);
  1567. for (i = 0; i < rdev->usec_timeout; i++) {
  1568. tmp = RREG32(scratch);
  1569. if (tmp == 0xDEADBEEF)
  1570. break;
  1571. DRM_UDELAY(1);
  1572. }
  1573. if (i < rdev->usec_timeout) {
  1574. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1575. } else {
  1576. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1577. scratch, tmp);
  1578. r = -EINVAL;
  1579. }
  1580. radeon_scratch_free(rdev, scratch);
  1581. return r;
  1582. }
  1583. void r600_wb_disable(struct radeon_device *rdev)
  1584. {
  1585. int r;
  1586. WREG32(SCRATCH_UMSK, 0);
  1587. if (rdev->wb.wb_obj) {
  1588. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1589. if (unlikely(r != 0))
  1590. return;
  1591. radeon_bo_kunmap(rdev->wb.wb_obj);
  1592. radeon_bo_unpin(rdev->wb.wb_obj);
  1593. radeon_bo_unreserve(rdev->wb.wb_obj);
  1594. }
  1595. }
  1596. void r600_wb_fini(struct radeon_device *rdev)
  1597. {
  1598. r600_wb_disable(rdev);
  1599. if (rdev->wb.wb_obj) {
  1600. radeon_bo_unref(&rdev->wb.wb_obj);
  1601. rdev->wb.wb = NULL;
  1602. rdev->wb.wb_obj = NULL;
  1603. }
  1604. }
  1605. int r600_wb_enable(struct radeon_device *rdev)
  1606. {
  1607. int r;
  1608. if (rdev->wb.wb_obj == NULL) {
  1609. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1610. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1611. if (r) {
  1612. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1613. return r;
  1614. }
  1615. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1616. if (unlikely(r != 0)) {
  1617. r600_wb_fini(rdev);
  1618. return r;
  1619. }
  1620. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1621. &rdev->wb.gpu_addr);
  1622. if (r) {
  1623. radeon_bo_unreserve(rdev->wb.wb_obj);
  1624. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1625. r600_wb_fini(rdev);
  1626. return r;
  1627. }
  1628. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1629. radeon_bo_unreserve(rdev->wb.wb_obj);
  1630. if (r) {
  1631. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1632. r600_wb_fini(rdev);
  1633. return r;
  1634. }
  1635. }
  1636. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1637. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1638. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1639. WREG32(SCRATCH_UMSK, 0xff);
  1640. return 0;
  1641. }
  1642. void r600_fence_ring_emit(struct radeon_device *rdev,
  1643. struct radeon_fence *fence)
  1644. {
  1645. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1646. /* Emit fence sequence & fire IRQ */
  1647. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1648. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1649. radeon_ring_write(rdev, fence->seq);
  1650. radeon_ring_write(rdev, PACKET0(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  1651. radeon_ring_write(rdev, 1);
  1652. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1653. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1654. radeon_ring_write(rdev, RB_INT_STAT);
  1655. }
  1656. int r600_copy_dma(struct radeon_device *rdev,
  1657. uint64_t src_offset,
  1658. uint64_t dst_offset,
  1659. unsigned num_pages,
  1660. struct radeon_fence *fence)
  1661. {
  1662. /* FIXME: implement */
  1663. return 0;
  1664. }
  1665. int r600_copy_blit(struct radeon_device *rdev,
  1666. uint64_t src_offset, uint64_t dst_offset,
  1667. unsigned num_pages, struct radeon_fence *fence)
  1668. {
  1669. r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1670. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1671. r600_blit_done_copy(rdev, fence);
  1672. return 0;
  1673. }
  1674. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1675. uint32_t tiling_flags, uint32_t pitch,
  1676. uint32_t offset, uint32_t obj_size)
  1677. {
  1678. /* FIXME: implement */
  1679. return 0;
  1680. }
  1681. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1682. {
  1683. /* FIXME: implement */
  1684. }
  1685. bool r600_card_posted(struct radeon_device *rdev)
  1686. {
  1687. uint32_t reg;
  1688. /* first check CRTCs */
  1689. reg = RREG32(D1CRTC_CONTROL) |
  1690. RREG32(D2CRTC_CONTROL);
  1691. if (reg & CRTC_EN)
  1692. return true;
  1693. /* then check MEM_SIZE, in case the crtcs are off */
  1694. if (RREG32(CONFIG_MEMSIZE))
  1695. return true;
  1696. return false;
  1697. }
  1698. int r600_startup(struct radeon_device *rdev)
  1699. {
  1700. int r;
  1701. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1702. r = r600_init_microcode(rdev);
  1703. if (r) {
  1704. DRM_ERROR("Failed to load firmware!\n");
  1705. return r;
  1706. }
  1707. }
  1708. r600_mc_program(rdev);
  1709. if (rdev->flags & RADEON_IS_AGP) {
  1710. r600_agp_enable(rdev);
  1711. } else {
  1712. r = r600_pcie_gart_enable(rdev);
  1713. if (r)
  1714. return r;
  1715. }
  1716. r600_gpu_init(rdev);
  1717. if (!rdev->r600_blit.shader_obj) {
  1718. r = r600_blit_init(rdev);
  1719. if (r) {
  1720. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1721. return r;
  1722. }
  1723. }
  1724. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1725. if (unlikely(r != 0))
  1726. return r;
  1727. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1728. &rdev->r600_blit.shader_gpu_addr);
  1729. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1730. if (r) {
  1731. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1732. return r;
  1733. }
  1734. /* Enable IRQ */
  1735. r = r600_irq_init(rdev);
  1736. if (r) {
  1737. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1738. radeon_irq_kms_fini(rdev);
  1739. return r;
  1740. }
  1741. r600_irq_set(rdev);
  1742. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1743. if (r)
  1744. return r;
  1745. r = r600_cp_load_microcode(rdev);
  1746. if (r)
  1747. return r;
  1748. r = r600_cp_resume(rdev);
  1749. if (r)
  1750. return r;
  1751. /* write back buffer are not vital so don't worry about failure */
  1752. r600_wb_enable(rdev);
  1753. return 0;
  1754. }
  1755. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1756. {
  1757. uint32_t temp;
  1758. temp = RREG32(CONFIG_CNTL);
  1759. if (state == false) {
  1760. temp &= ~(1<<0);
  1761. temp |= (1<<1);
  1762. } else {
  1763. temp &= ~(1<<1);
  1764. }
  1765. WREG32(CONFIG_CNTL, temp);
  1766. }
  1767. int r600_resume(struct radeon_device *rdev)
  1768. {
  1769. int r;
  1770. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1771. * posting will perform necessary task to bring back GPU into good
  1772. * shape.
  1773. */
  1774. /* post card */
  1775. atom_asic_init(rdev->mode_info.atom_context);
  1776. /* Initialize clocks */
  1777. r = radeon_clocks_init(rdev);
  1778. if (r) {
  1779. return r;
  1780. }
  1781. r = r600_startup(rdev);
  1782. if (r) {
  1783. DRM_ERROR("r600 startup failed on resume\n");
  1784. return r;
  1785. }
  1786. r = r600_ib_test(rdev);
  1787. if (r) {
  1788. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1789. return r;
  1790. }
  1791. return r;
  1792. }
  1793. int r600_suspend(struct radeon_device *rdev)
  1794. {
  1795. int r;
  1796. /* FIXME: we should wait for ring to be empty */
  1797. r600_cp_stop(rdev);
  1798. rdev->cp.ready = false;
  1799. r600_irq_suspend(rdev);
  1800. r600_wb_disable(rdev);
  1801. r600_pcie_gart_disable(rdev);
  1802. /* unpin shaders bo */
  1803. if (rdev->r600_blit.shader_obj) {
  1804. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1805. if (!r) {
  1806. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1807. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1808. }
  1809. }
  1810. return 0;
  1811. }
  1812. /* Plan is to move initialization in that function and use
  1813. * helper function so that radeon_device_init pretty much
  1814. * do nothing more than calling asic specific function. This
  1815. * should also allow to remove a bunch of callback function
  1816. * like vram_info.
  1817. */
  1818. int r600_init(struct radeon_device *rdev)
  1819. {
  1820. int r;
  1821. r = radeon_dummy_page_init(rdev);
  1822. if (r)
  1823. return r;
  1824. if (r600_debugfs_mc_info_init(rdev)) {
  1825. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1826. }
  1827. /* This don't do much */
  1828. r = radeon_gem_init(rdev);
  1829. if (r)
  1830. return r;
  1831. /* Read BIOS */
  1832. if (!radeon_get_bios(rdev)) {
  1833. if (ASIC_IS_AVIVO(rdev))
  1834. return -EINVAL;
  1835. }
  1836. /* Must be an ATOMBIOS */
  1837. if (!rdev->is_atom_bios) {
  1838. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1839. return -EINVAL;
  1840. }
  1841. r = radeon_atombios_init(rdev);
  1842. if (r)
  1843. return r;
  1844. /* Post card if necessary */
  1845. if (!r600_card_posted(rdev)) {
  1846. if (!rdev->bios) {
  1847. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1848. return -EINVAL;
  1849. }
  1850. DRM_INFO("GPU not posted. posting now...\n");
  1851. atom_asic_init(rdev->mode_info.atom_context);
  1852. }
  1853. /* Initialize scratch registers */
  1854. r600_scratch_init(rdev);
  1855. /* Initialize surface registers */
  1856. radeon_surface_init(rdev);
  1857. /* Initialize clocks */
  1858. radeon_get_clock_info(rdev->ddev);
  1859. r = radeon_clocks_init(rdev);
  1860. if (r)
  1861. return r;
  1862. /* Initialize power management */
  1863. radeon_pm_init(rdev);
  1864. /* Fence driver */
  1865. r = radeon_fence_driver_init(rdev);
  1866. if (r)
  1867. return r;
  1868. if (rdev->flags & RADEON_IS_AGP) {
  1869. r = radeon_agp_init(rdev);
  1870. if (r)
  1871. radeon_agp_disable(rdev);
  1872. }
  1873. r = r600_mc_init(rdev);
  1874. if (r)
  1875. return r;
  1876. /* Memory manager */
  1877. r = radeon_bo_init(rdev);
  1878. if (r)
  1879. return r;
  1880. r = radeon_irq_kms_init(rdev);
  1881. if (r)
  1882. return r;
  1883. rdev->cp.ring_obj = NULL;
  1884. r600_ring_init(rdev, 1024 * 1024);
  1885. rdev->ih.ring_obj = NULL;
  1886. r600_ih_ring_init(rdev, 64 * 1024);
  1887. r = r600_pcie_gart_init(rdev);
  1888. if (r)
  1889. return r;
  1890. rdev->accel_working = true;
  1891. r = r600_startup(rdev);
  1892. if (r) {
  1893. r600_suspend(rdev);
  1894. r600_wb_fini(rdev);
  1895. radeon_ring_fini(rdev);
  1896. r600_pcie_gart_fini(rdev);
  1897. rdev->accel_working = false;
  1898. }
  1899. if (rdev->accel_working) {
  1900. r = radeon_ib_pool_init(rdev);
  1901. if (r) {
  1902. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1903. rdev->accel_working = false;
  1904. }
  1905. r = r600_ib_test(rdev);
  1906. if (r) {
  1907. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1908. rdev->accel_working = false;
  1909. }
  1910. }
  1911. r = r600_audio_init(rdev);
  1912. if (r)
  1913. return r; /* TODO error handling */
  1914. return 0;
  1915. }
  1916. void r600_fini(struct radeon_device *rdev)
  1917. {
  1918. /* Suspend operations */
  1919. r600_suspend(rdev);
  1920. r600_audio_fini(rdev);
  1921. r600_blit_fini(rdev);
  1922. r600_irq_fini(rdev);
  1923. radeon_irq_kms_fini(rdev);
  1924. radeon_ring_fini(rdev);
  1925. r600_wb_fini(rdev);
  1926. r600_pcie_gart_fini(rdev);
  1927. radeon_gem_fini(rdev);
  1928. radeon_fence_driver_fini(rdev);
  1929. radeon_clocks_fini(rdev);
  1930. radeon_agp_fini(rdev);
  1931. radeon_bo_fini(rdev);
  1932. radeon_atombios_fini(rdev);
  1933. kfree(rdev->bios);
  1934. rdev->bios = NULL;
  1935. radeon_dummy_page_fini(rdev);
  1936. }
  1937. /*
  1938. * CS stuff
  1939. */
  1940. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1941. {
  1942. /* FIXME: implement */
  1943. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1944. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1945. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1946. radeon_ring_write(rdev, ib->length_dw);
  1947. }
  1948. int r600_ib_test(struct radeon_device *rdev)
  1949. {
  1950. struct radeon_ib *ib;
  1951. uint32_t scratch;
  1952. uint32_t tmp = 0;
  1953. unsigned i;
  1954. int r;
  1955. r = radeon_scratch_get(rdev, &scratch);
  1956. if (r) {
  1957. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1958. return r;
  1959. }
  1960. WREG32(scratch, 0xCAFEDEAD);
  1961. r = radeon_ib_get(rdev, &ib);
  1962. if (r) {
  1963. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1964. return r;
  1965. }
  1966. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1967. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1968. ib->ptr[2] = 0xDEADBEEF;
  1969. ib->ptr[3] = PACKET2(0);
  1970. ib->ptr[4] = PACKET2(0);
  1971. ib->ptr[5] = PACKET2(0);
  1972. ib->ptr[6] = PACKET2(0);
  1973. ib->ptr[7] = PACKET2(0);
  1974. ib->ptr[8] = PACKET2(0);
  1975. ib->ptr[9] = PACKET2(0);
  1976. ib->ptr[10] = PACKET2(0);
  1977. ib->ptr[11] = PACKET2(0);
  1978. ib->ptr[12] = PACKET2(0);
  1979. ib->ptr[13] = PACKET2(0);
  1980. ib->ptr[14] = PACKET2(0);
  1981. ib->ptr[15] = PACKET2(0);
  1982. ib->length_dw = 16;
  1983. r = radeon_ib_schedule(rdev, ib);
  1984. if (r) {
  1985. radeon_scratch_free(rdev, scratch);
  1986. radeon_ib_free(rdev, &ib);
  1987. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1988. return r;
  1989. }
  1990. r = radeon_fence_wait(ib->fence, false);
  1991. if (r) {
  1992. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1993. return r;
  1994. }
  1995. for (i = 0; i < rdev->usec_timeout; i++) {
  1996. tmp = RREG32(scratch);
  1997. if (tmp == 0xDEADBEEF)
  1998. break;
  1999. DRM_UDELAY(1);
  2000. }
  2001. if (i < rdev->usec_timeout) {
  2002. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2003. } else {
  2004. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2005. scratch, tmp);
  2006. r = -EINVAL;
  2007. }
  2008. radeon_scratch_free(rdev, scratch);
  2009. radeon_ib_free(rdev, &ib);
  2010. return r;
  2011. }
  2012. /*
  2013. * Interrupts
  2014. *
  2015. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2016. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2017. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2018. * and host consumes. As the host irq handler processes interrupts, it
  2019. * increments the rptr. When the rptr catches up with the wptr, all the
  2020. * current interrupts have been processed.
  2021. */
  2022. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2023. {
  2024. u32 rb_bufsz;
  2025. /* Align ring size */
  2026. rb_bufsz = drm_order(ring_size / 4);
  2027. ring_size = (1 << rb_bufsz) * 4;
  2028. rdev->ih.ring_size = ring_size;
  2029. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2030. rdev->ih.rptr = 0;
  2031. }
  2032. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2033. {
  2034. int r;
  2035. /* Allocate ring buffer */
  2036. if (rdev->ih.ring_obj == NULL) {
  2037. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2038. true,
  2039. RADEON_GEM_DOMAIN_GTT,
  2040. &rdev->ih.ring_obj);
  2041. if (r) {
  2042. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2043. return r;
  2044. }
  2045. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2046. if (unlikely(r != 0))
  2047. return r;
  2048. r = radeon_bo_pin(rdev->ih.ring_obj,
  2049. RADEON_GEM_DOMAIN_GTT,
  2050. &rdev->ih.gpu_addr);
  2051. if (r) {
  2052. radeon_bo_unreserve(rdev->ih.ring_obj);
  2053. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2054. return r;
  2055. }
  2056. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2057. (void **)&rdev->ih.ring);
  2058. radeon_bo_unreserve(rdev->ih.ring_obj);
  2059. if (r) {
  2060. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2061. return r;
  2062. }
  2063. }
  2064. return 0;
  2065. }
  2066. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2067. {
  2068. int r;
  2069. if (rdev->ih.ring_obj) {
  2070. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2071. if (likely(r == 0)) {
  2072. radeon_bo_kunmap(rdev->ih.ring_obj);
  2073. radeon_bo_unpin(rdev->ih.ring_obj);
  2074. radeon_bo_unreserve(rdev->ih.ring_obj);
  2075. }
  2076. radeon_bo_unref(&rdev->ih.ring_obj);
  2077. rdev->ih.ring = NULL;
  2078. rdev->ih.ring_obj = NULL;
  2079. }
  2080. }
  2081. static void r600_rlc_stop(struct radeon_device *rdev)
  2082. {
  2083. if (rdev->family >= CHIP_RV770) {
  2084. /* r7xx asics need to soft reset RLC before halting */
  2085. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2086. RREG32(SRBM_SOFT_RESET);
  2087. udelay(15000);
  2088. WREG32(SRBM_SOFT_RESET, 0);
  2089. RREG32(SRBM_SOFT_RESET);
  2090. }
  2091. WREG32(RLC_CNTL, 0);
  2092. }
  2093. static void r600_rlc_start(struct radeon_device *rdev)
  2094. {
  2095. WREG32(RLC_CNTL, RLC_ENABLE);
  2096. }
  2097. static int r600_rlc_init(struct radeon_device *rdev)
  2098. {
  2099. u32 i;
  2100. const __be32 *fw_data;
  2101. if (!rdev->rlc_fw)
  2102. return -EINVAL;
  2103. r600_rlc_stop(rdev);
  2104. WREG32(RLC_HB_BASE, 0);
  2105. WREG32(RLC_HB_CNTL, 0);
  2106. WREG32(RLC_HB_RPTR, 0);
  2107. WREG32(RLC_HB_WPTR, 0);
  2108. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2109. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2110. WREG32(RLC_MC_CNTL, 0);
  2111. WREG32(RLC_UCODE_CNTL, 0);
  2112. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2113. if (rdev->family >= CHIP_RV770) {
  2114. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2115. WREG32(RLC_UCODE_ADDR, i);
  2116. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2117. }
  2118. } else {
  2119. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2120. WREG32(RLC_UCODE_ADDR, i);
  2121. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2122. }
  2123. }
  2124. WREG32(RLC_UCODE_ADDR, 0);
  2125. r600_rlc_start(rdev);
  2126. return 0;
  2127. }
  2128. static void r600_enable_interrupts(struct radeon_device *rdev)
  2129. {
  2130. u32 ih_cntl = RREG32(IH_CNTL);
  2131. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2132. ih_cntl |= ENABLE_INTR;
  2133. ih_rb_cntl |= IH_RB_ENABLE;
  2134. WREG32(IH_CNTL, ih_cntl);
  2135. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2136. rdev->ih.enabled = true;
  2137. }
  2138. static void r600_disable_interrupts(struct radeon_device *rdev)
  2139. {
  2140. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2141. u32 ih_cntl = RREG32(IH_CNTL);
  2142. ih_rb_cntl &= ~IH_RB_ENABLE;
  2143. ih_cntl &= ~ENABLE_INTR;
  2144. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2145. WREG32(IH_CNTL, ih_cntl);
  2146. /* set rptr, wptr to 0 */
  2147. WREG32(IH_RB_RPTR, 0);
  2148. WREG32(IH_RB_WPTR, 0);
  2149. rdev->ih.enabled = false;
  2150. rdev->ih.wptr = 0;
  2151. rdev->ih.rptr = 0;
  2152. }
  2153. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2154. {
  2155. u32 tmp;
  2156. WREG32(CP_INT_CNTL, 0);
  2157. WREG32(GRBM_INT_CNTL, 0);
  2158. WREG32(DxMODE_INT_MASK, 0);
  2159. if (ASIC_IS_DCE3(rdev)) {
  2160. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2161. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2162. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2163. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2164. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2165. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2166. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2167. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2168. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2169. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2170. if (ASIC_IS_DCE32(rdev)) {
  2171. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2172. WREG32(DC_HPD5_INT_CONTROL, 0);
  2173. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2174. WREG32(DC_HPD6_INT_CONTROL, 0);
  2175. }
  2176. } else {
  2177. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2178. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2179. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2180. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2181. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2182. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2183. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2184. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2185. }
  2186. }
  2187. int r600_irq_init(struct radeon_device *rdev)
  2188. {
  2189. int ret = 0;
  2190. int rb_bufsz;
  2191. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2192. /* allocate ring */
  2193. ret = r600_ih_ring_alloc(rdev);
  2194. if (ret)
  2195. return ret;
  2196. /* disable irqs */
  2197. r600_disable_interrupts(rdev);
  2198. /* init rlc */
  2199. ret = r600_rlc_init(rdev);
  2200. if (ret) {
  2201. r600_ih_ring_fini(rdev);
  2202. return ret;
  2203. }
  2204. /* setup interrupt control */
  2205. /* set dummy read address to ring address */
  2206. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2207. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2208. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2209. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2210. */
  2211. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2212. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2213. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2214. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2215. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2216. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2217. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2218. IH_WPTR_OVERFLOW_CLEAR |
  2219. (rb_bufsz << 1));
  2220. /* WPTR writeback, not yet */
  2221. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2222. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2223. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2224. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2225. /* set rptr, wptr to 0 */
  2226. WREG32(IH_RB_RPTR, 0);
  2227. WREG32(IH_RB_WPTR, 0);
  2228. /* Default settings for IH_CNTL (disabled at first) */
  2229. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2230. /* RPTR_REARM only works if msi's are enabled */
  2231. if (rdev->msi_enabled)
  2232. ih_cntl |= RPTR_REARM;
  2233. #ifdef __BIG_ENDIAN
  2234. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2235. #endif
  2236. WREG32(IH_CNTL, ih_cntl);
  2237. /* force the active interrupt state to all disabled */
  2238. r600_disable_interrupt_state(rdev);
  2239. /* enable irqs */
  2240. r600_enable_interrupts(rdev);
  2241. return ret;
  2242. }
  2243. void r600_irq_suspend(struct radeon_device *rdev)
  2244. {
  2245. r600_disable_interrupts(rdev);
  2246. r600_rlc_stop(rdev);
  2247. }
  2248. void r600_irq_fini(struct radeon_device *rdev)
  2249. {
  2250. r600_irq_suspend(rdev);
  2251. r600_ih_ring_fini(rdev);
  2252. }
  2253. int r600_irq_set(struct radeon_device *rdev)
  2254. {
  2255. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2256. u32 mode_int = 0;
  2257. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2258. if (!rdev->irq.installed) {
  2259. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2260. return -EINVAL;
  2261. }
  2262. /* don't enable anything if the ih is disabled */
  2263. if (!rdev->ih.enabled) {
  2264. r600_disable_interrupts(rdev);
  2265. /* force the active interrupt state to all disabled */
  2266. r600_disable_interrupt_state(rdev);
  2267. return 0;
  2268. }
  2269. if (ASIC_IS_DCE3(rdev)) {
  2270. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2271. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2272. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2273. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2274. if (ASIC_IS_DCE32(rdev)) {
  2275. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2276. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2277. }
  2278. } else {
  2279. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2280. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2281. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2282. }
  2283. if (rdev->irq.sw_int) {
  2284. DRM_DEBUG("r600_irq_set: sw int\n");
  2285. cp_int_cntl |= RB_INT_ENABLE;
  2286. }
  2287. if (rdev->irq.crtc_vblank_int[0]) {
  2288. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2289. mode_int |= D1MODE_VBLANK_INT_MASK;
  2290. }
  2291. if (rdev->irq.crtc_vblank_int[1]) {
  2292. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2293. mode_int |= D2MODE_VBLANK_INT_MASK;
  2294. }
  2295. if (rdev->irq.hpd[0]) {
  2296. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2297. hpd1 |= DC_HPDx_INT_EN;
  2298. }
  2299. if (rdev->irq.hpd[1]) {
  2300. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2301. hpd2 |= DC_HPDx_INT_EN;
  2302. }
  2303. if (rdev->irq.hpd[2]) {
  2304. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2305. hpd3 |= DC_HPDx_INT_EN;
  2306. }
  2307. if (rdev->irq.hpd[3]) {
  2308. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2309. hpd4 |= DC_HPDx_INT_EN;
  2310. }
  2311. if (rdev->irq.hpd[4]) {
  2312. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2313. hpd5 |= DC_HPDx_INT_EN;
  2314. }
  2315. if (rdev->irq.hpd[5]) {
  2316. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2317. hpd6 |= DC_HPDx_INT_EN;
  2318. }
  2319. WREG32(CP_INT_CNTL, cp_int_cntl);
  2320. WREG32(DxMODE_INT_MASK, mode_int);
  2321. if (ASIC_IS_DCE3(rdev)) {
  2322. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2323. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2324. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2325. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2326. if (ASIC_IS_DCE32(rdev)) {
  2327. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2328. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2329. }
  2330. } else {
  2331. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2332. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2333. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2334. }
  2335. return 0;
  2336. }
  2337. static inline void r600_irq_ack(struct radeon_device *rdev,
  2338. u32 *disp_int,
  2339. u32 *disp_int_cont,
  2340. u32 *disp_int_cont2)
  2341. {
  2342. u32 tmp;
  2343. if (ASIC_IS_DCE3(rdev)) {
  2344. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2345. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2346. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2347. } else {
  2348. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2349. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2350. *disp_int_cont2 = 0;
  2351. }
  2352. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2353. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2354. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2355. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2356. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2357. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2358. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2359. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2360. if (*disp_int & DC_HPD1_INTERRUPT) {
  2361. if (ASIC_IS_DCE3(rdev)) {
  2362. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2363. tmp |= DC_HPDx_INT_ACK;
  2364. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2365. } else {
  2366. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2367. tmp |= DC_HPDx_INT_ACK;
  2368. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2369. }
  2370. }
  2371. if (*disp_int & DC_HPD2_INTERRUPT) {
  2372. if (ASIC_IS_DCE3(rdev)) {
  2373. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2374. tmp |= DC_HPDx_INT_ACK;
  2375. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2376. } else {
  2377. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2378. tmp |= DC_HPDx_INT_ACK;
  2379. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2380. }
  2381. }
  2382. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2383. if (ASIC_IS_DCE3(rdev)) {
  2384. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2385. tmp |= DC_HPDx_INT_ACK;
  2386. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2387. } else {
  2388. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2389. tmp |= DC_HPDx_INT_ACK;
  2390. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2391. }
  2392. }
  2393. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2394. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2395. tmp |= DC_HPDx_INT_ACK;
  2396. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2397. }
  2398. if (ASIC_IS_DCE32(rdev)) {
  2399. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2400. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2401. tmp |= DC_HPDx_INT_ACK;
  2402. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2403. }
  2404. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2405. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2406. tmp |= DC_HPDx_INT_ACK;
  2407. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2408. }
  2409. }
  2410. }
  2411. void r600_irq_disable(struct radeon_device *rdev)
  2412. {
  2413. u32 disp_int, disp_int_cont, disp_int_cont2;
  2414. r600_disable_interrupts(rdev);
  2415. /* Wait and acknowledge irq */
  2416. mdelay(1);
  2417. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2418. r600_disable_interrupt_state(rdev);
  2419. }
  2420. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2421. {
  2422. u32 wptr, tmp;
  2423. /* XXX use writeback */
  2424. wptr = RREG32(IH_RB_WPTR);
  2425. if (wptr & RB_OVERFLOW) {
  2426. /* When a ring buffer overflow happen start parsing interrupt
  2427. * from the last not overwritten vector (wptr + 16). Hopefully
  2428. * this should allow us to catchup.
  2429. */
  2430. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2431. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2432. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2433. tmp = RREG32(IH_RB_CNTL);
  2434. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2435. WREG32(IH_RB_CNTL, tmp);
  2436. }
  2437. return (wptr & rdev->ih.ptr_mask);
  2438. }
  2439. /* r600 IV Ring
  2440. * Each IV ring entry is 128 bits:
  2441. * [7:0] - interrupt source id
  2442. * [31:8] - reserved
  2443. * [59:32] - interrupt source data
  2444. * [127:60] - reserved
  2445. *
  2446. * The basic interrupt vector entries
  2447. * are decoded as follows:
  2448. * src_id src_data description
  2449. * 1 0 D1 Vblank
  2450. * 1 1 D1 Vline
  2451. * 5 0 D2 Vblank
  2452. * 5 1 D2 Vline
  2453. * 19 0 FP Hot plug detection A
  2454. * 19 1 FP Hot plug detection B
  2455. * 19 2 DAC A auto-detection
  2456. * 19 3 DAC B auto-detection
  2457. * 176 - CP_INT RB
  2458. * 177 - CP_INT IB1
  2459. * 178 - CP_INT IB2
  2460. * 181 - EOP Interrupt
  2461. * 233 - GUI Idle
  2462. *
  2463. * Note, these are based on r600 and may need to be
  2464. * adjusted or added to on newer asics
  2465. */
  2466. int r600_irq_process(struct radeon_device *rdev)
  2467. {
  2468. u32 wptr = r600_get_ih_wptr(rdev);
  2469. u32 rptr = rdev->ih.rptr;
  2470. u32 src_id, src_data;
  2471. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2472. unsigned long flags;
  2473. bool queue_hotplug = false;
  2474. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2475. if (!rdev->ih.enabled)
  2476. return IRQ_NONE;
  2477. spin_lock_irqsave(&rdev->ih.lock, flags);
  2478. if (rptr == wptr) {
  2479. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2480. return IRQ_NONE;
  2481. }
  2482. if (rdev->shutdown) {
  2483. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2484. return IRQ_NONE;
  2485. }
  2486. restart_ih:
  2487. /* display interrupts */
  2488. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2489. rdev->ih.wptr = wptr;
  2490. while (rptr != wptr) {
  2491. /* wptr/rptr are in bytes! */
  2492. ring_index = rptr / 4;
  2493. src_id = rdev->ih.ring[ring_index] & 0xff;
  2494. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2495. switch (src_id) {
  2496. case 1: /* D1 vblank/vline */
  2497. switch (src_data) {
  2498. case 0: /* D1 vblank */
  2499. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2500. drm_handle_vblank(rdev->ddev, 0);
  2501. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2502. DRM_DEBUG("IH: D1 vblank\n");
  2503. }
  2504. break;
  2505. case 1: /* D1 vline */
  2506. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2507. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2508. DRM_DEBUG("IH: D1 vline\n");
  2509. }
  2510. break;
  2511. default:
  2512. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2513. break;
  2514. }
  2515. break;
  2516. case 5: /* D2 vblank/vline */
  2517. switch (src_data) {
  2518. case 0: /* D2 vblank */
  2519. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2520. drm_handle_vblank(rdev->ddev, 1);
  2521. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2522. DRM_DEBUG("IH: D2 vblank\n");
  2523. }
  2524. break;
  2525. case 1: /* D1 vline */
  2526. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2527. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2528. DRM_DEBUG("IH: D2 vline\n");
  2529. }
  2530. break;
  2531. default:
  2532. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2533. break;
  2534. }
  2535. break;
  2536. case 19: /* HPD/DAC hotplug */
  2537. switch (src_data) {
  2538. case 0:
  2539. if (disp_int & DC_HPD1_INTERRUPT) {
  2540. disp_int &= ~DC_HPD1_INTERRUPT;
  2541. queue_hotplug = true;
  2542. DRM_DEBUG("IH: HPD1\n");
  2543. }
  2544. break;
  2545. case 1:
  2546. if (disp_int & DC_HPD2_INTERRUPT) {
  2547. disp_int &= ~DC_HPD2_INTERRUPT;
  2548. queue_hotplug = true;
  2549. DRM_DEBUG("IH: HPD2\n");
  2550. }
  2551. break;
  2552. case 4:
  2553. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2554. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2555. queue_hotplug = true;
  2556. DRM_DEBUG("IH: HPD3\n");
  2557. }
  2558. break;
  2559. case 5:
  2560. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2561. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2562. queue_hotplug = true;
  2563. DRM_DEBUG("IH: HPD4\n");
  2564. }
  2565. break;
  2566. case 10:
  2567. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2568. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2569. queue_hotplug = true;
  2570. DRM_DEBUG("IH: HPD5\n");
  2571. }
  2572. break;
  2573. case 12:
  2574. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2575. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2576. queue_hotplug = true;
  2577. DRM_DEBUG("IH: HPD6\n");
  2578. }
  2579. break;
  2580. default:
  2581. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2582. break;
  2583. }
  2584. break;
  2585. case 176: /* CP_INT in ring buffer */
  2586. case 177: /* CP_INT in IB1 */
  2587. case 178: /* CP_INT in IB2 */
  2588. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2589. radeon_fence_process(rdev);
  2590. break;
  2591. case 181: /* CP EOP event */
  2592. DRM_DEBUG("IH: CP EOP\n");
  2593. break;
  2594. default:
  2595. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2596. break;
  2597. }
  2598. /* wptr/rptr are in bytes! */
  2599. rptr += 16;
  2600. rptr &= rdev->ih.ptr_mask;
  2601. }
  2602. /* make sure wptr hasn't changed while processing */
  2603. wptr = r600_get_ih_wptr(rdev);
  2604. if (wptr != rdev->ih.wptr)
  2605. goto restart_ih;
  2606. if (queue_hotplug)
  2607. queue_work(rdev->wq, &rdev->hotplug_work);
  2608. rdev->ih.rptr = rptr;
  2609. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2610. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2611. return IRQ_HANDLED;
  2612. }
  2613. /*
  2614. * Debugfs info
  2615. */
  2616. #if defined(CONFIG_DEBUG_FS)
  2617. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2618. {
  2619. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2620. struct drm_device *dev = node->minor->dev;
  2621. struct radeon_device *rdev = dev->dev_private;
  2622. unsigned count, i, j;
  2623. radeon_ring_free_size(rdev);
  2624. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2625. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2626. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2627. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2628. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2629. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2630. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2631. seq_printf(m, "%u dwords in ring\n", count);
  2632. i = rdev->cp.rptr;
  2633. for (j = 0; j <= count; j++) {
  2634. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2635. i = (i + 1) & rdev->cp.ptr_mask;
  2636. }
  2637. return 0;
  2638. }
  2639. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2640. {
  2641. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2642. struct drm_device *dev = node->minor->dev;
  2643. struct radeon_device *rdev = dev->dev_private;
  2644. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2645. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2646. return 0;
  2647. }
  2648. static struct drm_info_list r600_mc_info_list[] = {
  2649. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2650. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2651. };
  2652. #endif
  2653. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2654. {
  2655. #if defined(CONFIG_DEBUG_FS)
  2656. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2657. #else
  2658. return 0;
  2659. #endif
  2660. }