wm8990.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/slab.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/soc.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. /* codec private data */
  30. struct wm8990_priv {
  31. enum snd_soc_control_type control_type;
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. static int wm8990_volatile_register(struct snd_soc_codec *codec,
  36. unsigned int reg)
  37. {
  38. switch (reg) {
  39. case WM8990_RESET:
  40. return 1;
  41. default:
  42. return 0;
  43. }
  44. }
  45. static const u16 wm8990_reg[] = {
  46. 0x8990, /* R0 - Reset */
  47. 0x0000, /* R1 - Power Management (1) */
  48. 0x6000, /* R2 - Power Management (2) */
  49. 0x0000, /* R3 - Power Management (3) */
  50. 0x4050, /* R4 - Audio Interface (1) */
  51. 0x4000, /* R5 - Audio Interface (2) */
  52. 0x01C8, /* R6 - Clocking (1) */
  53. 0x0000, /* R7 - Clocking (2) */
  54. 0x0040, /* R8 - Audio Interface (3) */
  55. 0x0040, /* R9 - Audio Interface (4) */
  56. 0x0004, /* R10 - DAC CTRL */
  57. 0x00C0, /* R11 - Left DAC Digital Volume */
  58. 0x00C0, /* R12 - Right DAC Digital Volume */
  59. 0x0000, /* R13 - Digital Side Tone */
  60. 0x0100, /* R14 - ADC CTRL */
  61. 0x00C0, /* R15 - Left ADC Digital Volume */
  62. 0x00C0, /* R16 - Right ADC Digital Volume */
  63. 0x0000, /* R17 */
  64. 0x0000, /* R18 - GPIO CTRL 1 */
  65. 0x1000, /* R19 - GPIO1 & GPIO2 */
  66. 0x1010, /* R20 - GPIO3 & GPIO4 */
  67. 0x1010, /* R21 - GPIO5 & GPIO6 */
  68. 0x8000, /* R22 - GPIOCTRL 2 */
  69. 0x0800, /* R23 - GPIO_POL */
  70. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  71. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  72. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  73. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  74. 0x0000, /* R28 - Left Output Volume */
  75. 0x0000, /* R29 - Right Output Volume */
  76. 0x0066, /* R30 - Line Outputs Volume */
  77. 0x0022, /* R31 - Out3/4 Volume */
  78. 0x0079, /* R32 - Left OPGA Volume */
  79. 0x0079, /* R33 - Right OPGA Volume */
  80. 0x0003, /* R34 - Speaker Volume */
  81. 0x0003, /* R35 - ClassD1 */
  82. 0x0000, /* R36 */
  83. 0x0100, /* R37 - ClassD3 */
  84. 0x0079, /* R38 - ClassD4 */
  85. 0x0000, /* R39 - Input Mixer1 */
  86. 0x0000, /* R40 - Input Mixer2 */
  87. 0x0000, /* R41 - Input Mixer3 */
  88. 0x0000, /* R42 - Input Mixer4 */
  89. 0x0000, /* R43 - Input Mixer5 */
  90. 0x0000, /* R44 - Input Mixer6 */
  91. 0x0000, /* R45 - Output Mixer1 */
  92. 0x0000, /* R46 - Output Mixer2 */
  93. 0x0000, /* R47 - Output Mixer3 */
  94. 0x0000, /* R48 - Output Mixer4 */
  95. 0x0000, /* R49 - Output Mixer5 */
  96. 0x0000, /* R50 - Output Mixer6 */
  97. 0x0180, /* R51 - Out3/4 Mixer */
  98. 0x0000, /* R52 - Line Mixer1 */
  99. 0x0000, /* R53 - Line Mixer2 */
  100. 0x0000, /* R54 - Speaker Mixer */
  101. 0x0000, /* R55 - Additional Control */
  102. 0x0000, /* R56 - AntiPOP1 */
  103. 0x0000, /* R57 - AntiPOP2 */
  104. 0x0000, /* R58 - MICBIAS */
  105. 0x0000, /* R59 */
  106. 0x0008, /* R60 - PLL1 */
  107. 0x0031, /* R61 - PLL2 */
  108. 0x0026, /* R62 - PLL3 */
  109. 0x0000, /* R63 - Driver internal */
  110. };
  111. #define wm8990_reset(c) snd_soc_write(c, WM8990_RESET, 0)
  112. static const DECLARE_TLV_DB_SCALE(rec_mix_tlv, -1500, 600, 0);
  113. static const DECLARE_TLV_DB_SCALE(in_pga_tlv, -1650, 3000, 0);
  114. static const DECLARE_TLV_DB_SCALE(out_mix_tlv, 0, -2100, 0);
  115. static const DECLARE_TLV_DB_SCALE(out_pga_tlv, -7300, 600, 0);
  116. static const DECLARE_TLV_DB_SCALE(out_omix_tlv, -600, 0, 0);
  117. static const DECLARE_TLV_DB_SCALE(out_dac_tlv, -7163, 0, 0);
  118. static const DECLARE_TLV_DB_SCALE(in_adc_tlv, -7163, 1763, 0);
  119. static const DECLARE_TLV_DB_SCALE(out_sidetone_tlv, -3600, 0, 0);
  120. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  121. struct snd_ctl_elem_value *ucontrol)
  122. {
  123. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  124. struct soc_mixer_control *mc =
  125. (struct soc_mixer_control *)kcontrol->private_value;
  126. int reg = mc->reg;
  127. int ret;
  128. u16 val;
  129. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  130. if (ret < 0)
  131. return ret;
  132. /* now hit the volume update bits (always bit 8) */
  133. val = snd_soc_read(codec, reg);
  134. return snd_soc_write(codec, reg, val | 0x0100);
  135. }
  136. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  137. tlv_array) {\
  138. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  139. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  140. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  141. .tlv.p = (tlv_array), \
  142. .info = snd_soc_info_volsw, \
  143. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  144. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  145. static const char *wm8990_digital_sidetone[] =
  146. {"None", "Left ADC", "Right ADC", "Reserved"};
  147. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  148. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  149. WM8990_ADC_TO_DACL_SHIFT,
  150. WM8990_ADC_TO_DACL_MASK,
  151. wm8990_digital_sidetone);
  152. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  153. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  154. WM8990_ADC_TO_DACR_SHIFT,
  155. WM8990_ADC_TO_DACR_MASK,
  156. wm8990_digital_sidetone);
  157. static const char *wm8990_adcmode[] =
  158. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  159. static const struct soc_enum wm8990_right_adcmode_enum =
  160. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  161. WM8990_ADC_HPF_CUT_SHIFT,
  162. WM8990_ADC_HPF_CUT_MASK,
  163. wm8990_adcmode);
  164. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  165. /* INMIXL */
  166. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  167. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  168. /* INMIXR */
  169. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  170. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  171. /* LOMIX */
  172. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  173. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  174. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  175. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  176. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  177. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  178. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  179. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  180. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  181. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  182. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  183. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  184. /* ROMIX */
  185. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  186. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  187. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  188. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  189. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  190. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  191. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  192. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  193. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  194. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  195. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  196. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  197. /* LOUT */
  198. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  199. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  200. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  201. /* ROUT */
  202. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  203. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  204. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  205. /* LOPGA */
  206. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  207. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  208. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  209. WM8990_LOPGAZC_BIT, 1, 0),
  210. /* ROPGA */
  211. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  212. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  213. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  214. WM8990_ROPGAZC_BIT, 1, 0),
  215. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  216. WM8990_LONMUTE_BIT, 1, 0),
  217. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  218. WM8990_LOPMUTE_BIT, 1, 0),
  219. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  220. WM8990_LOATTN_BIT, 1, 0),
  221. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  222. WM8990_RONMUTE_BIT, 1, 0),
  223. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  224. WM8990_ROPMUTE_BIT, 1, 0),
  225. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  226. WM8990_ROATTN_BIT, 1, 0),
  227. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  228. WM8990_OUT3MUTE_BIT, 1, 0),
  229. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  230. WM8990_OUT3ATTN_BIT, 1, 0),
  231. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  232. WM8990_OUT4MUTE_BIT, 1, 0),
  233. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  234. WM8990_OUT4ATTN_BIT, 1, 0),
  235. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  236. WM8990_CDMODE_BIT, 1, 0),
  237. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  238. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  239. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  240. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  241. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  242. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  243. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  244. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  245. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  246. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  247. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  248. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  249. WM8990_DACL_VOL_SHIFT,
  250. WM8990_DACL_VOL_MASK,
  251. 0,
  252. out_dac_tlv),
  253. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  254. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  255. WM8990_DACR_VOL_SHIFT,
  256. WM8990_DACR_VOL_MASK,
  257. 0,
  258. out_dac_tlv),
  259. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  260. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  261. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  262. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  263. out_sidetone_tlv),
  264. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  265. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  266. out_sidetone_tlv),
  267. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  268. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  269. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  270. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  271. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  272. WM8990_ADCL_VOL_SHIFT,
  273. WM8990_ADCL_VOL_MASK,
  274. 0,
  275. in_adc_tlv),
  276. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  277. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  278. WM8990_ADCR_VOL_SHIFT,
  279. WM8990_ADCR_VOL_MASK,
  280. 0,
  281. in_adc_tlv),
  282. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  283. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  284. WM8990_LIN12VOL_SHIFT,
  285. WM8990_LIN12VOL_MASK,
  286. 0,
  287. in_pga_tlv),
  288. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  289. WM8990_LI12ZC_BIT, 1, 0),
  290. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  291. WM8990_LI12MUTE_BIT, 1, 0),
  292. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  293. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  294. WM8990_LIN34VOL_SHIFT,
  295. WM8990_LIN34VOL_MASK,
  296. 0,
  297. in_pga_tlv),
  298. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  299. WM8990_LI34ZC_BIT, 1, 0),
  300. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  301. WM8990_LI34MUTE_BIT, 1, 0),
  302. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  303. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  304. WM8990_RIN12VOL_SHIFT,
  305. WM8990_RIN12VOL_MASK,
  306. 0,
  307. in_pga_tlv),
  308. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  309. WM8990_RI12ZC_BIT, 1, 0),
  310. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  311. WM8990_RI12MUTE_BIT, 1, 0),
  312. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  313. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  314. WM8990_RIN34VOL_SHIFT,
  315. WM8990_RIN34VOL_MASK,
  316. 0,
  317. in_pga_tlv),
  318. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  319. WM8990_RI34ZC_BIT, 1, 0),
  320. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  321. WM8990_RI34MUTE_BIT, 1, 0),
  322. };
  323. /*
  324. * _DAPM_ Controls
  325. */
  326. static int inmixer_event(struct snd_soc_dapm_widget *w,
  327. struct snd_kcontrol *kcontrol, int event)
  328. {
  329. u16 reg, fakepower;
  330. reg = snd_soc_read(w->codec, WM8990_POWER_MANAGEMENT_2);
  331. fakepower = snd_soc_read(w->codec, WM8990_INTDRIVBITS);
  332. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  333. (1 << WM8990_AINLMUX_PWR_BIT))) {
  334. reg |= WM8990_AINL_ENA;
  335. } else {
  336. reg &= ~WM8990_AINL_ENA;
  337. }
  338. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  339. (1 << WM8990_AINRMUX_PWR_BIT))) {
  340. reg |= WM8990_AINR_ENA;
  341. } else {
  342. reg &= ~WM8990_AINR_ENA;
  343. }
  344. snd_soc_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  345. return 0;
  346. }
  347. static int outmixer_event(struct snd_soc_dapm_widget *w,
  348. struct snd_kcontrol *kcontrol, int event)
  349. {
  350. u32 reg_shift = kcontrol->private_value & 0xfff;
  351. int ret = 0;
  352. u16 reg;
  353. switch (reg_shift) {
  354. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  355. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER1);
  356. if (reg & WM8990_LDLO) {
  357. printk(KERN_WARNING
  358. "Cannot set as Output Mixer 1 LDLO Set\n");
  359. ret = -1;
  360. }
  361. break;
  362. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  363. reg = snd_soc_read(w->codec, WM8990_OUTPUT_MIXER2);
  364. if (reg & WM8990_RDRO) {
  365. printk(KERN_WARNING
  366. "Cannot set as Output Mixer 2 RDRO Set\n");
  367. ret = -1;
  368. }
  369. break;
  370. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  371. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  372. if (reg & WM8990_LDSPK) {
  373. printk(KERN_WARNING
  374. "Cannot set as Speaker Mixer LDSPK Set\n");
  375. ret = -1;
  376. }
  377. break;
  378. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  379. reg = snd_soc_read(w->codec, WM8990_SPEAKER_MIXER);
  380. if (reg & WM8990_RDSPK) {
  381. printk(KERN_WARNING
  382. "Cannot set as Speaker Mixer RDSPK Set\n");
  383. ret = -1;
  384. }
  385. break;
  386. }
  387. return ret;
  388. }
  389. /* INMIX dB values */
  390. static const unsigned int in_mix_tlv[] = {
  391. TLV_DB_RANGE_HEAD(1),
  392. 0, 7, TLV_DB_SCALE_ITEM(-1200, 600, 0),
  393. };
  394. /* Left In PGA Connections */
  395. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  396. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  397. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  398. };
  399. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  400. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  401. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  402. };
  403. /* Right In PGA Connections */
  404. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  405. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  406. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  407. };
  408. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  409. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  410. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  411. };
  412. /* INMIXL */
  413. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  414. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  415. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  416. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  417. 7, 0, in_mix_tlv),
  418. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  419. 1, 0),
  420. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  421. 1, 0),
  422. };
  423. /* INMIXR */
  424. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  425. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  426. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  427. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  428. 7, 0, in_mix_tlv),
  429. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  430. 1, 0),
  431. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  432. 1, 0),
  433. };
  434. /* AINLMUX */
  435. static const char *wm8990_ainlmux[] =
  436. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  437. static const struct soc_enum wm8990_ainlmux_enum =
  438. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  439. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  440. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  441. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  442. /* DIFFINL */
  443. /* AINRMUX */
  444. static const char *wm8990_ainrmux[] =
  445. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  446. static const struct soc_enum wm8990_ainrmux_enum =
  447. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  448. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  449. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  450. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  451. /* RXVOICE */
  452. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  453. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  454. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  455. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  456. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  457. };
  458. /* LOMIX */
  459. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  460. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  461. WM8990_LRBLO_BIT, 1, 0),
  462. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  463. WM8990_LLBLO_BIT, 1, 0),
  464. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  465. WM8990_LRI3LO_BIT, 1, 0),
  466. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  467. WM8990_LLI3LO_BIT, 1, 0),
  468. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  469. WM8990_LR12LO_BIT, 1, 0),
  470. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  471. WM8990_LL12LO_BIT, 1, 0),
  472. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  473. WM8990_LDLO_BIT, 1, 0),
  474. };
  475. /* ROMIX */
  476. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  477. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  478. WM8990_RLBRO_BIT, 1, 0),
  479. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  480. WM8990_RRBRO_BIT, 1, 0),
  481. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  482. WM8990_RLI3RO_BIT, 1, 0),
  483. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  484. WM8990_RRI3RO_BIT, 1, 0),
  485. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  486. WM8990_RL12RO_BIT, 1, 0),
  487. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  488. WM8990_RR12RO_BIT, 1, 0),
  489. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  490. WM8990_RDRO_BIT, 1, 0),
  491. };
  492. /* LONMIX */
  493. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  494. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  495. WM8990_LLOPGALON_BIT, 1, 0),
  496. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  497. WM8990_LROPGALON_BIT, 1, 0),
  498. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  499. WM8990_LOPLON_BIT, 1, 0),
  500. };
  501. /* LOPMIX */
  502. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  503. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  504. WM8990_LR12LOP_BIT, 1, 0),
  505. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  506. WM8990_LL12LOP_BIT, 1, 0),
  507. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  508. WM8990_LLOPGALOP_BIT, 1, 0),
  509. };
  510. /* RONMIX */
  511. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  512. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  513. WM8990_RROPGARON_BIT, 1, 0),
  514. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  515. WM8990_RLOPGARON_BIT, 1, 0),
  516. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  517. WM8990_ROPRON_BIT, 1, 0),
  518. };
  519. /* ROPMIX */
  520. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  521. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  522. WM8990_RL12ROP_BIT, 1, 0),
  523. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  524. WM8990_RR12ROP_BIT, 1, 0),
  525. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  526. WM8990_RROPGAROP_BIT, 1, 0),
  527. };
  528. /* OUT3MIX */
  529. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  530. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  531. WM8990_LI4O3_BIT, 1, 0),
  532. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  533. WM8990_LPGAO3_BIT, 1, 0),
  534. };
  535. /* OUT4MIX */
  536. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  537. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  538. WM8990_RPGAO4_BIT, 1, 0),
  539. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  540. WM8990_RI4O4_BIT, 1, 0),
  541. };
  542. /* SPKMIX */
  543. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  544. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  545. WM8990_LI2SPK_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  547. WM8990_LB2SPK_BIT, 1, 0),
  548. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  549. WM8990_LOPGASPK_BIT, 1, 0),
  550. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  551. WM8990_LDSPK_BIT, 1, 0),
  552. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  553. WM8990_RDSPK_BIT, 1, 0),
  554. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  555. WM8990_ROPGASPK_BIT, 1, 0),
  556. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  557. WM8990_RL12ROP_BIT, 1, 0),
  558. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  559. WM8990_RI2SPK_BIT, 1, 0),
  560. };
  561. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  562. /* Input Side */
  563. /* Input Lines */
  564. SND_SOC_DAPM_INPUT("LIN1"),
  565. SND_SOC_DAPM_INPUT("LIN2"),
  566. SND_SOC_DAPM_INPUT("LIN3"),
  567. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  568. SND_SOC_DAPM_INPUT("RIN3"),
  569. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  570. SND_SOC_DAPM_INPUT("RIN1"),
  571. SND_SOC_DAPM_INPUT("RIN2"),
  572. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  573. /* DACs */
  574. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  575. WM8990_ADCL_ENA_BIT, 0),
  576. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  577. WM8990_ADCR_ENA_BIT, 0),
  578. /* Input PGAs */
  579. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  580. 0, &wm8990_dapm_lin12_pga_controls[0],
  581. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  582. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  583. 0, &wm8990_dapm_lin34_pga_controls[0],
  584. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  585. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  586. 0, &wm8990_dapm_rin12_pga_controls[0],
  587. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  588. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  589. 0, &wm8990_dapm_rin34_pga_controls[0],
  590. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  591. /* INMIXL */
  592. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  593. &wm8990_dapm_inmixl_controls[0],
  594. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  595. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  596. /* AINLMUX */
  597. SND_SOC_DAPM_MUX_E("AINLMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  598. &wm8990_dapm_ainlmux_controls, inmixer_event,
  599. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  600. /* INMIXR */
  601. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  602. &wm8990_dapm_inmixr_controls[0],
  603. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  604. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  605. /* AINRMUX */
  606. SND_SOC_DAPM_MUX_E("AINRMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  607. &wm8990_dapm_ainrmux_controls, inmixer_event,
  608. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  609. /* Output Side */
  610. /* DACs */
  611. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  612. WM8990_DACL_ENA_BIT, 0),
  613. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  614. WM8990_DACR_ENA_BIT, 0),
  615. /* LOMIX */
  616. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  617. 0, &wm8990_dapm_lomix_controls[0],
  618. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  619. outmixer_event, SND_SOC_DAPM_PRE_REG),
  620. /* LONMIX */
  621. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  622. &wm8990_dapm_lonmix_controls[0],
  623. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  624. /* LOPMIX */
  625. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  626. &wm8990_dapm_lopmix_controls[0],
  627. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  628. /* OUT3MIX */
  629. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  630. &wm8990_dapm_out3mix_controls[0],
  631. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  632. /* SPKMIX */
  633. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  634. &wm8990_dapm_spkmix_controls[0],
  635. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  636. SND_SOC_DAPM_PRE_REG),
  637. /* OUT4MIX */
  638. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  639. &wm8990_dapm_out4mix_controls[0],
  640. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  641. /* ROPMIX */
  642. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  643. &wm8990_dapm_ropmix_controls[0],
  644. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  645. /* RONMIX */
  646. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  647. &wm8990_dapm_ronmix_controls[0],
  648. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  649. /* ROMIX */
  650. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  651. 0, &wm8990_dapm_romix_controls[0],
  652. ARRAY_SIZE(wm8990_dapm_romix_controls),
  653. outmixer_event, SND_SOC_DAPM_PRE_REG),
  654. /* LOUT PGA */
  655. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  656. NULL, 0),
  657. /* ROUT PGA */
  658. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  659. NULL, 0),
  660. /* LOPGA */
  661. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  662. NULL, 0),
  663. /* ROPGA */
  664. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  665. NULL, 0),
  666. /* MICBIAS */
  667. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  668. WM8990_MICBIAS_ENA_BIT, 0),
  669. SND_SOC_DAPM_OUTPUT("LON"),
  670. SND_SOC_DAPM_OUTPUT("LOP"),
  671. SND_SOC_DAPM_OUTPUT("OUT3"),
  672. SND_SOC_DAPM_OUTPUT("LOUT"),
  673. SND_SOC_DAPM_OUTPUT("SPKN"),
  674. SND_SOC_DAPM_OUTPUT("SPKP"),
  675. SND_SOC_DAPM_OUTPUT("ROUT"),
  676. SND_SOC_DAPM_OUTPUT("OUT4"),
  677. SND_SOC_DAPM_OUTPUT("ROP"),
  678. SND_SOC_DAPM_OUTPUT("RON"),
  679. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  680. };
  681. static const struct snd_soc_dapm_route audio_map[] = {
  682. /* Make DACs turn on when playing even if not mixed into any outputs */
  683. {"Internal DAC Sink", NULL, "Left DAC"},
  684. {"Internal DAC Sink", NULL, "Right DAC"},
  685. /* Make ADCs turn on when recording even if not mixed from any inputs */
  686. {"Left ADC", NULL, "Internal ADC Source"},
  687. {"Right ADC", NULL, "Internal ADC Source"},
  688. /* Input Side */
  689. /* LIN12 PGA */
  690. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  691. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  692. /* LIN34 PGA */
  693. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  694. {"LIN34 PGA", "LIN4 Switch", "LIN4/RXN"},
  695. /* INMIXL */
  696. {"INMIXL", "Record Left Volume", "LOMIX"},
  697. {"INMIXL", "LIN2 Volume", "LIN2"},
  698. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  699. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  700. /* AINLMUX */
  701. {"AINLMUX", "INMIXL Mix", "INMIXL"},
  702. {"AINLMUX", "DIFFINL Mix", "LIN12 PGA"},
  703. {"AINLMUX", "DIFFINL Mix", "LIN34 PGA"},
  704. {"AINLMUX", "RXVOICE Mix", "LIN4/RXN"},
  705. {"AINLMUX", "RXVOICE Mix", "RIN4/RXP"},
  706. /* ADC */
  707. {"Left ADC", NULL, "AINLMUX"},
  708. /* RIN12 PGA */
  709. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  710. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  711. /* RIN34 PGA */
  712. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  713. {"RIN34 PGA", "RIN4 Switch", "RIN4/RXP"},
  714. /* INMIXL */
  715. {"INMIXR", "Record Right Volume", "ROMIX"},
  716. {"INMIXR", "RIN2 Volume", "RIN2"},
  717. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  718. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  719. /* AINRMUX */
  720. {"AINRMUX", "INMIXR Mix", "INMIXR"},
  721. {"AINRMUX", "DIFFINR Mix", "RIN12 PGA"},
  722. {"AINRMUX", "DIFFINR Mix", "RIN34 PGA"},
  723. {"AINRMUX", "RXVOICE Mix", "LIN4/RXN"},
  724. {"AINRMUX", "RXVOICE Mix", "RIN4/RXP"},
  725. /* ADC */
  726. {"Right ADC", NULL, "AINRMUX"},
  727. /* LOMIX */
  728. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  729. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  730. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  731. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  732. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  733. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  734. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  735. /* ROMIX */
  736. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  737. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  738. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  739. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  740. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  741. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  742. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  743. /* SPKMIX */
  744. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  745. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  746. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  747. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  748. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  749. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  750. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  751. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  752. /* LONMIX */
  753. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  754. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  755. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  756. /* LOPMIX */
  757. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  758. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  759. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  760. /* OUT3MIX */
  761. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXN"},
  762. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  763. /* OUT4MIX */
  764. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  765. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  766. /* RONMIX */
  767. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  768. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  769. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  770. /* ROPMIX */
  771. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  772. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  773. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  774. /* Out Mixer PGAs */
  775. {"LOPGA", NULL, "LOMIX"},
  776. {"ROPGA", NULL, "ROMIX"},
  777. {"LOUT PGA", NULL, "LOMIX"},
  778. {"ROUT PGA", NULL, "ROMIX"},
  779. /* Output Pins */
  780. {"LON", NULL, "LONMIX"},
  781. {"LOP", NULL, "LOPMIX"},
  782. {"OUT3", NULL, "OUT3MIX"},
  783. {"LOUT", NULL, "LOUT PGA"},
  784. {"SPKN", NULL, "SPKMIX"},
  785. {"ROUT", NULL, "ROUT PGA"},
  786. {"OUT4", NULL, "OUT4MIX"},
  787. {"ROP", NULL, "ROPMIX"},
  788. {"RON", NULL, "RONMIX"},
  789. };
  790. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  791. {
  792. struct snd_soc_dapm_context *dapm = &codec->dapm;
  793. snd_soc_dapm_new_controls(dapm, wm8990_dapm_widgets,
  794. ARRAY_SIZE(wm8990_dapm_widgets));
  795. /* set up the WM8990 audio map */
  796. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  797. return 0;
  798. }
  799. /* PLL divisors */
  800. struct _pll_div {
  801. u32 div2;
  802. u32 n;
  803. u32 k;
  804. };
  805. /* The size in bits of the pll divide multiplied by 10
  806. * to allow rounding later */
  807. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  808. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  809. unsigned int source)
  810. {
  811. u64 Kpart;
  812. unsigned int K, Ndiv, Nmod;
  813. Ndiv = target / source;
  814. if (Ndiv < 6) {
  815. source >>= 1;
  816. pll_div->div2 = 1;
  817. Ndiv = target / source;
  818. } else
  819. pll_div->div2 = 0;
  820. if ((Ndiv < 6) || (Ndiv > 12))
  821. printk(KERN_WARNING
  822. "WM8990 N value outwith recommended range! N = %u\n", Ndiv);
  823. pll_div->n = Ndiv;
  824. Nmod = target % source;
  825. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  826. do_div(Kpart, source);
  827. K = Kpart & 0xFFFFFFFF;
  828. /* Check if we need to round */
  829. if ((K % 10) >= 5)
  830. K += 5;
  831. /* Move down to proper range now rounding is done */
  832. K /= 10;
  833. pll_div->k = K;
  834. }
  835. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  836. int source, unsigned int freq_in, unsigned int freq_out)
  837. {
  838. u16 reg;
  839. struct snd_soc_codec *codec = codec_dai->codec;
  840. struct _pll_div pll_div;
  841. if (freq_in && freq_out) {
  842. pll_factors(&pll_div, freq_out * 4, freq_in);
  843. /* Turn on PLL */
  844. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  845. reg |= WM8990_PLL_ENA;
  846. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  847. /* sysclk comes from PLL */
  848. reg = snd_soc_read(codec, WM8990_CLOCKING_2);
  849. snd_soc_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  850. /* set up N , fractional mode and pre-divisor if necessary */
  851. snd_soc_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  852. (pll_div.div2?WM8990_PRESCALE:0));
  853. snd_soc_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  854. snd_soc_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  855. } else {
  856. /* Turn on PLL */
  857. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  858. reg &= ~WM8990_PLL_ENA;
  859. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  860. }
  861. return 0;
  862. }
  863. /*
  864. * Clock after PLL and dividers
  865. */
  866. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  867. int clk_id, unsigned int freq, int dir)
  868. {
  869. struct snd_soc_codec *codec = codec_dai->codec;
  870. struct wm8990_priv *wm8990 = snd_soc_codec_get_drvdata(codec);
  871. wm8990->sysclk = freq;
  872. return 0;
  873. }
  874. /*
  875. * Set's ADC and Voice DAC format.
  876. */
  877. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  878. unsigned int fmt)
  879. {
  880. struct snd_soc_codec *codec = codec_dai->codec;
  881. u16 audio1, audio3;
  882. audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  883. audio3 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_3);
  884. /* set master/slave audio interface */
  885. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  886. case SND_SOC_DAIFMT_CBS_CFS:
  887. audio3 &= ~WM8990_AIF_MSTR1;
  888. break;
  889. case SND_SOC_DAIFMT_CBM_CFM:
  890. audio3 |= WM8990_AIF_MSTR1;
  891. break;
  892. default:
  893. return -EINVAL;
  894. }
  895. audio1 &= ~WM8990_AIF_FMT_MASK;
  896. /* interface format */
  897. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  898. case SND_SOC_DAIFMT_I2S:
  899. audio1 |= WM8990_AIF_TMF_I2S;
  900. audio1 &= ~WM8990_AIF_LRCLK_INV;
  901. break;
  902. case SND_SOC_DAIFMT_RIGHT_J:
  903. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  904. audio1 &= ~WM8990_AIF_LRCLK_INV;
  905. break;
  906. case SND_SOC_DAIFMT_LEFT_J:
  907. audio1 |= WM8990_AIF_TMF_LEFTJ;
  908. audio1 &= ~WM8990_AIF_LRCLK_INV;
  909. break;
  910. case SND_SOC_DAIFMT_DSP_A:
  911. audio1 |= WM8990_AIF_TMF_DSP;
  912. audio1 &= ~WM8990_AIF_LRCLK_INV;
  913. break;
  914. case SND_SOC_DAIFMT_DSP_B:
  915. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  916. break;
  917. default:
  918. return -EINVAL;
  919. }
  920. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  921. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  922. return 0;
  923. }
  924. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  925. int div_id, int div)
  926. {
  927. struct snd_soc_codec *codec = codec_dai->codec;
  928. u16 reg;
  929. switch (div_id) {
  930. case WM8990_MCLK_DIV:
  931. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  932. ~WM8990_MCLK_DIV_MASK;
  933. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  934. break;
  935. case WM8990_DACCLK_DIV:
  936. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  937. ~WM8990_DAC_CLKDIV_MASK;
  938. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  939. break;
  940. case WM8990_ADCCLK_DIV:
  941. reg = snd_soc_read(codec, WM8990_CLOCKING_2) &
  942. ~WM8990_ADC_CLKDIV_MASK;
  943. snd_soc_write(codec, WM8990_CLOCKING_2, reg | div);
  944. break;
  945. case WM8990_BCLK_DIV:
  946. reg = snd_soc_read(codec, WM8990_CLOCKING_1) &
  947. ~WM8990_BCLK_DIV_MASK;
  948. snd_soc_write(codec, WM8990_CLOCKING_1, reg | div);
  949. break;
  950. default:
  951. return -EINVAL;
  952. }
  953. return 0;
  954. }
  955. /*
  956. * Set PCM DAI bit size and sample rate.
  957. */
  958. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  959. struct snd_pcm_hw_params *params,
  960. struct snd_soc_dai *dai)
  961. {
  962. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  963. struct snd_soc_codec *codec = rtd->codec;
  964. u16 audio1 = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_1);
  965. audio1 &= ~WM8990_AIF_WL_MASK;
  966. /* bit size */
  967. switch (params_format(params)) {
  968. case SNDRV_PCM_FORMAT_S16_LE:
  969. break;
  970. case SNDRV_PCM_FORMAT_S20_3LE:
  971. audio1 |= WM8990_AIF_WL_20BITS;
  972. break;
  973. case SNDRV_PCM_FORMAT_S24_LE:
  974. audio1 |= WM8990_AIF_WL_24BITS;
  975. break;
  976. case SNDRV_PCM_FORMAT_S32_LE:
  977. audio1 |= WM8990_AIF_WL_32BITS;
  978. break;
  979. }
  980. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  981. return 0;
  982. }
  983. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  984. {
  985. struct snd_soc_codec *codec = dai->codec;
  986. u16 val;
  987. val = snd_soc_read(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  988. if (mute)
  989. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  990. else
  991. snd_soc_write(codec, WM8990_DAC_CTRL, val);
  992. return 0;
  993. }
  994. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  995. enum snd_soc_bias_level level)
  996. {
  997. int ret;
  998. u16 val;
  999. switch (level) {
  1000. case SND_SOC_BIAS_ON:
  1001. break;
  1002. case SND_SOC_BIAS_PREPARE:
  1003. /* VMID=2*50k */
  1004. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  1005. ~WM8990_VMID_MODE_MASK;
  1006. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1007. break;
  1008. case SND_SOC_BIAS_STANDBY:
  1009. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1010. ret = snd_soc_cache_sync(codec);
  1011. if (ret < 0) {
  1012. dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
  1013. return ret;
  1014. }
  1015. /* Enable all output discharge bits */
  1016. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1017. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1018. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1019. WM8990_DIS_ROUT);
  1020. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1021. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1022. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1023. WM8990_VMIDTOG);
  1024. /* Delay to allow output caps to discharge */
  1025. msleep(300);
  1026. /* Disable VMIDTOG */
  1027. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1028. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1029. /* disable all output discharge bits */
  1030. snd_soc_write(codec, WM8990_ANTIPOP1, 0);
  1031. /* Enable outputs */
  1032. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1033. msleep(50);
  1034. /* Enable VMID at 2x50k */
  1035. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1036. msleep(100);
  1037. /* Enable VREF */
  1038. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1039. msleep(600);
  1040. /* Enable BUFIOEN */
  1041. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1042. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1043. WM8990_BUFIOEN);
  1044. /* Disable outputs */
  1045. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1046. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1047. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1048. /* Enable workaround for ADC clocking issue. */
  1049. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1050. snd_soc_write(codec, WM8990_EXT_CTL1, 0xa003);
  1051. snd_soc_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1052. }
  1053. /* VMID=2*250k */
  1054. val = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_1) &
  1055. ~WM8990_VMID_MODE_MASK;
  1056. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1057. break;
  1058. case SND_SOC_BIAS_OFF:
  1059. /* Enable POBCTRL and SOFT_ST */
  1060. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1061. WM8990_POBCTRL | WM8990_BUFIOEN);
  1062. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1063. snd_soc_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1064. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1065. WM8990_BUFIOEN);
  1066. /* mute DAC */
  1067. val = snd_soc_read(codec, WM8990_DAC_CTRL);
  1068. snd_soc_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1069. /* Enable any disabled outputs */
  1070. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1071. /* Disable VMID */
  1072. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1073. msleep(300);
  1074. /* Enable all output discharge bits */
  1075. snd_soc_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1076. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1077. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1078. WM8990_DIS_ROUT);
  1079. /* Disable VREF */
  1080. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1081. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1082. snd_soc_write(codec, WM8990_ANTIPOP2, 0x0);
  1083. break;
  1084. }
  1085. codec->dapm.bias_level = level;
  1086. return 0;
  1087. }
  1088. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1089. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1090. SNDRV_PCM_RATE_48000)
  1091. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1092. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1093. /*
  1094. * The WM8990 supports 2 different and mutually exclusive DAI
  1095. * configurations.
  1096. *
  1097. * 1. ADC/DAC on Primary Interface
  1098. * 2. ADC on Primary Interface/DAC on secondary
  1099. */
  1100. static struct snd_soc_dai_ops wm8990_dai_ops = {
  1101. .hw_params = wm8990_hw_params,
  1102. .digital_mute = wm8990_mute,
  1103. .set_fmt = wm8990_set_dai_fmt,
  1104. .set_clkdiv = wm8990_set_dai_clkdiv,
  1105. .set_pll = wm8990_set_dai_pll,
  1106. .set_sysclk = wm8990_set_dai_sysclk,
  1107. };
  1108. static struct snd_soc_dai_driver wm8990_dai = {
  1109. /* ADC/DAC on primary */
  1110. .name = "wm8990-hifi",
  1111. .playback = {
  1112. .stream_name = "Playback",
  1113. .channels_min = 1,
  1114. .channels_max = 2,
  1115. .rates = WM8990_RATES,
  1116. .formats = WM8990_FORMATS,},
  1117. .capture = {
  1118. .stream_name = "Capture",
  1119. .channels_min = 1,
  1120. .channels_max = 2,
  1121. .rates = WM8990_RATES,
  1122. .formats = WM8990_FORMATS,},
  1123. .ops = &wm8990_dai_ops,
  1124. };
  1125. static int wm8990_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1126. {
  1127. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1128. return 0;
  1129. }
  1130. static int wm8990_resume(struct snd_soc_codec *codec)
  1131. {
  1132. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1133. return 0;
  1134. }
  1135. /*
  1136. * initialise the WM8990 driver
  1137. * register the mixer and dsp interfaces with the kernel
  1138. */
  1139. static int wm8990_probe(struct snd_soc_codec *codec)
  1140. {
  1141. int ret;
  1142. u16 reg;
  1143. ret = snd_soc_codec_set_cache_io(codec, 8, 16, SND_SOC_I2C);
  1144. if (ret < 0) {
  1145. printk(KERN_ERR "wm8990: failed to set cache I/O: %d\n", ret);
  1146. return ret;
  1147. }
  1148. wm8990_reset(codec);
  1149. /* charge output caps */
  1150. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1151. reg = snd_soc_read(codec, WM8990_AUDIO_INTERFACE_4);
  1152. snd_soc_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1153. reg = snd_soc_read(codec, WM8990_GPIO1_GPIO2) &
  1154. ~WM8990_GPIO1_SEL_MASK;
  1155. snd_soc_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1156. reg = snd_soc_read(codec, WM8990_POWER_MANAGEMENT_2);
  1157. snd_soc_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1158. snd_soc_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1159. snd_soc_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1160. snd_soc_add_controls(codec, wm8990_snd_controls,
  1161. ARRAY_SIZE(wm8990_snd_controls));
  1162. wm8990_add_widgets(codec);
  1163. return 0;
  1164. }
  1165. /* power down chip */
  1166. static int wm8990_remove(struct snd_soc_codec *codec)
  1167. {
  1168. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1169. return 0;
  1170. }
  1171. static struct snd_soc_codec_driver soc_codec_dev_wm8990 = {
  1172. .probe = wm8990_probe,
  1173. .remove = wm8990_remove,
  1174. .suspend = wm8990_suspend,
  1175. .resume = wm8990_resume,
  1176. .set_bias_level = wm8990_set_bias_level,
  1177. .reg_cache_size = ARRAY_SIZE(wm8990_reg),
  1178. .reg_word_size = sizeof(u16),
  1179. .reg_cache_default = wm8990_reg,
  1180. .volatile_register = wm8990_volatile_register,
  1181. };
  1182. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1183. static __devinit int wm8990_i2c_probe(struct i2c_client *i2c,
  1184. const struct i2c_device_id *id)
  1185. {
  1186. struct wm8990_priv *wm8990;
  1187. int ret;
  1188. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1189. if (wm8990 == NULL)
  1190. return -ENOMEM;
  1191. i2c_set_clientdata(i2c, wm8990);
  1192. ret = snd_soc_register_codec(&i2c->dev,
  1193. &soc_codec_dev_wm8990, &wm8990_dai, 1);
  1194. if (ret < 0)
  1195. kfree(wm8990);
  1196. return ret;
  1197. }
  1198. static __devexit int wm8990_i2c_remove(struct i2c_client *client)
  1199. {
  1200. snd_soc_unregister_codec(&client->dev);
  1201. kfree(i2c_get_clientdata(client));
  1202. return 0;
  1203. }
  1204. static const struct i2c_device_id wm8990_i2c_id[] = {
  1205. { "wm8990", 0 },
  1206. { }
  1207. };
  1208. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1209. static struct i2c_driver wm8990_i2c_driver = {
  1210. .driver = {
  1211. .name = "wm8990-codec",
  1212. .owner = THIS_MODULE,
  1213. },
  1214. .probe = wm8990_i2c_probe,
  1215. .remove = __devexit_p(wm8990_i2c_remove),
  1216. .id_table = wm8990_i2c_id,
  1217. };
  1218. #endif
  1219. static int __init wm8990_modinit(void)
  1220. {
  1221. int ret = 0;
  1222. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1223. ret = i2c_add_driver(&wm8990_i2c_driver);
  1224. if (ret != 0) {
  1225. printk(KERN_ERR "Failed to register wm8990 I2C driver: %d\n",
  1226. ret);
  1227. }
  1228. #endif
  1229. return ret;
  1230. }
  1231. module_init(wm8990_modinit);
  1232. static void __exit wm8990_exit(void)
  1233. {
  1234. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1235. i2c_del_driver(&wm8990_i2c_driver);
  1236. #endif
  1237. }
  1238. module_exit(wm8990_exit);
  1239. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1240. MODULE_AUTHOR("Liam Girdwood");
  1241. MODULE_LICENSE("GPL");