ide.h 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/hdsmart.h>
  12. #include <linux/blkdev.h>
  13. #include <linux/proc_fs.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/bio.h>
  17. #include <linux/device.h>
  18. #include <linux/pci.h>
  19. #include <linux/completion.h>
  20. #ifdef CONFIG_BLK_DEV_IDEACPI
  21. #include <acpi/acpi.h>
  22. #endif
  23. #include <asm/byteorder.h>
  24. #include <asm/system.h>
  25. #include <asm/io.h>
  26. #include <asm/semaphore.h>
  27. #include <asm/mutex.h>
  28. #if defined(CRIS) || defined(FRV)
  29. # define SUPPORT_VLB_SYNC 0
  30. #else
  31. # define SUPPORT_VLB_SYNC 1
  32. #endif
  33. /*
  34. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  35. * number.
  36. */
  37. #define IDE_NO_IRQ (-1)
  38. typedef unsigned char byte; /* used everywhere */
  39. /*
  40. * Probably not wise to fiddle with these
  41. */
  42. #define ERROR_MAX 8 /* Max read/write errors per sector */
  43. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  44. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  45. /*
  46. * Tune flags
  47. */
  48. #define IDE_TUNE_NOAUTO 2
  49. #define IDE_TUNE_AUTO 1
  50. #define IDE_TUNE_DEFAULT 0
  51. /*
  52. * state flags
  53. */
  54. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  55. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  56. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  57. /*
  58. * Definitions for accessing IDE controller registers
  59. */
  60. #define IDE_NR_PORTS (10)
  61. #define IDE_DATA_OFFSET (0)
  62. #define IDE_ERROR_OFFSET (1)
  63. #define IDE_NSECTOR_OFFSET (2)
  64. #define IDE_SECTOR_OFFSET (3)
  65. #define IDE_LCYL_OFFSET (4)
  66. #define IDE_HCYL_OFFSET (5)
  67. #define IDE_SELECT_OFFSET (6)
  68. #define IDE_STATUS_OFFSET (7)
  69. #define IDE_CONTROL_OFFSET (8)
  70. #define IDE_IRQ_OFFSET (9)
  71. #define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
  72. #define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
  73. #define IDE_DATA_REG (HWIF(drive)->io_ports[IDE_DATA_OFFSET])
  74. #define IDE_ERROR_REG (HWIF(drive)->io_ports[IDE_ERROR_OFFSET])
  75. #define IDE_NSECTOR_REG (HWIF(drive)->io_ports[IDE_NSECTOR_OFFSET])
  76. #define IDE_SECTOR_REG (HWIF(drive)->io_ports[IDE_SECTOR_OFFSET])
  77. #define IDE_LCYL_REG (HWIF(drive)->io_ports[IDE_LCYL_OFFSET])
  78. #define IDE_HCYL_REG (HWIF(drive)->io_ports[IDE_HCYL_OFFSET])
  79. #define IDE_SELECT_REG (HWIF(drive)->io_ports[IDE_SELECT_OFFSET])
  80. #define IDE_STATUS_REG (HWIF(drive)->io_ports[IDE_STATUS_OFFSET])
  81. #define IDE_CONTROL_REG (HWIF(drive)->io_ports[IDE_CONTROL_OFFSET])
  82. #define IDE_IRQ_REG (HWIF(drive)->io_ports[IDE_IRQ_OFFSET])
  83. #define IDE_FEATURE_REG IDE_ERROR_REG
  84. #define IDE_COMMAND_REG IDE_STATUS_REG
  85. #define IDE_ALTSTATUS_REG IDE_CONTROL_REG
  86. #define IDE_IREASON_REG IDE_NSECTOR_REG
  87. #define IDE_BCOUNTL_REG IDE_LCYL_REG
  88. #define IDE_BCOUNTH_REG IDE_HCYL_REG
  89. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  90. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  91. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  92. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  93. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  94. #define DATA_READY (DRQ_STAT)
  95. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  96. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  97. #define SATA_STATUS_OFFSET (0)
  98. #define SATA_STATUS_REG (HWIF(drive)->sata_scr[SATA_STATUS_OFFSET])
  99. #define SATA_ERROR_OFFSET (1)
  100. #define SATA_ERROR_REG (HWIF(drive)->sata_scr[SATA_ERROR_OFFSET])
  101. #define SATA_CONTROL_OFFSET (2)
  102. #define SATA_CONTROL_REG (HWIF(drive)->sata_scr[SATA_CONTROL_OFFSET])
  103. #define SATA_MISC_OFFSET (0)
  104. #define SATA_MISC_REG (HWIF(drive)->sata_misc[SATA_MISC_OFFSET])
  105. #define SATA_PHY_OFFSET (1)
  106. #define SATA_PHY_REG (HWIF(drive)->sata_misc[SATA_PHY_OFFSET])
  107. #define SATA_IEN_OFFSET (2)
  108. #define SATA_IEN_REG (HWIF(drive)->sata_misc[SATA_IEN_OFFSET])
  109. /*
  110. * Our Physical Region Descriptor (PRD) table should be large enough
  111. * to handle the biggest I/O request we are likely to see. Since requests
  112. * can have no more than 256 sectors, and since the typical blocksize is
  113. * two or more sectors, we could get by with a limit of 128 entries here for
  114. * the usual worst case. Most requests seem to include some contiguous blocks,
  115. * further reducing the number of table entries required.
  116. *
  117. * The driver reverts to PIO mode for individual requests that exceed
  118. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  119. * 100% of all crazy scenarios here is not necessary.
  120. *
  121. * As it turns out though, we must allocate a full 4KB page for this,
  122. * so the two PRD tables (ide0 & ide1) will each get half of that,
  123. * allowing each to have about 256 entries (8 bytes each) from this.
  124. */
  125. #define PRD_BYTES 8
  126. #define PRD_ENTRIES 256
  127. /*
  128. * Some more useful definitions
  129. */
  130. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  131. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  132. #define SECTOR_SIZE 512
  133. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  134. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  135. /*
  136. * Timeouts for various operations:
  137. */
  138. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  139. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  140. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  141. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  142. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  143. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  144. /*
  145. * Check for an interrupt and acknowledge the interrupt status
  146. */
  147. struct hwif_s;
  148. typedef int (ide_ack_intr_t)(struct hwif_s *);
  149. /*
  150. * hwif_chipset_t is used to keep track of the specific hardware
  151. * chipset used by each IDE interface, if known.
  152. */
  153. enum { ide_unknown, ide_generic, ide_pci,
  154. ide_cmd640, ide_dtc2278, ide_ali14xx,
  155. ide_qd65xx, ide_umc8672, ide_ht6560b,
  156. ide_rz1000, ide_trm290,
  157. ide_cmd646, ide_cy82c693, ide_4drives,
  158. ide_pmac, ide_etrax100, ide_acorn,
  159. ide_au1xxx, ide_forced
  160. };
  161. typedef u8 hwif_chipset_t;
  162. /*
  163. * Structure to hold all information about the location of this port
  164. */
  165. typedef struct hw_regs_s {
  166. unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
  167. int irq; /* our irq number */
  168. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  169. hwif_chipset_t chipset;
  170. struct device *dev;
  171. } hw_regs_t;
  172. struct hwif_s * ide_find_port(unsigned long);
  173. int ide_register_hw(hw_regs_t *, void (*)(struct hwif_s *), int,
  174. struct hwif_s **);
  175. void ide_setup_ports( hw_regs_t *hw,
  176. unsigned long base,
  177. int *offsets,
  178. unsigned long ctrl,
  179. unsigned long intr,
  180. ide_ack_intr_t *ack_intr,
  181. #if 0
  182. ide_io_ops_t *iops,
  183. #endif
  184. int irq);
  185. static inline void ide_std_init_ports(hw_regs_t *hw,
  186. unsigned long io_addr,
  187. unsigned long ctl_addr)
  188. {
  189. unsigned int i;
  190. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
  191. hw->io_ports[i] = io_addr++;
  192. hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
  193. }
  194. #include <asm/ide.h>
  195. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  196. #undef MAX_HWIFS
  197. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  198. #endif
  199. /* needed on alpha, x86/x86_64, ia64, mips, ppc32 and sh */
  200. #ifndef IDE_ARCH_OBSOLETE_DEFAULTS
  201. # define ide_default_io_base(index) (0)
  202. # define ide_default_irq(base) (0)
  203. # define ide_init_default_irq(base) (0)
  204. #endif
  205. #ifdef CONFIG_IDE_ARCH_OBSOLETE_INIT
  206. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  207. unsigned long io_addr,
  208. unsigned long ctl_addr,
  209. int *irq)
  210. {
  211. if (!ctl_addr)
  212. ide_std_init_ports(hw, io_addr, ide_default_io_ctl(io_addr));
  213. else
  214. ide_std_init_ports(hw, io_addr, ctl_addr);
  215. if (irq)
  216. *irq = 0;
  217. hw->io_ports[IDE_IRQ_OFFSET] = 0;
  218. #ifdef CONFIG_PPC32
  219. if (ppc_ide_md.ide_init_hwif)
  220. ppc_ide_md.ide_init_hwif(hw, io_addr, ctl_addr, irq);
  221. #endif
  222. }
  223. #else
  224. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  225. unsigned long io_addr,
  226. unsigned long ctl_addr,
  227. int *irq)
  228. {
  229. if (io_addr || ctl_addr)
  230. printk(KERN_WARNING "%s: must not be called\n", __FUNCTION__);
  231. }
  232. #endif /* CONFIG_IDE_ARCH_OBSOLETE_INIT */
  233. /* Currently only m68k, apus and m8xx need it */
  234. #ifndef IDE_ARCH_ACK_INTR
  235. # define ide_ack_intr(hwif) (1)
  236. #endif
  237. /* Currently only Atari needs it */
  238. #ifndef IDE_ARCH_LOCK
  239. # define ide_release_lock() do {} while (0)
  240. # define ide_get_lock(hdlr, data) do {} while (0)
  241. #endif /* IDE_ARCH_LOCK */
  242. /*
  243. * Now for the data we need to maintain per-drive: ide_drive_t
  244. */
  245. #define ide_scsi 0x21
  246. #define ide_disk 0x20
  247. #define ide_optical 0x7
  248. #define ide_cdrom 0x5
  249. #define ide_tape 0x1
  250. #define ide_floppy 0x0
  251. /*
  252. * Special Driver Flags
  253. *
  254. * set_geometry : respecify drive geometry
  255. * recalibrate : seek to cyl 0
  256. * set_multmode : set multmode count
  257. * set_tune : tune interface for drive
  258. * serviced : service command
  259. * reserved : unused
  260. */
  261. typedef union {
  262. unsigned all : 8;
  263. struct {
  264. unsigned set_geometry : 1;
  265. unsigned recalibrate : 1;
  266. unsigned set_multmode : 1;
  267. unsigned set_tune : 1;
  268. unsigned serviced : 1;
  269. unsigned reserved : 3;
  270. } b;
  271. } special_t;
  272. /*
  273. * ATA-IDE Select Register, aka Device-Head
  274. *
  275. * head : always zeros here
  276. * unit : drive select number: 0/1
  277. * bit5 : always 1
  278. * lba : using LBA instead of CHS
  279. * bit7 : always 1
  280. */
  281. typedef union {
  282. unsigned all : 8;
  283. struct {
  284. #if defined(__LITTLE_ENDIAN_BITFIELD)
  285. unsigned head : 4;
  286. unsigned unit : 1;
  287. unsigned bit5 : 1;
  288. unsigned lba : 1;
  289. unsigned bit7 : 1;
  290. #elif defined(__BIG_ENDIAN_BITFIELD)
  291. unsigned bit7 : 1;
  292. unsigned lba : 1;
  293. unsigned bit5 : 1;
  294. unsigned unit : 1;
  295. unsigned head : 4;
  296. #else
  297. #error "Please fix <asm/byteorder.h>"
  298. #endif
  299. } b;
  300. } select_t, ata_select_t;
  301. /*
  302. * ATAPI Interrupt Reason Register.
  303. *
  304. * cod : Information transferred is command (1) or data (0)
  305. * io : The device requests us to read (1) or write (0)
  306. * reserved : Reserved
  307. */
  308. typedef union {
  309. unsigned all :8;
  310. struct {
  311. #if defined(__LITTLE_ENDIAN_BITFIELD)
  312. unsigned cod :1;
  313. unsigned io :1;
  314. unsigned reserved :6;
  315. #elif defined(__BIG_ENDIAN_BITFIELD)
  316. unsigned reserved :6;
  317. unsigned io :1;
  318. unsigned cod :1;
  319. #else
  320. #error "Please fix <asm/byteorder.h>"
  321. #endif
  322. } b;
  323. } atapi_ireason_t;
  324. /*
  325. * Status returned from various ide_ functions
  326. */
  327. typedef enum {
  328. ide_stopped, /* no drive operation was started */
  329. ide_started, /* a drive operation was started, handler was set */
  330. } ide_startstop_t;
  331. struct ide_driver_s;
  332. struct ide_settings_s;
  333. #ifdef CONFIG_BLK_DEV_IDEACPI
  334. struct ide_acpi_drive_link;
  335. struct ide_acpi_hwif_link;
  336. #endif
  337. typedef struct ide_drive_s {
  338. char name[4]; /* drive name, such as "hda" */
  339. char driver_req[10]; /* requests specific driver */
  340. struct request_queue *queue; /* request queue */
  341. struct request *rq; /* current request */
  342. struct ide_drive_s *next; /* circular list of hwgroup drives */
  343. void *driver_data; /* extra driver data */
  344. struct hd_driveid *id; /* drive model identification info */
  345. #ifdef CONFIG_IDE_PROC_FS
  346. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  347. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  348. #endif
  349. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  350. unsigned long sleep; /* sleep until this time */
  351. unsigned long service_start; /* time we started last request */
  352. unsigned long service_time; /* service time of last request */
  353. unsigned long timeout; /* max time to wait for irq */
  354. special_t special; /* special action flags */
  355. select_t select; /* basic drive/head select reg value */
  356. u8 keep_settings; /* restore settings after drive reset */
  357. u8 using_dma; /* disk is using dma for read/write */
  358. u8 retry_pio; /* retrying dma capable host in pio */
  359. u8 state; /* retry state */
  360. u8 waiting_for_dma; /* dma currently in progress */
  361. u8 unmask; /* okay to unmask other irqs */
  362. u8 bswap; /* byte swap data */
  363. u8 noflush; /* don't attempt flushes */
  364. u8 dsc_overlap; /* DSC overlap */
  365. u8 nice1; /* give potential excess bandwidth */
  366. unsigned present : 1; /* drive is physically present */
  367. unsigned dead : 1; /* device ejected hint */
  368. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  369. unsigned noprobe : 1; /* from: hdx=noprobe */
  370. unsigned removable : 1; /* 1 if need to do check_media_change */
  371. unsigned attach : 1; /* needed for removable devices */
  372. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  373. unsigned no_unmask : 1; /* disallow setting unmask bit */
  374. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  375. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  376. unsigned nice0 : 1; /* give obvious excess bandwidth */
  377. unsigned nice2 : 1; /* give a share in our own bandwidth */
  378. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  379. unsigned nodma : 1; /* disallow DMA */
  380. unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
  381. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  382. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  383. unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
  384. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  385. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  386. unsigned post_reset : 1;
  387. unsigned udma33_warned : 1;
  388. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  389. u8 quirk_list; /* considered quirky, set for a specific host */
  390. u8 init_speed; /* transfer rate set at boot */
  391. u8 current_speed; /* current transfer rate set */
  392. u8 desired_speed; /* desired transfer rate set */
  393. u8 dn; /* now wide spread use */
  394. u8 wcache; /* status of write cache */
  395. u8 acoustic; /* acoustic management */
  396. u8 media; /* disk, cdrom, tape, floppy, ... */
  397. u8 ctl; /* "normal" value for IDE_CONTROL_REG */
  398. u8 ready_stat; /* min status value for drive ready */
  399. u8 mult_count; /* current multiple sector setting */
  400. u8 mult_req; /* requested multiple sector setting */
  401. u8 tune_req; /* requested drive tuning setting */
  402. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  403. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  404. u8 nowerr; /* used for ignoring WRERR_STAT */
  405. u8 sect0; /* offset of first sector for DM6:DDO */
  406. u8 head; /* "real" number of heads */
  407. u8 sect; /* "real" sectors per track */
  408. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  409. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  410. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  411. unsigned int cyl; /* "real" number of cyls */
  412. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  413. unsigned int failures; /* current failure count */
  414. unsigned int max_failures; /* maximum allowed failure count */
  415. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  416. u64 capacity64; /* total number of sectors */
  417. int lun; /* logical unit */
  418. int crc_count; /* crc counter to reduce drive speed */
  419. #ifdef CONFIG_BLK_DEV_IDEACPI
  420. struct ide_acpi_drive_link *acpidata;
  421. #endif
  422. struct list_head list;
  423. struct device gendev;
  424. struct completion gendev_rel_comp; /* to deal with device release() */
  425. } ide_drive_t;
  426. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  427. #define IDE_CHIPSET_PCI_MASK \
  428. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  429. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  430. struct ide_port_info;
  431. typedef struct hwif_s {
  432. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  433. struct hwif_s *mate; /* other hwif from same PCI chip */
  434. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  435. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  436. char name[6]; /* name of interface, eg. "ide0" */
  437. /* task file registers for pata and sata */
  438. unsigned long io_ports[IDE_NR_PORTS];
  439. unsigned long sata_scr[SATA_NR_PORTS];
  440. unsigned long sata_misc[SATA_NR_PORTS];
  441. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  442. u8 major; /* our major number */
  443. u8 index; /* 0 for ide0; 1 for ide1; ... */
  444. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  445. u8 straight8; /* Alan's straight 8 check */
  446. u8 bus_state; /* power state of the IDE bus */
  447. u32 host_flags;
  448. u8 pio_mask;
  449. u8 ultra_mask;
  450. u8 mwdma_mask;
  451. u8 swdma_mask;
  452. u8 cbl; /* cable type */
  453. hwif_chipset_t chipset; /* sub-module for tuning.. */
  454. struct pci_dev *pci_dev; /* for pci chipsets */
  455. const struct ide_port_info *cds; /* chipset device struct */
  456. ide_ack_intr_t *ack_intr;
  457. void (*rw_disk)(ide_drive_t *, struct request *);
  458. #if 0
  459. ide_hwif_ops_t *hwifops;
  460. #else
  461. /* routine to program host for PIO mode */
  462. void (*set_pio_mode)(ide_drive_t *, const u8);
  463. /* routine to program host for DMA mode */
  464. void (*set_dma_mode)(ide_drive_t *, const u8);
  465. /* tweaks hardware to select drive */
  466. void (*selectproc)(ide_drive_t *);
  467. /* chipset polling based on hba specifics */
  468. int (*reset_poll)(ide_drive_t *);
  469. /* chipset specific changes to default for device-hba resets */
  470. void (*pre_reset)(ide_drive_t *);
  471. /* routine to reset controller after a disk reset */
  472. void (*resetproc)(ide_drive_t *);
  473. /* special interrupt handling for shared pci interrupts */
  474. void (*intrproc)(ide_drive_t *);
  475. /* special host masking for drive selection */
  476. void (*maskproc)(ide_drive_t *, int);
  477. /* check host's drive quirk list */
  478. int (*quirkproc)(ide_drive_t *);
  479. /* driver soft-power interface */
  480. int (*busproc)(ide_drive_t *, int);
  481. #endif
  482. u8 (*mdma_filter)(ide_drive_t *);
  483. u8 (*udma_filter)(ide_drive_t *);
  484. void (*fixup)(struct hwif_s *);
  485. void (*ata_input_data)(ide_drive_t *, void *, u32);
  486. void (*ata_output_data)(ide_drive_t *, void *, u32);
  487. void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
  488. void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
  489. int (*dma_setup)(ide_drive_t *);
  490. void (*dma_exec_cmd)(ide_drive_t *, u8);
  491. void (*dma_start)(ide_drive_t *);
  492. int (*ide_dma_end)(ide_drive_t *drive);
  493. int (*ide_dma_on)(ide_drive_t *drive);
  494. void (*dma_off_quietly)(ide_drive_t *drive);
  495. int (*ide_dma_test_irq)(ide_drive_t *drive);
  496. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  497. void (*dma_host_on)(ide_drive_t *drive);
  498. void (*dma_host_off)(ide_drive_t *drive);
  499. void (*dma_lost_irq)(ide_drive_t *drive);
  500. void (*dma_timeout)(ide_drive_t *drive);
  501. void (*OUTB)(u8 addr, unsigned long port);
  502. void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
  503. void (*OUTW)(u16 addr, unsigned long port);
  504. void (*OUTSW)(unsigned long port, void *addr, u32 count);
  505. void (*OUTSL)(unsigned long port, void *addr, u32 count);
  506. u8 (*INB)(unsigned long port);
  507. u16 (*INW)(unsigned long port);
  508. void (*INSW)(unsigned long port, void *addr, u32 count);
  509. void (*INSL)(unsigned long port, void *addr, u32 count);
  510. /* dma physical region descriptor table (cpu view) */
  511. unsigned int *dmatable_cpu;
  512. /* dma physical region descriptor table (dma view) */
  513. dma_addr_t dmatable_dma;
  514. /* Scatter-gather list used to build the above */
  515. struct scatterlist *sg_table;
  516. int sg_max_nents; /* Maximum number of entries in it */
  517. int sg_nents; /* Current number of entries in it */
  518. int sg_dma_direction; /* dma transfer direction */
  519. /* data phase of the active command (currently only valid for PIO/DMA) */
  520. int data_phase;
  521. unsigned int nsect;
  522. unsigned int nleft;
  523. struct scatterlist *cursg;
  524. unsigned int cursg_ofs;
  525. int rqsize; /* max sectors per request */
  526. int irq; /* our irq number */
  527. unsigned long dma_base; /* base addr for dma ports */
  528. unsigned long dma_command; /* dma command register */
  529. unsigned long dma_vendor1; /* dma vendor 1 register */
  530. unsigned long dma_status; /* dma status register */
  531. unsigned long dma_vendor3; /* dma vendor 3 register */
  532. unsigned long dma_prdtable; /* actual prd table address */
  533. unsigned long config_data; /* for use by chipset-specific code */
  534. unsigned long select_data; /* for use by chipset-specific code */
  535. unsigned long extra_base; /* extra addr for dma ports */
  536. unsigned extra_ports; /* number of extra dma ports */
  537. unsigned noprobe : 1; /* don't probe for this interface */
  538. unsigned present : 1; /* this interface exists */
  539. unsigned hold : 1; /* this interface is always present */
  540. unsigned serialized : 1; /* serialized all channel operation */
  541. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  542. unsigned reset : 1; /* reset after probe */
  543. unsigned auto_poll : 1; /* supports nop auto-poll */
  544. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  545. unsigned no_io_32bit : 1; /* 1 = can not do 32-bit IO ops */
  546. unsigned mmio : 1; /* host uses MMIO */
  547. struct device gendev;
  548. struct completion gendev_rel_comp; /* To deal with device release() */
  549. void *hwif_data; /* extra hwif data */
  550. unsigned dma;
  551. #ifdef CONFIG_BLK_DEV_IDEACPI
  552. struct ide_acpi_hwif_link *acpidata;
  553. #endif
  554. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  555. /*
  556. * internal ide interrupt handler type
  557. */
  558. typedef ide_startstop_t (ide_pre_handler_t)(ide_drive_t *, struct request *);
  559. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  560. typedef int (ide_expiry_t)(ide_drive_t *);
  561. typedef struct hwgroup_s {
  562. /* irq handler, if active */
  563. ide_startstop_t (*handler)(ide_drive_t *);
  564. /* irq handler, suspended if active */
  565. ide_startstop_t (*handler_save)(ide_drive_t *);
  566. /* BOOL: protects all fields below */
  567. volatile int busy;
  568. /* BOOL: wake us up on timer expiry */
  569. unsigned int sleeping : 1;
  570. /* BOOL: polling active & poll_timeout field valid */
  571. unsigned int polling : 1;
  572. /* BOOL: in a polling reset situation. Must not trigger another reset yet */
  573. unsigned int resetting : 1;
  574. /* current drive */
  575. ide_drive_t *drive;
  576. /* ptr to current hwif in linked-list */
  577. ide_hwif_t *hwif;
  578. /* for pci chipsets */
  579. struct pci_dev *pci_dev;
  580. /* current request */
  581. struct request *rq;
  582. /* failsafe timer */
  583. struct timer_list timer;
  584. /* local copy of current write rq */
  585. struct request wrq;
  586. /* timeout value during long polls */
  587. unsigned long poll_timeout;
  588. /* queried upon timeouts */
  589. int (*expiry)(ide_drive_t *);
  590. /* ide_system_bus_speed */
  591. int pio_clock;
  592. int req_gen;
  593. int req_gen_timer;
  594. unsigned char cmd_buf[4];
  595. } ide_hwgroup_t;
  596. typedef struct ide_driver_s ide_driver_t;
  597. extern struct mutex ide_setting_mtx;
  598. int set_io_32bit(ide_drive_t *, int);
  599. int set_pio_mode(ide_drive_t *, int);
  600. int set_using_dma(ide_drive_t *, int);
  601. #ifdef CONFIG_IDE_PROC_FS
  602. /*
  603. * configurable drive settings
  604. */
  605. #define TYPE_INT 0
  606. #define TYPE_BYTE 1
  607. #define TYPE_SHORT 2
  608. #define SETTING_READ (1 << 0)
  609. #define SETTING_WRITE (1 << 1)
  610. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  611. typedef int (ide_procset_t)(ide_drive_t *, int);
  612. typedef struct ide_settings_s {
  613. char *name;
  614. int rw;
  615. int data_type;
  616. int min;
  617. int max;
  618. int mul_factor;
  619. int div_factor;
  620. void *data;
  621. ide_procset_t *set;
  622. int auto_remove;
  623. struct ide_settings_s *next;
  624. } ide_settings_t;
  625. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  626. /*
  627. * /proc/ide interface
  628. */
  629. typedef struct {
  630. const char *name;
  631. mode_t mode;
  632. read_proc_t *read_proc;
  633. write_proc_t *write_proc;
  634. } ide_proc_entry_t;
  635. void proc_ide_create(void);
  636. void proc_ide_destroy(void);
  637. void ide_proc_register_port(ide_hwif_t *);
  638. void ide_proc_unregister_port(ide_hwif_t *);
  639. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  640. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  641. void ide_add_generic_settings(ide_drive_t *);
  642. read_proc_t proc_ide_read_capacity;
  643. read_proc_t proc_ide_read_geometry;
  644. #ifdef CONFIG_BLK_DEV_IDEPCI
  645. void ide_pci_create_host_proc(const char *, get_info_t *);
  646. #endif
  647. /*
  648. * Standard exit stuff:
  649. */
  650. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  651. { \
  652. len -= off; \
  653. if (len < count) { \
  654. *eof = 1; \
  655. if (len <= 0) \
  656. return 0; \
  657. } else \
  658. len = count; \
  659. *start = page + off; \
  660. return len; \
  661. }
  662. #else
  663. static inline void proc_ide_create(void) { ; }
  664. static inline void proc_ide_destroy(void) { ; }
  665. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  666. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  667. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  668. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  669. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  670. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  671. #endif
  672. /*
  673. * Power Management step value (rq->pm->pm_step).
  674. *
  675. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  676. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  677. * resume operation.
  678. *
  679. * For each step, the core calls the subdriver start_power_step() first.
  680. * This can return:
  681. * - ide_stopped : In this case, the core calls us back again unless
  682. * step have been set to ide_power_state_completed.
  683. * - ide_started : In this case, the channel is left busy until an
  684. * async event (interrupt) occurs.
  685. * Typically, start_power_step() will issue a taskfile request with
  686. * do_rw_taskfile().
  687. *
  688. * Upon reception of the interrupt, the core will call complete_power_step()
  689. * with the error code if any. This routine should update the step value
  690. * and return. It should not start a new request. The core will call
  691. * start_power_step for the new step value, unless step have been set to
  692. * ide_power_state_completed.
  693. *
  694. * Subdrivers are expected to define their own additional power
  695. * steps from 1..999 for suspend and from 1001..1999 for resume,
  696. * other values are reserved for future use.
  697. */
  698. enum {
  699. ide_pm_state_completed = -1,
  700. ide_pm_state_start_suspend = 0,
  701. ide_pm_state_start_resume = 1000,
  702. };
  703. /*
  704. * Subdrivers support.
  705. *
  706. * The gendriver.owner field should be set to the module owner of this driver.
  707. * The gendriver.name field should be set to the name of this driver
  708. */
  709. struct ide_driver_s {
  710. const char *version;
  711. u8 media;
  712. unsigned supports_dsc_overlap : 1;
  713. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  714. int (*end_request)(ide_drive_t *, int, int);
  715. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  716. ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
  717. struct device_driver gen_driver;
  718. int (*probe)(ide_drive_t *);
  719. void (*remove)(ide_drive_t *);
  720. void (*resume)(ide_drive_t *);
  721. void (*shutdown)(ide_drive_t *);
  722. #ifdef CONFIG_IDE_PROC_FS
  723. ide_proc_entry_t *proc;
  724. #endif
  725. };
  726. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  727. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  728. /*
  729. * ide_hwifs[] is the master data structure used to keep track
  730. * of just about everything in ide.c. Whenever possible, routines
  731. * should be using pointers to a drive (ide_drive_t *) or
  732. * pointers to a hwif (ide_hwif_t *), rather than indexing this
  733. * structure directly (the allocation/layout may change!).
  734. *
  735. */
  736. #ifndef _IDE_C
  737. extern ide_hwif_t ide_hwifs[]; /* master data repository */
  738. #endif
  739. extern int noautodma;
  740. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  741. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  742. int uptodate, int nr_sectors);
  743. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  744. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  745. ide_expiry_t *);
  746. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  747. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  748. ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
  749. extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
  750. extern void ide_fix_driveid(struct hd_driveid *);
  751. extern void ide_fixstring(u8 *, const int, const int);
  752. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  753. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  754. extern void ide_init_drive_cmd (struct request *rq);
  755. /*
  756. * "action" parameter type for ide_do_drive_cmd() below.
  757. */
  758. typedef enum {
  759. ide_wait, /* insert rq at end of list, and wait for it */
  760. ide_preempt, /* insert rq in front of current request */
  761. ide_head_wait, /* insert rq in front of current request and wait for it */
  762. ide_end /* insert rq at end of list, but don't wait for it */
  763. } ide_action_t;
  764. extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
  765. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  766. /*
  767. * Issue ATA command and wait for completion.
  768. * Use for implementing commands in kernel
  769. *
  770. * (ide_drive_t *drive, u8 cmd, u8 nsect, u8 feature, u8 sectors, u8 *buf)
  771. */
  772. extern int ide_wait_cmd(ide_drive_t *, u8, u8, u8, u8, u8 *);
  773. enum {
  774. IDE_TFLAG_LBA48 = (1 << 0),
  775. IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
  776. IDE_TFLAG_FLAGGED = (1 << 2),
  777. IDE_TFLAG_OUT_DATA = (1 << 3),
  778. IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
  779. IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
  780. IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
  781. IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
  782. IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
  783. IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
  784. IDE_TFLAG_OUT_HOB_NSECT |
  785. IDE_TFLAG_OUT_HOB_LBAL |
  786. IDE_TFLAG_OUT_HOB_LBAM |
  787. IDE_TFLAG_OUT_HOB_LBAH,
  788. IDE_TFLAG_OUT_FEATURE = (1 << 9),
  789. IDE_TFLAG_OUT_NSECT = (1 << 10),
  790. IDE_TFLAG_OUT_LBAL = (1 << 11),
  791. IDE_TFLAG_OUT_LBAM = (1 << 12),
  792. IDE_TFLAG_OUT_LBAH = (1 << 13),
  793. IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
  794. IDE_TFLAG_OUT_NSECT |
  795. IDE_TFLAG_OUT_LBAL |
  796. IDE_TFLAG_OUT_LBAM |
  797. IDE_TFLAG_OUT_LBAH,
  798. IDE_TFLAG_OUT_DEVICE = (1 << 14),
  799. };
  800. struct ide_taskfile {
  801. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  802. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  803. u8 hob_nsect;
  804. u8 hob_lbal;
  805. u8 hob_lbam;
  806. u8 hob_lbah;
  807. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  808. union { /*  7: */
  809. u8 error; /* read: error */
  810. u8 feature; /* write: feature */
  811. };
  812. u8 nsect; /* 8: number of sectors */
  813. u8 lbal; /* 9: LBA low */
  814. u8 lbam; /* 10: LBA mid */
  815. u8 lbah; /* 11: LBA high */
  816. u8 device; /* 12: device select */
  817. union { /* 13: */
  818. u8 status; /*  read: status  */
  819. u8 command; /* write: command */
  820. };
  821. };
  822. typedef struct ide_task_s {
  823. union {
  824. struct ide_taskfile tf;
  825. u8 tf_array[14];
  826. };
  827. u16 tf_flags;
  828. ide_reg_valid_t tf_in_flags;
  829. int data_phase;
  830. int command_type;
  831. ide_pre_handler_t *prehandler;
  832. ide_handler_t *handler;
  833. struct request *rq; /* copy of request */
  834. void *special; /* valid_t generally */
  835. } ide_task_t;
  836. void ide_tf_load(ide_drive_t *, ide_task_t *);
  837. extern u32 ide_read_24(ide_drive_t *);
  838. extern void SELECT_DRIVE(ide_drive_t *);
  839. extern void SELECT_INTERRUPT(ide_drive_t *);
  840. extern void SELECT_MASK(ide_drive_t *, int);
  841. extern void QUIRK_LIST(ide_drive_t *);
  842. extern int drive_is_ready(ide_drive_t *);
  843. /*
  844. * taskfile io for disks for now...and builds request from ide_ioctl
  845. */
  846. extern ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  847. /*
  848. * Special Flagged Register Validation Caller
  849. */
  850. extern ide_startstop_t flagged_taskfile(ide_drive_t *, ide_task_t *);
  851. extern ide_startstop_t set_multmode_intr(ide_drive_t *);
  852. extern ide_startstop_t set_geometry_intr(ide_drive_t *);
  853. extern ide_startstop_t recal_intr(ide_drive_t *);
  854. extern ide_startstop_t task_no_data_intr(ide_drive_t *);
  855. extern ide_startstop_t task_in_intr(ide_drive_t *);
  856. extern ide_startstop_t pre_task_out_intr(ide_drive_t *, struct request *);
  857. extern int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *);
  858. int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
  859. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  860. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  861. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  862. extern int system_bus_clock(void);
  863. extern int ide_driveid_update(ide_drive_t *);
  864. extern int ide_ata66_check(ide_drive_t *, ide_task_t *);
  865. extern int ide_config_drive_speed(ide_drive_t *, u8);
  866. extern u8 eighty_ninty_three (ide_drive_t *);
  867. extern int set_transfer(ide_drive_t *, ide_task_t *);
  868. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  869. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  870. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  871. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  872. extern void ide_timer_expiry(unsigned long);
  873. extern irqreturn_t ide_intr(int irq, void *dev_id);
  874. extern void do_ide_request(struct request_queue *);
  875. void ide_init_disk(struct gendisk *, ide_drive_t *);
  876. extern int ideprobe_init(void);
  877. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  878. extern void ide_scan_pcibus(int scan_direction) __init;
  879. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  880. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  881. #else
  882. #define ide_pci_register_driver(d) pci_register_driver(d)
  883. #endif
  884. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
  885. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  886. extern void default_hwif_iops(ide_hwif_t *);
  887. extern void default_hwif_mmiops(ide_hwif_t *);
  888. extern void default_hwif_transport(ide_hwif_t *);
  889. typedef struct ide_pci_enablebit_s {
  890. u8 reg; /* byte pci reg holding the enable-bit */
  891. u8 mask; /* mask to isolate the enable-bit */
  892. u8 val; /* value of masked reg when "enabled" */
  893. } ide_pci_enablebit_t;
  894. enum {
  895. /* Uses ISA control ports not PCI ones. */
  896. IDE_HFLAG_ISA_PORTS = (1 << 0),
  897. /* single port device */
  898. IDE_HFLAG_SINGLE = (1 << 1),
  899. /* don't use legacy PIO blacklist */
  900. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  901. /* don't use conservative PIO "downgrade" */
  902. IDE_HFLAG_PIO_NO_DOWNGRADE = (1 << 3),
  903. /* use PIO8/9 for prefetch off/on */
  904. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  905. /* use PIO6/7 for fast-devsel off/on */
  906. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  907. /* use 100-102 and 200-202 PIO values to set DMA modes */
  908. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  909. /*
  910. * keep DMA setting when programming PIO mode, may be used only
  911. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  912. */
  913. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  914. /* program host for the transfer mode after programming device */
  915. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  916. /* don't program host/device for the transfer mode ("smart" hosts) */
  917. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  918. /* trust BIOS for programming chipset/device for DMA */
  919. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  920. /* host uses VDMA */
  921. IDE_HFLAG_VDMA = (1 << 11),
  922. /* ATAPI DMA is unsupported */
  923. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  924. /* set if host is a "bootable" controller */
  925. IDE_HFLAG_BOOTABLE = (1 << 13),
  926. /* host doesn't support DMA */
  927. IDE_HFLAG_NO_DMA = (1 << 14),
  928. /* check if host is PCI IDE device before allowing DMA */
  929. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  930. /* host is CS5510/CS5520 */
  931. IDE_HFLAG_CS5520 = (1 << 16),
  932. /* no LBA48 */
  933. IDE_HFLAG_NO_LBA48 = (1 << 17),
  934. /* no LBA48 DMA */
  935. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  936. /* data FIFO is cleared by an error */
  937. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  938. /* serialize ports */
  939. IDE_HFLAG_SERIALIZE = (1 << 20),
  940. /* use legacy IRQs */
  941. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  942. /* force use of legacy IRQs */
  943. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  944. /* limit LBA48 requests to 256 sectors */
  945. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  946. /* use 32-bit I/O ops */
  947. IDE_HFLAG_IO_32BIT = (1 << 24),
  948. /* unmask IRQs */
  949. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  950. };
  951. #ifdef CONFIG_BLK_DEV_OFFBOARD
  952. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_BOOTABLE
  953. #else
  954. # define IDE_HFLAG_OFF_BOARD 0
  955. #endif
  956. struct ide_port_info {
  957. char *name;
  958. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  959. void (*init_iops)(ide_hwif_t *);
  960. void (*init_hwif)(ide_hwif_t *);
  961. void (*init_dma)(ide_hwif_t *, unsigned long);
  962. void (*fixup)(ide_hwif_t *);
  963. ide_pci_enablebit_t enablebits[2];
  964. hwif_chipset_t chipset;
  965. unsigned int extra;
  966. u32 host_flags;
  967. u8 pio_mask;
  968. u8 swdma_mask;
  969. u8 mwdma_mask;
  970. u8 udma_mask;
  971. };
  972. int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
  973. int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
  974. void ide_map_sg(ide_drive_t *, struct request *);
  975. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  976. #define BAD_DMA_DRIVE 0
  977. #define GOOD_DMA_DRIVE 1
  978. struct drive_list_entry {
  979. const char *id_model;
  980. const char *id_firmware;
  981. };
  982. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  983. #ifdef CONFIG_BLK_DEV_IDEDMA
  984. int __ide_dma_bad_drive(ide_drive_t *);
  985. int ide_id_dma_bug(ide_drive_t *);
  986. u8 ide_find_dma_mode(ide_drive_t *, u8);
  987. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  988. {
  989. return ide_find_dma_mode(drive, XFER_UDMA_6);
  990. }
  991. void ide_dma_off(ide_drive_t *);
  992. int ide_set_dma(ide_drive_t *);
  993. ide_startstop_t ide_dma_intr(ide_drive_t *);
  994. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  995. extern int ide_build_sglist(ide_drive_t *, struct request *);
  996. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  997. extern void ide_destroy_dmatable(ide_drive_t *);
  998. extern int ide_release_dma(ide_hwif_t *);
  999. extern void ide_setup_dma(ide_hwif_t *, unsigned long, unsigned int);
  1000. void ide_dma_host_off(ide_drive_t *);
  1001. void ide_dma_off_quietly(ide_drive_t *);
  1002. void ide_dma_host_on(ide_drive_t *);
  1003. extern int __ide_dma_on(ide_drive_t *);
  1004. extern int ide_dma_setup(ide_drive_t *);
  1005. extern void ide_dma_start(ide_drive_t *);
  1006. extern int __ide_dma_end(ide_drive_t *);
  1007. extern void ide_dma_lost_irq(ide_drive_t *);
  1008. extern void ide_dma_timeout(ide_drive_t *);
  1009. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  1010. #else
  1011. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  1012. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  1013. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  1014. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  1015. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  1016. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  1017. #endif /* CONFIG_BLK_DEV_IDEDMA */
  1018. #ifndef CONFIG_BLK_DEV_IDEDMA_PCI
  1019. static inline void ide_release_dma(ide_hwif_t *drive) {;}
  1020. #endif
  1021. #ifdef CONFIG_BLK_DEV_IDEACPI
  1022. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1023. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1024. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1025. extern void ide_acpi_init(ide_hwif_t *hwif);
  1026. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1027. #else
  1028. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1029. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1030. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1031. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1032. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1033. #endif
  1034. extern int ide_hwif_request_regions(ide_hwif_t *hwif);
  1035. extern void ide_hwif_release_regions(ide_hwif_t* hwif);
  1036. extern void ide_unregister (unsigned int index);
  1037. void ide_register_region(struct gendisk *);
  1038. void ide_unregister_region(struct gendisk *);
  1039. void ide_undecoded_slave(ide_hwif_t *);
  1040. int ide_device_add(u8 idx[4]);
  1041. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1042. {
  1043. return hwif->hwif_data;
  1044. }
  1045. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1046. {
  1047. hwif->hwif_data = data;
  1048. }
  1049. const char *ide_xfer_verbose(u8 mode);
  1050. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1051. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1052. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1053. {
  1054. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1055. }
  1056. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1057. {
  1058. /*
  1059. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1060. * verifying that word 80 by casting it to a signed type --
  1061. * this trick allows us to filter out the reserved values of
  1062. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1063. */
  1064. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1065. return 1;
  1066. return 0;
  1067. }
  1068. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1069. typedef struct ide_pio_timings_s {
  1070. int setup_time; /* Address setup (ns) minimum */
  1071. int active_time; /* Active pulse (ns) minimum */
  1072. int cycle_time; /* Cycle time (ns) minimum = */
  1073. /* active + recovery (+ setup for some chips) */
  1074. } ide_pio_timings_t;
  1075. unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
  1076. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1077. extern const ide_pio_timings_t ide_pio_timings[6];
  1078. int ide_set_pio_mode(ide_drive_t *, u8);
  1079. int ide_set_dma_mode(ide_drive_t *, u8);
  1080. void ide_set_pio(ide_drive_t *, u8);
  1081. static inline void ide_set_max_pio(ide_drive_t *drive)
  1082. {
  1083. ide_set_pio(drive, 255);
  1084. }
  1085. extern spinlock_t ide_lock;
  1086. extern struct mutex ide_cfg_mtx;
  1087. /*
  1088. * Structure locking:
  1089. *
  1090. * ide_cfg_mtx and ide_lock together protect changes to
  1091. * ide_hwif_t->{next,hwgroup}
  1092. * ide_drive_t->next
  1093. *
  1094. * ide_hwgroup_t->busy: ide_lock
  1095. * ide_hwgroup_t->hwif: ide_lock
  1096. * ide_hwif_t->mate: constant, no locking
  1097. * ide_drive_t->hwif: constant, no locking
  1098. */
  1099. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1100. extern struct bus_type ide_bus_type;
  1101. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1102. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1103. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1104. #define ide_id_has_flush_cache_ext(id) \
  1105. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1106. static inline int hwif_to_node(ide_hwif_t *hwif)
  1107. {
  1108. struct pci_dev *dev = hwif->pci_dev;
  1109. return dev ? pcibus_to_node(dev->bus) : -1;
  1110. }
  1111. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1112. {
  1113. ide_hwif_t *hwif = HWIF(drive);
  1114. return &hwif->drives[(drive->dn ^ 1) & 1];
  1115. }
  1116. #endif /* _IDE_H */