tg3.c 415 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 120
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "August 18, 2011"
  83. #define RESET_KIND_SHUTDOWN 0
  84. #define RESET_KIND_INIT 1
  85. #define RESET_KIND_SUSPEND 2
  86. #define TG3_DEF_RX_MODE 0
  87. #define TG3_DEF_TX_MODE 0
  88. #define TG3_DEF_MSG_ENABLE \
  89. (NETIF_MSG_DRV | \
  90. NETIF_MSG_PROBE | \
  91. NETIF_MSG_LINK | \
  92. NETIF_MSG_TIMER | \
  93. NETIF_MSG_IFDOWN | \
  94. NETIF_MSG_IFUP | \
  95. NETIF_MSG_RX_ERR | \
  96. NETIF_MSG_TX_ERR)
  97. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  98. /* length of time before we decide the hardware is borked,
  99. * and dev->tx_timeout() should be called to fix the problem
  100. */
  101. #define TG3_TX_TIMEOUT (5 * HZ)
  102. /* hardware minimum and maximum for a single frame's data payload */
  103. #define TG3_MIN_MTU 60
  104. #define TG3_MAX_MTU(tp) \
  105. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  106. /* These numbers seem to be hard coded in the NIC firmware somehow.
  107. * You can't change the ring sizes, but you can change where you place
  108. * them in the NIC onboard memory.
  109. */
  110. #define TG3_RX_STD_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_RING_PENDING 200
  114. #define TG3_RX_JMB_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  118. #define TG3_RSS_INDIR_TBL_SIZE 128
  119. /* Do not place this n-ring entries value into the tp struct itself,
  120. * we really want to expose these constants to GCC so that modulo et
  121. * al. operations are done with shifts and masks instead of with
  122. * hw multiply/modulo instructions. Another solution would be to
  123. * replace things like '% foo' with '& (foo - 1)'.
  124. */
  125. #define TG3_TX_RING_SIZE 512
  126. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  127. #define TG3_RX_STD_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  129. #define TG3_RX_JMB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  131. #define TG3_RX_RCB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  133. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  134. TG3_TX_RING_SIZE)
  135. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  136. #define TG3_DMA_BYTE_ENAB 64
  137. #define TG3_RX_STD_DMA_SZ 1536
  138. #define TG3_RX_JMB_DMA_SZ 9046
  139. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  140. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  141. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  142. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  144. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  146. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  147. * that are at least dword aligned when used in PCIX mode. The driver
  148. * works around this bug by double copying the packet. This workaround
  149. * is built into the normal double copy length check for efficiency.
  150. *
  151. * However, the double copy is only necessary on those architectures
  152. * where unaligned memory accesses are inefficient. For those architectures
  153. * where unaligned memory accesses incur little penalty, we can reintegrate
  154. * the 5701 in the normal rx path. Doing so saves a device structure
  155. * dereference by hardcoding the double copy threshold in place.
  156. */
  157. #define TG3_RX_COPY_THRESHOLD 256
  158. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  159. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  160. #else
  161. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  162. #endif
  163. #if (NET_IP_ALIGN != 0)
  164. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  165. #else
  166. #define TG3_RX_OFFSET(tp) 0
  167. #endif
  168. /* minimum number of free TX descriptors required to wake up TX process */
  169. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  170. #define TG3_TX_BD_DMA_MAX 4096
  171. #define TG3_RAW_IP_ALIGN 2
  172. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  173. #define FIRMWARE_TG3 "tigon/tg3.bin"
  174. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  175. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  176. static char version[] __devinitdata =
  177. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  178. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  179. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  180. MODULE_LICENSE("GPL");
  181. MODULE_VERSION(DRV_MODULE_VERSION);
  182. MODULE_FIRMWARE(FIRMWARE_TG3);
  183. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  184. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  185. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  186. module_param(tg3_debug, int, 0);
  187. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  188. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  269. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  270. {}
  271. };
  272. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  273. static const struct {
  274. const char string[ETH_GSTRING_LEN];
  275. } ethtool_stats_keys[] = {
  276. { "rx_octets" },
  277. { "rx_fragments" },
  278. { "rx_ucast_packets" },
  279. { "rx_mcast_packets" },
  280. { "rx_bcast_packets" },
  281. { "rx_fcs_errors" },
  282. { "rx_align_errors" },
  283. { "rx_xon_pause_rcvd" },
  284. { "rx_xoff_pause_rcvd" },
  285. { "rx_mac_ctrl_rcvd" },
  286. { "rx_xoff_entered" },
  287. { "rx_frame_too_long_errors" },
  288. { "rx_jabbers" },
  289. { "rx_undersize_packets" },
  290. { "rx_in_length_errors" },
  291. { "rx_out_length_errors" },
  292. { "rx_64_or_less_octet_packets" },
  293. { "rx_65_to_127_octet_packets" },
  294. { "rx_128_to_255_octet_packets" },
  295. { "rx_256_to_511_octet_packets" },
  296. { "rx_512_to_1023_octet_packets" },
  297. { "rx_1024_to_1522_octet_packets" },
  298. { "rx_1523_to_2047_octet_packets" },
  299. { "rx_2048_to_4095_octet_packets" },
  300. { "rx_4096_to_8191_octet_packets" },
  301. { "rx_8192_to_9022_octet_packets" },
  302. { "tx_octets" },
  303. { "tx_collisions" },
  304. { "tx_xon_sent" },
  305. { "tx_xoff_sent" },
  306. { "tx_flow_control" },
  307. { "tx_mac_errors" },
  308. { "tx_single_collisions" },
  309. { "tx_mult_collisions" },
  310. { "tx_deferred" },
  311. { "tx_excessive_collisions" },
  312. { "tx_late_collisions" },
  313. { "tx_collide_2times" },
  314. { "tx_collide_3times" },
  315. { "tx_collide_4times" },
  316. { "tx_collide_5times" },
  317. { "tx_collide_6times" },
  318. { "tx_collide_7times" },
  319. { "tx_collide_8times" },
  320. { "tx_collide_9times" },
  321. { "tx_collide_10times" },
  322. { "tx_collide_11times" },
  323. { "tx_collide_12times" },
  324. { "tx_collide_13times" },
  325. { "tx_collide_14times" },
  326. { "tx_collide_15times" },
  327. { "tx_ucast_packets" },
  328. { "tx_mcast_packets" },
  329. { "tx_bcast_packets" },
  330. { "tx_carrier_sense_errors" },
  331. { "tx_discards" },
  332. { "tx_errors" },
  333. { "dma_writeq_full" },
  334. { "dma_write_prioq_full" },
  335. { "rxbds_empty" },
  336. { "rx_discards" },
  337. { "rx_errors" },
  338. { "rx_threshold_hit" },
  339. { "dma_readq_full" },
  340. { "dma_read_prioq_full" },
  341. { "tx_comp_queue_full" },
  342. { "ring_set_send_prod_index" },
  343. { "ring_status_update" },
  344. { "nic_irqs" },
  345. { "nic_avoided_irqs" },
  346. { "nic_tx_threshold_hit" },
  347. { "mbuf_lwm_thresh_hit" },
  348. };
  349. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  350. static const struct {
  351. const char string[ETH_GSTRING_LEN];
  352. } ethtool_test_keys[] = {
  353. { "nvram test (online) " },
  354. { "link test (online) " },
  355. { "register test (offline)" },
  356. { "memory test (offline)" },
  357. { "mac loopback test (offline)" },
  358. { "phy loopback test (offline)" },
  359. { "ext loopback test (offline)" },
  360. { "interrupt test (offline)" },
  361. };
  362. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  363. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  364. {
  365. writel(val, tp->regs + off);
  366. }
  367. static u32 tg3_read32(struct tg3 *tp, u32 off)
  368. {
  369. return readl(tp->regs + off);
  370. }
  371. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  372. {
  373. writel(val, tp->aperegs + off);
  374. }
  375. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  376. {
  377. return readl(tp->aperegs + off);
  378. }
  379. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. unsigned long flags;
  382. spin_lock_irqsave(&tp->indirect_lock, flags);
  383. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  385. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  386. }
  387. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  388. {
  389. writel(val, tp->regs + off);
  390. readl(tp->regs + off);
  391. }
  392. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  393. {
  394. unsigned long flags;
  395. u32 val;
  396. spin_lock_irqsave(&tp->indirect_lock, flags);
  397. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  398. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  399. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  400. return val;
  401. }
  402. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. unsigned long flags;
  405. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  406. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  407. TG3_64BIT_REG_LOW, val);
  408. return;
  409. }
  410. if (off == TG3_RX_STD_PROD_IDX_REG) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  417. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  418. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  419. /* In indirect mode when disabling interrupts, we also need
  420. * to clear the interrupt bit in the GRC local ctrl register.
  421. */
  422. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  423. (val == 0x1)) {
  424. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  425. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  426. }
  427. }
  428. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  429. {
  430. unsigned long flags;
  431. u32 val;
  432. spin_lock_irqsave(&tp->indirect_lock, flags);
  433. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  434. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. return val;
  437. }
  438. /* usec_wait specifies the wait time in usec when writing to certain registers
  439. * where it is unsafe to read back the register without some delay.
  440. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  441. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  442. */
  443. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  444. {
  445. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  446. /* Non-posted methods */
  447. tp->write32(tp, off, val);
  448. else {
  449. /* Posted method */
  450. tg3_write32(tp, off, val);
  451. if (usec_wait)
  452. udelay(usec_wait);
  453. tp->read32(tp, off);
  454. }
  455. /* Wait again after the read for the posted method to guarantee that
  456. * the wait time is met.
  457. */
  458. if (usec_wait)
  459. udelay(usec_wait);
  460. }
  461. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  462. {
  463. tp->write32_mbox(tp, off, val);
  464. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  465. tp->read32_mbox(tp, off);
  466. }
  467. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. void __iomem *mbox = tp->regs + off;
  470. writel(val, mbox);
  471. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  472. writel(val, mbox);
  473. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  474. readl(mbox);
  475. }
  476. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  477. {
  478. return readl(tp->regs + off + GRCMBOX_BASE);
  479. }
  480. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. writel(val, tp->regs + off + GRCMBOX_BASE);
  483. }
  484. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  485. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  486. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  487. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  488. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  489. #define tw32(reg, val) tp->write32(tp, reg, val)
  490. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  491. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  492. #define tr32(reg) tp->read32(tp, reg)
  493. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  494. {
  495. unsigned long flags;
  496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  497. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  498. return;
  499. spin_lock_irqsave(&tp->indirect_lock, flags);
  500. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  501. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  502. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  503. /* Always leave this as zero. */
  504. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  505. } else {
  506. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. }
  511. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  512. }
  513. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  514. {
  515. unsigned long flags;
  516. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  517. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  518. *val = 0;
  519. return;
  520. }
  521. spin_lock_irqsave(&tp->indirect_lock, flags);
  522. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  523. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  524. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  525. /* Always leave this as zero. */
  526. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  527. } else {
  528. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. *val = tr32(TG3PCI_MEM_WIN_DATA);
  530. /* Always leave this as zero. */
  531. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. }
  533. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  534. }
  535. static void tg3_ape_lock_init(struct tg3 *tp)
  536. {
  537. int i;
  538. u32 regbase, bit;
  539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  540. regbase = TG3_APE_LOCK_GRANT;
  541. else
  542. regbase = TG3_APE_PER_LOCK_GRANT;
  543. /* Make sure the driver hasn't any stale locks. */
  544. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  545. switch (i) {
  546. case TG3_APE_LOCK_PHY0:
  547. case TG3_APE_LOCK_PHY1:
  548. case TG3_APE_LOCK_PHY2:
  549. case TG3_APE_LOCK_PHY3:
  550. bit = APE_LOCK_GRANT_DRIVER;
  551. break;
  552. default:
  553. if (!tp->pci_fn)
  554. bit = APE_LOCK_GRANT_DRIVER;
  555. else
  556. bit = 1 << tp->pci_fn;
  557. }
  558. tg3_ape_write32(tp, regbase + 4 * i, bit);
  559. }
  560. }
  561. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  562. {
  563. int i, off;
  564. int ret = 0;
  565. u32 status, req, gnt, bit;
  566. if (!tg3_flag(tp, ENABLE_APE))
  567. return 0;
  568. switch (locknum) {
  569. case TG3_APE_LOCK_GPIO:
  570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  571. return 0;
  572. case TG3_APE_LOCK_GRC:
  573. case TG3_APE_LOCK_MEM:
  574. if (!tp->pci_fn)
  575. bit = APE_LOCK_REQ_DRIVER;
  576. else
  577. bit = 1 << tp->pci_fn;
  578. break;
  579. default:
  580. return -EINVAL;
  581. }
  582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  583. req = TG3_APE_LOCK_REQ;
  584. gnt = TG3_APE_LOCK_GRANT;
  585. } else {
  586. req = TG3_APE_PER_LOCK_REQ;
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. }
  589. off = 4 * locknum;
  590. tg3_ape_write32(tp, req + off, bit);
  591. /* Wait for up to 1 millisecond to acquire lock. */
  592. for (i = 0; i < 100; i++) {
  593. status = tg3_ape_read32(tp, gnt + off);
  594. if (status == bit)
  595. break;
  596. udelay(10);
  597. }
  598. if (status != bit) {
  599. /* Revoke the lock request. */
  600. tg3_ape_write32(tp, gnt + off, bit);
  601. ret = -EBUSY;
  602. }
  603. return ret;
  604. }
  605. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  606. {
  607. u32 gnt, bit;
  608. if (!tg3_flag(tp, ENABLE_APE))
  609. return;
  610. switch (locknum) {
  611. case TG3_APE_LOCK_GPIO:
  612. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  613. return;
  614. case TG3_APE_LOCK_GRC:
  615. case TG3_APE_LOCK_MEM:
  616. if (!tp->pci_fn)
  617. bit = APE_LOCK_GRANT_DRIVER;
  618. else
  619. bit = 1 << tp->pci_fn;
  620. break;
  621. default:
  622. return;
  623. }
  624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  625. gnt = TG3_APE_LOCK_GRANT;
  626. else
  627. gnt = TG3_APE_PER_LOCK_GRANT;
  628. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  629. }
  630. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  631. {
  632. int i;
  633. u32 apedata;
  634. /* NCSI does not support APE events */
  635. if (tg3_flag(tp, APE_HAS_NCSI))
  636. return;
  637. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  638. if (apedata != APE_SEG_SIG_MAGIC)
  639. return;
  640. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  641. if (!(apedata & APE_FW_STATUS_READY))
  642. return;
  643. /* Wait for up to 1 millisecond for APE to service previous event. */
  644. for (i = 0; i < 10; i++) {
  645. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  646. return;
  647. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  648. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  649. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  650. event | APE_EVENT_STATUS_EVENT_PENDING);
  651. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  652. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  653. break;
  654. udelay(100);
  655. }
  656. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  657. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  658. }
  659. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  660. {
  661. u32 event;
  662. u32 apedata;
  663. if (!tg3_flag(tp, ENABLE_APE))
  664. return;
  665. switch (kind) {
  666. case RESET_KIND_INIT:
  667. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  668. APE_HOST_SEG_SIG_MAGIC);
  669. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  670. APE_HOST_SEG_LEN_MAGIC);
  671. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  672. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  673. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  674. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  675. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  676. APE_HOST_BEHAV_NO_PHYLOCK);
  677. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  678. TG3_APE_HOST_DRVR_STATE_START);
  679. event = APE_EVENT_STATUS_STATE_START;
  680. break;
  681. case RESET_KIND_SHUTDOWN:
  682. /* With the interface we are currently using,
  683. * APE does not track driver state. Wiping
  684. * out the HOST SEGMENT SIGNATURE forces
  685. * the APE to assume OS absent status.
  686. */
  687. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  688. if (device_may_wakeup(&tp->pdev->dev) &&
  689. tg3_flag(tp, WOL_ENABLE)) {
  690. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  691. TG3_APE_HOST_WOL_SPEED_AUTO);
  692. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  693. } else
  694. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  695. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  696. event = APE_EVENT_STATUS_STATE_UNLOAD;
  697. break;
  698. case RESET_KIND_SUSPEND:
  699. event = APE_EVENT_STATUS_STATE_SUSPEND;
  700. break;
  701. default:
  702. return;
  703. }
  704. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  705. tg3_ape_send_event(tp, event);
  706. }
  707. static void tg3_disable_ints(struct tg3 *tp)
  708. {
  709. int i;
  710. tw32(TG3PCI_MISC_HOST_CTRL,
  711. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  712. for (i = 0; i < tp->irq_max; i++)
  713. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  714. }
  715. static void tg3_enable_ints(struct tg3 *tp)
  716. {
  717. int i;
  718. tp->irq_sync = 0;
  719. wmb();
  720. tw32(TG3PCI_MISC_HOST_CTRL,
  721. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  722. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  723. for (i = 0; i < tp->irq_cnt; i++) {
  724. struct tg3_napi *tnapi = &tp->napi[i];
  725. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  726. if (tg3_flag(tp, 1SHOT_MSI))
  727. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  728. tp->coal_now |= tnapi->coal_now;
  729. }
  730. /* Force an initial interrupt */
  731. if (!tg3_flag(tp, TAGGED_STATUS) &&
  732. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  733. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  734. else
  735. tw32(HOSTCC_MODE, tp->coal_now);
  736. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  737. }
  738. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  739. {
  740. struct tg3 *tp = tnapi->tp;
  741. struct tg3_hw_status *sblk = tnapi->hw_status;
  742. unsigned int work_exists = 0;
  743. /* check for phy events */
  744. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  745. if (sblk->status & SD_STATUS_LINK_CHG)
  746. work_exists = 1;
  747. }
  748. /* check for RX/TX work to do */
  749. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  750. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  751. work_exists = 1;
  752. return work_exists;
  753. }
  754. /* tg3_int_reenable
  755. * similar to tg3_enable_ints, but it accurately determines whether there
  756. * is new work pending and can return without flushing the PIO write
  757. * which reenables interrupts
  758. */
  759. static void tg3_int_reenable(struct tg3_napi *tnapi)
  760. {
  761. struct tg3 *tp = tnapi->tp;
  762. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  763. mmiowb();
  764. /* When doing tagged status, this work check is unnecessary.
  765. * The last_tag we write above tells the chip which piece of
  766. * work we've completed.
  767. */
  768. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  769. tw32(HOSTCC_MODE, tp->coalesce_mode |
  770. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  771. }
  772. static void tg3_switch_clocks(struct tg3 *tp)
  773. {
  774. u32 clock_ctrl;
  775. u32 orig_clock_ctrl;
  776. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  777. return;
  778. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  779. orig_clock_ctrl = clock_ctrl;
  780. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  781. CLOCK_CTRL_CLKRUN_OENABLE |
  782. 0x1f);
  783. tp->pci_clock_ctrl = clock_ctrl;
  784. if (tg3_flag(tp, 5705_PLUS)) {
  785. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  786. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  787. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  788. }
  789. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  790. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  791. clock_ctrl |
  792. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  793. 40);
  794. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  795. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  796. 40);
  797. }
  798. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  799. }
  800. #define PHY_BUSY_LOOPS 5000
  801. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  802. {
  803. u32 frame_val;
  804. unsigned int loops;
  805. int ret;
  806. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  807. tw32_f(MAC_MI_MODE,
  808. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  809. udelay(80);
  810. }
  811. *val = 0x0;
  812. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  813. MI_COM_PHY_ADDR_MASK);
  814. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  815. MI_COM_REG_ADDR_MASK);
  816. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  817. tw32_f(MAC_MI_COM, frame_val);
  818. loops = PHY_BUSY_LOOPS;
  819. while (loops != 0) {
  820. udelay(10);
  821. frame_val = tr32(MAC_MI_COM);
  822. if ((frame_val & MI_COM_BUSY) == 0) {
  823. udelay(5);
  824. frame_val = tr32(MAC_MI_COM);
  825. break;
  826. }
  827. loops -= 1;
  828. }
  829. ret = -EBUSY;
  830. if (loops != 0) {
  831. *val = frame_val & MI_COM_DATA_MASK;
  832. ret = 0;
  833. }
  834. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  835. tw32_f(MAC_MI_MODE, tp->mi_mode);
  836. udelay(80);
  837. }
  838. return ret;
  839. }
  840. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  841. {
  842. u32 frame_val;
  843. unsigned int loops;
  844. int ret;
  845. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  846. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  847. return 0;
  848. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  849. tw32_f(MAC_MI_MODE,
  850. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  851. udelay(80);
  852. }
  853. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  854. MI_COM_PHY_ADDR_MASK);
  855. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  856. MI_COM_REG_ADDR_MASK);
  857. frame_val |= (val & MI_COM_DATA_MASK);
  858. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  859. tw32_f(MAC_MI_COM, frame_val);
  860. loops = PHY_BUSY_LOOPS;
  861. while (loops != 0) {
  862. udelay(10);
  863. frame_val = tr32(MAC_MI_COM);
  864. if ((frame_val & MI_COM_BUSY) == 0) {
  865. udelay(5);
  866. frame_val = tr32(MAC_MI_COM);
  867. break;
  868. }
  869. loops -= 1;
  870. }
  871. ret = -EBUSY;
  872. if (loops != 0)
  873. ret = 0;
  874. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  875. tw32_f(MAC_MI_MODE, tp->mi_mode);
  876. udelay(80);
  877. }
  878. return ret;
  879. }
  880. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  881. {
  882. int err;
  883. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  884. if (err)
  885. goto done;
  886. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  887. if (err)
  888. goto done;
  889. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  890. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  891. if (err)
  892. goto done;
  893. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  894. done:
  895. return err;
  896. }
  897. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  898. {
  899. int err;
  900. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  901. if (err)
  902. goto done;
  903. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  904. if (err)
  905. goto done;
  906. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  907. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  908. if (err)
  909. goto done;
  910. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  911. done:
  912. return err;
  913. }
  914. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  915. {
  916. int err;
  917. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  918. if (!err)
  919. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  920. return err;
  921. }
  922. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  923. {
  924. int err;
  925. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  926. if (!err)
  927. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  928. return err;
  929. }
  930. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  931. {
  932. int err;
  933. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  934. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  935. MII_TG3_AUXCTL_SHDWSEL_MISC);
  936. if (!err)
  937. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  938. return err;
  939. }
  940. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  941. {
  942. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  943. set |= MII_TG3_AUXCTL_MISC_WREN;
  944. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  945. }
  946. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  947. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  948. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  949. MII_TG3_AUXCTL_ACTL_TX_6DB)
  950. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  951. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  952. MII_TG3_AUXCTL_ACTL_TX_6DB);
  953. static int tg3_bmcr_reset(struct tg3 *tp)
  954. {
  955. u32 phy_control;
  956. int limit, err;
  957. /* OK, reset it, and poll the BMCR_RESET bit until it
  958. * clears or we time out.
  959. */
  960. phy_control = BMCR_RESET;
  961. err = tg3_writephy(tp, MII_BMCR, phy_control);
  962. if (err != 0)
  963. return -EBUSY;
  964. limit = 5000;
  965. while (limit--) {
  966. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  967. if (err != 0)
  968. return -EBUSY;
  969. if ((phy_control & BMCR_RESET) == 0) {
  970. udelay(40);
  971. break;
  972. }
  973. udelay(10);
  974. }
  975. if (limit < 0)
  976. return -EBUSY;
  977. return 0;
  978. }
  979. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  980. {
  981. struct tg3 *tp = bp->priv;
  982. u32 val;
  983. spin_lock_bh(&tp->lock);
  984. if (tg3_readphy(tp, reg, &val))
  985. val = -EIO;
  986. spin_unlock_bh(&tp->lock);
  987. return val;
  988. }
  989. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  990. {
  991. struct tg3 *tp = bp->priv;
  992. u32 ret = 0;
  993. spin_lock_bh(&tp->lock);
  994. if (tg3_writephy(tp, reg, val))
  995. ret = -EIO;
  996. spin_unlock_bh(&tp->lock);
  997. return ret;
  998. }
  999. static int tg3_mdio_reset(struct mii_bus *bp)
  1000. {
  1001. return 0;
  1002. }
  1003. static void tg3_mdio_config_5785(struct tg3 *tp)
  1004. {
  1005. u32 val;
  1006. struct phy_device *phydev;
  1007. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1008. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1009. case PHY_ID_BCM50610:
  1010. case PHY_ID_BCM50610M:
  1011. val = MAC_PHYCFG2_50610_LED_MODES;
  1012. break;
  1013. case PHY_ID_BCMAC131:
  1014. val = MAC_PHYCFG2_AC131_LED_MODES;
  1015. break;
  1016. case PHY_ID_RTL8211C:
  1017. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1018. break;
  1019. case PHY_ID_RTL8201E:
  1020. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1021. break;
  1022. default:
  1023. return;
  1024. }
  1025. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1026. tw32(MAC_PHYCFG2, val);
  1027. val = tr32(MAC_PHYCFG1);
  1028. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1029. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1030. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1031. tw32(MAC_PHYCFG1, val);
  1032. return;
  1033. }
  1034. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1035. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1036. MAC_PHYCFG2_FMODE_MASK_MASK |
  1037. MAC_PHYCFG2_GMODE_MASK_MASK |
  1038. MAC_PHYCFG2_ACT_MASK_MASK |
  1039. MAC_PHYCFG2_QUAL_MASK_MASK |
  1040. MAC_PHYCFG2_INBAND_ENABLE;
  1041. tw32(MAC_PHYCFG2, val);
  1042. val = tr32(MAC_PHYCFG1);
  1043. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1044. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1045. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1046. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1047. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1048. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1049. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1050. }
  1051. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1052. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1053. tw32(MAC_PHYCFG1, val);
  1054. val = tr32(MAC_EXT_RGMII_MODE);
  1055. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1056. MAC_RGMII_MODE_RX_QUALITY |
  1057. MAC_RGMII_MODE_RX_ACTIVITY |
  1058. MAC_RGMII_MODE_RX_ENG_DET |
  1059. MAC_RGMII_MODE_TX_ENABLE |
  1060. MAC_RGMII_MODE_TX_LOWPWR |
  1061. MAC_RGMII_MODE_TX_RESET);
  1062. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1063. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1064. val |= MAC_RGMII_MODE_RX_INT_B |
  1065. MAC_RGMII_MODE_RX_QUALITY |
  1066. MAC_RGMII_MODE_RX_ACTIVITY |
  1067. MAC_RGMII_MODE_RX_ENG_DET;
  1068. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1069. val |= MAC_RGMII_MODE_TX_ENABLE |
  1070. MAC_RGMII_MODE_TX_LOWPWR |
  1071. MAC_RGMII_MODE_TX_RESET;
  1072. }
  1073. tw32(MAC_EXT_RGMII_MODE, val);
  1074. }
  1075. static void tg3_mdio_start(struct tg3 *tp)
  1076. {
  1077. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1078. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1079. udelay(80);
  1080. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1082. tg3_mdio_config_5785(tp);
  1083. }
  1084. static int tg3_mdio_init(struct tg3 *tp)
  1085. {
  1086. int i;
  1087. u32 reg;
  1088. struct phy_device *phydev;
  1089. if (tg3_flag(tp, 5717_PLUS)) {
  1090. u32 is_serdes;
  1091. tp->phy_addr = tp->pci_fn + 1;
  1092. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1093. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1094. else
  1095. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1096. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1097. if (is_serdes)
  1098. tp->phy_addr += 7;
  1099. } else
  1100. tp->phy_addr = TG3_PHY_MII_ADDR;
  1101. tg3_mdio_start(tp);
  1102. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1103. return 0;
  1104. tp->mdio_bus = mdiobus_alloc();
  1105. if (tp->mdio_bus == NULL)
  1106. return -ENOMEM;
  1107. tp->mdio_bus->name = "tg3 mdio bus";
  1108. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1109. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1110. tp->mdio_bus->priv = tp;
  1111. tp->mdio_bus->parent = &tp->pdev->dev;
  1112. tp->mdio_bus->read = &tg3_mdio_read;
  1113. tp->mdio_bus->write = &tg3_mdio_write;
  1114. tp->mdio_bus->reset = &tg3_mdio_reset;
  1115. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1116. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1117. for (i = 0; i < PHY_MAX_ADDR; i++)
  1118. tp->mdio_bus->irq[i] = PHY_POLL;
  1119. /* The bus registration will look for all the PHYs on the mdio bus.
  1120. * Unfortunately, it does not ensure the PHY is powered up before
  1121. * accessing the PHY ID registers. A chip reset is the
  1122. * quickest way to bring the device back to an operational state..
  1123. */
  1124. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1125. tg3_bmcr_reset(tp);
  1126. i = mdiobus_register(tp->mdio_bus);
  1127. if (i) {
  1128. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1129. mdiobus_free(tp->mdio_bus);
  1130. return i;
  1131. }
  1132. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1133. if (!phydev || !phydev->drv) {
  1134. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1135. mdiobus_unregister(tp->mdio_bus);
  1136. mdiobus_free(tp->mdio_bus);
  1137. return -ENODEV;
  1138. }
  1139. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1140. case PHY_ID_BCM57780:
  1141. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1142. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1143. break;
  1144. case PHY_ID_BCM50610:
  1145. case PHY_ID_BCM50610M:
  1146. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1147. PHY_BRCM_RX_REFCLK_UNUSED |
  1148. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1149. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1150. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1151. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1152. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1153. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1154. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1155. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1156. /* fallthru */
  1157. case PHY_ID_RTL8211C:
  1158. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1159. break;
  1160. case PHY_ID_RTL8201E:
  1161. case PHY_ID_BCMAC131:
  1162. phydev->interface = PHY_INTERFACE_MODE_MII;
  1163. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1164. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1165. break;
  1166. }
  1167. tg3_flag_set(tp, MDIOBUS_INITED);
  1168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1169. tg3_mdio_config_5785(tp);
  1170. return 0;
  1171. }
  1172. static void tg3_mdio_fini(struct tg3 *tp)
  1173. {
  1174. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1175. tg3_flag_clear(tp, MDIOBUS_INITED);
  1176. mdiobus_unregister(tp->mdio_bus);
  1177. mdiobus_free(tp->mdio_bus);
  1178. }
  1179. }
  1180. /* tp->lock is held. */
  1181. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1182. {
  1183. u32 val;
  1184. val = tr32(GRC_RX_CPU_EVENT);
  1185. val |= GRC_RX_CPU_DRIVER_EVENT;
  1186. tw32_f(GRC_RX_CPU_EVENT, val);
  1187. tp->last_event_jiffies = jiffies;
  1188. }
  1189. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1190. /* tp->lock is held. */
  1191. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1192. {
  1193. int i;
  1194. unsigned int delay_cnt;
  1195. long time_remain;
  1196. /* If enough time has passed, no wait is necessary. */
  1197. time_remain = (long)(tp->last_event_jiffies + 1 +
  1198. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1199. (long)jiffies;
  1200. if (time_remain < 0)
  1201. return;
  1202. /* Check if we can shorten the wait time. */
  1203. delay_cnt = jiffies_to_usecs(time_remain);
  1204. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1205. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1206. delay_cnt = (delay_cnt >> 3) + 1;
  1207. for (i = 0; i < delay_cnt; i++) {
  1208. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1209. break;
  1210. udelay(8);
  1211. }
  1212. }
  1213. /* tp->lock is held. */
  1214. static void tg3_ump_link_report(struct tg3 *tp)
  1215. {
  1216. u32 reg;
  1217. u32 val;
  1218. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1219. return;
  1220. tg3_wait_for_event_ack(tp);
  1221. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1222. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1223. val = 0;
  1224. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1225. val = reg << 16;
  1226. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1227. val |= (reg & 0xffff);
  1228. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1229. val = 0;
  1230. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1231. val = reg << 16;
  1232. if (!tg3_readphy(tp, MII_LPA, &reg))
  1233. val |= (reg & 0xffff);
  1234. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1235. val = 0;
  1236. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1237. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1238. val = reg << 16;
  1239. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1240. val |= (reg & 0xffff);
  1241. }
  1242. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1243. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1244. val = reg << 16;
  1245. else
  1246. val = 0;
  1247. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1248. tg3_generate_fw_event(tp);
  1249. }
  1250. /* tp->lock is held. */
  1251. static void tg3_stop_fw(struct tg3 *tp)
  1252. {
  1253. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1254. /* Wait for RX cpu to ACK the previous event. */
  1255. tg3_wait_for_event_ack(tp);
  1256. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1257. tg3_generate_fw_event(tp);
  1258. /* Wait for RX cpu to ACK this event. */
  1259. tg3_wait_for_event_ack(tp);
  1260. }
  1261. }
  1262. /* tp->lock is held. */
  1263. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1264. {
  1265. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1266. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1267. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1268. switch (kind) {
  1269. case RESET_KIND_INIT:
  1270. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1271. DRV_STATE_START);
  1272. break;
  1273. case RESET_KIND_SHUTDOWN:
  1274. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1275. DRV_STATE_UNLOAD);
  1276. break;
  1277. case RESET_KIND_SUSPEND:
  1278. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1279. DRV_STATE_SUSPEND);
  1280. break;
  1281. default:
  1282. break;
  1283. }
  1284. }
  1285. if (kind == RESET_KIND_INIT ||
  1286. kind == RESET_KIND_SUSPEND)
  1287. tg3_ape_driver_state_change(tp, kind);
  1288. }
  1289. /* tp->lock is held. */
  1290. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1291. {
  1292. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1293. switch (kind) {
  1294. case RESET_KIND_INIT:
  1295. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1296. DRV_STATE_START_DONE);
  1297. break;
  1298. case RESET_KIND_SHUTDOWN:
  1299. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1300. DRV_STATE_UNLOAD_DONE);
  1301. break;
  1302. default:
  1303. break;
  1304. }
  1305. }
  1306. if (kind == RESET_KIND_SHUTDOWN)
  1307. tg3_ape_driver_state_change(tp, kind);
  1308. }
  1309. /* tp->lock is held. */
  1310. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1311. {
  1312. if (tg3_flag(tp, ENABLE_ASF)) {
  1313. switch (kind) {
  1314. case RESET_KIND_INIT:
  1315. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1316. DRV_STATE_START);
  1317. break;
  1318. case RESET_KIND_SHUTDOWN:
  1319. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1320. DRV_STATE_UNLOAD);
  1321. break;
  1322. case RESET_KIND_SUSPEND:
  1323. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1324. DRV_STATE_SUSPEND);
  1325. break;
  1326. default:
  1327. break;
  1328. }
  1329. }
  1330. }
  1331. static int tg3_poll_fw(struct tg3 *tp)
  1332. {
  1333. int i;
  1334. u32 val;
  1335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1336. /* Wait up to 20ms for init done. */
  1337. for (i = 0; i < 200; i++) {
  1338. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1339. return 0;
  1340. udelay(100);
  1341. }
  1342. return -ENODEV;
  1343. }
  1344. /* Wait for firmware initialization to complete. */
  1345. for (i = 0; i < 100000; i++) {
  1346. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1347. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1348. break;
  1349. udelay(10);
  1350. }
  1351. /* Chip might not be fitted with firmware. Some Sun onboard
  1352. * parts are configured like that. So don't signal the timeout
  1353. * of the above loop as an error, but do report the lack of
  1354. * running firmware once.
  1355. */
  1356. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1357. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1358. netdev_info(tp->dev, "No firmware running\n");
  1359. }
  1360. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1361. /* The 57765 A0 needs a little more
  1362. * time to do some important work.
  1363. */
  1364. mdelay(10);
  1365. }
  1366. return 0;
  1367. }
  1368. static void tg3_link_report(struct tg3 *tp)
  1369. {
  1370. if (!netif_carrier_ok(tp->dev)) {
  1371. netif_info(tp, link, tp->dev, "Link is down\n");
  1372. tg3_ump_link_report(tp);
  1373. } else if (netif_msg_link(tp)) {
  1374. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1375. (tp->link_config.active_speed == SPEED_1000 ?
  1376. 1000 :
  1377. (tp->link_config.active_speed == SPEED_100 ?
  1378. 100 : 10)),
  1379. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1380. "full" : "half"));
  1381. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1382. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1383. "on" : "off",
  1384. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1385. "on" : "off");
  1386. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1387. netdev_info(tp->dev, "EEE is %s\n",
  1388. tp->setlpicnt ? "enabled" : "disabled");
  1389. tg3_ump_link_report(tp);
  1390. }
  1391. }
  1392. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1393. {
  1394. u16 miireg;
  1395. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1396. miireg = ADVERTISE_PAUSE_CAP;
  1397. else if (flow_ctrl & FLOW_CTRL_TX)
  1398. miireg = ADVERTISE_PAUSE_ASYM;
  1399. else if (flow_ctrl & FLOW_CTRL_RX)
  1400. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1401. else
  1402. miireg = 0;
  1403. return miireg;
  1404. }
  1405. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1406. {
  1407. u16 miireg;
  1408. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1409. miireg = ADVERTISE_1000XPAUSE;
  1410. else if (flow_ctrl & FLOW_CTRL_TX)
  1411. miireg = ADVERTISE_1000XPSE_ASYM;
  1412. else if (flow_ctrl & FLOW_CTRL_RX)
  1413. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1414. else
  1415. miireg = 0;
  1416. return miireg;
  1417. }
  1418. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1419. {
  1420. u8 cap = 0;
  1421. if (lcladv & ADVERTISE_1000XPAUSE) {
  1422. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1423. if (rmtadv & LPA_1000XPAUSE)
  1424. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1425. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1426. cap = FLOW_CTRL_RX;
  1427. } else {
  1428. if (rmtadv & LPA_1000XPAUSE)
  1429. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1430. }
  1431. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1432. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1433. cap = FLOW_CTRL_TX;
  1434. }
  1435. return cap;
  1436. }
  1437. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1438. {
  1439. u8 autoneg;
  1440. u8 flowctrl = 0;
  1441. u32 old_rx_mode = tp->rx_mode;
  1442. u32 old_tx_mode = tp->tx_mode;
  1443. if (tg3_flag(tp, USE_PHYLIB))
  1444. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1445. else
  1446. autoneg = tp->link_config.autoneg;
  1447. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1448. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1449. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1450. else
  1451. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1452. } else
  1453. flowctrl = tp->link_config.flowctrl;
  1454. tp->link_config.active_flowctrl = flowctrl;
  1455. if (flowctrl & FLOW_CTRL_RX)
  1456. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1457. else
  1458. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1459. if (old_rx_mode != tp->rx_mode)
  1460. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1461. if (flowctrl & FLOW_CTRL_TX)
  1462. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1463. else
  1464. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1465. if (old_tx_mode != tp->tx_mode)
  1466. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1467. }
  1468. static void tg3_adjust_link(struct net_device *dev)
  1469. {
  1470. u8 oldflowctrl, linkmesg = 0;
  1471. u32 mac_mode, lcl_adv, rmt_adv;
  1472. struct tg3 *tp = netdev_priv(dev);
  1473. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1474. spin_lock_bh(&tp->lock);
  1475. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1476. MAC_MODE_HALF_DUPLEX);
  1477. oldflowctrl = tp->link_config.active_flowctrl;
  1478. if (phydev->link) {
  1479. lcl_adv = 0;
  1480. rmt_adv = 0;
  1481. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1482. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1483. else if (phydev->speed == SPEED_1000 ||
  1484. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1485. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1486. else
  1487. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1488. if (phydev->duplex == DUPLEX_HALF)
  1489. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1490. else {
  1491. lcl_adv = tg3_advert_flowctrl_1000T(
  1492. tp->link_config.flowctrl);
  1493. if (phydev->pause)
  1494. rmt_adv = LPA_PAUSE_CAP;
  1495. if (phydev->asym_pause)
  1496. rmt_adv |= LPA_PAUSE_ASYM;
  1497. }
  1498. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1499. } else
  1500. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1501. if (mac_mode != tp->mac_mode) {
  1502. tp->mac_mode = mac_mode;
  1503. tw32_f(MAC_MODE, tp->mac_mode);
  1504. udelay(40);
  1505. }
  1506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1507. if (phydev->speed == SPEED_10)
  1508. tw32(MAC_MI_STAT,
  1509. MAC_MI_STAT_10MBPS_MODE |
  1510. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1511. else
  1512. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1513. }
  1514. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1515. tw32(MAC_TX_LENGTHS,
  1516. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1517. (6 << TX_LENGTHS_IPG_SHIFT) |
  1518. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1519. else
  1520. tw32(MAC_TX_LENGTHS,
  1521. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1522. (6 << TX_LENGTHS_IPG_SHIFT) |
  1523. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1524. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1525. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1526. phydev->speed != tp->link_config.active_speed ||
  1527. phydev->duplex != tp->link_config.active_duplex ||
  1528. oldflowctrl != tp->link_config.active_flowctrl)
  1529. linkmesg = 1;
  1530. tp->link_config.active_speed = phydev->speed;
  1531. tp->link_config.active_duplex = phydev->duplex;
  1532. spin_unlock_bh(&tp->lock);
  1533. if (linkmesg)
  1534. tg3_link_report(tp);
  1535. }
  1536. static int tg3_phy_init(struct tg3 *tp)
  1537. {
  1538. struct phy_device *phydev;
  1539. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1540. return 0;
  1541. /* Bring the PHY back to a known state. */
  1542. tg3_bmcr_reset(tp);
  1543. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1544. /* Attach the MAC to the PHY. */
  1545. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1546. phydev->dev_flags, phydev->interface);
  1547. if (IS_ERR(phydev)) {
  1548. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1549. return PTR_ERR(phydev);
  1550. }
  1551. /* Mask with MAC supported features. */
  1552. switch (phydev->interface) {
  1553. case PHY_INTERFACE_MODE_GMII:
  1554. case PHY_INTERFACE_MODE_RGMII:
  1555. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1556. phydev->supported &= (PHY_GBIT_FEATURES |
  1557. SUPPORTED_Pause |
  1558. SUPPORTED_Asym_Pause);
  1559. break;
  1560. }
  1561. /* fallthru */
  1562. case PHY_INTERFACE_MODE_MII:
  1563. phydev->supported &= (PHY_BASIC_FEATURES |
  1564. SUPPORTED_Pause |
  1565. SUPPORTED_Asym_Pause);
  1566. break;
  1567. default:
  1568. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1569. return -EINVAL;
  1570. }
  1571. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1572. phydev->advertising = phydev->supported;
  1573. return 0;
  1574. }
  1575. static void tg3_phy_start(struct tg3 *tp)
  1576. {
  1577. struct phy_device *phydev;
  1578. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1579. return;
  1580. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1581. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1582. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1583. phydev->speed = tp->link_config.orig_speed;
  1584. phydev->duplex = tp->link_config.orig_duplex;
  1585. phydev->autoneg = tp->link_config.orig_autoneg;
  1586. phydev->advertising = tp->link_config.orig_advertising;
  1587. }
  1588. phy_start(phydev);
  1589. phy_start_aneg(phydev);
  1590. }
  1591. static void tg3_phy_stop(struct tg3 *tp)
  1592. {
  1593. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1594. return;
  1595. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1596. }
  1597. static void tg3_phy_fini(struct tg3 *tp)
  1598. {
  1599. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1600. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1601. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1602. }
  1603. }
  1604. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1605. {
  1606. int err;
  1607. u32 val;
  1608. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1609. return 0;
  1610. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1611. /* Cannot do read-modify-write on 5401 */
  1612. err = tg3_phy_auxctl_write(tp,
  1613. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1614. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1615. 0x4c20);
  1616. goto done;
  1617. }
  1618. err = tg3_phy_auxctl_read(tp,
  1619. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1620. if (err)
  1621. return err;
  1622. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1623. err = tg3_phy_auxctl_write(tp,
  1624. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1625. done:
  1626. return err;
  1627. }
  1628. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1629. {
  1630. u32 phytest;
  1631. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1632. u32 phy;
  1633. tg3_writephy(tp, MII_TG3_FET_TEST,
  1634. phytest | MII_TG3_FET_SHADOW_EN);
  1635. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1636. if (enable)
  1637. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1638. else
  1639. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1640. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1641. }
  1642. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1643. }
  1644. }
  1645. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1646. {
  1647. u32 reg;
  1648. if (!tg3_flag(tp, 5705_PLUS) ||
  1649. (tg3_flag(tp, 5717_PLUS) &&
  1650. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1651. return;
  1652. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1653. tg3_phy_fet_toggle_apd(tp, enable);
  1654. return;
  1655. }
  1656. reg = MII_TG3_MISC_SHDW_WREN |
  1657. MII_TG3_MISC_SHDW_SCR5_SEL |
  1658. MII_TG3_MISC_SHDW_SCR5_LPED |
  1659. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1660. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1661. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1662. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1663. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1664. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1665. reg = MII_TG3_MISC_SHDW_WREN |
  1666. MII_TG3_MISC_SHDW_APD_SEL |
  1667. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1668. if (enable)
  1669. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1670. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1671. }
  1672. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1673. {
  1674. u32 phy;
  1675. if (!tg3_flag(tp, 5705_PLUS) ||
  1676. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1677. return;
  1678. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1679. u32 ephy;
  1680. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1681. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1682. tg3_writephy(tp, MII_TG3_FET_TEST,
  1683. ephy | MII_TG3_FET_SHADOW_EN);
  1684. if (!tg3_readphy(tp, reg, &phy)) {
  1685. if (enable)
  1686. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1687. else
  1688. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1689. tg3_writephy(tp, reg, phy);
  1690. }
  1691. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1692. }
  1693. } else {
  1694. int ret;
  1695. ret = tg3_phy_auxctl_read(tp,
  1696. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1697. if (!ret) {
  1698. if (enable)
  1699. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1700. else
  1701. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1702. tg3_phy_auxctl_write(tp,
  1703. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1704. }
  1705. }
  1706. }
  1707. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1708. {
  1709. int ret;
  1710. u32 val;
  1711. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1712. return;
  1713. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1714. if (!ret)
  1715. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1716. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1717. }
  1718. static void tg3_phy_apply_otp(struct tg3 *tp)
  1719. {
  1720. u32 otp, phy;
  1721. if (!tp->phy_otp)
  1722. return;
  1723. otp = tp->phy_otp;
  1724. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1725. return;
  1726. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1727. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1728. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1729. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1730. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1731. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1732. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1733. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1734. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1735. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1736. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1737. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1738. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1739. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1740. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1741. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1742. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1743. }
  1744. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1745. {
  1746. u32 val;
  1747. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1748. return;
  1749. tp->setlpicnt = 0;
  1750. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1751. current_link_up == 1 &&
  1752. tp->link_config.active_duplex == DUPLEX_FULL &&
  1753. (tp->link_config.active_speed == SPEED_100 ||
  1754. tp->link_config.active_speed == SPEED_1000)) {
  1755. u32 eeectl;
  1756. if (tp->link_config.active_speed == SPEED_1000)
  1757. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1758. else
  1759. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1760. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1761. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1762. TG3_CL45_D7_EEERES_STAT, &val);
  1763. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1764. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1765. tp->setlpicnt = 2;
  1766. }
  1767. if (!tp->setlpicnt) {
  1768. if (current_link_up == 1 &&
  1769. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1770. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1771. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1772. }
  1773. val = tr32(TG3_CPMU_EEE_MODE);
  1774. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1775. }
  1776. }
  1777. static void tg3_phy_eee_enable(struct tg3 *tp)
  1778. {
  1779. u32 val;
  1780. if (tp->link_config.active_speed == SPEED_1000 &&
  1781. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1784. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1785. val = MII_TG3_DSP_TAP26_ALNOKO |
  1786. MII_TG3_DSP_TAP26_RMRXSTO;
  1787. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1788. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1789. }
  1790. val = tr32(TG3_CPMU_EEE_MODE);
  1791. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1792. }
  1793. static int tg3_wait_macro_done(struct tg3 *tp)
  1794. {
  1795. int limit = 100;
  1796. while (limit--) {
  1797. u32 tmp32;
  1798. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1799. if ((tmp32 & 0x1000) == 0)
  1800. break;
  1801. }
  1802. }
  1803. if (limit < 0)
  1804. return -EBUSY;
  1805. return 0;
  1806. }
  1807. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1808. {
  1809. static const u32 test_pat[4][6] = {
  1810. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1811. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1812. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1813. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1814. };
  1815. int chan;
  1816. for (chan = 0; chan < 4; chan++) {
  1817. int i;
  1818. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1819. (chan * 0x2000) | 0x0200);
  1820. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1821. for (i = 0; i < 6; i++)
  1822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1823. test_pat[chan][i]);
  1824. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1825. if (tg3_wait_macro_done(tp)) {
  1826. *resetp = 1;
  1827. return -EBUSY;
  1828. }
  1829. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1830. (chan * 0x2000) | 0x0200);
  1831. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1832. if (tg3_wait_macro_done(tp)) {
  1833. *resetp = 1;
  1834. return -EBUSY;
  1835. }
  1836. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1837. if (tg3_wait_macro_done(tp)) {
  1838. *resetp = 1;
  1839. return -EBUSY;
  1840. }
  1841. for (i = 0; i < 6; i += 2) {
  1842. u32 low, high;
  1843. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1844. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1845. tg3_wait_macro_done(tp)) {
  1846. *resetp = 1;
  1847. return -EBUSY;
  1848. }
  1849. low &= 0x7fff;
  1850. high &= 0x000f;
  1851. if (low != test_pat[chan][i] ||
  1852. high != test_pat[chan][i+1]) {
  1853. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1854. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1855. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1856. return -EBUSY;
  1857. }
  1858. }
  1859. }
  1860. return 0;
  1861. }
  1862. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1863. {
  1864. int chan;
  1865. for (chan = 0; chan < 4; chan++) {
  1866. int i;
  1867. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1868. (chan * 0x2000) | 0x0200);
  1869. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1870. for (i = 0; i < 6; i++)
  1871. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1872. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1873. if (tg3_wait_macro_done(tp))
  1874. return -EBUSY;
  1875. }
  1876. return 0;
  1877. }
  1878. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1879. {
  1880. u32 reg32, phy9_orig;
  1881. int retries, do_phy_reset, err;
  1882. retries = 10;
  1883. do_phy_reset = 1;
  1884. do {
  1885. if (do_phy_reset) {
  1886. err = tg3_bmcr_reset(tp);
  1887. if (err)
  1888. return err;
  1889. do_phy_reset = 0;
  1890. }
  1891. /* Disable transmitter and interrupt. */
  1892. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1893. continue;
  1894. reg32 |= 0x3000;
  1895. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1896. /* Set full-duplex, 1000 mbps. */
  1897. tg3_writephy(tp, MII_BMCR,
  1898. BMCR_FULLDPLX | BMCR_SPEED1000);
  1899. /* Set to master mode. */
  1900. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1901. continue;
  1902. tg3_writephy(tp, MII_CTRL1000,
  1903. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1904. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1905. if (err)
  1906. return err;
  1907. /* Block the PHY control access. */
  1908. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1909. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1910. if (!err)
  1911. break;
  1912. } while (--retries);
  1913. err = tg3_phy_reset_chanpat(tp);
  1914. if (err)
  1915. return err;
  1916. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1917. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1918. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1919. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1920. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1921. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1922. reg32 &= ~0x3000;
  1923. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1924. } else if (!err)
  1925. err = -EBUSY;
  1926. return err;
  1927. }
  1928. /* This will reset the tigon3 PHY if there is no valid
  1929. * link unless the FORCE argument is non-zero.
  1930. */
  1931. static int tg3_phy_reset(struct tg3 *tp)
  1932. {
  1933. u32 val, cpmuctrl;
  1934. int err;
  1935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1936. val = tr32(GRC_MISC_CFG);
  1937. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1938. udelay(40);
  1939. }
  1940. err = tg3_readphy(tp, MII_BMSR, &val);
  1941. err |= tg3_readphy(tp, MII_BMSR, &val);
  1942. if (err != 0)
  1943. return -EBUSY;
  1944. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1945. netif_carrier_off(tp->dev);
  1946. tg3_link_report(tp);
  1947. }
  1948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1951. err = tg3_phy_reset_5703_4_5(tp);
  1952. if (err)
  1953. return err;
  1954. goto out;
  1955. }
  1956. cpmuctrl = 0;
  1957. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1958. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1959. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1960. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1961. tw32(TG3_CPMU_CTRL,
  1962. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1963. }
  1964. err = tg3_bmcr_reset(tp);
  1965. if (err)
  1966. return err;
  1967. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1968. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1969. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1970. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1971. }
  1972. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1973. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1974. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1975. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1976. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1977. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1978. udelay(40);
  1979. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1980. }
  1981. }
  1982. if (tg3_flag(tp, 5717_PLUS) &&
  1983. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1984. return 0;
  1985. tg3_phy_apply_otp(tp);
  1986. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1987. tg3_phy_toggle_apd(tp, true);
  1988. else
  1989. tg3_phy_toggle_apd(tp, false);
  1990. out:
  1991. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1992. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1993. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1994. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1995. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1996. }
  1997. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1998. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1999. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2000. }
  2001. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2002. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2003. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2004. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2005. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2006. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2007. }
  2008. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2009. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2010. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2011. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2012. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2013. tg3_writephy(tp, MII_TG3_TEST1,
  2014. MII_TG3_TEST1_TRIM_EN | 0x4);
  2015. } else
  2016. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2017. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2018. }
  2019. }
  2020. /* Set Extended packet length bit (bit 14) on all chips that */
  2021. /* support jumbo frames */
  2022. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2023. /* Cannot do read-modify-write on 5401 */
  2024. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2025. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2026. /* Set bit 14 with read-modify-write to preserve other bits */
  2027. err = tg3_phy_auxctl_read(tp,
  2028. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2029. if (!err)
  2030. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2031. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2032. }
  2033. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2034. * jumbo frames transmission.
  2035. */
  2036. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2037. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2039. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2040. }
  2041. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2042. /* adjust output voltage */
  2043. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2044. }
  2045. tg3_phy_toggle_automdix(tp, 1);
  2046. tg3_phy_set_wirespeed(tp);
  2047. return 0;
  2048. }
  2049. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2050. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2051. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2052. TG3_GPIO_MSG_NEED_VAUX)
  2053. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2054. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2055. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2056. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2057. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2058. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2059. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2060. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2061. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2062. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2063. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2064. {
  2065. u32 status, shift;
  2066. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2067. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2068. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2069. else
  2070. status = tr32(TG3_CPMU_DRV_STATUS);
  2071. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2072. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2073. status |= (newstat << shift);
  2074. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2076. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2077. else
  2078. tw32(TG3_CPMU_DRV_STATUS, status);
  2079. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2080. }
  2081. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2082. {
  2083. if (!tg3_flag(tp, IS_NIC))
  2084. return 0;
  2085. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2086. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2087. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2088. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2089. return -EIO;
  2090. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2091. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2092. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2093. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2094. } else {
  2095. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2096. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2097. }
  2098. return 0;
  2099. }
  2100. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2101. {
  2102. u32 grc_local_ctrl;
  2103. if (!tg3_flag(tp, IS_NIC) ||
  2104. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2105. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2106. return;
  2107. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2108. tw32_wait_f(GRC_LOCAL_CTRL,
  2109. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2110. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2111. tw32_wait_f(GRC_LOCAL_CTRL,
  2112. grc_local_ctrl,
  2113. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2114. tw32_wait_f(GRC_LOCAL_CTRL,
  2115. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2116. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2117. }
  2118. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2119. {
  2120. if (!tg3_flag(tp, IS_NIC))
  2121. return;
  2122. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2123. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2124. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2125. (GRC_LCLCTRL_GPIO_OE0 |
  2126. GRC_LCLCTRL_GPIO_OE1 |
  2127. GRC_LCLCTRL_GPIO_OE2 |
  2128. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2129. GRC_LCLCTRL_GPIO_OUTPUT1),
  2130. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2131. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2132. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2133. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2134. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2135. GRC_LCLCTRL_GPIO_OE1 |
  2136. GRC_LCLCTRL_GPIO_OE2 |
  2137. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2138. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2139. tp->grc_local_ctrl;
  2140. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2141. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2142. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2143. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2144. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2145. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2146. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2147. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2148. } else {
  2149. u32 no_gpio2;
  2150. u32 grc_local_ctrl = 0;
  2151. /* Workaround to prevent overdrawing Amps. */
  2152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2153. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2154. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2155. grc_local_ctrl,
  2156. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2157. }
  2158. /* On 5753 and variants, GPIO2 cannot be used. */
  2159. no_gpio2 = tp->nic_sram_data_cfg &
  2160. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2161. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2162. GRC_LCLCTRL_GPIO_OE1 |
  2163. GRC_LCLCTRL_GPIO_OE2 |
  2164. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2165. GRC_LCLCTRL_GPIO_OUTPUT2;
  2166. if (no_gpio2) {
  2167. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2168. GRC_LCLCTRL_GPIO_OUTPUT2);
  2169. }
  2170. tw32_wait_f(GRC_LOCAL_CTRL,
  2171. tp->grc_local_ctrl | grc_local_ctrl,
  2172. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2173. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2174. tw32_wait_f(GRC_LOCAL_CTRL,
  2175. tp->grc_local_ctrl | grc_local_ctrl,
  2176. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2177. if (!no_gpio2) {
  2178. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2179. tw32_wait_f(GRC_LOCAL_CTRL,
  2180. tp->grc_local_ctrl | grc_local_ctrl,
  2181. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2182. }
  2183. }
  2184. }
  2185. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2186. {
  2187. u32 msg = 0;
  2188. /* Serialize power state transitions */
  2189. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2190. return;
  2191. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2192. msg = TG3_GPIO_MSG_NEED_VAUX;
  2193. msg = tg3_set_function_status(tp, msg);
  2194. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2195. goto done;
  2196. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2197. tg3_pwrsrc_switch_to_vaux(tp);
  2198. else
  2199. tg3_pwrsrc_die_with_vmain(tp);
  2200. done:
  2201. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2202. }
  2203. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2204. {
  2205. bool need_vaux = false;
  2206. /* The GPIOs do something completely different on 57765. */
  2207. if (!tg3_flag(tp, IS_NIC) ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  2209. return;
  2210. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2211. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2212. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2213. tg3_frob_aux_power_5717(tp, include_wol ?
  2214. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2215. return;
  2216. }
  2217. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2218. struct net_device *dev_peer;
  2219. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2220. /* remove_one() may have been run on the peer. */
  2221. if (dev_peer) {
  2222. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2223. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2224. return;
  2225. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2226. tg3_flag(tp_peer, ENABLE_ASF))
  2227. need_vaux = true;
  2228. }
  2229. }
  2230. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2231. tg3_flag(tp, ENABLE_ASF))
  2232. need_vaux = true;
  2233. if (need_vaux)
  2234. tg3_pwrsrc_switch_to_vaux(tp);
  2235. else
  2236. tg3_pwrsrc_die_with_vmain(tp);
  2237. }
  2238. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2239. {
  2240. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2241. return 1;
  2242. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2243. if (speed != SPEED_10)
  2244. return 1;
  2245. } else if (speed == SPEED_10)
  2246. return 1;
  2247. return 0;
  2248. }
  2249. static int tg3_setup_phy(struct tg3 *, int);
  2250. static int tg3_halt_cpu(struct tg3 *, u32);
  2251. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2252. {
  2253. u32 val;
  2254. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2255. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2256. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2257. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2258. sg_dig_ctrl |=
  2259. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2260. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2261. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2262. }
  2263. return;
  2264. }
  2265. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2266. tg3_bmcr_reset(tp);
  2267. val = tr32(GRC_MISC_CFG);
  2268. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2269. udelay(40);
  2270. return;
  2271. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2272. u32 phytest;
  2273. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2274. u32 phy;
  2275. tg3_writephy(tp, MII_ADVERTISE, 0);
  2276. tg3_writephy(tp, MII_BMCR,
  2277. BMCR_ANENABLE | BMCR_ANRESTART);
  2278. tg3_writephy(tp, MII_TG3_FET_TEST,
  2279. phytest | MII_TG3_FET_SHADOW_EN);
  2280. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2281. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2282. tg3_writephy(tp,
  2283. MII_TG3_FET_SHDW_AUXMODE4,
  2284. phy);
  2285. }
  2286. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2287. }
  2288. return;
  2289. } else if (do_low_power) {
  2290. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2291. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2292. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2293. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2294. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2295. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2296. }
  2297. /* The PHY should not be powered down on some chips because
  2298. * of bugs.
  2299. */
  2300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2302. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2303. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2304. return;
  2305. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2306. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2307. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2308. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2309. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2310. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2311. }
  2312. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2313. }
  2314. /* tp->lock is held. */
  2315. static int tg3_nvram_lock(struct tg3 *tp)
  2316. {
  2317. if (tg3_flag(tp, NVRAM)) {
  2318. int i;
  2319. if (tp->nvram_lock_cnt == 0) {
  2320. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2321. for (i = 0; i < 8000; i++) {
  2322. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2323. break;
  2324. udelay(20);
  2325. }
  2326. if (i == 8000) {
  2327. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2328. return -ENODEV;
  2329. }
  2330. }
  2331. tp->nvram_lock_cnt++;
  2332. }
  2333. return 0;
  2334. }
  2335. /* tp->lock is held. */
  2336. static void tg3_nvram_unlock(struct tg3 *tp)
  2337. {
  2338. if (tg3_flag(tp, NVRAM)) {
  2339. if (tp->nvram_lock_cnt > 0)
  2340. tp->nvram_lock_cnt--;
  2341. if (tp->nvram_lock_cnt == 0)
  2342. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2343. }
  2344. }
  2345. /* tp->lock is held. */
  2346. static void tg3_enable_nvram_access(struct tg3 *tp)
  2347. {
  2348. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2349. u32 nvaccess = tr32(NVRAM_ACCESS);
  2350. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2351. }
  2352. }
  2353. /* tp->lock is held. */
  2354. static void tg3_disable_nvram_access(struct tg3 *tp)
  2355. {
  2356. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2357. u32 nvaccess = tr32(NVRAM_ACCESS);
  2358. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2359. }
  2360. }
  2361. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2362. u32 offset, u32 *val)
  2363. {
  2364. u32 tmp;
  2365. int i;
  2366. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2367. return -EINVAL;
  2368. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2369. EEPROM_ADDR_DEVID_MASK |
  2370. EEPROM_ADDR_READ);
  2371. tw32(GRC_EEPROM_ADDR,
  2372. tmp |
  2373. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2374. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2375. EEPROM_ADDR_ADDR_MASK) |
  2376. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2377. for (i = 0; i < 1000; i++) {
  2378. tmp = tr32(GRC_EEPROM_ADDR);
  2379. if (tmp & EEPROM_ADDR_COMPLETE)
  2380. break;
  2381. msleep(1);
  2382. }
  2383. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2384. return -EBUSY;
  2385. tmp = tr32(GRC_EEPROM_DATA);
  2386. /*
  2387. * The data will always be opposite the native endian
  2388. * format. Perform a blind byteswap to compensate.
  2389. */
  2390. *val = swab32(tmp);
  2391. return 0;
  2392. }
  2393. #define NVRAM_CMD_TIMEOUT 10000
  2394. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2395. {
  2396. int i;
  2397. tw32(NVRAM_CMD, nvram_cmd);
  2398. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2399. udelay(10);
  2400. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2401. udelay(10);
  2402. break;
  2403. }
  2404. }
  2405. if (i == NVRAM_CMD_TIMEOUT)
  2406. return -EBUSY;
  2407. return 0;
  2408. }
  2409. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2410. {
  2411. if (tg3_flag(tp, NVRAM) &&
  2412. tg3_flag(tp, NVRAM_BUFFERED) &&
  2413. tg3_flag(tp, FLASH) &&
  2414. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2415. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2416. addr = ((addr / tp->nvram_pagesize) <<
  2417. ATMEL_AT45DB0X1B_PAGE_POS) +
  2418. (addr % tp->nvram_pagesize);
  2419. return addr;
  2420. }
  2421. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2422. {
  2423. if (tg3_flag(tp, NVRAM) &&
  2424. tg3_flag(tp, NVRAM_BUFFERED) &&
  2425. tg3_flag(tp, FLASH) &&
  2426. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2427. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2428. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2429. tp->nvram_pagesize) +
  2430. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2431. return addr;
  2432. }
  2433. /* NOTE: Data read in from NVRAM is byteswapped according to
  2434. * the byteswapping settings for all other register accesses.
  2435. * tg3 devices are BE devices, so on a BE machine, the data
  2436. * returned will be exactly as it is seen in NVRAM. On a LE
  2437. * machine, the 32-bit value will be byteswapped.
  2438. */
  2439. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2440. {
  2441. int ret;
  2442. if (!tg3_flag(tp, NVRAM))
  2443. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2444. offset = tg3_nvram_phys_addr(tp, offset);
  2445. if (offset > NVRAM_ADDR_MSK)
  2446. return -EINVAL;
  2447. ret = tg3_nvram_lock(tp);
  2448. if (ret)
  2449. return ret;
  2450. tg3_enable_nvram_access(tp);
  2451. tw32(NVRAM_ADDR, offset);
  2452. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2453. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2454. if (ret == 0)
  2455. *val = tr32(NVRAM_RDDATA);
  2456. tg3_disable_nvram_access(tp);
  2457. tg3_nvram_unlock(tp);
  2458. return ret;
  2459. }
  2460. /* Ensures NVRAM data is in bytestream format. */
  2461. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2462. {
  2463. u32 v;
  2464. int res = tg3_nvram_read(tp, offset, &v);
  2465. if (!res)
  2466. *val = cpu_to_be32(v);
  2467. return res;
  2468. }
  2469. #define RX_CPU_SCRATCH_BASE 0x30000
  2470. #define RX_CPU_SCRATCH_SIZE 0x04000
  2471. #define TX_CPU_SCRATCH_BASE 0x34000
  2472. #define TX_CPU_SCRATCH_SIZE 0x04000
  2473. /* tp->lock is held. */
  2474. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2475. {
  2476. int i;
  2477. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2479. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2480. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2481. return 0;
  2482. }
  2483. if (offset == RX_CPU_BASE) {
  2484. for (i = 0; i < 10000; i++) {
  2485. tw32(offset + CPU_STATE, 0xffffffff);
  2486. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2487. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2488. break;
  2489. }
  2490. tw32(offset + CPU_STATE, 0xffffffff);
  2491. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2492. udelay(10);
  2493. } else {
  2494. for (i = 0; i < 10000; i++) {
  2495. tw32(offset + CPU_STATE, 0xffffffff);
  2496. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2497. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2498. break;
  2499. }
  2500. }
  2501. if (i >= 10000) {
  2502. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2503. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2504. return -ENODEV;
  2505. }
  2506. /* Clear firmware's nvram arbitration. */
  2507. if (tg3_flag(tp, NVRAM))
  2508. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2509. return 0;
  2510. }
  2511. struct fw_info {
  2512. unsigned int fw_base;
  2513. unsigned int fw_len;
  2514. const __be32 *fw_data;
  2515. };
  2516. /* tp->lock is held. */
  2517. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2518. u32 cpu_scratch_base, int cpu_scratch_size,
  2519. struct fw_info *info)
  2520. {
  2521. int err, lock_err, i;
  2522. void (*write_op)(struct tg3 *, u32, u32);
  2523. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2524. netdev_err(tp->dev,
  2525. "%s: Trying to load TX cpu firmware which is 5705\n",
  2526. __func__);
  2527. return -EINVAL;
  2528. }
  2529. if (tg3_flag(tp, 5705_PLUS))
  2530. write_op = tg3_write_mem;
  2531. else
  2532. write_op = tg3_write_indirect_reg32;
  2533. /* It is possible that bootcode is still loading at this point.
  2534. * Get the nvram lock first before halting the cpu.
  2535. */
  2536. lock_err = tg3_nvram_lock(tp);
  2537. err = tg3_halt_cpu(tp, cpu_base);
  2538. if (!lock_err)
  2539. tg3_nvram_unlock(tp);
  2540. if (err)
  2541. goto out;
  2542. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2543. write_op(tp, cpu_scratch_base + i, 0);
  2544. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2545. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2546. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2547. write_op(tp, (cpu_scratch_base +
  2548. (info->fw_base & 0xffff) +
  2549. (i * sizeof(u32))),
  2550. be32_to_cpu(info->fw_data[i]));
  2551. err = 0;
  2552. out:
  2553. return err;
  2554. }
  2555. /* tp->lock is held. */
  2556. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2557. {
  2558. struct fw_info info;
  2559. const __be32 *fw_data;
  2560. int err, i;
  2561. fw_data = (void *)tp->fw->data;
  2562. /* Firmware blob starts with version numbers, followed by
  2563. start address and length. We are setting complete length.
  2564. length = end_address_of_bss - start_address_of_text.
  2565. Remainder is the blob to be loaded contiguously
  2566. from start address. */
  2567. info.fw_base = be32_to_cpu(fw_data[1]);
  2568. info.fw_len = tp->fw->size - 12;
  2569. info.fw_data = &fw_data[3];
  2570. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2571. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2572. &info);
  2573. if (err)
  2574. return err;
  2575. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2576. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2577. &info);
  2578. if (err)
  2579. return err;
  2580. /* Now startup only the RX cpu. */
  2581. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2582. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2583. for (i = 0; i < 5; i++) {
  2584. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2585. break;
  2586. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2587. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2588. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2589. udelay(1000);
  2590. }
  2591. if (i >= 5) {
  2592. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2593. "should be %08x\n", __func__,
  2594. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2595. return -ENODEV;
  2596. }
  2597. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2598. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2599. return 0;
  2600. }
  2601. /* tp->lock is held. */
  2602. static int tg3_load_tso_firmware(struct tg3 *tp)
  2603. {
  2604. struct fw_info info;
  2605. const __be32 *fw_data;
  2606. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2607. int err, i;
  2608. if (tg3_flag(tp, HW_TSO_1) ||
  2609. tg3_flag(tp, HW_TSO_2) ||
  2610. tg3_flag(tp, HW_TSO_3))
  2611. return 0;
  2612. fw_data = (void *)tp->fw->data;
  2613. /* Firmware blob starts with version numbers, followed by
  2614. start address and length. We are setting complete length.
  2615. length = end_address_of_bss - start_address_of_text.
  2616. Remainder is the blob to be loaded contiguously
  2617. from start address. */
  2618. info.fw_base = be32_to_cpu(fw_data[1]);
  2619. cpu_scratch_size = tp->fw_len;
  2620. info.fw_len = tp->fw->size - 12;
  2621. info.fw_data = &fw_data[3];
  2622. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2623. cpu_base = RX_CPU_BASE;
  2624. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2625. } else {
  2626. cpu_base = TX_CPU_BASE;
  2627. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2628. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2629. }
  2630. err = tg3_load_firmware_cpu(tp, cpu_base,
  2631. cpu_scratch_base, cpu_scratch_size,
  2632. &info);
  2633. if (err)
  2634. return err;
  2635. /* Now startup the cpu. */
  2636. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2637. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2638. for (i = 0; i < 5; i++) {
  2639. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2640. break;
  2641. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2642. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2643. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2644. udelay(1000);
  2645. }
  2646. if (i >= 5) {
  2647. netdev_err(tp->dev,
  2648. "%s fails to set CPU PC, is %08x should be %08x\n",
  2649. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2650. return -ENODEV;
  2651. }
  2652. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2653. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2654. return 0;
  2655. }
  2656. /* tp->lock is held. */
  2657. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2658. {
  2659. u32 addr_high, addr_low;
  2660. int i;
  2661. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2662. tp->dev->dev_addr[1]);
  2663. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2664. (tp->dev->dev_addr[3] << 16) |
  2665. (tp->dev->dev_addr[4] << 8) |
  2666. (tp->dev->dev_addr[5] << 0));
  2667. for (i = 0; i < 4; i++) {
  2668. if (i == 1 && skip_mac_1)
  2669. continue;
  2670. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2671. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2672. }
  2673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2675. for (i = 0; i < 12; i++) {
  2676. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2677. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2678. }
  2679. }
  2680. addr_high = (tp->dev->dev_addr[0] +
  2681. tp->dev->dev_addr[1] +
  2682. tp->dev->dev_addr[2] +
  2683. tp->dev->dev_addr[3] +
  2684. tp->dev->dev_addr[4] +
  2685. tp->dev->dev_addr[5]) &
  2686. TX_BACKOFF_SEED_MASK;
  2687. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2688. }
  2689. static void tg3_enable_register_access(struct tg3 *tp)
  2690. {
  2691. /*
  2692. * Make sure register accesses (indirect or otherwise) will function
  2693. * correctly.
  2694. */
  2695. pci_write_config_dword(tp->pdev,
  2696. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2697. }
  2698. static int tg3_power_up(struct tg3 *tp)
  2699. {
  2700. int err;
  2701. tg3_enable_register_access(tp);
  2702. err = pci_set_power_state(tp->pdev, PCI_D0);
  2703. if (!err) {
  2704. /* Switch out of Vaux if it is a NIC */
  2705. tg3_pwrsrc_switch_to_vmain(tp);
  2706. } else {
  2707. netdev_err(tp->dev, "Transition to D0 failed\n");
  2708. }
  2709. return err;
  2710. }
  2711. static int tg3_power_down_prepare(struct tg3 *tp)
  2712. {
  2713. u32 misc_host_ctrl;
  2714. bool device_should_wake, do_low_power;
  2715. tg3_enable_register_access(tp);
  2716. /* Restore the CLKREQ setting. */
  2717. if (tg3_flag(tp, CLKREQ_BUG)) {
  2718. u16 lnkctl;
  2719. pci_read_config_word(tp->pdev,
  2720. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2721. &lnkctl);
  2722. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2723. pci_write_config_word(tp->pdev,
  2724. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2725. lnkctl);
  2726. }
  2727. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2728. tw32(TG3PCI_MISC_HOST_CTRL,
  2729. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2730. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2731. tg3_flag(tp, WOL_ENABLE);
  2732. if (tg3_flag(tp, USE_PHYLIB)) {
  2733. do_low_power = false;
  2734. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2735. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2736. struct phy_device *phydev;
  2737. u32 phyid, advertising;
  2738. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2739. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2740. tp->link_config.orig_speed = phydev->speed;
  2741. tp->link_config.orig_duplex = phydev->duplex;
  2742. tp->link_config.orig_autoneg = phydev->autoneg;
  2743. tp->link_config.orig_advertising = phydev->advertising;
  2744. advertising = ADVERTISED_TP |
  2745. ADVERTISED_Pause |
  2746. ADVERTISED_Autoneg |
  2747. ADVERTISED_10baseT_Half;
  2748. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2749. if (tg3_flag(tp, WOL_SPEED_100MB))
  2750. advertising |=
  2751. ADVERTISED_100baseT_Half |
  2752. ADVERTISED_100baseT_Full |
  2753. ADVERTISED_10baseT_Full;
  2754. else
  2755. advertising |= ADVERTISED_10baseT_Full;
  2756. }
  2757. phydev->advertising = advertising;
  2758. phy_start_aneg(phydev);
  2759. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2760. if (phyid != PHY_ID_BCMAC131) {
  2761. phyid &= PHY_BCM_OUI_MASK;
  2762. if (phyid == PHY_BCM_OUI_1 ||
  2763. phyid == PHY_BCM_OUI_2 ||
  2764. phyid == PHY_BCM_OUI_3)
  2765. do_low_power = true;
  2766. }
  2767. }
  2768. } else {
  2769. do_low_power = true;
  2770. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2771. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2772. tp->link_config.orig_speed = tp->link_config.speed;
  2773. tp->link_config.orig_duplex = tp->link_config.duplex;
  2774. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2775. }
  2776. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2777. tp->link_config.speed = SPEED_10;
  2778. tp->link_config.duplex = DUPLEX_HALF;
  2779. tp->link_config.autoneg = AUTONEG_ENABLE;
  2780. tg3_setup_phy(tp, 0);
  2781. }
  2782. }
  2783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2784. u32 val;
  2785. val = tr32(GRC_VCPU_EXT_CTRL);
  2786. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2787. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2788. int i;
  2789. u32 val;
  2790. for (i = 0; i < 200; i++) {
  2791. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2792. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2793. break;
  2794. msleep(1);
  2795. }
  2796. }
  2797. if (tg3_flag(tp, WOL_CAP))
  2798. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2799. WOL_DRV_STATE_SHUTDOWN |
  2800. WOL_DRV_WOL |
  2801. WOL_SET_MAGIC_PKT);
  2802. if (device_should_wake) {
  2803. u32 mac_mode;
  2804. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2805. if (do_low_power &&
  2806. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2807. tg3_phy_auxctl_write(tp,
  2808. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2809. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2810. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2811. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2812. udelay(40);
  2813. }
  2814. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2815. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2816. else
  2817. mac_mode = MAC_MODE_PORT_MODE_MII;
  2818. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2819. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2820. ASIC_REV_5700) {
  2821. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2822. SPEED_100 : SPEED_10;
  2823. if (tg3_5700_link_polarity(tp, speed))
  2824. mac_mode |= MAC_MODE_LINK_POLARITY;
  2825. else
  2826. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2827. }
  2828. } else {
  2829. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2830. }
  2831. if (!tg3_flag(tp, 5750_PLUS))
  2832. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2833. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2834. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2835. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2836. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2837. if (tg3_flag(tp, ENABLE_APE))
  2838. mac_mode |= MAC_MODE_APE_TX_EN |
  2839. MAC_MODE_APE_RX_EN |
  2840. MAC_MODE_TDE_ENABLE;
  2841. tw32_f(MAC_MODE, mac_mode);
  2842. udelay(100);
  2843. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2844. udelay(10);
  2845. }
  2846. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2847. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2849. u32 base_val;
  2850. base_val = tp->pci_clock_ctrl;
  2851. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2852. CLOCK_CTRL_TXCLK_DISABLE);
  2853. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2854. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2855. } else if (tg3_flag(tp, 5780_CLASS) ||
  2856. tg3_flag(tp, CPMU_PRESENT) ||
  2857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2858. /* do nothing */
  2859. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2860. u32 newbits1, newbits2;
  2861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2862. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2863. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2864. CLOCK_CTRL_TXCLK_DISABLE |
  2865. CLOCK_CTRL_ALTCLK);
  2866. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2867. } else if (tg3_flag(tp, 5705_PLUS)) {
  2868. newbits1 = CLOCK_CTRL_625_CORE;
  2869. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2870. } else {
  2871. newbits1 = CLOCK_CTRL_ALTCLK;
  2872. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2873. }
  2874. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2875. 40);
  2876. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2877. 40);
  2878. if (!tg3_flag(tp, 5705_PLUS)) {
  2879. u32 newbits3;
  2880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2882. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2883. CLOCK_CTRL_TXCLK_DISABLE |
  2884. CLOCK_CTRL_44MHZ_CORE);
  2885. } else {
  2886. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2887. }
  2888. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2889. tp->pci_clock_ctrl | newbits3, 40);
  2890. }
  2891. }
  2892. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2893. tg3_power_down_phy(tp, do_low_power);
  2894. tg3_frob_aux_power(tp, true);
  2895. /* Workaround for unstable PLL clock */
  2896. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2897. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2898. u32 val = tr32(0x7d00);
  2899. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2900. tw32(0x7d00, val);
  2901. if (!tg3_flag(tp, ENABLE_ASF)) {
  2902. int err;
  2903. err = tg3_nvram_lock(tp);
  2904. tg3_halt_cpu(tp, RX_CPU_BASE);
  2905. if (!err)
  2906. tg3_nvram_unlock(tp);
  2907. }
  2908. }
  2909. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2910. return 0;
  2911. }
  2912. static void tg3_power_down(struct tg3 *tp)
  2913. {
  2914. tg3_power_down_prepare(tp);
  2915. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2916. pci_set_power_state(tp->pdev, PCI_D3hot);
  2917. }
  2918. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2919. {
  2920. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2921. case MII_TG3_AUX_STAT_10HALF:
  2922. *speed = SPEED_10;
  2923. *duplex = DUPLEX_HALF;
  2924. break;
  2925. case MII_TG3_AUX_STAT_10FULL:
  2926. *speed = SPEED_10;
  2927. *duplex = DUPLEX_FULL;
  2928. break;
  2929. case MII_TG3_AUX_STAT_100HALF:
  2930. *speed = SPEED_100;
  2931. *duplex = DUPLEX_HALF;
  2932. break;
  2933. case MII_TG3_AUX_STAT_100FULL:
  2934. *speed = SPEED_100;
  2935. *duplex = DUPLEX_FULL;
  2936. break;
  2937. case MII_TG3_AUX_STAT_1000HALF:
  2938. *speed = SPEED_1000;
  2939. *duplex = DUPLEX_HALF;
  2940. break;
  2941. case MII_TG3_AUX_STAT_1000FULL:
  2942. *speed = SPEED_1000;
  2943. *duplex = DUPLEX_FULL;
  2944. break;
  2945. default:
  2946. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2947. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2948. SPEED_10;
  2949. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2950. DUPLEX_HALF;
  2951. break;
  2952. }
  2953. *speed = SPEED_INVALID;
  2954. *duplex = DUPLEX_INVALID;
  2955. break;
  2956. }
  2957. }
  2958. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2959. {
  2960. int err = 0;
  2961. u32 val, new_adv;
  2962. new_adv = ADVERTISE_CSMA;
  2963. if (advertise & ADVERTISED_10baseT_Half)
  2964. new_adv |= ADVERTISE_10HALF;
  2965. if (advertise & ADVERTISED_10baseT_Full)
  2966. new_adv |= ADVERTISE_10FULL;
  2967. if (advertise & ADVERTISED_100baseT_Half)
  2968. new_adv |= ADVERTISE_100HALF;
  2969. if (advertise & ADVERTISED_100baseT_Full)
  2970. new_adv |= ADVERTISE_100FULL;
  2971. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2972. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2973. if (err)
  2974. goto done;
  2975. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2976. goto done;
  2977. new_adv = 0;
  2978. if (advertise & ADVERTISED_1000baseT_Half)
  2979. new_adv |= ADVERTISE_1000HALF;
  2980. if (advertise & ADVERTISED_1000baseT_Full)
  2981. new_adv |= ADVERTISE_1000FULL;
  2982. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2983. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2984. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2985. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2986. if (err)
  2987. goto done;
  2988. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2989. goto done;
  2990. tw32(TG3_CPMU_EEE_MODE,
  2991. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2992. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2993. if (!err) {
  2994. u32 err2;
  2995. val = 0;
  2996. /* Advertise 100-BaseTX EEE ability */
  2997. if (advertise & ADVERTISED_100baseT_Full)
  2998. val |= MDIO_AN_EEE_ADV_100TX;
  2999. /* Advertise 1000-BaseT EEE ability */
  3000. if (advertise & ADVERTISED_1000baseT_Full)
  3001. val |= MDIO_AN_EEE_ADV_1000T;
  3002. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3003. if (err)
  3004. val = 0;
  3005. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3006. case ASIC_REV_5717:
  3007. case ASIC_REV_57765:
  3008. case ASIC_REV_5719:
  3009. /* If we advertised any eee advertisements above... */
  3010. if (val)
  3011. val = MII_TG3_DSP_TAP26_ALNOKO |
  3012. MII_TG3_DSP_TAP26_RMRXSTO |
  3013. MII_TG3_DSP_TAP26_OPCSINPT;
  3014. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3015. /* Fall through */
  3016. case ASIC_REV_5720:
  3017. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3018. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3019. MII_TG3_DSP_CH34TP2_HIBW01);
  3020. }
  3021. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3022. if (!err)
  3023. err = err2;
  3024. }
  3025. done:
  3026. return err;
  3027. }
  3028. static void tg3_phy_copper_begin(struct tg3 *tp)
  3029. {
  3030. u32 new_adv;
  3031. int i;
  3032. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3033. new_adv = ADVERTISED_10baseT_Half |
  3034. ADVERTISED_10baseT_Full;
  3035. if (tg3_flag(tp, WOL_SPEED_100MB))
  3036. new_adv |= ADVERTISED_100baseT_Half |
  3037. ADVERTISED_100baseT_Full;
  3038. tg3_phy_autoneg_cfg(tp, new_adv,
  3039. FLOW_CTRL_TX | FLOW_CTRL_RX);
  3040. } else if (tp->link_config.speed == SPEED_INVALID) {
  3041. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3042. tp->link_config.advertising &=
  3043. ~(ADVERTISED_1000baseT_Half |
  3044. ADVERTISED_1000baseT_Full);
  3045. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  3046. tp->link_config.flowctrl);
  3047. } else {
  3048. /* Asking for a specific link mode. */
  3049. if (tp->link_config.speed == SPEED_1000) {
  3050. if (tp->link_config.duplex == DUPLEX_FULL)
  3051. new_adv = ADVERTISED_1000baseT_Full;
  3052. else
  3053. new_adv = ADVERTISED_1000baseT_Half;
  3054. } else if (tp->link_config.speed == SPEED_100) {
  3055. if (tp->link_config.duplex == DUPLEX_FULL)
  3056. new_adv = ADVERTISED_100baseT_Full;
  3057. else
  3058. new_adv = ADVERTISED_100baseT_Half;
  3059. } else {
  3060. if (tp->link_config.duplex == DUPLEX_FULL)
  3061. new_adv = ADVERTISED_10baseT_Full;
  3062. else
  3063. new_adv = ADVERTISED_10baseT_Half;
  3064. }
  3065. tg3_phy_autoneg_cfg(tp, new_adv,
  3066. tp->link_config.flowctrl);
  3067. }
  3068. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  3069. tp->link_config.speed != SPEED_INVALID) {
  3070. u32 bmcr, orig_bmcr;
  3071. tp->link_config.active_speed = tp->link_config.speed;
  3072. tp->link_config.active_duplex = tp->link_config.duplex;
  3073. bmcr = 0;
  3074. switch (tp->link_config.speed) {
  3075. default:
  3076. case SPEED_10:
  3077. break;
  3078. case SPEED_100:
  3079. bmcr |= BMCR_SPEED100;
  3080. break;
  3081. case SPEED_1000:
  3082. bmcr |= BMCR_SPEED1000;
  3083. break;
  3084. }
  3085. if (tp->link_config.duplex == DUPLEX_FULL)
  3086. bmcr |= BMCR_FULLDPLX;
  3087. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3088. (bmcr != orig_bmcr)) {
  3089. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3090. for (i = 0; i < 1500; i++) {
  3091. u32 tmp;
  3092. udelay(10);
  3093. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3094. tg3_readphy(tp, MII_BMSR, &tmp))
  3095. continue;
  3096. if (!(tmp & BMSR_LSTATUS)) {
  3097. udelay(40);
  3098. break;
  3099. }
  3100. }
  3101. tg3_writephy(tp, MII_BMCR, bmcr);
  3102. udelay(40);
  3103. }
  3104. } else {
  3105. tg3_writephy(tp, MII_BMCR,
  3106. BMCR_ANENABLE | BMCR_ANRESTART);
  3107. }
  3108. }
  3109. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3110. {
  3111. int err;
  3112. /* Turn off tap power management. */
  3113. /* Set Extended packet length bit */
  3114. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3115. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3116. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3117. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3118. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3119. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3120. udelay(40);
  3121. return err;
  3122. }
  3123. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  3124. {
  3125. u32 adv_reg, all_mask = 0;
  3126. if (mask & ADVERTISED_10baseT_Half)
  3127. all_mask |= ADVERTISE_10HALF;
  3128. if (mask & ADVERTISED_10baseT_Full)
  3129. all_mask |= ADVERTISE_10FULL;
  3130. if (mask & ADVERTISED_100baseT_Half)
  3131. all_mask |= ADVERTISE_100HALF;
  3132. if (mask & ADVERTISED_100baseT_Full)
  3133. all_mask |= ADVERTISE_100FULL;
  3134. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  3135. return 0;
  3136. if ((adv_reg & ADVERTISE_ALL) != all_mask)
  3137. return 0;
  3138. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3139. u32 tg3_ctrl;
  3140. all_mask = 0;
  3141. if (mask & ADVERTISED_1000baseT_Half)
  3142. all_mask |= ADVERTISE_1000HALF;
  3143. if (mask & ADVERTISED_1000baseT_Full)
  3144. all_mask |= ADVERTISE_1000FULL;
  3145. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3146. return 0;
  3147. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3148. if (tg3_ctrl != all_mask)
  3149. return 0;
  3150. }
  3151. return 1;
  3152. }
  3153. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  3154. {
  3155. u32 curadv, reqadv;
  3156. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3157. return 1;
  3158. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3159. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  3160. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3161. if (curadv != reqadv)
  3162. return 0;
  3163. if (tg3_flag(tp, PAUSE_AUTONEG))
  3164. tg3_readphy(tp, MII_LPA, rmtadv);
  3165. } else {
  3166. /* Reprogram the advertisement register, even if it
  3167. * does not affect the current link. If the link
  3168. * gets renegotiated in the future, we can save an
  3169. * additional renegotiation cycle by advertising
  3170. * it correctly in the first place.
  3171. */
  3172. if (curadv != reqadv) {
  3173. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  3174. ADVERTISE_PAUSE_ASYM);
  3175. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  3176. }
  3177. }
  3178. return 1;
  3179. }
  3180. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3181. {
  3182. int current_link_up;
  3183. u32 bmsr, val;
  3184. u32 lcl_adv, rmt_adv;
  3185. u16 current_speed;
  3186. u8 current_duplex;
  3187. int i, err;
  3188. tw32(MAC_EVENT, 0);
  3189. tw32_f(MAC_STATUS,
  3190. (MAC_STATUS_SYNC_CHANGED |
  3191. MAC_STATUS_CFG_CHANGED |
  3192. MAC_STATUS_MI_COMPLETION |
  3193. MAC_STATUS_LNKSTATE_CHANGED));
  3194. udelay(40);
  3195. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3196. tw32_f(MAC_MI_MODE,
  3197. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3198. udelay(80);
  3199. }
  3200. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3201. /* Some third-party PHYs need to be reset on link going
  3202. * down.
  3203. */
  3204. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3206. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3207. netif_carrier_ok(tp->dev)) {
  3208. tg3_readphy(tp, MII_BMSR, &bmsr);
  3209. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3210. !(bmsr & BMSR_LSTATUS))
  3211. force_reset = 1;
  3212. }
  3213. if (force_reset)
  3214. tg3_phy_reset(tp);
  3215. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3216. tg3_readphy(tp, MII_BMSR, &bmsr);
  3217. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3218. !tg3_flag(tp, INIT_COMPLETE))
  3219. bmsr = 0;
  3220. if (!(bmsr & BMSR_LSTATUS)) {
  3221. err = tg3_init_5401phy_dsp(tp);
  3222. if (err)
  3223. return err;
  3224. tg3_readphy(tp, MII_BMSR, &bmsr);
  3225. for (i = 0; i < 1000; i++) {
  3226. udelay(10);
  3227. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3228. (bmsr & BMSR_LSTATUS)) {
  3229. udelay(40);
  3230. break;
  3231. }
  3232. }
  3233. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3234. TG3_PHY_REV_BCM5401_B0 &&
  3235. !(bmsr & BMSR_LSTATUS) &&
  3236. tp->link_config.active_speed == SPEED_1000) {
  3237. err = tg3_phy_reset(tp);
  3238. if (!err)
  3239. err = tg3_init_5401phy_dsp(tp);
  3240. if (err)
  3241. return err;
  3242. }
  3243. }
  3244. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3245. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3246. /* 5701 {A0,B0} CRC bug workaround */
  3247. tg3_writephy(tp, 0x15, 0x0a75);
  3248. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3249. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3250. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3251. }
  3252. /* Clear pending interrupts... */
  3253. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3254. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3255. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3256. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3257. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3258. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3259. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3260. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3261. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3262. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3263. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3264. else
  3265. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3266. }
  3267. current_link_up = 0;
  3268. current_speed = SPEED_INVALID;
  3269. current_duplex = DUPLEX_INVALID;
  3270. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3271. err = tg3_phy_auxctl_read(tp,
  3272. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3273. &val);
  3274. if (!err && !(val & (1 << 10))) {
  3275. tg3_phy_auxctl_write(tp,
  3276. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3277. val | (1 << 10));
  3278. goto relink;
  3279. }
  3280. }
  3281. bmsr = 0;
  3282. for (i = 0; i < 100; i++) {
  3283. tg3_readphy(tp, MII_BMSR, &bmsr);
  3284. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3285. (bmsr & BMSR_LSTATUS))
  3286. break;
  3287. udelay(40);
  3288. }
  3289. if (bmsr & BMSR_LSTATUS) {
  3290. u32 aux_stat, bmcr;
  3291. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3292. for (i = 0; i < 2000; i++) {
  3293. udelay(10);
  3294. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3295. aux_stat)
  3296. break;
  3297. }
  3298. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3299. &current_speed,
  3300. &current_duplex);
  3301. bmcr = 0;
  3302. for (i = 0; i < 200; i++) {
  3303. tg3_readphy(tp, MII_BMCR, &bmcr);
  3304. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3305. continue;
  3306. if (bmcr && bmcr != 0x7fff)
  3307. break;
  3308. udelay(10);
  3309. }
  3310. lcl_adv = 0;
  3311. rmt_adv = 0;
  3312. tp->link_config.active_speed = current_speed;
  3313. tp->link_config.active_duplex = current_duplex;
  3314. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3315. if ((bmcr & BMCR_ANENABLE) &&
  3316. tg3_copper_is_advertising_all(tp,
  3317. tp->link_config.advertising)) {
  3318. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  3319. &rmt_adv))
  3320. current_link_up = 1;
  3321. }
  3322. } else {
  3323. if (!(bmcr & BMCR_ANENABLE) &&
  3324. tp->link_config.speed == current_speed &&
  3325. tp->link_config.duplex == current_duplex &&
  3326. tp->link_config.flowctrl ==
  3327. tp->link_config.active_flowctrl) {
  3328. current_link_up = 1;
  3329. }
  3330. }
  3331. if (current_link_up == 1 &&
  3332. tp->link_config.active_duplex == DUPLEX_FULL)
  3333. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3334. }
  3335. relink:
  3336. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3337. tg3_phy_copper_begin(tp);
  3338. tg3_readphy(tp, MII_BMSR, &bmsr);
  3339. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3340. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3341. current_link_up = 1;
  3342. }
  3343. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3344. if (current_link_up == 1) {
  3345. if (tp->link_config.active_speed == SPEED_100 ||
  3346. tp->link_config.active_speed == SPEED_10)
  3347. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3348. else
  3349. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3350. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3351. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3352. else
  3353. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3354. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3355. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3356. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3358. if (current_link_up == 1 &&
  3359. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3360. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3361. else
  3362. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3363. }
  3364. /* ??? Without this setting Netgear GA302T PHY does not
  3365. * ??? send/receive packets...
  3366. */
  3367. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3368. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3369. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3370. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3371. udelay(80);
  3372. }
  3373. tw32_f(MAC_MODE, tp->mac_mode);
  3374. udelay(40);
  3375. tg3_phy_eee_adjust(tp, current_link_up);
  3376. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3377. /* Polled via timer. */
  3378. tw32_f(MAC_EVENT, 0);
  3379. } else {
  3380. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3381. }
  3382. udelay(40);
  3383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3384. current_link_up == 1 &&
  3385. tp->link_config.active_speed == SPEED_1000 &&
  3386. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3387. udelay(120);
  3388. tw32_f(MAC_STATUS,
  3389. (MAC_STATUS_SYNC_CHANGED |
  3390. MAC_STATUS_CFG_CHANGED));
  3391. udelay(40);
  3392. tg3_write_mem(tp,
  3393. NIC_SRAM_FIRMWARE_MBOX,
  3394. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3395. }
  3396. /* Prevent send BD corruption. */
  3397. if (tg3_flag(tp, CLKREQ_BUG)) {
  3398. u16 oldlnkctl, newlnkctl;
  3399. pci_read_config_word(tp->pdev,
  3400. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3401. &oldlnkctl);
  3402. if (tp->link_config.active_speed == SPEED_100 ||
  3403. tp->link_config.active_speed == SPEED_10)
  3404. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3405. else
  3406. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3407. if (newlnkctl != oldlnkctl)
  3408. pci_write_config_word(tp->pdev,
  3409. pci_pcie_cap(tp->pdev) +
  3410. PCI_EXP_LNKCTL, newlnkctl);
  3411. }
  3412. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3413. if (current_link_up)
  3414. netif_carrier_on(tp->dev);
  3415. else
  3416. netif_carrier_off(tp->dev);
  3417. tg3_link_report(tp);
  3418. }
  3419. return 0;
  3420. }
  3421. struct tg3_fiber_aneginfo {
  3422. int state;
  3423. #define ANEG_STATE_UNKNOWN 0
  3424. #define ANEG_STATE_AN_ENABLE 1
  3425. #define ANEG_STATE_RESTART_INIT 2
  3426. #define ANEG_STATE_RESTART 3
  3427. #define ANEG_STATE_DISABLE_LINK_OK 4
  3428. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3429. #define ANEG_STATE_ABILITY_DETECT 6
  3430. #define ANEG_STATE_ACK_DETECT_INIT 7
  3431. #define ANEG_STATE_ACK_DETECT 8
  3432. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3433. #define ANEG_STATE_COMPLETE_ACK 10
  3434. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3435. #define ANEG_STATE_IDLE_DETECT 12
  3436. #define ANEG_STATE_LINK_OK 13
  3437. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3438. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3439. u32 flags;
  3440. #define MR_AN_ENABLE 0x00000001
  3441. #define MR_RESTART_AN 0x00000002
  3442. #define MR_AN_COMPLETE 0x00000004
  3443. #define MR_PAGE_RX 0x00000008
  3444. #define MR_NP_LOADED 0x00000010
  3445. #define MR_TOGGLE_TX 0x00000020
  3446. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3447. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3448. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3449. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3450. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3451. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3452. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3453. #define MR_TOGGLE_RX 0x00002000
  3454. #define MR_NP_RX 0x00004000
  3455. #define MR_LINK_OK 0x80000000
  3456. unsigned long link_time, cur_time;
  3457. u32 ability_match_cfg;
  3458. int ability_match_count;
  3459. char ability_match, idle_match, ack_match;
  3460. u32 txconfig, rxconfig;
  3461. #define ANEG_CFG_NP 0x00000080
  3462. #define ANEG_CFG_ACK 0x00000040
  3463. #define ANEG_CFG_RF2 0x00000020
  3464. #define ANEG_CFG_RF1 0x00000010
  3465. #define ANEG_CFG_PS2 0x00000001
  3466. #define ANEG_CFG_PS1 0x00008000
  3467. #define ANEG_CFG_HD 0x00004000
  3468. #define ANEG_CFG_FD 0x00002000
  3469. #define ANEG_CFG_INVAL 0x00001f06
  3470. };
  3471. #define ANEG_OK 0
  3472. #define ANEG_DONE 1
  3473. #define ANEG_TIMER_ENAB 2
  3474. #define ANEG_FAILED -1
  3475. #define ANEG_STATE_SETTLE_TIME 10000
  3476. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3477. struct tg3_fiber_aneginfo *ap)
  3478. {
  3479. u16 flowctrl;
  3480. unsigned long delta;
  3481. u32 rx_cfg_reg;
  3482. int ret;
  3483. if (ap->state == ANEG_STATE_UNKNOWN) {
  3484. ap->rxconfig = 0;
  3485. ap->link_time = 0;
  3486. ap->cur_time = 0;
  3487. ap->ability_match_cfg = 0;
  3488. ap->ability_match_count = 0;
  3489. ap->ability_match = 0;
  3490. ap->idle_match = 0;
  3491. ap->ack_match = 0;
  3492. }
  3493. ap->cur_time++;
  3494. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3495. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3496. if (rx_cfg_reg != ap->ability_match_cfg) {
  3497. ap->ability_match_cfg = rx_cfg_reg;
  3498. ap->ability_match = 0;
  3499. ap->ability_match_count = 0;
  3500. } else {
  3501. if (++ap->ability_match_count > 1) {
  3502. ap->ability_match = 1;
  3503. ap->ability_match_cfg = rx_cfg_reg;
  3504. }
  3505. }
  3506. if (rx_cfg_reg & ANEG_CFG_ACK)
  3507. ap->ack_match = 1;
  3508. else
  3509. ap->ack_match = 0;
  3510. ap->idle_match = 0;
  3511. } else {
  3512. ap->idle_match = 1;
  3513. ap->ability_match_cfg = 0;
  3514. ap->ability_match_count = 0;
  3515. ap->ability_match = 0;
  3516. ap->ack_match = 0;
  3517. rx_cfg_reg = 0;
  3518. }
  3519. ap->rxconfig = rx_cfg_reg;
  3520. ret = ANEG_OK;
  3521. switch (ap->state) {
  3522. case ANEG_STATE_UNKNOWN:
  3523. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3524. ap->state = ANEG_STATE_AN_ENABLE;
  3525. /* fallthru */
  3526. case ANEG_STATE_AN_ENABLE:
  3527. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3528. if (ap->flags & MR_AN_ENABLE) {
  3529. ap->link_time = 0;
  3530. ap->cur_time = 0;
  3531. ap->ability_match_cfg = 0;
  3532. ap->ability_match_count = 0;
  3533. ap->ability_match = 0;
  3534. ap->idle_match = 0;
  3535. ap->ack_match = 0;
  3536. ap->state = ANEG_STATE_RESTART_INIT;
  3537. } else {
  3538. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3539. }
  3540. break;
  3541. case ANEG_STATE_RESTART_INIT:
  3542. ap->link_time = ap->cur_time;
  3543. ap->flags &= ~(MR_NP_LOADED);
  3544. ap->txconfig = 0;
  3545. tw32(MAC_TX_AUTO_NEG, 0);
  3546. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3547. tw32_f(MAC_MODE, tp->mac_mode);
  3548. udelay(40);
  3549. ret = ANEG_TIMER_ENAB;
  3550. ap->state = ANEG_STATE_RESTART;
  3551. /* fallthru */
  3552. case ANEG_STATE_RESTART:
  3553. delta = ap->cur_time - ap->link_time;
  3554. if (delta > ANEG_STATE_SETTLE_TIME)
  3555. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3556. else
  3557. ret = ANEG_TIMER_ENAB;
  3558. break;
  3559. case ANEG_STATE_DISABLE_LINK_OK:
  3560. ret = ANEG_DONE;
  3561. break;
  3562. case ANEG_STATE_ABILITY_DETECT_INIT:
  3563. ap->flags &= ~(MR_TOGGLE_TX);
  3564. ap->txconfig = ANEG_CFG_FD;
  3565. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3566. if (flowctrl & ADVERTISE_1000XPAUSE)
  3567. ap->txconfig |= ANEG_CFG_PS1;
  3568. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3569. ap->txconfig |= ANEG_CFG_PS2;
  3570. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3571. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3572. tw32_f(MAC_MODE, tp->mac_mode);
  3573. udelay(40);
  3574. ap->state = ANEG_STATE_ABILITY_DETECT;
  3575. break;
  3576. case ANEG_STATE_ABILITY_DETECT:
  3577. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3578. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3579. break;
  3580. case ANEG_STATE_ACK_DETECT_INIT:
  3581. ap->txconfig |= ANEG_CFG_ACK;
  3582. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3583. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3584. tw32_f(MAC_MODE, tp->mac_mode);
  3585. udelay(40);
  3586. ap->state = ANEG_STATE_ACK_DETECT;
  3587. /* fallthru */
  3588. case ANEG_STATE_ACK_DETECT:
  3589. if (ap->ack_match != 0) {
  3590. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3591. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3592. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3593. } else {
  3594. ap->state = ANEG_STATE_AN_ENABLE;
  3595. }
  3596. } else if (ap->ability_match != 0 &&
  3597. ap->rxconfig == 0) {
  3598. ap->state = ANEG_STATE_AN_ENABLE;
  3599. }
  3600. break;
  3601. case ANEG_STATE_COMPLETE_ACK_INIT:
  3602. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3603. ret = ANEG_FAILED;
  3604. break;
  3605. }
  3606. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3607. MR_LP_ADV_HALF_DUPLEX |
  3608. MR_LP_ADV_SYM_PAUSE |
  3609. MR_LP_ADV_ASYM_PAUSE |
  3610. MR_LP_ADV_REMOTE_FAULT1 |
  3611. MR_LP_ADV_REMOTE_FAULT2 |
  3612. MR_LP_ADV_NEXT_PAGE |
  3613. MR_TOGGLE_RX |
  3614. MR_NP_RX);
  3615. if (ap->rxconfig & ANEG_CFG_FD)
  3616. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3617. if (ap->rxconfig & ANEG_CFG_HD)
  3618. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3619. if (ap->rxconfig & ANEG_CFG_PS1)
  3620. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3621. if (ap->rxconfig & ANEG_CFG_PS2)
  3622. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3623. if (ap->rxconfig & ANEG_CFG_RF1)
  3624. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3625. if (ap->rxconfig & ANEG_CFG_RF2)
  3626. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3627. if (ap->rxconfig & ANEG_CFG_NP)
  3628. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3629. ap->link_time = ap->cur_time;
  3630. ap->flags ^= (MR_TOGGLE_TX);
  3631. if (ap->rxconfig & 0x0008)
  3632. ap->flags |= MR_TOGGLE_RX;
  3633. if (ap->rxconfig & ANEG_CFG_NP)
  3634. ap->flags |= MR_NP_RX;
  3635. ap->flags |= MR_PAGE_RX;
  3636. ap->state = ANEG_STATE_COMPLETE_ACK;
  3637. ret = ANEG_TIMER_ENAB;
  3638. break;
  3639. case ANEG_STATE_COMPLETE_ACK:
  3640. if (ap->ability_match != 0 &&
  3641. ap->rxconfig == 0) {
  3642. ap->state = ANEG_STATE_AN_ENABLE;
  3643. break;
  3644. }
  3645. delta = ap->cur_time - ap->link_time;
  3646. if (delta > ANEG_STATE_SETTLE_TIME) {
  3647. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3648. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3649. } else {
  3650. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3651. !(ap->flags & MR_NP_RX)) {
  3652. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3653. } else {
  3654. ret = ANEG_FAILED;
  3655. }
  3656. }
  3657. }
  3658. break;
  3659. case ANEG_STATE_IDLE_DETECT_INIT:
  3660. ap->link_time = ap->cur_time;
  3661. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3662. tw32_f(MAC_MODE, tp->mac_mode);
  3663. udelay(40);
  3664. ap->state = ANEG_STATE_IDLE_DETECT;
  3665. ret = ANEG_TIMER_ENAB;
  3666. break;
  3667. case ANEG_STATE_IDLE_DETECT:
  3668. if (ap->ability_match != 0 &&
  3669. ap->rxconfig == 0) {
  3670. ap->state = ANEG_STATE_AN_ENABLE;
  3671. break;
  3672. }
  3673. delta = ap->cur_time - ap->link_time;
  3674. if (delta > ANEG_STATE_SETTLE_TIME) {
  3675. /* XXX another gem from the Broadcom driver :( */
  3676. ap->state = ANEG_STATE_LINK_OK;
  3677. }
  3678. break;
  3679. case ANEG_STATE_LINK_OK:
  3680. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3681. ret = ANEG_DONE;
  3682. break;
  3683. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3684. /* ??? unimplemented */
  3685. break;
  3686. case ANEG_STATE_NEXT_PAGE_WAIT:
  3687. /* ??? unimplemented */
  3688. break;
  3689. default:
  3690. ret = ANEG_FAILED;
  3691. break;
  3692. }
  3693. return ret;
  3694. }
  3695. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3696. {
  3697. int res = 0;
  3698. struct tg3_fiber_aneginfo aninfo;
  3699. int status = ANEG_FAILED;
  3700. unsigned int tick;
  3701. u32 tmp;
  3702. tw32_f(MAC_TX_AUTO_NEG, 0);
  3703. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3704. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3705. udelay(40);
  3706. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3707. udelay(40);
  3708. memset(&aninfo, 0, sizeof(aninfo));
  3709. aninfo.flags |= MR_AN_ENABLE;
  3710. aninfo.state = ANEG_STATE_UNKNOWN;
  3711. aninfo.cur_time = 0;
  3712. tick = 0;
  3713. while (++tick < 195000) {
  3714. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3715. if (status == ANEG_DONE || status == ANEG_FAILED)
  3716. break;
  3717. udelay(1);
  3718. }
  3719. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3720. tw32_f(MAC_MODE, tp->mac_mode);
  3721. udelay(40);
  3722. *txflags = aninfo.txconfig;
  3723. *rxflags = aninfo.flags;
  3724. if (status == ANEG_DONE &&
  3725. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3726. MR_LP_ADV_FULL_DUPLEX)))
  3727. res = 1;
  3728. return res;
  3729. }
  3730. static void tg3_init_bcm8002(struct tg3 *tp)
  3731. {
  3732. u32 mac_status = tr32(MAC_STATUS);
  3733. int i;
  3734. /* Reset when initting first time or we have a link. */
  3735. if (tg3_flag(tp, INIT_COMPLETE) &&
  3736. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3737. return;
  3738. /* Set PLL lock range. */
  3739. tg3_writephy(tp, 0x16, 0x8007);
  3740. /* SW reset */
  3741. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3742. /* Wait for reset to complete. */
  3743. /* XXX schedule_timeout() ... */
  3744. for (i = 0; i < 500; i++)
  3745. udelay(10);
  3746. /* Config mode; select PMA/Ch 1 regs. */
  3747. tg3_writephy(tp, 0x10, 0x8411);
  3748. /* Enable auto-lock and comdet, select txclk for tx. */
  3749. tg3_writephy(tp, 0x11, 0x0a10);
  3750. tg3_writephy(tp, 0x18, 0x00a0);
  3751. tg3_writephy(tp, 0x16, 0x41ff);
  3752. /* Assert and deassert POR. */
  3753. tg3_writephy(tp, 0x13, 0x0400);
  3754. udelay(40);
  3755. tg3_writephy(tp, 0x13, 0x0000);
  3756. tg3_writephy(tp, 0x11, 0x0a50);
  3757. udelay(40);
  3758. tg3_writephy(tp, 0x11, 0x0a10);
  3759. /* Wait for signal to stabilize */
  3760. /* XXX schedule_timeout() ... */
  3761. for (i = 0; i < 15000; i++)
  3762. udelay(10);
  3763. /* Deselect the channel register so we can read the PHYID
  3764. * later.
  3765. */
  3766. tg3_writephy(tp, 0x10, 0x8011);
  3767. }
  3768. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3769. {
  3770. u16 flowctrl;
  3771. u32 sg_dig_ctrl, sg_dig_status;
  3772. u32 serdes_cfg, expected_sg_dig_ctrl;
  3773. int workaround, port_a;
  3774. int current_link_up;
  3775. serdes_cfg = 0;
  3776. expected_sg_dig_ctrl = 0;
  3777. workaround = 0;
  3778. port_a = 1;
  3779. current_link_up = 0;
  3780. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3781. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3782. workaround = 1;
  3783. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3784. port_a = 0;
  3785. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3786. /* preserve bits 20-23 for voltage regulator */
  3787. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3788. }
  3789. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3790. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3791. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3792. if (workaround) {
  3793. u32 val = serdes_cfg;
  3794. if (port_a)
  3795. val |= 0xc010000;
  3796. else
  3797. val |= 0x4010000;
  3798. tw32_f(MAC_SERDES_CFG, val);
  3799. }
  3800. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3801. }
  3802. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3803. tg3_setup_flow_control(tp, 0, 0);
  3804. current_link_up = 1;
  3805. }
  3806. goto out;
  3807. }
  3808. /* Want auto-negotiation. */
  3809. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3810. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3811. if (flowctrl & ADVERTISE_1000XPAUSE)
  3812. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3813. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3814. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3815. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3816. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3817. tp->serdes_counter &&
  3818. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3819. MAC_STATUS_RCVD_CFG)) ==
  3820. MAC_STATUS_PCS_SYNCED)) {
  3821. tp->serdes_counter--;
  3822. current_link_up = 1;
  3823. goto out;
  3824. }
  3825. restart_autoneg:
  3826. if (workaround)
  3827. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3828. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3829. udelay(5);
  3830. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3831. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3832. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3833. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3834. MAC_STATUS_SIGNAL_DET)) {
  3835. sg_dig_status = tr32(SG_DIG_STATUS);
  3836. mac_status = tr32(MAC_STATUS);
  3837. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3838. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3839. u32 local_adv = 0, remote_adv = 0;
  3840. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3841. local_adv |= ADVERTISE_1000XPAUSE;
  3842. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3843. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3844. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3845. remote_adv |= LPA_1000XPAUSE;
  3846. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3847. remote_adv |= LPA_1000XPAUSE_ASYM;
  3848. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3849. current_link_up = 1;
  3850. tp->serdes_counter = 0;
  3851. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3852. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3853. if (tp->serdes_counter)
  3854. tp->serdes_counter--;
  3855. else {
  3856. if (workaround) {
  3857. u32 val = serdes_cfg;
  3858. if (port_a)
  3859. val |= 0xc010000;
  3860. else
  3861. val |= 0x4010000;
  3862. tw32_f(MAC_SERDES_CFG, val);
  3863. }
  3864. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3865. udelay(40);
  3866. /* Link parallel detection - link is up */
  3867. /* only if we have PCS_SYNC and not */
  3868. /* receiving config code words */
  3869. mac_status = tr32(MAC_STATUS);
  3870. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3871. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3872. tg3_setup_flow_control(tp, 0, 0);
  3873. current_link_up = 1;
  3874. tp->phy_flags |=
  3875. TG3_PHYFLG_PARALLEL_DETECT;
  3876. tp->serdes_counter =
  3877. SERDES_PARALLEL_DET_TIMEOUT;
  3878. } else
  3879. goto restart_autoneg;
  3880. }
  3881. }
  3882. } else {
  3883. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3884. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3885. }
  3886. out:
  3887. return current_link_up;
  3888. }
  3889. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3890. {
  3891. int current_link_up = 0;
  3892. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3893. goto out;
  3894. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3895. u32 txflags, rxflags;
  3896. int i;
  3897. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3898. u32 local_adv = 0, remote_adv = 0;
  3899. if (txflags & ANEG_CFG_PS1)
  3900. local_adv |= ADVERTISE_1000XPAUSE;
  3901. if (txflags & ANEG_CFG_PS2)
  3902. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3903. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3904. remote_adv |= LPA_1000XPAUSE;
  3905. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3906. remote_adv |= LPA_1000XPAUSE_ASYM;
  3907. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3908. current_link_up = 1;
  3909. }
  3910. for (i = 0; i < 30; i++) {
  3911. udelay(20);
  3912. tw32_f(MAC_STATUS,
  3913. (MAC_STATUS_SYNC_CHANGED |
  3914. MAC_STATUS_CFG_CHANGED));
  3915. udelay(40);
  3916. if ((tr32(MAC_STATUS) &
  3917. (MAC_STATUS_SYNC_CHANGED |
  3918. MAC_STATUS_CFG_CHANGED)) == 0)
  3919. break;
  3920. }
  3921. mac_status = tr32(MAC_STATUS);
  3922. if (current_link_up == 0 &&
  3923. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3924. !(mac_status & MAC_STATUS_RCVD_CFG))
  3925. current_link_up = 1;
  3926. } else {
  3927. tg3_setup_flow_control(tp, 0, 0);
  3928. /* Forcing 1000FD link up. */
  3929. current_link_up = 1;
  3930. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3931. udelay(40);
  3932. tw32_f(MAC_MODE, tp->mac_mode);
  3933. udelay(40);
  3934. }
  3935. out:
  3936. return current_link_up;
  3937. }
  3938. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3939. {
  3940. u32 orig_pause_cfg;
  3941. u16 orig_active_speed;
  3942. u8 orig_active_duplex;
  3943. u32 mac_status;
  3944. int current_link_up;
  3945. int i;
  3946. orig_pause_cfg = tp->link_config.active_flowctrl;
  3947. orig_active_speed = tp->link_config.active_speed;
  3948. orig_active_duplex = tp->link_config.active_duplex;
  3949. if (!tg3_flag(tp, HW_AUTONEG) &&
  3950. netif_carrier_ok(tp->dev) &&
  3951. tg3_flag(tp, INIT_COMPLETE)) {
  3952. mac_status = tr32(MAC_STATUS);
  3953. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3954. MAC_STATUS_SIGNAL_DET |
  3955. MAC_STATUS_CFG_CHANGED |
  3956. MAC_STATUS_RCVD_CFG);
  3957. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3958. MAC_STATUS_SIGNAL_DET)) {
  3959. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3960. MAC_STATUS_CFG_CHANGED));
  3961. return 0;
  3962. }
  3963. }
  3964. tw32_f(MAC_TX_AUTO_NEG, 0);
  3965. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3966. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3967. tw32_f(MAC_MODE, tp->mac_mode);
  3968. udelay(40);
  3969. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3970. tg3_init_bcm8002(tp);
  3971. /* Enable link change event even when serdes polling. */
  3972. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3973. udelay(40);
  3974. current_link_up = 0;
  3975. mac_status = tr32(MAC_STATUS);
  3976. if (tg3_flag(tp, HW_AUTONEG))
  3977. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3978. else
  3979. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3980. tp->napi[0].hw_status->status =
  3981. (SD_STATUS_UPDATED |
  3982. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3983. for (i = 0; i < 100; i++) {
  3984. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3985. MAC_STATUS_CFG_CHANGED));
  3986. udelay(5);
  3987. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3988. MAC_STATUS_CFG_CHANGED |
  3989. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3990. break;
  3991. }
  3992. mac_status = tr32(MAC_STATUS);
  3993. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3994. current_link_up = 0;
  3995. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3996. tp->serdes_counter == 0) {
  3997. tw32_f(MAC_MODE, (tp->mac_mode |
  3998. MAC_MODE_SEND_CONFIGS));
  3999. udelay(1);
  4000. tw32_f(MAC_MODE, tp->mac_mode);
  4001. }
  4002. }
  4003. if (current_link_up == 1) {
  4004. tp->link_config.active_speed = SPEED_1000;
  4005. tp->link_config.active_duplex = DUPLEX_FULL;
  4006. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4007. LED_CTRL_LNKLED_OVERRIDE |
  4008. LED_CTRL_1000MBPS_ON));
  4009. } else {
  4010. tp->link_config.active_speed = SPEED_INVALID;
  4011. tp->link_config.active_duplex = DUPLEX_INVALID;
  4012. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4013. LED_CTRL_LNKLED_OVERRIDE |
  4014. LED_CTRL_TRAFFIC_OVERRIDE));
  4015. }
  4016. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4017. if (current_link_up)
  4018. netif_carrier_on(tp->dev);
  4019. else
  4020. netif_carrier_off(tp->dev);
  4021. tg3_link_report(tp);
  4022. } else {
  4023. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4024. if (orig_pause_cfg != now_pause_cfg ||
  4025. orig_active_speed != tp->link_config.active_speed ||
  4026. orig_active_duplex != tp->link_config.active_duplex)
  4027. tg3_link_report(tp);
  4028. }
  4029. return 0;
  4030. }
  4031. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4032. {
  4033. int current_link_up, err = 0;
  4034. u32 bmsr, bmcr;
  4035. u16 current_speed;
  4036. u8 current_duplex;
  4037. u32 local_adv, remote_adv;
  4038. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4039. tw32_f(MAC_MODE, tp->mac_mode);
  4040. udelay(40);
  4041. tw32(MAC_EVENT, 0);
  4042. tw32_f(MAC_STATUS,
  4043. (MAC_STATUS_SYNC_CHANGED |
  4044. MAC_STATUS_CFG_CHANGED |
  4045. MAC_STATUS_MI_COMPLETION |
  4046. MAC_STATUS_LNKSTATE_CHANGED));
  4047. udelay(40);
  4048. if (force_reset)
  4049. tg3_phy_reset(tp);
  4050. current_link_up = 0;
  4051. current_speed = SPEED_INVALID;
  4052. current_duplex = DUPLEX_INVALID;
  4053. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4054. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4055. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4056. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4057. bmsr |= BMSR_LSTATUS;
  4058. else
  4059. bmsr &= ~BMSR_LSTATUS;
  4060. }
  4061. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4062. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4063. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4064. /* do nothing, just check for link up at the end */
  4065. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4066. u32 adv, new_adv;
  4067. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4068. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4069. ADVERTISE_1000XPAUSE |
  4070. ADVERTISE_1000XPSE_ASYM |
  4071. ADVERTISE_SLCT);
  4072. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4073. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  4074. new_adv |= ADVERTISE_1000XHALF;
  4075. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  4076. new_adv |= ADVERTISE_1000XFULL;
  4077. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4078. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  4079. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4080. tg3_writephy(tp, MII_BMCR, bmcr);
  4081. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4082. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4083. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4084. return err;
  4085. }
  4086. } else {
  4087. u32 new_bmcr;
  4088. bmcr &= ~BMCR_SPEED1000;
  4089. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4090. if (tp->link_config.duplex == DUPLEX_FULL)
  4091. new_bmcr |= BMCR_FULLDPLX;
  4092. if (new_bmcr != bmcr) {
  4093. /* BMCR_SPEED1000 is a reserved bit that needs
  4094. * to be set on write.
  4095. */
  4096. new_bmcr |= BMCR_SPEED1000;
  4097. /* Force a linkdown */
  4098. if (netif_carrier_ok(tp->dev)) {
  4099. u32 adv;
  4100. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4101. adv &= ~(ADVERTISE_1000XFULL |
  4102. ADVERTISE_1000XHALF |
  4103. ADVERTISE_SLCT);
  4104. tg3_writephy(tp, MII_ADVERTISE, adv);
  4105. tg3_writephy(tp, MII_BMCR, bmcr |
  4106. BMCR_ANRESTART |
  4107. BMCR_ANENABLE);
  4108. udelay(10);
  4109. netif_carrier_off(tp->dev);
  4110. }
  4111. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4112. bmcr = new_bmcr;
  4113. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4114. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4115. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4116. ASIC_REV_5714) {
  4117. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4118. bmsr |= BMSR_LSTATUS;
  4119. else
  4120. bmsr &= ~BMSR_LSTATUS;
  4121. }
  4122. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4123. }
  4124. }
  4125. if (bmsr & BMSR_LSTATUS) {
  4126. current_speed = SPEED_1000;
  4127. current_link_up = 1;
  4128. if (bmcr & BMCR_FULLDPLX)
  4129. current_duplex = DUPLEX_FULL;
  4130. else
  4131. current_duplex = DUPLEX_HALF;
  4132. local_adv = 0;
  4133. remote_adv = 0;
  4134. if (bmcr & BMCR_ANENABLE) {
  4135. u32 common;
  4136. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4137. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4138. common = local_adv & remote_adv;
  4139. if (common & (ADVERTISE_1000XHALF |
  4140. ADVERTISE_1000XFULL)) {
  4141. if (common & ADVERTISE_1000XFULL)
  4142. current_duplex = DUPLEX_FULL;
  4143. else
  4144. current_duplex = DUPLEX_HALF;
  4145. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4146. /* Link is up via parallel detect */
  4147. } else {
  4148. current_link_up = 0;
  4149. }
  4150. }
  4151. }
  4152. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4153. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4154. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4155. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4156. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4157. tw32_f(MAC_MODE, tp->mac_mode);
  4158. udelay(40);
  4159. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4160. tp->link_config.active_speed = current_speed;
  4161. tp->link_config.active_duplex = current_duplex;
  4162. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4163. if (current_link_up)
  4164. netif_carrier_on(tp->dev);
  4165. else {
  4166. netif_carrier_off(tp->dev);
  4167. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4168. }
  4169. tg3_link_report(tp);
  4170. }
  4171. return err;
  4172. }
  4173. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4174. {
  4175. if (tp->serdes_counter) {
  4176. /* Give autoneg time to complete. */
  4177. tp->serdes_counter--;
  4178. return;
  4179. }
  4180. if (!netif_carrier_ok(tp->dev) &&
  4181. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4182. u32 bmcr;
  4183. tg3_readphy(tp, MII_BMCR, &bmcr);
  4184. if (bmcr & BMCR_ANENABLE) {
  4185. u32 phy1, phy2;
  4186. /* Select shadow register 0x1f */
  4187. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4188. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4189. /* Select expansion interrupt status register */
  4190. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4191. MII_TG3_DSP_EXP1_INT_STAT);
  4192. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4193. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4194. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4195. /* We have signal detect and not receiving
  4196. * config code words, link is up by parallel
  4197. * detection.
  4198. */
  4199. bmcr &= ~BMCR_ANENABLE;
  4200. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4201. tg3_writephy(tp, MII_BMCR, bmcr);
  4202. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4203. }
  4204. }
  4205. } else if (netif_carrier_ok(tp->dev) &&
  4206. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4207. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4208. u32 phy2;
  4209. /* Select expansion interrupt status register */
  4210. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4211. MII_TG3_DSP_EXP1_INT_STAT);
  4212. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4213. if (phy2 & 0x20) {
  4214. u32 bmcr;
  4215. /* Config code words received, turn on autoneg. */
  4216. tg3_readphy(tp, MII_BMCR, &bmcr);
  4217. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4218. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4219. }
  4220. }
  4221. }
  4222. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4223. {
  4224. u32 val;
  4225. int err;
  4226. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4227. err = tg3_setup_fiber_phy(tp, force_reset);
  4228. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4229. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4230. else
  4231. err = tg3_setup_copper_phy(tp, force_reset);
  4232. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4233. u32 scale;
  4234. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4235. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4236. scale = 65;
  4237. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4238. scale = 6;
  4239. else
  4240. scale = 12;
  4241. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4242. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4243. tw32(GRC_MISC_CFG, val);
  4244. }
  4245. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4246. (6 << TX_LENGTHS_IPG_SHIFT);
  4247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4248. val |= tr32(MAC_TX_LENGTHS) &
  4249. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4250. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4251. if (tp->link_config.active_speed == SPEED_1000 &&
  4252. tp->link_config.active_duplex == DUPLEX_HALF)
  4253. tw32(MAC_TX_LENGTHS, val |
  4254. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4255. else
  4256. tw32(MAC_TX_LENGTHS, val |
  4257. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4258. if (!tg3_flag(tp, 5705_PLUS)) {
  4259. if (netif_carrier_ok(tp->dev)) {
  4260. tw32(HOSTCC_STAT_COAL_TICKS,
  4261. tp->coal.stats_block_coalesce_usecs);
  4262. } else {
  4263. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4264. }
  4265. }
  4266. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4267. val = tr32(PCIE_PWR_MGMT_THRESH);
  4268. if (!netif_carrier_ok(tp->dev))
  4269. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4270. tp->pwrmgmt_thresh;
  4271. else
  4272. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4273. tw32(PCIE_PWR_MGMT_THRESH, val);
  4274. }
  4275. return err;
  4276. }
  4277. static inline int tg3_irq_sync(struct tg3 *tp)
  4278. {
  4279. return tp->irq_sync;
  4280. }
  4281. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4282. {
  4283. int i;
  4284. dst = (u32 *)((u8 *)dst + off);
  4285. for (i = 0; i < len; i += sizeof(u32))
  4286. *dst++ = tr32(off + i);
  4287. }
  4288. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4289. {
  4290. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4291. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4292. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4293. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4294. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4295. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4296. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4297. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4298. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4299. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4300. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4301. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4302. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4303. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4304. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4305. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4306. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4307. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4308. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4309. if (tg3_flag(tp, SUPPORT_MSIX))
  4310. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4311. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4312. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4313. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4314. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4315. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4316. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4317. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4318. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4319. if (!tg3_flag(tp, 5705_PLUS)) {
  4320. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4321. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4322. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4323. }
  4324. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4325. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4326. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4327. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4328. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4329. if (tg3_flag(tp, NVRAM))
  4330. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4331. }
  4332. static void tg3_dump_state(struct tg3 *tp)
  4333. {
  4334. int i;
  4335. u32 *regs;
  4336. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4337. if (!regs) {
  4338. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4339. return;
  4340. }
  4341. if (tg3_flag(tp, PCI_EXPRESS)) {
  4342. /* Read up to but not including private PCI registers */
  4343. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4344. regs[i / sizeof(u32)] = tr32(i);
  4345. } else
  4346. tg3_dump_legacy_regs(tp, regs);
  4347. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4348. if (!regs[i + 0] && !regs[i + 1] &&
  4349. !regs[i + 2] && !regs[i + 3])
  4350. continue;
  4351. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4352. i * 4,
  4353. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4354. }
  4355. kfree(regs);
  4356. for (i = 0; i < tp->irq_cnt; i++) {
  4357. struct tg3_napi *tnapi = &tp->napi[i];
  4358. /* SW status block */
  4359. netdev_err(tp->dev,
  4360. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4361. i,
  4362. tnapi->hw_status->status,
  4363. tnapi->hw_status->status_tag,
  4364. tnapi->hw_status->rx_jumbo_consumer,
  4365. tnapi->hw_status->rx_consumer,
  4366. tnapi->hw_status->rx_mini_consumer,
  4367. tnapi->hw_status->idx[0].rx_producer,
  4368. tnapi->hw_status->idx[0].tx_consumer);
  4369. netdev_err(tp->dev,
  4370. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4371. i,
  4372. tnapi->last_tag, tnapi->last_irq_tag,
  4373. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4374. tnapi->rx_rcb_ptr,
  4375. tnapi->prodring.rx_std_prod_idx,
  4376. tnapi->prodring.rx_std_cons_idx,
  4377. tnapi->prodring.rx_jmb_prod_idx,
  4378. tnapi->prodring.rx_jmb_cons_idx);
  4379. }
  4380. }
  4381. /* This is called whenever we suspect that the system chipset is re-
  4382. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4383. * is bogus tx completions. We try to recover by setting the
  4384. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4385. * in the workqueue.
  4386. */
  4387. static void tg3_tx_recover(struct tg3 *tp)
  4388. {
  4389. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4390. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4391. netdev_warn(tp->dev,
  4392. "The system may be re-ordering memory-mapped I/O "
  4393. "cycles to the network device, attempting to recover. "
  4394. "Please report the problem to the driver maintainer "
  4395. "and include system chipset information.\n");
  4396. spin_lock(&tp->lock);
  4397. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4398. spin_unlock(&tp->lock);
  4399. }
  4400. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4401. {
  4402. /* Tell compiler to fetch tx indices from memory. */
  4403. barrier();
  4404. return tnapi->tx_pending -
  4405. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4406. }
  4407. /* Tigon3 never reports partial packet sends. So we do not
  4408. * need special logic to handle SKBs that have not had all
  4409. * of their frags sent yet, like SunGEM does.
  4410. */
  4411. static void tg3_tx(struct tg3_napi *tnapi)
  4412. {
  4413. struct tg3 *tp = tnapi->tp;
  4414. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4415. u32 sw_idx = tnapi->tx_cons;
  4416. struct netdev_queue *txq;
  4417. int index = tnapi - tp->napi;
  4418. if (tg3_flag(tp, ENABLE_TSS))
  4419. index--;
  4420. txq = netdev_get_tx_queue(tp->dev, index);
  4421. while (sw_idx != hw_idx) {
  4422. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4423. struct sk_buff *skb = ri->skb;
  4424. int i, tx_bug = 0;
  4425. if (unlikely(skb == NULL)) {
  4426. tg3_tx_recover(tp);
  4427. return;
  4428. }
  4429. pci_unmap_single(tp->pdev,
  4430. dma_unmap_addr(ri, mapping),
  4431. skb_headlen(skb),
  4432. PCI_DMA_TODEVICE);
  4433. ri->skb = NULL;
  4434. while (ri->fragmented) {
  4435. ri->fragmented = false;
  4436. sw_idx = NEXT_TX(sw_idx);
  4437. ri = &tnapi->tx_buffers[sw_idx];
  4438. }
  4439. sw_idx = NEXT_TX(sw_idx);
  4440. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4441. ri = &tnapi->tx_buffers[sw_idx];
  4442. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4443. tx_bug = 1;
  4444. pci_unmap_page(tp->pdev,
  4445. dma_unmap_addr(ri, mapping),
  4446. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4447. PCI_DMA_TODEVICE);
  4448. while (ri->fragmented) {
  4449. ri->fragmented = false;
  4450. sw_idx = NEXT_TX(sw_idx);
  4451. ri = &tnapi->tx_buffers[sw_idx];
  4452. }
  4453. sw_idx = NEXT_TX(sw_idx);
  4454. }
  4455. dev_kfree_skb(skb);
  4456. if (unlikely(tx_bug)) {
  4457. tg3_tx_recover(tp);
  4458. return;
  4459. }
  4460. }
  4461. tnapi->tx_cons = sw_idx;
  4462. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4463. * before checking for netif_queue_stopped(). Without the
  4464. * memory barrier, there is a small possibility that tg3_start_xmit()
  4465. * will miss it and cause the queue to be stopped forever.
  4466. */
  4467. smp_mb();
  4468. if (unlikely(netif_tx_queue_stopped(txq) &&
  4469. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4470. __netif_tx_lock(txq, smp_processor_id());
  4471. if (netif_tx_queue_stopped(txq) &&
  4472. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4473. netif_tx_wake_queue(txq);
  4474. __netif_tx_unlock(txq);
  4475. }
  4476. }
  4477. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4478. {
  4479. if (!ri->skb)
  4480. return;
  4481. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4482. map_sz, PCI_DMA_FROMDEVICE);
  4483. dev_kfree_skb_any(ri->skb);
  4484. ri->skb = NULL;
  4485. }
  4486. /* Returns size of skb allocated or < 0 on error.
  4487. *
  4488. * We only need to fill in the address because the other members
  4489. * of the RX descriptor are invariant, see tg3_init_rings.
  4490. *
  4491. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4492. * posting buffers we only dirty the first cache line of the RX
  4493. * descriptor (containing the address). Whereas for the RX status
  4494. * buffers the cpu only reads the last cacheline of the RX descriptor
  4495. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4496. */
  4497. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4498. u32 opaque_key, u32 dest_idx_unmasked)
  4499. {
  4500. struct tg3_rx_buffer_desc *desc;
  4501. struct ring_info *map;
  4502. struct sk_buff *skb;
  4503. dma_addr_t mapping;
  4504. int skb_size, dest_idx;
  4505. switch (opaque_key) {
  4506. case RXD_OPAQUE_RING_STD:
  4507. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4508. desc = &tpr->rx_std[dest_idx];
  4509. map = &tpr->rx_std_buffers[dest_idx];
  4510. skb_size = tp->rx_pkt_map_sz;
  4511. break;
  4512. case RXD_OPAQUE_RING_JUMBO:
  4513. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4514. desc = &tpr->rx_jmb[dest_idx].std;
  4515. map = &tpr->rx_jmb_buffers[dest_idx];
  4516. skb_size = TG3_RX_JMB_MAP_SZ;
  4517. break;
  4518. default:
  4519. return -EINVAL;
  4520. }
  4521. /* Do not overwrite any of the map or rp information
  4522. * until we are sure we can commit to a new buffer.
  4523. *
  4524. * Callers depend upon this behavior and assume that
  4525. * we leave everything unchanged if we fail.
  4526. */
  4527. skb = netdev_alloc_skb(tp->dev, skb_size + TG3_RX_OFFSET(tp));
  4528. if (skb == NULL)
  4529. return -ENOMEM;
  4530. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4531. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4532. PCI_DMA_FROMDEVICE);
  4533. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4534. dev_kfree_skb(skb);
  4535. return -EIO;
  4536. }
  4537. map->skb = skb;
  4538. dma_unmap_addr_set(map, mapping, mapping);
  4539. desc->addr_hi = ((u64)mapping >> 32);
  4540. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4541. return skb_size;
  4542. }
  4543. /* We only need to move over in the address because the other
  4544. * members of the RX descriptor are invariant. See notes above
  4545. * tg3_alloc_rx_skb for full details.
  4546. */
  4547. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4548. struct tg3_rx_prodring_set *dpr,
  4549. u32 opaque_key, int src_idx,
  4550. u32 dest_idx_unmasked)
  4551. {
  4552. struct tg3 *tp = tnapi->tp;
  4553. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4554. struct ring_info *src_map, *dest_map;
  4555. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4556. int dest_idx;
  4557. switch (opaque_key) {
  4558. case RXD_OPAQUE_RING_STD:
  4559. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4560. dest_desc = &dpr->rx_std[dest_idx];
  4561. dest_map = &dpr->rx_std_buffers[dest_idx];
  4562. src_desc = &spr->rx_std[src_idx];
  4563. src_map = &spr->rx_std_buffers[src_idx];
  4564. break;
  4565. case RXD_OPAQUE_RING_JUMBO:
  4566. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4567. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4568. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4569. src_desc = &spr->rx_jmb[src_idx].std;
  4570. src_map = &spr->rx_jmb_buffers[src_idx];
  4571. break;
  4572. default:
  4573. return;
  4574. }
  4575. dest_map->skb = src_map->skb;
  4576. dma_unmap_addr_set(dest_map, mapping,
  4577. dma_unmap_addr(src_map, mapping));
  4578. dest_desc->addr_hi = src_desc->addr_hi;
  4579. dest_desc->addr_lo = src_desc->addr_lo;
  4580. /* Ensure that the update to the skb happens after the physical
  4581. * addresses have been transferred to the new BD location.
  4582. */
  4583. smp_wmb();
  4584. src_map->skb = NULL;
  4585. }
  4586. /* The RX ring scheme is composed of multiple rings which post fresh
  4587. * buffers to the chip, and one special ring the chip uses to report
  4588. * status back to the host.
  4589. *
  4590. * The special ring reports the status of received packets to the
  4591. * host. The chip does not write into the original descriptor the
  4592. * RX buffer was obtained from. The chip simply takes the original
  4593. * descriptor as provided by the host, updates the status and length
  4594. * field, then writes this into the next status ring entry.
  4595. *
  4596. * Each ring the host uses to post buffers to the chip is described
  4597. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4598. * it is first placed into the on-chip ram. When the packet's length
  4599. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4600. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4601. * which is within the range of the new packet's length is chosen.
  4602. *
  4603. * The "separate ring for rx status" scheme may sound queer, but it makes
  4604. * sense from a cache coherency perspective. If only the host writes
  4605. * to the buffer post rings, and only the chip writes to the rx status
  4606. * rings, then cache lines never move beyond shared-modified state.
  4607. * If both the host and chip were to write into the same ring, cache line
  4608. * eviction could occur since both entities want it in an exclusive state.
  4609. */
  4610. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4611. {
  4612. struct tg3 *tp = tnapi->tp;
  4613. u32 work_mask, rx_std_posted = 0;
  4614. u32 std_prod_idx, jmb_prod_idx;
  4615. u32 sw_idx = tnapi->rx_rcb_ptr;
  4616. u16 hw_idx;
  4617. int received;
  4618. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4619. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4620. /*
  4621. * We need to order the read of hw_idx and the read of
  4622. * the opaque cookie.
  4623. */
  4624. rmb();
  4625. work_mask = 0;
  4626. received = 0;
  4627. std_prod_idx = tpr->rx_std_prod_idx;
  4628. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4629. while (sw_idx != hw_idx && budget > 0) {
  4630. struct ring_info *ri;
  4631. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4632. unsigned int len;
  4633. struct sk_buff *skb;
  4634. dma_addr_t dma_addr;
  4635. u32 opaque_key, desc_idx, *post_ptr;
  4636. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4637. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4638. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4639. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4640. dma_addr = dma_unmap_addr(ri, mapping);
  4641. skb = ri->skb;
  4642. post_ptr = &std_prod_idx;
  4643. rx_std_posted++;
  4644. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4645. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4646. dma_addr = dma_unmap_addr(ri, mapping);
  4647. skb = ri->skb;
  4648. post_ptr = &jmb_prod_idx;
  4649. } else
  4650. goto next_pkt_nopost;
  4651. work_mask |= opaque_key;
  4652. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4653. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4654. drop_it:
  4655. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4656. desc_idx, *post_ptr);
  4657. drop_it_no_recycle:
  4658. /* Other statistics kept track of by card. */
  4659. tp->rx_dropped++;
  4660. goto next_pkt;
  4661. }
  4662. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4663. ETH_FCS_LEN;
  4664. if (len > TG3_RX_COPY_THRESH(tp)) {
  4665. int skb_size;
  4666. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4667. *post_ptr);
  4668. if (skb_size < 0)
  4669. goto drop_it;
  4670. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4671. PCI_DMA_FROMDEVICE);
  4672. /* Ensure that the update to the skb happens
  4673. * after the usage of the old DMA mapping.
  4674. */
  4675. smp_wmb();
  4676. ri->skb = NULL;
  4677. skb_put(skb, len);
  4678. } else {
  4679. struct sk_buff *copy_skb;
  4680. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4681. desc_idx, *post_ptr);
  4682. copy_skb = netdev_alloc_skb(tp->dev, len +
  4683. TG3_RAW_IP_ALIGN);
  4684. if (copy_skb == NULL)
  4685. goto drop_it_no_recycle;
  4686. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4687. skb_put(copy_skb, len);
  4688. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4689. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4690. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4691. /* We'll reuse the original ring buffer. */
  4692. skb = copy_skb;
  4693. }
  4694. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4695. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4696. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4697. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4698. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4699. else
  4700. skb_checksum_none_assert(skb);
  4701. skb->protocol = eth_type_trans(skb, tp->dev);
  4702. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4703. skb->protocol != htons(ETH_P_8021Q)) {
  4704. dev_kfree_skb(skb);
  4705. goto drop_it_no_recycle;
  4706. }
  4707. if (desc->type_flags & RXD_FLAG_VLAN &&
  4708. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4709. __vlan_hwaccel_put_tag(skb,
  4710. desc->err_vlan & RXD_VLAN_MASK);
  4711. napi_gro_receive(&tnapi->napi, skb);
  4712. received++;
  4713. budget--;
  4714. next_pkt:
  4715. (*post_ptr)++;
  4716. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4717. tpr->rx_std_prod_idx = std_prod_idx &
  4718. tp->rx_std_ring_mask;
  4719. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4720. tpr->rx_std_prod_idx);
  4721. work_mask &= ~RXD_OPAQUE_RING_STD;
  4722. rx_std_posted = 0;
  4723. }
  4724. next_pkt_nopost:
  4725. sw_idx++;
  4726. sw_idx &= tp->rx_ret_ring_mask;
  4727. /* Refresh hw_idx to see if there is new work */
  4728. if (sw_idx == hw_idx) {
  4729. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4730. rmb();
  4731. }
  4732. }
  4733. /* ACK the status ring. */
  4734. tnapi->rx_rcb_ptr = sw_idx;
  4735. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4736. /* Refill RX ring(s). */
  4737. if (!tg3_flag(tp, ENABLE_RSS)) {
  4738. if (work_mask & RXD_OPAQUE_RING_STD) {
  4739. tpr->rx_std_prod_idx = std_prod_idx &
  4740. tp->rx_std_ring_mask;
  4741. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4742. tpr->rx_std_prod_idx);
  4743. }
  4744. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4745. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4746. tp->rx_jmb_ring_mask;
  4747. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4748. tpr->rx_jmb_prod_idx);
  4749. }
  4750. mmiowb();
  4751. } else if (work_mask) {
  4752. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4753. * updated before the producer indices can be updated.
  4754. */
  4755. smp_wmb();
  4756. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4757. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4758. if (tnapi != &tp->napi[1])
  4759. napi_schedule(&tp->napi[1].napi);
  4760. }
  4761. return received;
  4762. }
  4763. static void tg3_poll_link(struct tg3 *tp)
  4764. {
  4765. /* handle link change and other phy events */
  4766. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4767. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4768. if (sblk->status & SD_STATUS_LINK_CHG) {
  4769. sblk->status = SD_STATUS_UPDATED |
  4770. (sblk->status & ~SD_STATUS_LINK_CHG);
  4771. spin_lock(&tp->lock);
  4772. if (tg3_flag(tp, USE_PHYLIB)) {
  4773. tw32_f(MAC_STATUS,
  4774. (MAC_STATUS_SYNC_CHANGED |
  4775. MAC_STATUS_CFG_CHANGED |
  4776. MAC_STATUS_MI_COMPLETION |
  4777. MAC_STATUS_LNKSTATE_CHANGED));
  4778. udelay(40);
  4779. } else
  4780. tg3_setup_phy(tp, 0);
  4781. spin_unlock(&tp->lock);
  4782. }
  4783. }
  4784. }
  4785. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4786. struct tg3_rx_prodring_set *dpr,
  4787. struct tg3_rx_prodring_set *spr)
  4788. {
  4789. u32 si, di, cpycnt, src_prod_idx;
  4790. int i, err = 0;
  4791. while (1) {
  4792. src_prod_idx = spr->rx_std_prod_idx;
  4793. /* Make sure updates to the rx_std_buffers[] entries and the
  4794. * standard producer index are seen in the correct order.
  4795. */
  4796. smp_rmb();
  4797. if (spr->rx_std_cons_idx == src_prod_idx)
  4798. break;
  4799. if (spr->rx_std_cons_idx < src_prod_idx)
  4800. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4801. else
  4802. cpycnt = tp->rx_std_ring_mask + 1 -
  4803. spr->rx_std_cons_idx;
  4804. cpycnt = min(cpycnt,
  4805. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4806. si = spr->rx_std_cons_idx;
  4807. di = dpr->rx_std_prod_idx;
  4808. for (i = di; i < di + cpycnt; i++) {
  4809. if (dpr->rx_std_buffers[i].skb) {
  4810. cpycnt = i - di;
  4811. err = -ENOSPC;
  4812. break;
  4813. }
  4814. }
  4815. if (!cpycnt)
  4816. break;
  4817. /* Ensure that updates to the rx_std_buffers ring and the
  4818. * shadowed hardware producer ring from tg3_recycle_skb() are
  4819. * ordered correctly WRT the skb check above.
  4820. */
  4821. smp_rmb();
  4822. memcpy(&dpr->rx_std_buffers[di],
  4823. &spr->rx_std_buffers[si],
  4824. cpycnt * sizeof(struct ring_info));
  4825. for (i = 0; i < cpycnt; i++, di++, si++) {
  4826. struct tg3_rx_buffer_desc *sbd, *dbd;
  4827. sbd = &spr->rx_std[si];
  4828. dbd = &dpr->rx_std[di];
  4829. dbd->addr_hi = sbd->addr_hi;
  4830. dbd->addr_lo = sbd->addr_lo;
  4831. }
  4832. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4833. tp->rx_std_ring_mask;
  4834. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4835. tp->rx_std_ring_mask;
  4836. }
  4837. while (1) {
  4838. src_prod_idx = spr->rx_jmb_prod_idx;
  4839. /* Make sure updates to the rx_jmb_buffers[] entries and
  4840. * the jumbo producer index are seen in the correct order.
  4841. */
  4842. smp_rmb();
  4843. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4844. break;
  4845. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4846. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4847. else
  4848. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4849. spr->rx_jmb_cons_idx;
  4850. cpycnt = min(cpycnt,
  4851. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4852. si = spr->rx_jmb_cons_idx;
  4853. di = dpr->rx_jmb_prod_idx;
  4854. for (i = di; i < di + cpycnt; i++) {
  4855. if (dpr->rx_jmb_buffers[i].skb) {
  4856. cpycnt = i - di;
  4857. err = -ENOSPC;
  4858. break;
  4859. }
  4860. }
  4861. if (!cpycnt)
  4862. break;
  4863. /* Ensure that updates to the rx_jmb_buffers ring and the
  4864. * shadowed hardware producer ring from tg3_recycle_skb() are
  4865. * ordered correctly WRT the skb check above.
  4866. */
  4867. smp_rmb();
  4868. memcpy(&dpr->rx_jmb_buffers[di],
  4869. &spr->rx_jmb_buffers[si],
  4870. cpycnt * sizeof(struct ring_info));
  4871. for (i = 0; i < cpycnt; i++, di++, si++) {
  4872. struct tg3_rx_buffer_desc *sbd, *dbd;
  4873. sbd = &spr->rx_jmb[si].std;
  4874. dbd = &dpr->rx_jmb[di].std;
  4875. dbd->addr_hi = sbd->addr_hi;
  4876. dbd->addr_lo = sbd->addr_lo;
  4877. }
  4878. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4879. tp->rx_jmb_ring_mask;
  4880. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4881. tp->rx_jmb_ring_mask;
  4882. }
  4883. return err;
  4884. }
  4885. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4886. {
  4887. struct tg3 *tp = tnapi->tp;
  4888. /* run TX completion thread */
  4889. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4890. tg3_tx(tnapi);
  4891. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4892. return work_done;
  4893. }
  4894. /* run RX thread, within the bounds set by NAPI.
  4895. * All RX "locking" is done by ensuring outside
  4896. * code synchronizes with tg3->napi.poll()
  4897. */
  4898. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4899. work_done += tg3_rx(tnapi, budget - work_done);
  4900. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4901. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4902. int i, err = 0;
  4903. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4904. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4905. for (i = 1; i < tp->irq_cnt; i++)
  4906. err |= tg3_rx_prodring_xfer(tp, dpr,
  4907. &tp->napi[i].prodring);
  4908. wmb();
  4909. if (std_prod_idx != dpr->rx_std_prod_idx)
  4910. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4911. dpr->rx_std_prod_idx);
  4912. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4913. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4914. dpr->rx_jmb_prod_idx);
  4915. mmiowb();
  4916. if (err)
  4917. tw32_f(HOSTCC_MODE, tp->coal_now);
  4918. }
  4919. return work_done;
  4920. }
  4921. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4922. {
  4923. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4924. struct tg3 *tp = tnapi->tp;
  4925. int work_done = 0;
  4926. struct tg3_hw_status *sblk = tnapi->hw_status;
  4927. while (1) {
  4928. work_done = tg3_poll_work(tnapi, work_done, budget);
  4929. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4930. goto tx_recovery;
  4931. if (unlikely(work_done >= budget))
  4932. break;
  4933. /* tp->last_tag is used in tg3_int_reenable() below
  4934. * to tell the hw how much work has been processed,
  4935. * so we must read it before checking for more work.
  4936. */
  4937. tnapi->last_tag = sblk->status_tag;
  4938. tnapi->last_irq_tag = tnapi->last_tag;
  4939. rmb();
  4940. /* check for RX/TX work to do */
  4941. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4942. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4943. napi_complete(napi);
  4944. /* Reenable interrupts. */
  4945. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4946. mmiowb();
  4947. break;
  4948. }
  4949. }
  4950. return work_done;
  4951. tx_recovery:
  4952. /* work_done is guaranteed to be less than budget. */
  4953. napi_complete(napi);
  4954. schedule_work(&tp->reset_task);
  4955. return work_done;
  4956. }
  4957. static void tg3_process_error(struct tg3 *tp)
  4958. {
  4959. u32 val;
  4960. bool real_error = false;
  4961. if (tg3_flag(tp, ERROR_PROCESSED))
  4962. return;
  4963. /* Check Flow Attention register */
  4964. val = tr32(HOSTCC_FLOW_ATTN);
  4965. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4966. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4967. real_error = true;
  4968. }
  4969. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4970. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4971. real_error = true;
  4972. }
  4973. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4974. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4975. real_error = true;
  4976. }
  4977. if (!real_error)
  4978. return;
  4979. tg3_dump_state(tp);
  4980. tg3_flag_set(tp, ERROR_PROCESSED);
  4981. schedule_work(&tp->reset_task);
  4982. }
  4983. static int tg3_poll(struct napi_struct *napi, int budget)
  4984. {
  4985. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4986. struct tg3 *tp = tnapi->tp;
  4987. int work_done = 0;
  4988. struct tg3_hw_status *sblk = tnapi->hw_status;
  4989. while (1) {
  4990. if (sblk->status & SD_STATUS_ERROR)
  4991. tg3_process_error(tp);
  4992. tg3_poll_link(tp);
  4993. work_done = tg3_poll_work(tnapi, work_done, budget);
  4994. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4995. goto tx_recovery;
  4996. if (unlikely(work_done >= budget))
  4997. break;
  4998. if (tg3_flag(tp, TAGGED_STATUS)) {
  4999. /* tp->last_tag is used in tg3_int_reenable() below
  5000. * to tell the hw how much work has been processed,
  5001. * so we must read it before checking for more work.
  5002. */
  5003. tnapi->last_tag = sblk->status_tag;
  5004. tnapi->last_irq_tag = tnapi->last_tag;
  5005. rmb();
  5006. } else
  5007. sblk->status &= ~SD_STATUS_UPDATED;
  5008. if (likely(!tg3_has_work(tnapi))) {
  5009. napi_complete(napi);
  5010. tg3_int_reenable(tnapi);
  5011. break;
  5012. }
  5013. }
  5014. return work_done;
  5015. tx_recovery:
  5016. /* work_done is guaranteed to be less than budget. */
  5017. napi_complete(napi);
  5018. schedule_work(&tp->reset_task);
  5019. return work_done;
  5020. }
  5021. static void tg3_napi_disable(struct tg3 *tp)
  5022. {
  5023. int i;
  5024. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5025. napi_disable(&tp->napi[i].napi);
  5026. }
  5027. static void tg3_napi_enable(struct tg3 *tp)
  5028. {
  5029. int i;
  5030. for (i = 0; i < tp->irq_cnt; i++)
  5031. napi_enable(&tp->napi[i].napi);
  5032. }
  5033. static void tg3_napi_init(struct tg3 *tp)
  5034. {
  5035. int i;
  5036. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5037. for (i = 1; i < tp->irq_cnt; i++)
  5038. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5039. }
  5040. static void tg3_napi_fini(struct tg3 *tp)
  5041. {
  5042. int i;
  5043. for (i = 0; i < tp->irq_cnt; i++)
  5044. netif_napi_del(&tp->napi[i].napi);
  5045. }
  5046. static inline void tg3_netif_stop(struct tg3 *tp)
  5047. {
  5048. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5049. tg3_napi_disable(tp);
  5050. netif_tx_disable(tp->dev);
  5051. }
  5052. static inline void tg3_netif_start(struct tg3 *tp)
  5053. {
  5054. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5055. * appropriate so long as all callers are assured to
  5056. * have free tx slots (such as after tg3_init_hw)
  5057. */
  5058. netif_tx_wake_all_queues(tp->dev);
  5059. tg3_napi_enable(tp);
  5060. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5061. tg3_enable_ints(tp);
  5062. }
  5063. static void tg3_irq_quiesce(struct tg3 *tp)
  5064. {
  5065. int i;
  5066. BUG_ON(tp->irq_sync);
  5067. tp->irq_sync = 1;
  5068. smp_mb();
  5069. for (i = 0; i < tp->irq_cnt; i++)
  5070. synchronize_irq(tp->napi[i].irq_vec);
  5071. }
  5072. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5073. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5074. * with as well. Most of the time, this is not necessary except when
  5075. * shutting down the device.
  5076. */
  5077. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5078. {
  5079. spin_lock_bh(&tp->lock);
  5080. if (irq_sync)
  5081. tg3_irq_quiesce(tp);
  5082. }
  5083. static inline void tg3_full_unlock(struct tg3 *tp)
  5084. {
  5085. spin_unlock_bh(&tp->lock);
  5086. }
  5087. /* One-shot MSI handler - Chip automatically disables interrupt
  5088. * after sending MSI so driver doesn't have to do it.
  5089. */
  5090. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5091. {
  5092. struct tg3_napi *tnapi = dev_id;
  5093. struct tg3 *tp = tnapi->tp;
  5094. prefetch(tnapi->hw_status);
  5095. if (tnapi->rx_rcb)
  5096. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5097. if (likely(!tg3_irq_sync(tp)))
  5098. napi_schedule(&tnapi->napi);
  5099. return IRQ_HANDLED;
  5100. }
  5101. /* MSI ISR - No need to check for interrupt sharing and no need to
  5102. * flush status block and interrupt mailbox. PCI ordering rules
  5103. * guarantee that MSI will arrive after the status block.
  5104. */
  5105. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5106. {
  5107. struct tg3_napi *tnapi = dev_id;
  5108. struct tg3 *tp = tnapi->tp;
  5109. prefetch(tnapi->hw_status);
  5110. if (tnapi->rx_rcb)
  5111. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5112. /*
  5113. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5114. * chip-internal interrupt pending events.
  5115. * Writing non-zero to intr-mbox-0 additional tells the
  5116. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5117. * event coalescing.
  5118. */
  5119. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5120. if (likely(!tg3_irq_sync(tp)))
  5121. napi_schedule(&tnapi->napi);
  5122. return IRQ_RETVAL(1);
  5123. }
  5124. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5125. {
  5126. struct tg3_napi *tnapi = dev_id;
  5127. struct tg3 *tp = tnapi->tp;
  5128. struct tg3_hw_status *sblk = tnapi->hw_status;
  5129. unsigned int handled = 1;
  5130. /* In INTx mode, it is possible for the interrupt to arrive at
  5131. * the CPU before the status block posted prior to the interrupt.
  5132. * Reading the PCI State register will confirm whether the
  5133. * interrupt is ours and will flush the status block.
  5134. */
  5135. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5136. if (tg3_flag(tp, CHIP_RESETTING) ||
  5137. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5138. handled = 0;
  5139. goto out;
  5140. }
  5141. }
  5142. /*
  5143. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5144. * chip-internal interrupt pending events.
  5145. * Writing non-zero to intr-mbox-0 additional tells the
  5146. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5147. * event coalescing.
  5148. *
  5149. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5150. * spurious interrupts. The flush impacts performance but
  5151. * excessive spurious interrupts can be worse in some cases.
  5152. */
  5153. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5154. if (tg3_irq_sync(tp))
  5155. goto out;
  5156. sblk->status &= ~SD_STATUS_UPDATED;
  5157. if (likely(tg3_has_work(tnapi))) {
  5158. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5159. napi_schedule(&tnapi->napi);
  5160. } else {
  5161. /* No work, shared interrupt perhaps? re-enable
  5162. * interrupts, and flush that PCI write
  5163. */
  5164. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5165. 0x00000000);
  5166. }
  5167. out:
  5168. return IRQ_RETVAL(handled);
  5169. }
  5170. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5171. {
  5172. struct tg3_napi *tnapi = dev_id;
  5173. struct tg3 *tp = tnapi->tp;
  5174. struct tg3_hw_status *sblk = tnapi->hw_status;
  5175. unsigned int handled = 1;
  5176. /* In INTx mode, it is possible for the interrupt to arrive at
  5177. * the CPU before the status block posted prior to the interrupt.
  5178. * Reading the PCI State register will confirm whether the
  5179. * interrupt is ours and will flush the status block.
  5180. */
  5181. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5182. if (tg3_flag(tp, CHIP_RESETTING) ||
  5183. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5184. handled = 0;
  5185. goto out;
  5186. }
  5187. }
  5188. /*
  5189. * writing any value to intr-mbox-0 clears PCI INTA# and
  5190. * chip-internal interrupt pending events.
  5191. * writing non-zero to intr-mbox-0 additional tells the
  5192. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5193. * event coalescing.
  5194. *
  5195. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5196. * spurious interrupts. The flush impacts performance but
  5197. * excessive spurious interrupts can be worse in some cases.
  5198. */
  5199. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5200. /*
  5201. * In a shared interrupt configuration, sometimes other devices'
  5202. * interrupts will scream. We record the current status tag here
  5203. * so that the above check can report that the screaming interrupts
  5204. * are unhandled. Eventually they will be silenced.
  5205. */
  5206. tnapi->last_irq_tag = sblk->status_tag;
  5207. if (tg3_irq_sync(tp))
  5208. goto out;
  5209. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5210. napi_schedule(&tnapi->napi);
  5211. out:
  5212. return IRQ_RETVAL(handled);
  5213. }
  5214. /* ISR for interrupt test */
  5215. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5216. {
  5217. struct tg3_napi *tnapi = dev_id;
  5218. struct tg3 *tp = tnapi->tp;
  5219. struct tg3_hw_status *sblk = tnapi->hw_status;
  5220. if ((sblk->status & SD_STATUS_UPDATED) ||
  5221. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5222. tg3_disable_ints(tp);
  5223. return IRQ_RETVAL(1);
  5224. }
  5225. return IRQ_RETVAL(0);
  5226. }
  5227. static int tg3_init_hw(struct tg3 *, int);
  5228. static int tg3_halt(struct tg3 *, int, int);
  5229. /* Restart hardware after configuration changes, self-test, etc.
  5230. * Invoked with tp->lock held.
  5231. */
  5232. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  5233. __releases(tp->lock)
  5234. __acquires(tp->lock)
  5235. {
  5236. int err;
  5237. err = tg3_init_hw(tp, reset_phy);
  5238. if (err) {
  5239. netdev_err(tp->dev,
  5240. "Failed to re-initialize device, aborting\n");
  5241. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5242. tg3_full_unlock(tp);
  5243. del_timer_sync(&tp->timer);
  5244. tp->irq_sync = 0;
  5245. tg3_napi_enable(tp);
  5246. dev_close(tp->dev);
  5247. tg3_full_lock(tp, 0);
  5248. }
  5249. return err;
  5250. }
  5251. #ifdef CONFIG_NET_POLL_CONTROLLER
  5252. static void tg3_poll_controller(struct net_device *dev)
  5253. {
  5254. int i;
  5255. struct tg3 *tp = netdev_priv(dev);
  5256. for (i = 0; i < tp->irq_cnt; i++)
  5257. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5258. }
  5259. #endif
  5260. static void tg3_reset_task(struct work_struct *work)
  5261. {
  5262. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  5263. int err;
  5264. unsigned int restart_timer;
  5265. tg3_full_lock(tp, 0);
  5266. if (!netif_running(tp->dev)) {
  5267. tg3_full_unlock(tp);
  5268. return;
  5269. }
  5270. tg3_full_unlock(tp);
  5271. tg3_phy_stop(tp);
  5272. tg3_netif_stop(tp);
  5273. tg3_full_lock(tp, 1);
  5274. restart_timer = tg3_flag(tp, RESTART_TIMER);
  5275. tg3_flag_clear(tp, RESTART_TIMER);
  5276. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  5277. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  5278. tp->write32_rx_mbox = tg3_write_flush_reg32;
  5279. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  5280. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5281. }
  5282. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  5283. err = tg3_init_hw(tp, 1);
  5284. if (err)
  5285. goto out;
  5286. tg3_netif_start(tp);
  5287. if (restart_timer)
  5288. mod_timer(&tp->timer, jiffies + 1);
  5289. out:
  5290. tg3_full_unlock(tp);
  5291. if (!err)
  5292. tg3_phy_start(tp);
  5293. }
  5294. static void tg3_tx_timeout(struct net_device *dev)
  5295. {
  5296. struct tg3 *tp = netdev_priv(dev);
  5297. if (netif_msg_tx_err(tp)) {
  5298. netdev_err(dev, "transmit timed out, resetting\n");
  5299. tg3_dump_state(tp);
  5300. }
  5301. schedule_work(&tp->reset_task);
  5302. }
  5303. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5304. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5305. {
  5306. u32 base = (u32) mapping & 0xffffffff;
  5307. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5308. }
  5309. /* Test for DMA addresses > 40-bit */
  5310. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5311. int len)
  5312. {
  5313. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5314. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5315. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5316. return 0;
  5317. #else
  5318. return 0;
  5319. #endif
  5320. }
  5321. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5322. dma_addr_t mapping, u32 len, u32 flags,
  5323. u32 mss, u32 vlan)
  5324. {
  5325. txbd->addr_hi = ((u64) mapping >> 32);
  5326. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5327. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5328. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5329. }
  5330. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5331. dma_addr_t map, u32 len, u32 flags,
  5332. u32 mss, u32 vlan)
  5333. {
  5334. struct tg3 *tp = tnapi->tp;
  5335. bool hwbug = false;
  5336. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5337. hwbug = 1;
  5338. if (tg3_4g_overflow_test(map, len))
  5339. hwbug = 1;
  5340. if (tg3_40bit_overflow_test(tp, map, len))
  5341. hwbug = 1;
  5342. if (tg3_flag(tp, 4K_FIFO_LIMIT)) {
  5343. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5344. while (len > TG3_TX_BD_DMA_MAX) {
  5345. u32 frag_len = TG3_TX_BD_DMA_MAX;
  5346. len -= TG3_TX_BD_DMA_MAX;
  5347. if (len) {
  5348. tnapi->tx_buffers[*entry].fragmented = true;
  5349. /* Avoid the 8byte DMA problem */
  5350. if (len <= 8) {
  5351. len += TG3_TX_BD_DMA_MAX / 2;
  5352. frag_len = TG3_TX_BD_DMA_MAX / 2;
  5353. }
  5354. } else
  5355. tmp_flag = flags;
  5356. if (*budget) {
  5357. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5358. frag_len, tmp_flag, mss, vlan);
  5359. (*budget)--;
  5360. *entry = NEXT_TX(*entry);
  5361. } else {
  5362. hwbug = 1;
  5363. break;
  5364. }
  5365. map += frag_len;
  5366. }
  5367. if (len) {
  5368. if (*budget) {
  5369. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5370. len, flags, mss, vlan);
  5371. (*budget)--;
  5372. *entry = NEXT_TX(*entry);
  5373. } else {
  5374. hwbug = 1;
  5375. }
  5376. }
  5377. } else {
  5378. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5379. len, flags, mss, vlan);
  5380. *entry = NEXT_TX(*entry);
  5381. }
  5382. return hwbug;
  5383. }
  5384. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5385. {
  5386. int i;
  5387. struct sk_buff *skb;
  5388. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5389. skb = txb->skb;
  5390. txb->skb = NULL;
  5391. pci_unmap_single(tnapi->tp->pdev,
  5392. dma_unmap_addr(txb, mapping),
  5393. skb_headlen(skb),
  5394. PCI_DMA_TODEVICE);
  5395. while (txb->fragmented) {
  5396. txb->fragmented = false;
  5397. entry = NEXT_TX(entry);
  5398. txb = &tnapi->tx_buffers[entry];
  5399. }
  5400. for (i = 0; i < last; i++) {
  5401. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5402. entry = NEXT_TX(entry);
  5403. txb = &tnapi->tx_buffers[entry];
  5404. pci_unmap_page(tnapi->tp->pdev,
  5405. dma_unmap_addr(txb, mapping),
  5406. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5407. while (txb->fragmented) {
  5408. txb->fragmented = false;
  5409. entry = NEXT_TX(entry);
  5410. txb = &tnapi->tx_buffers[entry];
  5411. }
  5412. }
  5413. }
  5414. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5415. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5416. struct sk_buff **pskb,
  5417. u32 *entry, u32 *budget,
  5418. u32 base_flags, u32 mss, u32 vlan)
  5419. {
  5420. struct tg3 *tp = tnapi->tp;
  5421. struct sk_buff *new_skb, *skb = *pskb;
  5422. dma_addr_t new_addr = 0;
  5423. int ret = 0;
  5424. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5425. new_skb = skb_copy(skb, GFP_ATOMIC);
  5426. else {
  5427. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5428. new_skb = skb_copy_expand(skb,
  5429. skb_headroom(skb) + more_headroom,
  5430. skb_tailroom(skb), GFP_ATOMIC);
  5431. }
  5432. if (!new_skb) {
  5433. ret = -1;
  5434. } else {
  5435. /* New SKB is guaranteed to be linear. */
  5436. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5437. PCI_DMA_TODEVICE);
  5438. /* Make sure the mapping succeeded */
  5439. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5440. dev_kfree_skb(new_skb);
  5441. ret = -1;
  5442. } else {
  5443. base_flags |= TXD_FLAG_END;
  5444. tnapi->tx_buffers[*entry].skb = new_skb;
  5445. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5446. mapping, new_addr);
  5447. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5448. new_skb->len, base_flags,
  5449. mss, vlan)) {
  5450. tg3_tx_skb_unmap(tnapi, *entry, 0);
  5451. dev_kfree_skb(new_skb);
  5452. ret = -1;
  5453. }
  5454. }
  5455. }
  5456. dev_kfree_skb(skb);
  5457. *pskb = new_skb;
  5458. return ret;
  5459. }
  5460. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5461. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5462. * TSO header is greater than 80 bytes.
  5463. */
  5464. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5465. {
  5466. struct sk_buff *segs, *nskb;
  5467. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5468. /* Estimate the number of fragments in the worst case */
  5469. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5470. netif_stop_queue(tp->dev);
  5471. /* netif_tx_stop_queue() must be done before checking
  5472. * checking tx index in tg3_tx_avail() below, because in
  5473. * tg3_tx(), we update tx index before checking for
  5474. * netif_tx_queue_stopped().
  5475. */
  5476. smp_mb();
  5477. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5478. return NETDEV_TX_BUSY;
  5479. netif_wake_queue(tp->dev);
  5480. }
  5481. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5482. if (IS_ERR(segs))
  5483. goto tg3_tso_bug_end;
  5484. do {
  5485. nskb = segs;
  5486. segs = segs->next;
  5487. nskb->next = NULL;
  5488. tg3_start_xmit(nskb, tp->dev);
  5489. } while (segs);
  5490. tg3_tso_bug_end:
  5491. dev_kfree_skb(skb);
  5492. return NETDEV_TX_OK;
  5493. }
  5494. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5495. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5496. */
  5497. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5498. {
  5499. struct tg3 *tp = netdev_priv(dev);
  5500. u32 len, entry, base_flags, mss, vlan = 0;
  5501. u32 budget;
  5502. int i = -1, would_hit_hwbug;
  5503. dma_addr_t mapping;
  5504. struct tg3_napi *tnapi;
  5505. struct netdev_queue *txq;
  5506. unsigned int last;
  5507. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5508. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5509. if (tg3_flag(tp, ENABLE_TSS))
  5510. tnapi++;
  5511. budget = tg3_tx_avail(tnapi);
  5512. /* We are running in BH disabled context with netif_tx_lock
  5513. * and TX reclaim runs via tp->napi.poll inside of a software
  5514. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5515. * no IRQ context deadlocks to worry about either. Rejoice!
  5516. */
  5517. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5518. if (!netif_tx_queue_stopped(txq)) {
  5519. netif_tx_stop_queue(txq);
  5520. /* This is a hard error, log it. */
  5521. netdev_err(dev,
  5522. "BUG! Tx Ring full when queue awake!\n");
  5523. }
  5524. return NETDEV_TX_BUSY;
  5525. }
  5526. entry = tnapi->tx_prod;
  5527. base_flags = 0;
  5528. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5529. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5530. mss = skb_shinfo(skb)->gso_size;
  5531. if (mss) {
  5532. struct iphdr *iph;
  5533. u32 tcp_opt_len, hdr_len;
  5534. if (skb_header_cloned(skb) &&
  5535. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5536. goto drop;
  5537. iph = ip_hdr(skb);
  5538. tcp_opt_len = tcp_optlen(skb);
  5539. if (skb_is_gso_v6(skb)) {
  5540. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5541. } else {
  5542. u32 ip_tcp_len;
  5543. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5544. hdr_len = ip_tcp_len + tcp_opt_len;
  5545. iph->check = 0;
  5546. iph->tot_len = htons(mss + hdr_len);
  5547. }
  5548. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5549. tg3_flag(tp, TSO_BUG))
  5550. return tg3_tso_bug(tp, skb);
  5551. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5552. TXD_FLAG_CPU_POST_DMA);
  5553. if (tg3_flag(tp, HW_TSO_1) ||
  5554. tg3_flag(tp, HW_TSO_2) ||
  5555. tg3_flag(tp, HW_TSO_3)) {
  5556. tcp_hdr(skb)->check = 0;
  5557. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5558. } else
  5559. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5560. iph->daddr, 0,
  5561. IPPROTO_TCP,
  5562. 0);
  5563. if (tg3_flag(tp, HW_TSO_3)) {
  5564. mss |= (hdr_len & 0xc) << 12;
  5565. if (hdr_len & 0x10)
  5566. base_flags |= 0x00000010;
  5567. base_flags |= (hdr_len & 0x3e0) << 5;
  5568. } else if (tg3_flag(tp, HW_TSO_2))
  5569. mss |= hdr_len << 9;
  5570. else if (tg3_flag(tp, HW_TSO_1) ||
  5571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5572. if (tcp_opt_len || iph->ihl > 5) {
  5573. int tsflags;
  5574. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5575. mss |= (tsflags << 11);
  5576. }
  5577. } else {
  5578. if (tcp_opt_len || iph->ihl > 5) {
  5579. int tsflags;
  5580. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5581. base_flags |= tsflags << 12;
  5582. }
  5583. }
  5584. }
  5585. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5586. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5587. base_flags |= TXD_FLAG_JMB_PKT;
  5588. if (vlan_tx_tag_present(skb)) {
  5589. base_flags |= TXD_FLAG_VLAN;
  5590. vlan = vlan_tx_tag_get(skb);
  5591. }
  5592. len = skb_headlen(skb);
  5593. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5594. if (pci_dma_mapping_error(tp->pdev, mapping))
  5595. goto drop;
  5596. tnapi->tx_buffers[entry].skb = skb;
  5597. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5598. would_hit_hwbug = 0;
  5599. if (tg3_flag(tp, 5701_DMA_BUG))
  5600. would_hit_hwbug = 1;
  5601. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5602. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5603. mss, vlan))
  5604. would_hit_hwbug = 1;
  5605. /* Now loop through additional data fragments, and queue them. */
  5606. if (skb_shinfo(skb)->nr_frags > 0) {
  5607. u32 tmp_mss = mss;
  5608. if (!tg3_flag(tp, HW_TSO_1) &&
  5609. !tg3_flag(tp, HW_TSO_2) &&
  5610. !tg3_flag(tp, HW_TSO_3))
  5611. tmp_mss = 0;
  5612. last = skb_shinfo(skb)->nr_frags - 1;
  5613. for (i = 0; i <= last; i++) {
  5614. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5615. len = skb_frag_size(frag);
  5616. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5617. len, DMA_TO_DEVICE);
  5618. tnapi->tx_buffers[entry].skb = NULL;
  5619. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5620. mapping);
  5621. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5622. goto dma_error;
  5623. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5624. len, base_flags |
  5625. ((i == last) ? TXD_FLAG_END : 0),
  5626. tmp_mss, vlan))
  5627. would_hit_hwbug = 1;
  5628. }
  5629. }
  5630. if (would_hit_hwbug) {
  5631. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5632. /* If the workaround fails due to memory/mapping
  5633. * failure, silently drop this packet.
  5634. */
  5635. entry = tnapi->tx_prod;
  5636. budget = tg3_tx_avail(tnapi);
  5637. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5638. base_flags, mss, vlan))
  5639. goto drop_nofree;
  5640. }
  5641. skb_tx_timestamp(skb);
  5642. /* Packets are ready, update Tx producer idx local and on card. */
  5643. tw32_tx_mbox(tnapi->prodmbox, entry);
  5644. tnapi->tx_prod = entry;
  5645. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5646. netif_tx_stop_queue(txq);
  5647. /* netif_tx_stop_queue() must be done before checking
  5648. * checking tx index in tg3_tx_avail() below, because in
  5649. * tg3_tx(), we update tx index before checking for
  5650. * netif_tx_queue_stopped().
  5651. */
  5652. smp_mb();
  5653. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5654. netif_tx_wake_queue(txq);
  5655. }
  5656. mmiowb();
  5657. return NETDEV_TX_OK;
  5658. dma_error:
  5659. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5660. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5661. drop:
  5662. dev_kfree_skb(skb);
  5663. drop_nofree:
  5664. tp->tx_dropped++;
  5665. return NETDEV_TX_OK;
  5666. }
  5667. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5668. {
  5669. if (enable) {
  5670. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5671. MAC_MODE_PORT_MODE_MASK);
  5672. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5673. if (!tg3_flag(tp, 5705_PLUS))
  5674. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5675. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5676. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5677. else
  5678. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5679. } else {
  5680. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5681. if (tg3_flag(tp, 5705_PLUS) ||
  5682. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5684. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5685. }
  5686. tw32(MAC_MODE, tp->mac_mode);
  5687. udelay(40);
  5688. }
  5689. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5690. {
  5691. u32 val, bmcr, mac_mode, ptest = 0;
  5692. tg3_phy_toggle_apd(tp, false);
  5693. tg3_phy_toggle_automdix(tp, 0);
  5694. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5695. return -EIO;
  5696. bmcr = BMCR_FULLDPLX;
  5697. switch (speed) {
  5698. case SPEED_10:
  5699. break;
  5700. case SPEED_100:
  5701. bmcr |= BMCR_SPEED100;
  5702. break;
  5703. case SPEED_1000:
  5704. default:
  5705. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5706. speed = SPEED_100;
  5707. bmcr |= BMCR_SPEED100;
  5708. } else {
  5709. speed = SPEED_1000;
  5710. bmcr |= BMCR_SPEED1000;
  5711. }
  5712. }
  5713. if (extlpbk) {
  5714. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5715. tg3_readphy(tp, MII_CTRL1000, &val);
  5716. val |= CTL1000_AS_MASTER |
  5717. CTL1000_ENABLE_MASTER;
  5718. tg3_writephy(tp, MII_CTRL1000, val);
  5719. } else {
  5720. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5721. MII_TG3_FET_PTEST_TRIM_2;
  5722. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5723. }
  5724. } else
  5725. bmcr |= BMCR_LOOPBACK;
  5726. tg3_writephy(tp, MII_BMCR, bmcr);
  5727. /* The write needs to be flushed for the FETs */
  5728. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5729. tg3_readphy(tp, MII_BMCR, &bmcr);
  5730. udelay(40);
  5731. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5733. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5734. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5735. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5736. /* The write needs to be flushed for the AC131 */
  5737. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5738. }
  5739. /* Reset to prevent losing 1st rx packet intermittently */
  5740. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5741. tg3_flag(tp, 5780_CLASS)) {
  5742. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5743. udelay(10);
  5744. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5745. }
  5746. mac_mode = tp->mac_mode &
  5747. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5748. if (speed == SPEED_1000)
  5749. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5750. else
  5751. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5753. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5754. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5755. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5756. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5757. mac_mode |= MAC_MODE_LINK_POLARITY;
  5758. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  5759. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  5760. }
  5761. tw32(MAC_MODE, mac_mode);
  5762. udelay(40);
  5763. return 0;
  5764. }
  5765. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5766. {
  5767. struct tg3 *tp = netdev_priv(dev);
  5768. if (features & NETIF_F_LOOPBACK) {
  5769. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5770. return;
  5771. spin_lock_bh(&tp->lock);
  5772. tg3_mac_loopback(tp, true);
  5773. netif_carrier_on(tp->dev);
  5774. spin_unlock_bh(&tp->lock);
  5775. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5776. } else {
  5777. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5778. return;
  5779. spin_lock_bh(&tp->lock);
  5780. tg3_mac_loopback(tp, false);
  5781. /* Force link status check */
  5782. tg3_setup_phy(tp, 1);
  5783. spin_unlock_bh(&tp->lock);
  5784. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5785. }
  5786. }
  5787. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5788. {
  5789. struct tg3 *tp = netdev_priv(dev);
  5790. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5791. features &= ~NETIF_F_ALL_TSO;
  5792. return features;
  5793. }
  5794. static int tg3_set_features(struct net_device *dev, u32 features)
  5795. {
  5796. u32 changed = dev->features ^ features;
  5797. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5798. tg3_set_loopback(dev, features);
  5799. return 0;
  5800. }
  5801. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5802. int new_mtu)
  5803. {
  5804. dev->mtu = new_mtu;
  5805. if (new_mtu > ETH_DATA_LEN) {
  5806. if (tg3_flag(tp, 5780_CLASS)) {
  5807. netdev_update_features(dev);
  5808. tg3_flag_clear(tp, TSO_CAPABLE);
  5809. } else {
  5810. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5811. }
  5812. } else {
  5813. if (tg3_flag(tp, 5780_CLASS)) {
  5814. tg3_flag_set(tp, TSO_CAPABLE);
  5815. netdev_update_features(dev);
  5816. }
  5817. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5818. }
  5819. }
  5820. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5821. {
  5822. struct tg3 *tp = netdev_priv(dev);
  5823. int err;
  5824. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5825. return -EINVAL;
  5826. if (!netif_running(dev)) {
  5827. /* We'll just catch it later when the
  5828. * device is up'd.
  5829. */
  5830. tg3_set_mtu(dev, tp, new_mtu);
  5831. return 0;
  5832. }
  5833. tg3_phy_stop(tp);
  5834. tg3_netif_stop(tp);
  5835. tg3_full_lock(tp, 1);
  5836. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5837. tg3_set_mtu(dev, tp, new_mtu);
  5838. err = tg3_restart_hw(tp, 0);
  5839. if (!err)
  5840. tg3_netif_start(tp);
  5841. tg3_full_unlock(tp);
  5842. if (!err)
  5843. tg3_phy_start(tp);
  5844. return err;
  5845. }
  5846. static void tg3_rx_prodring_free(struct tg3 *tp,
  5847. struct tg3_rx_prodring_set *tpr)
  5848. {
  5849. int i;
  5850. if (tpr != &tp->napi[0].prodring) {
  5851. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5852. i = (i + 1) & tp->rx_std_ring_mask)
  5853. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5854. tp->rx_pkt_map_sz);
  5855. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5856. for (i = tpr->rx_jmb_cons_idx;
  5857. i != tpr->rx_jmb_prod_idx;
  5858. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5859. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5860. TG3_RX_JMB_MAP_SZ);
  5861. }
  5862. }
  5863. return;
  5864. }
  5865. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5866. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5867. tp->rx_pkt_map_sz);
  5868. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5869. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5870. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5871. TG3_RX_JMB_MAP_SZ);
  5872. }
  5873. }
  5874. /* Initialize rx rings for packet processing.
  5875. *
  5876. * The chip has been shut down and the driver detached from
  5877. * the networking, so no interrupts or new tx packets will
  5878. * end up in the driver. tp->{tx,}lock are held and thus
  5879. * we may not sleep.
  5880. */
  5881. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5882. struct tg3_rx_prodring_set *tpr)
  5883. {
  5884. u32 i, rx_pkt_dma_sz;
  5885. tpr->rx_std_cons_idx = 0;
  5886. tpr->rx_std_prod_idx = 0;
  5887. tpr->rx_jmb_cons_idx = 0;
  5888. tpr->rx_jmb_prod_idx = 0;
  5889. if (tpr != &tp->napi[0].prodring) {
  5890. memset(&tpr->rx_std_buffers[0], 0,
  5891. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5892. if (tpr->rx_jmb_buffers)
  5893. memset(&tpr->rx_jmb_buffers[0], 0,
  5894. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5895. goto done;
  5896. }
  5897. /* Zero out all descriptors. */
  5898. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5899. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5900. if (tg3_flag(tp, 5780_CLASS) &&
  5901. tp->dev->mtu > ETH_DATA_LEN)
  5902. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5903. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5904. /* Initialize invariants of the rings, we only set this
  5905. * stuff once. This works because the card does not
  5906. * write into the rx buffer posting rings.
  5907. */
  5908. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5909. struct tg3_rx_buffer_desc *rxd;
  5910. rxd = &tpr->rx_std[i];
  5911. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5912. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5913. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5914. (i << RXD_OPAQUE_INDEX_SHIFT));
  5915. }
  5916. /* Now allocate fresh SKBs for each rx ring. */
  5917. for (i = 0; i < tp->rx_pending; i++) {
  5918. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5919. netdev_warn(tp->dev,
  5920. "Using a smaller RX standard ring. Only "
  5921. "%d out of %d buffers were allocated "
  5922. "successfully\n", i, tp->rx_pending);
  5923. if (i == 0)
  5924. goto initfail;
  5925. tp->rx_pending = i;
  5926. break;
  5927. }
  5928. }
  5929. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5930. goto done;
  5931. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5932. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5933. goto done;
  5934. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5935. struct tg3_rx_buffer_desc *rxd;
  5936. rxd = &tpr->rx_jmb[i].std;
  5937. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5938. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5939. RXD_FLAG_JUMBO;
  5940. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5941. (i << RXD_OPAQUE_INDEX_SHIFT));
  5942. }
  5943. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5944. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5945. netdev_warn(tp->dev,
  5946. "Using a smaller RX jumbo ring. Only %d "
  5947. "out of %d buffers were allocated "
  5948. "successfully\n", i, tp->rx_jumbo_pending);
  5949. if (i == 0)
  5950. goto initfail;
  5951. tp->rx_jumbo_pending = i;
  5952. break;
  5953. }
  5954. }
  5955. done:
  5956. return 0;
  5957. initfail:
  5958. tg3_rx_prodring_free(tp, tpr);
  5959. return -ENOMEM;
  5960. }
  5961. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5962. struct tg3_rx_prodring_set *tpr)
  5963. {
  5964. kfree(tpr->rx_std_buffers);
  5965. tpr->rx_std_buffers = NULL;
  5966. kfree(tpr->rx_jmb_buffers);
  5967. tpr->rx_jmb_buffers = NULL;
  5968. if (tpr->rx_std) {
  5969. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5970. tpr->rx_std, tpr->rx_std_mapping);
  5971. tpr->rx_std = NULL;
  5972. }
  5973. if (tpr->rx_jmb) {
  5974. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5975. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5976. tpr->rx_jmb = NULL;
  5977. }
  5978. }
  5979. static int tg3_rx_prodring_init(struct tg3 *tp,
  5980. struct tg3_rx_prodring_set *tpr)
  5981. {
  5982. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5983. GFP_KERNEL);
  5984. if (!tpr->rx_std_buffers)
  5985. return -ENOMEM;
  5986. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5987. TG3_RX_STD_RING_BYTES(tp),
  5988. &tpr->rx_std_mapping,
  5989. GFP_KERNEL);
  5990. if (!tpr->rx_std)
  5991. goto err_out;
  5992. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5993. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5994. GFP_KERNEL);
  5995. if (!tpr->rx_jmb_buffers)
  5996. goto err_out;
  5997. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5998. TG3_RX_JMB_RING_BYTES(tp),
  5999. &tpr->rx_jmb_mapping,
  6000. GFP_KERNEL);
  6001. if (!tpr->rx_jmb)
  6002. goto err_out;
  6003. }
  6004. return 0;
  6005. err_out:
  6006. tg3_rx_prodring_fini(tp, tpr);
  6007. return -ENOMEM;
  6008. }
  6009. /* Free up pending packets in all rx/tx rings.
  6010. *
  6011. * The chip has been shut down and the driver detached from
  6012. * the networking, so no interrupts or new tx packets will
  6013. * end up in the driver. tp->{tx,}lock is not held and we are not
  6014. * in an interrupt context and thus may sleep.
  6015. */
  6016. static void tg3_free_rings(struct tg3 *tp)
  6017. {
  6018. int i, j;
  6019. for (j = 0; j < tp->irq_cnt; j++) {
  6020. struct tg3_napi *tnapi = &tp->napi[j];
  6021. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6022. if (!tnapi->tx_buffers)
  6023. continue;
  6024. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6025. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6026. if (!skb)
  6027. continue;
  6028. tg3_tx_skb_unmap(tnapi, i, skb_shinfo(skb)->nr_frags);
  6029. dev_kfree_skb_any(skb);
  6030. }
  6031. }
  6032. }
  6033. /* Initialize tx/rx rings for packet processing.
  6034. *
  6035. * The chip has been shut down and the driver detached from
  6036. * the networking, so no interrupts or new tx packets will
  6037. * end up in the driver. tp->{tx,}lock are held and thus
  6038. * we may not sleep.
  6039. */
  6040. static int tg3_init_rings(struct tg3 *tp)
  6041. {
  6042. int i;
  6043. /* Free up all the SKBs. */
  6044. tg3_free_rings(tp);
  6045. for (i = 0; i < tp->irq_cnt; i++) {
  6046. struct tg3_napi *tnapi = &tp->napi[i];
  6047. tnapi->last_tag = 0;
  6048. tnapi->last_irq_tag = 0;
  6049. tnapi->hw_status->status = 0;
  6050. tnapi->hw_status->status_tag = 0;
  6051. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6052. tnapi->tx_prod = 0;
  6053. tnapi->tx_cons = 0;
  6054. if (tnapi->tx_ring)
  6055. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6056. tnapi->rx_rcb_ptr = 0;
  6057. if (tnapi->rx_rcb)
  6058. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6059. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6060. tg3_free_rings(tp);
  6061. return -ENOMEM;
  6062. }
  6063. }
  6064. return 0;
  6065. }
  6066. /*
  6067. * Must not be invoked with interrupt sources disabled and
  6068. * the hardware shutdown down.
  6069. */
  6070. static void tg3_free_consistent(struct tg3 *tp)
  6071. {
  6072. int i;
  6073. for (i = 0; i < tp->irq_cnt; i++) {
  6074. struct tg3_napi *tnapi = &tp->napi[i];
  6075. if (tnapi->tx_ring) {
  6076. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6077. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6078. tnapi->tx_ring = NULL;
  6079. }
  6080. kfree(tnapi->tx_buffers);
  6081. tnapi->tx_buffers = NULL;
  6082. if (tnapi->rx_rcb) {
  6083. dma_free_coherent(&tp->pdev->dev,
  6084. TG3_RX_RCB_RING_BYTES(tp),
  6085. tnapi->rx_rcb,
  6086. tnapi->rx_rcb_mapping);
  6087. tnapi->rx_rcb = NULL;
  6088. }
  6089. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6090. if (tnapi->hw_status) {
  6091. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6092. tnapi->hw_status,
  6093. tnapi->status_mapping);
  6094. tnapi->hw_status = NULL;
  6095. }
  6096. }
  6097. if (tp->hw_stats) {
  6098. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6099. tp->hw_stats, tp->stats_mapping);
  6100. tp->hw_stats = NULL;
  6101. }
  6102. }
  6103. /*
  6104. * Must not be invoked with interrupt sources disabled and
  6105. * the hardware shutdown down. Can sleep.
  6106. */
  6107. static int tg3_alloc_consistent(struct tg3 *tp)
  6108. {
  6109. int i;
  6110. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6111. sizeof(struct tg3_hw_stats),
  6112. &tp->stats_mapping,
  6113. GFP_KERNEL);
  6114. if (!tp->hw_stats)
  6115. goto err_out;
  6116. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6117. for (i = 0; i < tp->irq_cnt; i++) {
  6118. struct tg3_napi *tnapi = &tp->napi[i];
  6119. struct tg3_hw_status *sblk;
  6120. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6121. TG3_HW_STATUS_SIZE,
  6122. &tnapi->status_mapping,
  6123. GFP_KERNEL);
  6124. if (!tnapi->hw_status)
  6125. goto err_out;
  6126. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6127. sblk = tnapi->hw_status;
  6128. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6129. goto err_out;
  6130. /* If multivector TSS is enabled, vector 0 does not handle
  6131. * tx interrupts. Don't allocate any resources for it.
  6132. */
  6133. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6134. (i && tg3_flag(tp, ENABLE_TSS))) {
  6135. tnapi->tx_buffers = kzalloc(
  6136. sizeof(struct tg3_tx_ring_info) *
  6137. TG3_TX_RING_SIZE, GFP_KERNEL);
  6138. if (!tnapi->tx_buffers)
  6139. goto err_out;
  6140. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6141. TG3_TX_RING_BYTES,
  6142. &tnapi->tx_desc_mapping,
  6143. GFP_KERNEL);
  6144. if (!tnapi->tx_ring)
  6145. goto err_out;
  6146. }
  6147. /*
  6148. * When RSS is enabled, the status block format changes
  6149. * slightly. The "rx_jumbo_consumer", "reserved",
  6150. * and "rx_mini_consumer" members get mapped to the
  6151. * other three rx return ring producer indexes.
  6152. */
  6153. switch (i) {
  6154. default:
  6155. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6156. break;
  6157. case 2:
  6158. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6159. break;
  6160. case 3:
  6161. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6162. break;
  6163. case 4:
  6164. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6165. break;
  6166. }
  6167. /*
  6168. * If multivector RSS is enabled, vector 0 does not handle
  6169. * rx or tx interrupts. Don't allocate any resources for it.
  6170. */
  6171. if (!i && tg3_flag(tp, ENABLE_RSS))
  6172. continue;
  6173. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6174. TG3_RX_RCB_RING_BYTES(tp),
  6175. &tnapi->rx_rcb_mapping,
  6176. GFP_KERNEL);
  6177. if (!tnapi->rx_rcb)
  6178. goto err_out;
  6179. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6180. }
  6181. return 0;
  6182. err_out:
  6183. tg3_free_consistent(tp);
  6184. return -ENOMEM;
  6185. }
  6186. #define MAX_WAIT_CNT 1000
  6187. /* To stop a block, clear the enable bit and poll till it
  6188. * clears. tp->lock is held.
  6189. */
  6190. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6191. {
  6192. unsigned int i;
  6193. u32 val;
  6194. if (tg3_flag(tp, 5705_PLUS)) {
  6195. switch (ofs) {
  6196. case RCVLSC_MODE:
  6197. case DMAC_MODE:
  6198. case MBFREE_MODE:
  6199. case BUFMGR_MODE:
  6200. case MEMARB_MODE:
  6201. /* We can't enable/disable these bits of the
  6202. * 5705/5750, just say success.
  6203. */
  6204. return 0;
  6205. default:
  6206. break;
  6207. }
  6208. }
  6209. val = tr32(ofs);
  6210. val &= ~enable_bit;
  6211. tw32_f(ofs, val);
  6212. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6213. udelay(100);
  6214. val = tr32(ofs);
  6215. if ((val & enable_bit) == 0)
  6216. break;
  6217. }
  6218. if (i == MAX_WAIT_CNT && !silent) {
  6219. dev_err(&tp->pdev->dev,
  6220. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6221. ofs, enable_bit);
  6222. return -ENODEV;
  6223. }
  6224. return 0;
  6225. }
  6226. /* tp->lock is held. */
  6227. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6228. {
  6229. int i, err;
  6230. tg3_disable_ints(tp);
  6231. tp->rx_mode &= ~RX_MODE_ENABLE;
  6232. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6233. udelay(10);
  6234. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6235. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6236. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6237. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6238. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6239. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6240. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6241. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6242. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6243. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6244. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6245. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6246. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6247. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6248. tw32_f(MAC_MODE, tp->mac_mode);
  6249. udelay(40);
  6250. tp->tx_mode &= ~TX_MODE_ENABLE;
  6251. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6252. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6253. udelay(100);
  6254. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6255. break;
  6256. }
  6257. if (i >= MAX_WAIT_CNT) {
  6258. dev_err(&tp->pdev->dev,
  6259. "%s timed out, TX_MODE_ENABLE will not clear "
  6260. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6261. err |= -ENODEV;
  6262. }
  6263. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6264. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6265. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6266. tw32(FTQ_RESET, 0xffffffff);
  6267. tw32(FTQ_RESET, 0x00000000);
  6268. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6269. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6270. for (i = 0; i < tp->irq_cnt; i++) {
  6271. struct tg3_napi *tnapi = &tp->napi[i];
  6272. if (tnapi->hw_status)
  6273. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6274. }
  6275. if (tp->hw_stats)
  6276. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6277. return err;
  6278. }
  6279. /* Save PCI command register before chip reset */
  6280. static void tg3_save_pci_state(struct tg3 *tp)
  6281. {
  6282. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6283. }
  6284. /* Restore PCI state after chip reset */
  6285. static void tg3_restore_pci_state(struct tg3 *tp)
  6286. {
  6287. u32 val;
  6288. /* Re-enable indirect register accesses. */
  6289. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6290. tp->misc_host_ctrl);
  6291. /* Set MAX PCI retry to zero. */
  6292. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6293. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6294. tg3_flag(tp, PCIX_MODE))
  6295. val |= PCISTATE_RETRY_SAME_DMA;
  6296. /* Allow reads and writes to the APE register and memory space. */
  6297. if (tg3_flag(tp, ENABLE_APE))
  6298. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6299. PCISTATE_ALLOW_APE_SHMEM_WR |
  6300. PCISTATE_ALLOW_APE_PSPACE_WR;
  6301. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6302. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6303. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6304. if (tg3_flag(tp, PCI_EXPRESS))
  6305. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6306. else {
  6307. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6308. tp->pci_cacheline_sz);
  6309. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6310. tp->pci_lat_timer);
  6311. }
  6312. }
  6313. /* Make sure PCI-X relaxed ordering bit is clear. */
  6314. if (tg3_flag(tp, PCIX_MODE)) {
  6315. u16 pcix_cmd;
  6316. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6317. &pcix_cmd);
  6318. pcix_cmd &= ~PCI_X_CMD_ERO;
  6319. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6320. pcix_cmd);
  6321. }
  6322. if (tg3_flag(tp, 5780_CLASS)) {
  6323. /* Chip reset on 5780 will reset MSI enable bit,
  6324. * so need to restore it.
  6325. */
  6326. if (tg3_flag(tp, USING_MSI)) {
  6327. u16 ctrl;
  6328. pci_read_config_word(tp->pdev,
  6329. tp->msi_cap + PCI_MSI_FLAGS,
  6330. &ctrl);
  6331. pci_write_config_word(tp->pdev,
  6332. tp->msi_cap + PCI_MSI_FLAGS,
  6333. ctrl | PCI_MSI_FLAGS_ENABLE);
  6334. val = tr32(MSGINT_MODE);
  6335. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6336. }
  6337. }
  6338. }
  6339. /* tp->lock is held. */
  6340. static int tg3_chip_reset(struct tg3 *tp)
  6341. {
  6342. u32 val;
  6343. void (*write_op)(struct tg3 *, u32, u32);
  6344. int i, err;
  6345. tg3_nvram_lock(tp);
  6346. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6347. /* No matching tg3_nvram_unlock() after this because
  6348. * chip reset below will undo the nvram lock.
  6349. */
  6350. tp->nvram_lock_cnt = 0;
  6351. /* GRC_MISC_CFG core clock reset will clear the memory
  6352. * enable bit in PCI register 4 and the MSI enable bit
  6353. * on some chips, so we save relevant registers here.
  6354. */
  6355. tg3_save_pci_state(tp);
  6356. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6357. tg3_flag(tp, 5755_PLUS))
  6358. tw32(GRC_FASTBOOT_PC, 0);
  6359. /*
  6360. * We must avoid the readl() that normally takes place.
  6361. * It locks machines, causes machine checks, and other
  6362. * fun things. So, temporarily disable the 5701
  6363. * hardware workaround, while we do the reset.
  6364. */
  6365. write_op = tp->write32;
  6366. if (write_op == tg3_write_flush_reg32)
  6367. tp->write32 = tg3_write32;
  6368. /* Prevent the irq handler from reading or writing PCI registers
  6369. * during chip reset when the memory enable bit in the PCI command
  6370. * register may be cleared. The chip does not generate interrupt
  6371. * at this time, but the irq handler may still be called due to irq
  6372. * sharing or irqpoll.
  6373. */
  6374. tg3_flag_set(tp, CHIP_RESETTING);
  6375. for (i = 0; i < tp->irq_cnt; i++) {
  6376. struct tg3_napi *tnapi = &tp->napi[i];
  6377. if (tnapi->hw_status) {
  6378. tnapi->hw_status->status = 0;
  6379. tnapi->hw_status->status_tag = 0;
  6380. }
  6381. tnapi->last_tag = 0;
  6382. tnapi->last_irq_tag = 0;
  6383. }
  6384. smp_mb();
  6385. for (i = 0; i < tp->irq_cnt; i++)
  6386. synchronize_irq(tp->napi[i].irq_vec);
  6387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6388. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6389. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6390. }
  6391. /* do the reset */
  6392. val = GRC_MISC_CFG_CORECLK_RESET;
  6393. if (tg3_flag(tp, PCI_EXPRESS)) {
  6394. /* Force PCIe 1.0a mode */
  6395. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6396. !tg3_flag(tp, 57765_PLUS) &&
  6397. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6398. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6399. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6400. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6401. tw32(GRC_MISC_CFG, (1 << 29));
  6402. val |= (1 << 29);
  6403. }
  6404. }
  6405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6406. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6407. tw32(GRC_VCPU_EXT_CTRL,
  6408. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6409. }
  6410. /* Manage gphy power for all CPMU absent PCIe devices. */
  6411. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6412. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6413. tw32(GRC_MISC_CFG, val);
  6414. /* restore 5701 hardware bug workaround write method */
  6415. tp->write32 = write_op;
  6416. /* Unfortunately, we have to delay before the PCI read back.
  6417. * Some 575X chips even will not respond to a PCI cfg access
  6418. * when the reset command is given to the chip.
  6419. *
  6420. * How do these hardware designers expect things to work
  6421. * properly if the PCI write is posted for a long period
  6422. * of time? It is always necessary to have some method by
  6423. * which a register read back can occur to push the write
  6424. * out which does the reset.
  6425. *
  6426. * For most tg3 variants the trick below was working.
  6427. * Ho hum...
  6428. */
  6429. udelay(120);
  6430. /* Flush PCI posted writes. The normal MMIO registers
  6431. * are inaccessible at this time so this is the only
  6432. * way to make this reliably (actually, this is no longer
  6433. * the case, see above). I tried to use indirect
  6434. * register read/write but this upset some 5701 variants.
  6435. */
  6436. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6437. udelay(120);
  6438. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6439. u16 val16;
  6440. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6441. int i;
  6442. u32 cfg_val;
  6443. /* Wait for link training to complete. */
  6444. for (i = 0; i < 5000; i++)
  6445. udelay(100);
  6446. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6447. pci_write_config_dword(tp->pdev, 0xc4,
  6448. cfg_val | (1 << 15));
  6449. }
  6450. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6451. pci_read_config_word(tp->pdev,
  6452. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6453. &val16);
  6454. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6455. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6456. /*
  6457. * Older PCIe devices only support the 128 byte
  6458. * MPS setting. Enforce the restriction.
  6459. */
  6460. if (!tg3_flag(tp, CPMU_PRESENT))
  6461. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6462. pci_write_config_word(tp->pdev,
  6463. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6464. val16);
  6465. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6466. /* Clear error status */
  6467. pci_write_config_word(tp->pdev,
  6468. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6469. PCI_EXP_DEVSTA_CED |
  6470. PCI_EXP_DEVSTA_NFED |
  6471. PCI_EXP_DEVSTA_FED |
  6472. PCI_EXP_DEVSTA_URD);
  6473. }
  6474. tg3_restore_pci_state(tp);
  6475. tg3_flag_clear(tp, CHIP_RESETTING);
  6476. tg3_flag_clear(tp, ERROR_PROCESSED);
  6477. val = 0;
  6478. if (tg3_flag(tp, 5780_CLASS))
  6479. val = tr32(MEMARB_MODE);
  6480. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6481. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6482. tg3_stop_fw(tp);
  6483. tw32(0x5000, 0x400);
  6484. }
  6485. tw32(GRC_MODE, tp->grc_mode);
  6486. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6487. val = tr32(0xc4);
  6488. tw32(0xc4, val | (1 << 15));
  6489. }
  6490. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6492. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6493. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6494. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6495. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6496. }
  6497. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6498. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6499. val = tp->mac_mode;
  6500. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6501. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6502. val = tp->mac_mode;
  6503. } else
  6504. val = 0;
  6505. tw32_f(MAC_MODE, val);
  6506. udelay(40);
  6507. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6508. err = tg3_poll_fw(tp);
  6509. if (err)
  6510. return err;
  6511. tg3_mdio_start(tp);
  6512. if (tg3_flag(tp, PCI_EXPRESS) &&
  6513. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6514. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6515. !tg3_flag(tp, 57765_PLUS)) {
  6516. val = tr32(0x7c00);
  6517. tw32(0x7c00, val | (1 << 25));
  6518. }
  6519. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6520. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6521. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6522. }
  6523. /* Reprobe ASF enable state. */
  6524. tg3_flag_clear(tp, ENABLE_ASF);
  6525. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6526. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6527. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6528. u32 nic_cfg;
  6529. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6530. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6531. tg3_flag_set(tp, ENABLE_ASF);
  6532. tp->last_event_jiffies = jiffies;
  6533. if (tg3_flag(tp, 5750_PLUS))
  6534. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6535. }
  6536. }
  6537. return 0;
  6538. }
  6539. /* tp->lock is held. */
  6540. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6541. {
  6542. int err;
  6543. tg3_stop_fw(tp);
  6544. tg3_write_sig_pre_reset(tp, kind);
  6545. tg3_abort_hw(tp, silent);
  6546. err = tg3_chip_reset(tp);
  6547. __tg3_set_mac_addr(tp, 0);
  6548. tg3_write_sig_legacy(tp, kind);
  6549. tg3_write_sig_post_reset(tp, kind);
  6550. if (err)
  6551. return err;
  6552. return 0;
  6553. }
  6554. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6555. {
  6556. struct tg3 *tp = netdev_priv(dev);
  6557. struct sockaddr *addr = p;
  6558. int err = 0, skip_mac_1 = 0;
  6559. if (!is_valid_ether_addr(addr->sa_data))
  6560. return -EINVAL;
  6561. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6562. if (!netif_running(dev))
  6563. return 0;
  6564. if (tg3_flag(tp, ENABLE_ASF)) {
  6565. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6566. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6567. addr0_low = tr32(MAC_ADDR_0_LOW);
  6568. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6569. addr1_low = tr32(MAC_ADDR_1_LOW);
  6570. /* Skip MAC addr 1 if ASF is using it. */
  6571. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6572. !(addr1_high == 0 && addr1_low == 0))
  6573. skip_mac_1 = 1;
  6574. }
  6575. spin_lock_bh(&tp->lock);
  6576. __tg3_set_mac_addr(tp, skip_mac_1);
  6577. spin_unlock_bh(&tp->lock);
  6578. return err;
  6579. }
  6580. /* tp->lock is held. */
  6581. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6582. dma_addr_t mapping, u32 maxlen_flags,
  6583. u32 nic_addr)
  6584. {
  6585. tg3_write_mem(tp,
  6586. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6587. ((u64) mapping >> 32));
  6588. tg3_write_mem(tp,
  6589. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6590. ((u64) mapping & 0xffffffff));
  6591. tg3_write_mem(tp,
  6592. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6593. maxlen_flags);
  6594. if (!tg3_flag(tp, 5705_PLUS))
  6595. tg3_write_mem(tp,
  6596. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6597. nic_addr);
  6598. }
  6599. static void __tg3_set_rx_mode(struct net_device *);
  6600. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6601. {
  6602. int i;
  6603. if (!tg3_flag(tp, ENABLE_TSS)) {
  6604. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6605. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6606. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6607. } else {
  6608. tw32(HOSTCC_TXCOL_TICKS, 0);
  6609. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6610. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6611. }
  6612. if (!tg3_flag(tp, ENABLE_RSS)) {
  6613. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6614. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6615. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6616. } else {
  6617. tw32(HOSTCC_RXCOL_TICKS, 0);
  6618. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6619. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6620. }
  6621. if (!tg3_flag(tp, 5705_PLUS)) {
  6622. u32 val = ec->stats_block_coalesce_usecs;
  6623. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6624. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6625. if (!netif_carrier_ok(tp->dev))
  6626. val = 0;
  6627. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6628. }
  6629. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6630. u32 reg;
  6631. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6632. tw32(reg, ec->rx_coalesce_usecs);
  6633. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6634. tw32(reg, ec->rx_max_coalesced_frames);
  6635. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6636. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6637. if (tg3_flag(tp, ENABLE_TSS)) {
  6638. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6639. tw32(reg, ec->tx_coalesce_usecs);
  6640. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6641. tw32(reg, ec->tx_max_coalesced_frames);
  6642. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6643. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6644. }
  6645. }
  6646. for (; i < tp->irq_max - 1; i++) {
  6647. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6648. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6649. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6650. if (tg3_flag(tp, ENABLE_TSS)) {
  6651. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6652. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6653. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6654. }
  6655. }
  6656. }
  6657. /* tp->lock is held. */
  6658. static void tg3_rings_reset(struct tg3 *tp)
  6659. {
  6660. int i;
  6661. u32 stblk, txrcb, rxrcb, limit;
  6662. struct tg3_napi *tnapi = &tp->napi[0];
  6663. /* Disable all transmit rings but the first. */
  6664. if (!tg3_flag(tp, 5705_PLUS))
  6665. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6666. else if (tg3_flag(tp, 5717_PLUS))
  6667. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6668. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6669. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6670. else
  6671. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6672. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6673. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6674. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6675. BDINFO_FLAGS_DISABLED);
  6676. /* Disable all receive return rings but the first. */
  6677. if (tg3_flag(tp, 5717_PLUS))
  6678. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6679. else if (!tg3_flag(tp, 5705_PLUS))
  6680. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6681. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6683. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6684. else
  6685. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6686. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6687. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6688. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6689. BDINFO_FLAGS_DISABLED);
  6690. /* Disable interrupts */
  6691. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6692. tp->napi[0].chk_msi_cnt = 0;
  6693. tp->napi[0].last_rx_cons = 0;
  6694. tp->napi[0].last_tx_cons = 0;
  6695. /* Zero mailbox registers. */
  6696. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6697. for (i = 1; i < tp->irq_max; i++) {
  6698. tp->napi[i].tx_prod = 0;
  6699. tp->napi[i].tx_cons = 0;
  6700. if (tg3_flag(tp, ENABLE_TSS))
  6701. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6702. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6703. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6704. tp->napi[i].chk_msi_cnt = 0;
  6705. tp->napi[i].last_rx_cons = 0;
  6706. tp->napi[i].last_tx_cons = 0;
  6707. }
  6708. if (!tg3_flag(tp, ENABLE_TSS))
  6709. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6710. } else {
  6711. tp->napi[0].tx_prod = 0;
  6712. tp->napi[0].tx_cons = 0;
  6713. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6714. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6715. }
  6716. /* Make sure the NIC-based send BD rings are disabled. */
  6717. if (!tg3_flag(tp, 5705_PLUS)) {
  6718. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6719. for (i = 0; i < 16; i++)
  6720. tw32_tx_mbox(mbox + i * 8, 0);
  6721. }
  6722. txrcb = NIC_SRAM_SEND_RCB;
  6723. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6724. /* Clear status block in ram. */
  6725. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6726. /* Set status block DMA address */
  6727. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6728. ((u64) tnapi->status_mapping >> 32));
  6729. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6730. ((u64) tnapi->status_mapping & 0xffffffff));
  6731. if (tnapi->tx_ring) {
  6732. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6733. (TG3_TX_RING_SIZE <<
  6734. BDINFO_FLAGS_MAXLEN_SHIFT),
  6735. NIC_SRAM_TX_BUFFER_DESC);
  6736. txrcb += TG3_BDINFO_SIZE;
  6737. }
  6738. if (tnapi->rx_rcb) {
  6739. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6740. (tp->rx_ret_ring_mask + 1) <<
  6741. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6742. rxrcb += TG3_BDINFO_SIZE;
  6743. }
  6744. stblk = HOSTCC_STATBLCK_RING1;
  6745. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6746. u64 mapping = (u64)tnapi->status_mapping;
  6747. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6748. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6749. /* Clear status block in ram. */
  6750. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6751. if (tnapi->tx_ring) {
  6752. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6753. (TG3_TX_RING_SIZE <<
  6754. BDINFO_FLAGS_MAXLEN_SHIFT),
  6755. NIC_SRAM_TX_BUFFER_DESC);
  6756. txrcb += TG3_BDINFO_SIZE;
  6757. }
  6758. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6759. ((tp->rx_ret_ring_mask + 1) <<
  6760. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6761. stblk += 8;
  6762. rxrcb += TG3_BDINFO_SIZE;
  6763. }
  6764. }
  6765. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6766. {
  6767. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6768. if (!tg3_flag(tp, 5750_PLUS) ||
  6769. tg3_flag(tp, 5780_CLASS) ||
  6770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6771. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6772. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6773. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6774. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6775. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6776. else
  6777. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6778. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6779. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6780. val = min(nic_rep_thresh, host_rep_thresh);
  6781. tw32(RCVBDI_STD_THRESH, val);
  6782. if (tg3_flag(tp, 57765_PLUS))
  6783. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6784. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6785. return;
  6786. if (!tg3_flag(tp, 5705_PLUS))
  6787. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6788. else
  6789. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6790. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6791. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6792. tw32(RCVBDI_JUMBO_THRESH, val);
  6793. if (tg3_flag(tp, 57765_PLUS))
  6794. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6795. }
  6796. /* tp->lock is held. */
  6797. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6798. {
  6799. u32 val, rdmac_mode;
  6800. int i, err, limit;
  6801. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6802. tg3_disable_ints(tp);
  6803. tg3_stop_fw(tp);
  6804. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6805. if (tg3_flag(tp, INIT_COMPLETE))
  6806. tg3_abort_hw(tp, 1);
  6807. /* Enable MAC control of LPI */
  6808. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6809. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6810. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6811. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6812. tw32_f(TG3_CPMU_EEE_CTRL,
  6813. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6814. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6815. TG3_CPMU_EEEMD_LPI_IN_TX |
  6816. TG3_CPMU_EEEMD_LPI_IN_RX |
  6817. TG3_CPMU_EEEMD_EEE_ENABLE;
  6818. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6819. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6820. if (tg3_flag(tp, ENABLE_APE))
  6821. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6822. tw32_f(TG3_CPMU_EEE_MODE, val);
  6823. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6824. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6825. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6826. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6827. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6828. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6829. }
  6830. if (reset_phy)
  6831. tg3_phy_reset(tp);
  6832. err = tg3_chip_reset(tp);
  6833. if (err)
  6834. return err;
  6835. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6836. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6837. val = tr32(TG3_CPMU_CTRL);
  6838. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6839. tw32(TG3_CPMU_CTRL, val);
  6840. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6841. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6842. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6843. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6844. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6845. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6846. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6847. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6848. val = tr32(TG3_CPMU_HST_ACC);
  6849. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6850. val |= CPMU_HST_ACC_MACCLK_6_25;
  6851. tw32(TG3_CPMU_HST_ACC, val);
  6852. }
  6853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6854. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6855. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6856. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6857. tw32(PCIE_PWR_MGMT_THRESH, val);
  6858. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6859. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6860. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6861. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6862. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6863. }
  6864. if (tg3_flag(tp, L1PLLPD_EN)) {
  6865. u32 grc_mode = tr32(GRC_MODE);
  6866. /* Access the lower 1K of PL PCIE block registers. */
  6867. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6868. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6869. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6870. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6871. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6872. tw32(GRC_MODE, grc_mode);
  6873. }
  6874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6875. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6876. u32 grc_mode = tr32(GRC_MODE);
  6877. /* Access the lower 1K of PL PCIE block registers. */
  6878. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6879. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6880. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6881. TG3_PCIE_PL_LO_PHYCTL5);
  6882. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6883. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6884. tw32(GRC_MODE, grc_mode);
  6885. }
  6886. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6887. u32 grc_mode = tr32(GRC_MODE);
  6888. /* Access the lower 1K of DL PCIE block registers. */
  6889. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6890. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6891. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6892. TG3_PCIE_DL_LO_FTSMAX);
  6893. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6894. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6895. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6896. tw32(GRC_MODE, grc_mode);
  6897. }
  6898. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6899. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6900. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6901. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6902. }
  6903. /* This works around an issue with Athlon chipsets on
  6904. * B3 tigon3 silicon. This bit has no effect on any
  6905. * other revision. But do not set this on PCI Express
  6906. * chips and don't even touch the clocks if the CPMU is present.
  6907. */
  6908. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6909. if (!tg3_flag(tp, PCI_EXPRESS))
  6910. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6911. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6912. }
  6913. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6914. tg3_flag(tp, PCIX_MODE)) {
  6915. val = tr32(TG3PCI_PCISTATE);
  6916. val |= PCISTATE_RETRY_SAME_DMA;
  6917. tw32(TG3PCI_PCISTATE, val);
  6918. }
  6919. if (tg3_flag(tp, ENABLE_APE)) {
  6920. /* Allow reads and writes to the
  6921. * APE register and memory space.
  6922. */
  6923. val = tr32(TG3PCI_PCISTATE);
  6924. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6925. PCISTATE_ALLOW_APE_SHMEM_WR |
  6926. PCISTATE_ALLOW_APE_PSPACE_WR;
  6927. tw32(TG3PCI_PCISTATE, val);
  6928. }
  6929. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6930. /* Enable some hw fixes. */
  6931. val = tr32(TG3PCI_MSI_DATA);
  6932. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6933. tw32(TG3PCI_MSI_DATA, val);
  6934. }
  6935. /* Descriptor ring init may make accesses to the
  6936. * NIC SRAM area to setup the TX descriptors, so we
  6937. * can only do this after the hardware has been
  6938. * successfully reset.
  6939. */
  6940. err = tg3_init_rings(tp);
  6941. if (err)
  6942. return err;
  6943. if (tg3_flag(tp, 57765_PLUS)) {
  6944. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6945. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6946. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6947. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6948. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6949. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6950. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6951. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6952. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6953. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6954. /* This value is determined during the probe time DMA
  6955. * engine test, tg3_test_dma.
  6956. */
  6957. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6958. }
  6959. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6960. GRC_MODE_4X_NIC_SEND_RINGS |
  6961. GRC_MODE_NO_TX_PHDR_CSUM |
  6962. GRC_MODE_NO_RX_PHDR_CSUM);
  6963. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6964. /* Pseudo-header checksum is done by hardware logic and not
  6965. * the offload processers, so make the chip do the pseudo-
  6966. * header checksums on receive. For transmit it is more
  6967. * convenient to do the pseudo-header checksum in software
  6968. * as Linux does that on transmit for us in all cases.
  6969. */
  6970. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6971. tw32(GRC_MODE,
  6972. tp->grc_mode |
  6973. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6974. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6975. val = tr32(GRC_MISC_CFG);
  6976. val &= ~0xff;
  6977. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6978. tw32(GRC_MISC_CFG, val);
  6979. /* Initialize MBUF/DESC pool. */
  6980. if (tg3_flag(tp, 5750_PLUS)) {
  6981. /* Do nothing. */
  6982. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6983. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6984. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6985. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6986. else
  6987. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6988. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6989. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6990. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6991. int fw_len;
  6992. fw_len = tp->fw_len;
  6993. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6994. tw32(BUFMGR_MB_POOL_ADDR,
  6995. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6996. tw32(BUFMGR_MB_POOL_SIZE,
  6997. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6998. }
  6999. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7000. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7001. tp->bufmgr_config.mbuf_read_dma_low_water);
  7002. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7003. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7004. tw32(BUFMGR_MB_HIGH_WATER,
  7005. tp->bufmgr_config.mbuf_high_water);
  7006. } else {
  7007. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7008. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7009. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7010. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7011. tw32(BUFMGR_MB_HIGH_WATER,
  7012. tp->bufmgr_config.mbuf_high_water_jumbo);
  7013. }
  7014. tw32(BUFMGR_DMA_LOW_WATER,
  7015. tp->bufmgr_config.dma_low_water);
  7016. tw32(BUFMGR_DMA_HIGH_WATER,
  7017. tp->bufmgr_config.dma_high_water);
  7018. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7020. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7021. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7022. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7023. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7024. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7025. tw32(BUFMGR_MODE, val);
  7026. for (i = 0; i < 2000; i++) {
  7027. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7028. break;
  7029. udelay(10);
  7030. }
  7031. if (i >= 2000) {
  7032. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7033. return -ENODEV;
  7034. }
  7035. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7036. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7037. tg3_setup_rxbd_thresholds(tp);
  7038. /* Initialize TG3_BDINFO's at:
  7039. * RCVDBDI_STD_BD: standard eth size rx ring
  7040. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7041. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7042. *
  7043. * like so:
  7044. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7045. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7046. * ring attribute flags
  7047. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7048. *
  7049. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7050. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7051. *
  7052. * The size of each ring is fixed in the firmware, but the location is
  7053. * configurable.
  7054. */
  7055. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7056. ((u64) tpr->rx_std_mapping >> 32));
  7057. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7058. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7059. if (!tg3_flag(tp, 5717_PLUS))
  7060. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7061. NIC_SRAM_RX_BUFFER_DESC);
  7062. /* Disable the mini ring */
  7063. if (!tg3_flag(tp, 5705_PLUS))
  7064. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7065. BDINFO_FLAGS_DISABLED);
  7066. /* Program the jumbo buffer descriptor ring control
  7067. * blocks on those devices that have them.
  7068. */
  7069. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7070. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7071. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7072. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7073. ((u64) tpr->rx_jmb_mapping >> 32));
  7074. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7075. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7076. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7077. BDINFO_FLAGS_MAXLEN_SHIFT;
  7078. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7079. val | BDINFO_FLAGS_USE_EXT_RECV);
  7080. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7082. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7083. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7084. } else {
  7085. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7086. BDINFO_FLAGS_DISABLED);
  7087. }
  7088. if (tg3_flag(tp, 57765_PLUS)) {
  7089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7090. val = TG3_RX_STD_MAX_SIZE_5700;
  7091. else
  7092. val = TG3_RX_STD_MAX_SIZE_5717;
  7093. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7094. val |= (TG3_RX_STD_DMA_SZ << 2);
  7095. } else
  7096. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7097. } else
  7098. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7099. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7100. tpr->rx_std_prod_idx = tp->rx_pending;
  7101. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7102. tpr->rx_jmb_prod_idx =
  7103. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7104. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7105. tg3_rings_reset(tp);
  7106. /* Initialize MAC address and backoff seed. */
  7107. __tg3_set_mac_addr(tp, 0);
  7108. /* MTU + ethernet header + FCS + optional VLAN tag */
  7109. tw32(MAC_RX_MTU_SIZE,
  7110. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7111. /* The slot time is changed by tg3_setup_phy if we
  7112. * run at gigabit with half duplex.
  7113. */
  7114. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7115. (6 << TX_LENGTHS_IPG_SHIFT) |
  7116. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7118. val |= tr32(MAC_TX_LENGTHS) &
  7119. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7120. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7121. tw32(MAC_TX_LENGTHS, val);
  7122. /* Receive rules. */
  7123. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7124. tw32(RCVLPC_CONFIG, 0x0181);
  7125. /* Calculate RDMAC_MODE setting early, we need it to determine
  7126. * the RCVLPC_STATE_ENABLE mask.
  7127. */
  7128. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7129. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7130. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7131. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7132. RDMAC_MODE_LNGREAD_ENAB);
  7133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7134. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7137. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7138. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7139. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7140. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7142. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7143. if (tg3_flag(tp, TSO_CAPABLE) &&
  7144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7145. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7146. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7147. !tg3_flag(tp, IS_5788)) {
  7148. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7149. }
  7150. }
  7151. if (tg3_flag(tp, PCI_EXPRESS))
  7152. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7153. if (tg3_flag(tp, HW_TSO_1) ||
  7154. tg3_flag(tp, HW_TSO_2) ||
  7155. tg3_flag(tp, HW_TSO_3))
  7156. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7157. if (tg3_flag(tp, 57765_PLUS) ||
  7158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7160. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7162. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7167. tg3_flag(tp, 57765_PLUS)) {
  7168. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7171. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7172. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7173. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7174. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7175. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7176. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7177. }
  7178. tw32(TG3_RDMA_RSRVCTRL_REG,
  7179. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7180. }
  7181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7183. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7184. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7185. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7186. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7187. }
  7188. /* Receive/send statistics. */
  7189. if (tg3_flag(tp, 5750_PLUS)) {
  7190. val = tr32(RCVLPC_STATS_ENABLE);
  7191. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7192. tw32(RCVLPC_STATS_ENABLE, val);
  7193. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7194. tg3_flag(tp, TSO_CAPABLE)) {
  7195. val = tr32(RCVLPC_STATS_ENABLE);
  7196. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7197. tw32(RCVLPC_STATS_ENABLE, val);
  7198. } else {
  7199. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7200. }
  7201. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7202. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7203. tw32(SNDDATAI_STATSCTRL,
  7204. (SNDDATAI_SCTRL_ENABLE |
  7205. SNDDATAI_SCTRL_FASTUPD));
  7206. /* Setup host coalescing engine. */
  7207. tw32(HOSTCC_MODE, 0);
  7208. for (i = 0; i < 2000; i++) {
  7209. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7210. break;
  7211. udelay(10);
  7212. }
  7213. __tg3_set_coalesce(tp, &tp->coal);
  7214. if (!tg3_flag(tp, 5705_PLUS)) {
  7215. /* Status/statistics block address. See tg3_timer,
  7216. * the tg3_periodic_fetch_stats call there, and
  7217. * tg3_get_stats to see how this works for 5705/5750 chips.
  7218. */
  7219. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7220. ((u64) tp->stats_mapping >> 32));
  7221. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7222. ((u64) tp->stats_mapping & 0xffffffff));
  7223. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7224. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7225. /* Clear statistics and status block memory areas */
  7226. for (i = NIC_SRAM_STATS_BLK;
  7227. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7228. i += sizeof(u32)) {
  7229. tg3_write_mem(tp, i, 0);
  7230. udelay(40);
  7231. }
  7232. }
  7233. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7234. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7235. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7236. if (!tg3_flag(tp, 5705_PLUS))
  7237. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7238. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7239. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7240. /* reset to prevent losing 1st rx packet intermittently */
  7241. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7242. udelay(10);
  7243. }
  7244. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7245. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7246. MAC_MODE_FHDE_ENABLE;
  7247. if (tg3_flag(tp, ENABLE_APE))
  7248. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7249. if (!tg3_flag(tp, 5705_PLUS) &&
  7250. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7251. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7252. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7253. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7254. udelay(40);
  7255. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7256. * If TG3_FLAG_IS_NIC is zero, we should read the
  7257. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7258. * whether used as inputs or outputs, are set by boot code after
  7259. * reset.
  7260. */
  7261. if (!tg3_flag(tp, IS_NIC)) {
  7262. u32 gpio_mask;
  7263. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7264. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7265. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7267. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7268. GRC_LCLCTRL_GPIO_OUTPUT3;
  7269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7270. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7271. tp->grc_local_ctrl &= ~gpio_mask;
  7272. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7273. /* GPIO1 must be driven high for eeprom write protect */
  7274. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7275. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7276. GRC_LCLCTRL_GPIO_OUTPUT1);
  7277. }
  7278. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7279. udelay(100);
  7280. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7281. val = tr32(MSGINT_MODE);
  7282. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7283. if (!tg3_flag(tp, 1SHOT_MSI))
  7284. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7285. tw32(MSGINT_MODE, val);
  7286. }
  7287. if (!tg3_flag(tp, 5705_PLUS)) {
  7288. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7289. udelay(40);
  7290. }
  7291. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7292. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7293. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7294. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7295. WDMAC_MODE_LNGREAD_ENAB);
  7296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7297. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7298. if (tg3_flag(tp, TSO_CAPABLE) &&
  7299. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7300. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7301. /* nothing */
  7302. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7303. !tg3_flag(tp, IS_5788)) {
  7304. val |= WDMAC_MODE_RX_ACCEL;
  7305. }
  7306. }
  7307. /* Enable host coalescing bug fix */
  7308. if (tg3_flag(tp, 5755_PLUS))
  7309. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7311. val |= WDMAC_MODE_BURST_ALL_DATA;
  7312. tw32_f(WDMAC_MODE, val);
  7313. udelay(40);
  7314. if (tg3_flag(tp, PCIX_MODE)) {
  7315. u16 pcix_cmd;
  7316. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7317. &pcix_cmd);
  7318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7319. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7320. pcix_cmd |= PCI_X_CMD_READ_2K;
  7321. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7322. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7323. pcix_cmd |= PCI_X_CMD_READ_2K;
  7324. }
  7325. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7326. pcix_cmd);
  7327. }
  7328. tw32_f(RDMAC_MODE, rdmac_mode);
  7329. udelay(40);
  7330. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7331. if (!tg3_flag(tp, 5705_PLUS))
  7332. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7334. tw32(SNDDATAC_MODE,
  7335. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7336. else
  7337. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7338. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7339. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7340. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7341. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7342. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7343. tw32(RCVDBDI_MODE, val);
  7344. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7345. if (tg3_flag(tp, HW_TSO_1) ||
  7346. tg3_flag(tp, HW_TSO_2) ||
  7347. tg3_flag(tp, HW_TSO_3))
  7348. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7349. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7350. if (tg3_flag(tp, ENABLE_TSS))
  7351. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7352. tw32(SNDBDI_MODE, val);
  7353. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7354. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7355. err = tg3_load_5701_a0_firmware_fix(tp);
  7356. if (err)
  7357. return err;
  7358. }
  7359. if (tg3_flag(tp, TSO_CAPABLE)) {
  7360. err = tg3_load_tso_firmware(tp);
  7361. if (err)
  7362. return err;
  7363. }
  7364. tp->tx_mode = TX_MODE_ENABLE;
  7365. if (tg3_flag(tp, 5755_PLUS) ||
  7366. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7367. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7368. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7369. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7370. tp->tx_mode &= ~val;
  7371. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7372. }
  7373. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7374. udelay(100);
  7375. if (tg3_flag(tp, ENABLE_RSS)) {
  7376. int i = 0;
  7377. u32 reg = MAC_RSS_INDIR_TBL_0;
  7378. if (tp->irq_cnt == 2) {
  7379. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7380. tw32(reg, 0x0);
  7381. reg += 4;
  7382. }
  7383. } else {
  7384. u32 val;
  7385. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7386. val = i % (tp->irq_cnt - 1);
  7387. i++;
  7388. for (; i % 8; i++) {
  7389. val <<= 4;
  7390. val |= (i % (tp->irq_cnt - 1));
  7391. }
  7392. tw32(reg, val);
  7393. reg += 4;
  7394. }
  7395. }
  7396. /* Setup the "secret" hash key. */
  7397. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7398. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7399. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7400. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7401. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7402. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7403. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7404. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7405. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7406. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7407. }
  7408. tp->rx_mode = RX_MODE_ENABLE;
  7409. if (tg3_flag(tp, 5755_PLUS))
  7410. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7411. if (tg3_flag(tp, ENABLE_RSS))
  7412. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7413. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7414. RX_MODE_RSS_IPV6_HASH_EN |
  7415. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7416. RX_MODE_RSS_IPV4_HASH_EN |
  7417. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7418. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7419. udelay(10);
  7420. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7421. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7422. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7423. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7424. udelay(10);
  7425. }
  7426. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7427. udelay(10);
  7428. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7429. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7430. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7431. /* Set drive transmission level to 1.2V */
  7432. /* only if the signal pre-emphasis bit is not set */
  7433. val = tr32(MAC_SERDES_CFG);
  7434. val &= 0xfffff000;
  7435. val |= 0x880;
  7436. tw32(MAC_SERDES_CFG, val);
  7437. }
  7438. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7439. tw32(MAC_SERDES_CFG, 0x616000);
  7440. }
  7441. /* Prevent chip from dropping frames when flow control
  7442. * is enabled.
  7443. */
  7444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7445. val = 1;
  7446. else
  7447. val = 2;
  7448. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7450. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7451. /* Use hardware link auto-negotiation */
  7452. tg3_flag_set(tp, HW_AUTONEG);
  7453. }
  7454. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7456. u32 tmp;
  7457. tmp = tr32(SERDES_RX_CTRL);
  7458. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7459. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7460. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7461. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7462. }
  7463. if (!tg3_flag(tp, USE_PHYLIB)) {
  7464. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7465. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7466. tp->link_config.speed = tp->link_config.orig_speed;
  7467. tp->link_config.duplex = tp->link_config.orig_duplex;
  7468. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7469. }
  7470. err = tg3_setup_phy(tp, 0);
  7471. if (err)
  7472. return err;
  7473. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7474. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7475. u32 tmp;
  7476. /* Clear CRC stats. */
  7477. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7478. tg3_writephy(tp, MII_TG3_TEST1,
  7479. tmp | MII_TG3_TEST1_CRC_EN);
  7480. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7481. }
  7482. }
  7483. }
  7484. __tg3_set_rx_mode(tp->dev);
  7485. /* Initialize receive rules. */
  7486. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7487. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7488. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7489. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7490. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7491. limit = 8;
  7492. else
  7493. limit = 16;
  7494. if (tg3_flag(tp, ENABLE_ASF))
  7495. limit -= 4;
  7496. switch (limit) {
  7497. case 16:
  7498. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7499. case 15:
  7500. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7501. case 14:
  7502. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7503. case 13:
  7504. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7505. case 12:
  7506. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7507. case 11:
  7508. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7509. case 10:
  7510. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7511. case 9:
  7512. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7513. case 8:
  7514. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7515. case 7:
  7516. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7517. case 6:
  7518. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7519. case 5:
  7520. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7521. case 4:
  7522. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7523. case 3:
  7524. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7525. case 2:
  7526. case 1:
  7527. default:
  7528. break;
  7529. }
  7530. if (tg3_flag(tp, ENABLE_APE))
  7531. /* Write our heartbeat update interval to APE. */
  7532. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7533. APE_HOST_HEARTBEAT_INT_DISABLE);
  7534. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7535. return 0;
  7536. }
  7537. /* Called at device open time to get the chip ready for
  7538. * packet processing. Invoked with tp->lock held.
  7539. */
  7540. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7541. {
  7542. tg3_switch_clocks(tp);
  7543. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7544. return tg3_reset_hw(tp, reset_phy);
  7545. }
  7546. #define TG3_STAT_ADD32(PSTAT, REG) \
  7547. do { u32 __val = tr32(REG); \
  7548. (PSTAT)->low += __val; \
  7549. if ((PSTAT)->low < __val) \
  7550. (PSTAT)->high += 1; \
  7551. } while (0)
  7552. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7553. {
  7554. struct tg3_hw_stats *sp = tp->hw_stats;
  7555. if (!netif_carrier_ok(tp->dev))
  7556. return;
  7557. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7558. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7559. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7560. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7561. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7562. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7563. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7564. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7565. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7566. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7567. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7568. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7569. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7570. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7571. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7572. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7573. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7574. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7575. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7576. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7577. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7578. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7579. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7580. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7581. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7582. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7583. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7584. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7585. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7586. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7587. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7588. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7589. } else {
  7590. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7591. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7592. if (val) {
  7593. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7594. sp->rx_discards.low += val;
  7595. if (sp->rx_discards.low < val)
  7596. sp->rx_discards.high += 1;
  7597. }
  7598. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7599. }
  7600. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7601. }
  7602. static void tg3_chk_missed_msi(struct tg3 *tp)
  7603. {
  7604. u32 i;
  7605. for (i = 0; i < tp->irq_cnt; i++) {
  7606. struct tg3_napi *tnapi = &tp->napi[i];
  7607. if (tg3_has_work(tnapi)) {
  7608. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7609. tnapi->last_tx_cons == tnapi->tx_cons) {
  7610. if (tnapi->chk_msi_cnt < 1) {
  7611. tnapi->chk_msi_cnt++;
  7612. return;
  7613. }
  7614. tg3_msi(0, tnapi);
  7615. }
  7616. }
  7617. tnapi->chk_msi_cnt = 0;
  7618. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7619. tnapi->last_tx_cons = tnapi->tx_cons;
  7620. }
  7621. }
  7622. static void tg3_timer(unsigned long __opaque)
  7623. {
  7624. struct tg3 *tp = (struct tg3 *) __opaque;
  7625. if (tp->irq_sync)
  7626. goto restart_timer;
  7627. spin_lock(&tp->lock);
  7628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7630. tg3_chk_missed_msi(tp);
  7631. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7632. /* All of this garbage is because when using non-tagged
  7633. * IRQ status the mailbox/status_block protocol the chip
  7634. * uses with the cpu is race prone.
  7635. */
  7636. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7637. tw32(GRC_LOCAL_CTRL,
  7638. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7639. } else {
  7640. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7641. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7642. }
  7643. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7644. tg3_flag_set(tp, RESTART_TIMER);
  7645. spin_unlock(&tp->lock);
  7646. schedule_work(&tp->reset_task);
  7647. return;
  7648. }
  7649. }
  7650. /* This part only runs once per second. */
  7651. if (!--tp->timer_counter) {
  7652. if (tg3_flag(tp, 5705_PLUS))
  7653. tg3_periodic_fetch_stats(tp);
  7654. if (tp->setlpicnt && !--tp->setlpicnt)
  7655. tg3_phy_eee_enable(tp);
  7656. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7657. u32 mac_stat;
  7658. int phy_event;
  7659. mac_stat = tr32(MAC_STATUS);
  7660. phy_event = 0;
  7661. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7662. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7663. phy_event = 1;
  7664. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7665. phy_event = 1;
  7666. if (phy_event)
  7667. tg3_setup_phy(tp, 0);
  7668. } else if (tg3_flag(tp, POLL_SERDES)) {
  7669. u32 mac_stat = tr32(MAC_STATUS);
  7670. int need_setup = 0;
  7671. if (netif_carrier_ok(tp->dev) &&
  7672. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7673. need_setup = 1;
  7674. }
  7675. if (!netif_carrier_ok(tp->dev) &&
  7676. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7677. MAC_STATUS_SIGNAL_DET))) {
  7678. need_setup = 1;
  7679. }
  7680. if (need_setup) {
  7681. if (!tp->serdes_counter) {
  7682. tw32_f(MAC_MODE,
  7683. (tp->mac_mode &
  7684. ~MAC_MODE_PORT_MODE_MASK));
  7685. udelay(40);
  7686. tw32_f(MAC_MODE, tp->mac_mode);
  7687. udelay(40);
  7688. }
  7689. tg3_setup_phy(tp, 0);
  7690. }
  7691. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7692. tg3_flag(tp, 5780_CLASS)) {
  7693. tg3_serdes_parallel_detect(tp);
  7694. }
  7695. tp->timer_counter = tp->timer_multiplier;
  7696. }
  7697. /* Heartbeat is only sent once every 2 seconds.
  7698. *
  7699. * The heartbeat is to tell the ASF firmware that the host
  7700. * driver is still alive. In the event that the OS crashes,
  7701. * ASF needs to reset the hardware to free up the FIFO space
  7702. * that may be filled with rx packets destined for the host.
  7703. * If the FIFO is full, ASF will no longer function properly.
  7704. *
  7705. * Unintended resets have been reported on real time kernels
  7706. * where the timer doesn't run on time. Netpoll will also have
  7707. * same problem.
  7708. *
  7709. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7710. * to check the ring condition when the heartbeat is expiring
  7711. * before doing the reset. This will prevent most unintended
  7712. * resets.
  7713. */
  7714. if (!--tp->asf_counter) {
  7715. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7716. tg3_wait_for_event_ack(tp);
  7717. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7718. FWCMD_NICDRV_ALIVE3);
  7719. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7720. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7721. TG3_FW_UPDATE_TIMEOUT_SEC);
  7722. tg3_generate_fw_event(tp);
  7723. }
  7724. tp->asf_counter = tp->asf_multiplier;
  7725. }
  7726. spin_unlock(&tp->lock);
  7727. restart_timer:
  7728. tp->timer.expires = jiffies + tp->timer_offset;
  7729. add_timer(&tp->timer);
  7730. }
  7731. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7732. {
  7733. irq_handler_t fn;
  7734. unsigned long flags;
  7735. char *name;
  7736. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7737. if (tp->irq_cnt == 1)
  7738. name = tp->dev->name;
  7739. else {
  7740. name = &tnapi->irq_lbl[0];
  7741. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7742. name[IFNAMSIZ-1] = 0;
  7743. }
  7744. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7745. fn = tg3_msi;
  7746. if (tg3_flag(tp, 1SHOT_MSI))
  7747. fn = tg3_msi_1shot;
  7748. flags = 0;
  7749. } else {
  7750. fn = tg3_interrupt;
  7751. if (tg3_flag(tp, TAGGED_STATUS))
  7752. fn = tg3_interrupt_tagged;
  7753. flags = IRQF_SHARED;
  7754. }
  7755. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7756. }
  7757. static int tg3_test_interrupt(struct tg3 *tp)
  7758. {
  7759. struct tg3_napi *tnapi = &tp->napi[0];
  7760. struct net_device *dev = tp->dev;
  7761. int err, i, intr_ok = 0;
  7762. u32 val;
  7763. if (!netif_running(dev))
  7764. return -ENODEV;
  7765. tg3_disable_ints(tp);
  7766. free_irq(tnapi->irq_vec, tnapi);
  7767. /*
  7768. * Turn off MSI one shot mode. Otherwise this test has no
  7769. * observable way to know whether the interrupt was delivered.
  7770. */
  7771. if (tg3_flag(tp, 57765_PLUS)) {
  7772. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7773. tw32(MSGINT_MODE, val);
  7774. }
  7775. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7776. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7777. if (err)
  7778. return err;
  7779. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7780. tg3_enable_ints(tp);
  7781. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7782. tnapi->coal_now);
  7783. for (i = 0; i < 5; i++) {
  7784. u32 int_mbox, misc_host_ctrl;
  7785. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7786. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7787. if ((int_mbox != 0) ||
  7788. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7789. intr_ok = 1;
  7790. break;
  7791. }
  7792. if (tg3_flag(tp, 57765_PLUS) &&
  7793. tnapi->hw_status->status_tag != tnapi->last_tag)
  7794. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7795. msleep(10);
  7796. }
  7797. tg3_disable_ints(tp);
  7798. free_irq(tnapi->irq_vec, tnapi);
  7799. err = tg3_request_irq(tp, 0);
  7800. if (err)
  7801. return err;
  7802. if (intr_ok) {
  7803. /* Reenable MSI one shot mode. */
  7804. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  7805. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7806. tw32(MSGINT_MODE, val);
  7807. }
  7808. return 0;
  7809. }
  7810. return -EIO;
  7811. }
  7812. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7813. * successfully restored
  7814. */
  7815. static int tg3_test_msi(struct tg3 *tp)
  7816. {
  7817. int err;
  7818. u16 pci_cmd;
  7819. if (!tg3_flag(tp, USING_MSI))
  7820. return 0;
  7821. /* Turn off SERR reporting in case MSI terminates with Master
  7822. * Abort.
  7823. */
  7824. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7825. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7826. pci_cmd & ~PCI_COMMAND_SERR);
  7827. err = tg3_test_interrupt(tp);
  7828. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7829. if (!err)
  7830. return 0;
  7831. /* other failures */
  7832. if (err != -EIO)
  7833. return err;
  7834. /* MSI test failed, go back to INTx mode */
  7835. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7836. "to INTx mode. Please report this failure to the PCI "
  7837. "maintainer and include system chipset information\n");
  7838. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7839. pci_disable_msi(tp->pdev);
  7840. tg3_flag_clear(tp, USING_MSI);
  7841. tp->napi[0].irq_vec = tp->pdev->irq;
  7842. err = tg3_request_irq(tp, 0);
  7843. if (err)
  7844. return err;
  7845. /* Need to reset the chip because the MSI cycle may have terminated
  7846. * with Master Abort.
  7847. */
  7848. tg3_full_lock(tp, 1);
  7849. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7850. err = tg3_init_hw(tp, 1);
  7851. tg3_full_unlock(tp);
  7852. if (err)
  7853. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7854. return err;
  7855. }
  7856. static int tg3_request_firmware(struct tg3 *tp)
  7857. {
  7858. const __be32 *fw_data;
  7859. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7860. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7861. tp->fw_needed);
  7862. return -ENOENT;
  7863. }
  7864. fw_data = (void *)tp->fw->data;
  7865. /* Firmware blob starts with version numbers, followed by
  7866. * start address and _full_ length including BSS sections
  7867. * (which must be longer than the actual data, of course
  7868. */
  7869. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7870. if (tp->fw_len < (tp->fw->size - 12)) {
  7871. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7872. tp->fw_len, tp->fw_needed);
  7873. release_firmware(tp->fw);
  7874. tp->fw = NULL;
  7875. return -EINVAL;
  7876. }
  7877. /* We no longer need firmware; we have it. */
  7878. tp->fw_needed = NULL;
  7879. return 0;
  7880. }
  7881. static bool tg3_enable_msix(struct tg3 *tp)
  7882. {
  7883. int i, rc, cpus = num_online_cpus();
  7884. struct msix_entry msix_ent[tp->irq_max];
  7885. if (cpus == 1)
  7886. /* Just fallback to the simpler MSI mode. */
  7887. return false;
  7888. /*
  7889. * We want as many rx rings enabled as there are cpus.
  7890. * The first MSIX vector only deals with link interrupts, etc,
  7891. * so we add one to the number of vectors we are requesting.
  7892. */
  7893. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7894. for (i = 0; i < tp->irq_max; i++) {
  7895. msix_ent[i].entry = i;
  7896. msix_ent[i].vector = 0;
  7897. }
  7898. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7899. if (rc < 0) {
  7900. return false;
  7901. } else if (rc != 0) {
  7902. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7903. return false;
  7904. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7905. tp->irq_cnt, rc);
  7906. tp->irq_cnt = rc;
  7907. }
  7908. for (i = 0; i < tp->irq_max; i++)
  7909. tp->napi[i].irq_vec = msix_ent[i].vector;
  7910. netif_set_real_num_tx_queues(tp->dev, 1);
  7911. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7912. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7913. pci_disable_msix(tp->pdev);
  7914. return false;
  7915. }
  7916. if (tp->irq_cnt > 1) {
  7917. tg3_flag_set(tp, ENABLE_RSS);
  7918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7919. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7920. tg3_flag_set(tp, ENABLE_TSS);
  7921. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7922. }
  7923. }
  7924. return true;
  7925. }
  7926. static void tg3_ints_init(struct tg3 *tp)
  7927. {
  7928. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7929. !tg3_flag(tp, TAGGED_STATUS)) {
  7930. /* All MSI supporting chips should support tagged
  7931. * status. Assert that this is the case.
  7932. */
  7933. netdev_warn(tp->dev,
  7934. "MSI without TAGGED_STATUS? Not using MSI\n");
  7935. goto defcfg;
  7936. }
  7937. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7938. tg3_flag_set(tp, USING_MSIX);
  7939. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7940. tg3_flag_set(tp, USING_MSI);
  7941. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7942. u32 msi_mode = tr32(MSGINT_MODE);
  7943. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7944. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7945. if (!tg3_flag(tp, 1SHOT_MSI))
  7946. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7947. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7948. }
  7949. defcfg:
  7950. if (!tg3_flag(tp, USING_MSIX)) {
  7951. tp->irq_cnt = 1;
  7952. tp->napi[0].irq_vec = tp->pdev->irq;
  7953. netif_set_real_num_tx_queues(tp->dev, 1);
  7954. netif_set_real_num_rx_queues(tp->dev, 1);
  7955. }
  7956. }
  7957. static void tg3_ints_fini(struct tg3 *tp)
  7958. {
  7959. if (tg3_flag(tp, USING_MSIX))
  7960. pci_disable_msix(tp->pdev);
  7961. else if (tg3_flag(tp, USING_MSI))
  7962. pci_disable_msi(tp->pdev);
  7963. tg3_flag_clear(tp, USING_MSI);
  7964. tg3_flag_clear(tp, USING_MSIX);
  7965. tg3_flag_clear(tp, ENABLE_RSS);
  7966. tg3_flag_clear(tp, ENABLE_TSS);
  7967. }
  7968. static int tg3_open(struct net_device *dev)
  7969. {
  7970. struct tg3 *tp = netdev_priv(dev);
  7971. int i, err;
  7972. if (tp->fw_needed) {
  7973. err = tg3_request_firmware(tp);
  7974. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7975. if (err)
  7976. return err;
  7977. } else if (err) {
  7978. netdev_warn(tp->dev, "TSO capability disabled\n");
  7979. tg3_flag_clear(tp, TSO_CAPABLE);
  7980. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7981. netdev_notice(tp->dev, "TSO capability restored\n");
  7982. tg3_flag_set(tp, TSO_CAPABLE);
  7983. }
  7984. }
  7985. netif_carrier_off(tp->dev);
  7986. err = tg3_power_up(tp);
  7987. if (err)
  7988. return err;
  7989. tg3_full_lock(tp, 0);
  7990. tg3_disable_ints(tp);
  7991. tg3_flag_clear(tp, INIT_COMPLETE);
  7992. tg3_full_unlock(tp);
  7993. /*
  7994. * Setup interrupts first so we know how
  7995. * many NAPI resources to allocate
  7996. */
  7997. tg3_ints_init(tp);
  7998. /* The placement of this call is tied
  7999. * to the setup and use of Host TX descriptors.
  8000. */
  8001. err = tg3_alloc_consistent(tp);
  8002. if (err)
  8003. goto err_out1;
  8004. tg3_napi_init(tp);
  8005. tg3_napi_enable(tp);
  8006. for (i = 0; i < tp->irq_cnt; i++) {
  8007. struct tg3_napi *tnapi = &tp->napi[i];
  8008. err = tg3_request_irq(tp, i);
  8009. if (err) {
  8010. for (i--; i >= 0; i--)
  8011. free_irq(tnapi->irq_vec, tnapi);
  8012. break;
  8013. }
  8014. }
  8015. if (err)
  8016. goto err_out2;
  8017. tg3_full_lock(tp, 0);
  8018. err = tg3_init_hw(tp, 1);
  8019. if (err) {
  8020. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8021. tg3_free_rings(tp);
  8022. } else {
  8023. if (tg3_flag(tp, TAGGED_STATUS) &&
  8024. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8025. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  8026. tp->timer_offset = HZ;
  8027. else
  8028. tp->timer_offset = HZ / 10;
  8029. BUG_ON(tp->timer_offset > HZ);
  8030. tp->timer_counter = tp->timer_multiplier =
  8031. (HZ / tp->timer_offset);
  8032. tp->asf_counter = tp->asf_multiplier =
  8033. ((HZ / tp->timer_offset) * 2);
  8034. init_timer(&tp->timer);
  8035. tp->timer.expires = jiffies + tp->timer_offset;
  8036. tp->timer.data = (unsigned long) tp;
  8037. tp->timer.function = tg3_timer;
  8038. }
  8039. tg3_full_unlock(tp);
  8040. if (err)
  8041. goto err_out3;
  8042. if (tg3_flag(tp, USING_MSI)) {
  8043. err = tg3_test_msi(tp);
  8044. if (err) {
  8045. tg3_full_lock(tp, 0);
  8046. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8047. tg3_free_rings(tp);
  8048. tg3_full_unlock(tp);
  8049. goto err_out2;
  8050. }
  8051. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8052. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8053. tw32(PCIE_TRANSACTION_CFG,
  8054. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8055. }
  8056. }
  8057. tg3_phy_start(tp);
  8058. tg3_full_lock(tp, 0);
  8059. add_timer(&tp->timer);
  8060. tg3_flag_set(tp, INIT_COMPLETE);
  8061. tg3_enable_ints(tp);
  8062. tg3_full_unlock(tp);
  8063. netif_tx_start_all_queues(dev);
  8064. /*
  8065. * Reset loopback feature if it was turned on while the device was down
  8066. * make sure that it's installed properly now.
  8067. */
  8068. if (dev->features & NETIF_F_LOOPBACK)
  8069. tg3_set_loopback(dev, dev->features);
  8070. return 0;
  8071. err_out3:
  8072. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8073. struct tg3_napi *tnapi = &tp->napi[i];
  8074. free_irq(tnapi->irq_vec, tnapi);
  8075. }
  8076. err_out2:
  8077. tg3_napi_disable(tp);
  8078. tg3_napi_fini(tp);
  8079. tg3_free_consistent(tp);
  8080. err_out1:
  8081. tg3_ints_fini(tp);
  8082. tg3_frob_aux_power(tp, false);
  8083. pci_set_power_state(tp->pdev, PCI_D3hot);
  8084. return err;
  8085. }
  8086. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  8087. struct rtnl_link_stats64 *);
  8088. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  8089. static int tg3_close(struct net_device *dev)
  8090. {
  8091. int i;
  8092. struct tg3 *tp = netdev_priv(dev);
  8093. tg3_napi_disable(tp);
  8094. cancel_work_sync(&tp->reset_task);
  8095. netif_tx_stop_all_queues(dev);
  8096. del_timer_sync(&tp->timer);
  8097. tg3_phy_stop(tp);
  8098. tg3_full_lock(tp, 1);
  8099. tg3_disable_ints(tp);
  8100. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8101. tg3_free_rings(tp);
  8102. tg3_flag_clear(tp, INIT_COMPLETE);
  8103. tg3_full_unlock(tp);
  8104. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8105. struct tg3_napi *tnapi = &tp->napi[i];
  8106. free_irq(tnapi->irq_vec, tnapi);
  8107. }
  8108. tg3_ints_fini(tp);
  8109. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  8110. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  8111. sizeof(tp->estats_prev));
  8112. tg3_napi_fini(tp);
  8113. tg3_free_consistent(tp);
  8114. tg3_power_down(tp);
  8115. netif_carrier_off(tp->dev);
  8116. return 0;
  8117. }
  8118. static inline u64 get_stat64(tg3_stat64_t *val)
  8119. {
  8120. return ((u64)val->high << 32) | ((u64)val->low);
  8121. }
  8122. static u64 calc_crc_errors(struct tg3 *tp)
  8123. {
  8124. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8125. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8126. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8128. u32 val;
  8129. spin_lock_bh(&tp->lock);
  8130. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8131. tg3_writephy(tp, MII_TG3_TEST1,
  8132. val | MII_TG3_TEST1_CRC_EN);
  8133. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8134. } else
  8135. val = 0;
  8136. spin_unlock_bh(&tp->lock);
  8137. tp->phy_crc_errors += val;
  8138. return tp->phy_crc_errors;
  8139. }
  8140. return get_stat64(&hw_stats->rx_fcs_errors);
  8141. }
  8142. #define ESTAT_ADD(member) \
  8143. estats->member = old_estats->member + \
  8144. get_stat64(&hw_stats->member)
  8145. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  8146. {
  8147. struct tg3_ethtool_stats *estats = &tp->estats;
  8148. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8149. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8150. if (!hw_stats)
  8151. return old_estats;
  8152. ESTAT_ADD(rx_octets);
  8153. ESTAT_ADD(rx_fragments);
  8154. ESTAT_ADD(rx_ucast_packets);
  8155. ESTAT_ADD(rx_mcast_packets);
  8156. ESTAT_ADD(rx_bcast_packets);
  8157. ESTAT_ADD(rx_fcs_errors);
  8158. ESTAT_ADD(rx_align_errors);
  8159. ESTAT_ADD(rx_xon_pause_rcvd);
  8160. ESTAT_ADD(rx_xoff_pause_rcvd);
  8161. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8162. ESTAT_ADD(rx_xoff_entered);
  8163. ESTAT_ADD(rx_frame_too_long_errors);
  8164. ESTAT_ADD(rx_jabbers);
  8165. ESTAT_ADD(rx_undersize_packets);
  8166. ESTAT_ADD(rx_in_length_errors);
  8167. ESTAT_ADD(rx_out_length_errors);
  8168. ESTAT_ADD(rx_64_or_less_octet_packets);
  8169. ESTAT_ADD(rx_65_to_127_octet_packets);
  8170. ESTAT_ADD(rx_128_to_255_octet_packets);
  8171. ESTAT_ADD(rx_256_to_511_octet_packets);
  8172. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8173. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8174. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8175. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8176. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8177. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8178. ESTAT_ADD(tx_octets);
  8179. ESTAT_ADD(tx_collisions);
  8180. ESTAT_ADD(tx_xon_sent);
  8181. ESTAT_ADD(tx_xoff_sent);
  8182. ESTAT_ADD(tx_flow_control);
  8183. ESTAT_ADD(tx_mac_errors);
  8184. ESTAT_ADD(tx_single_collisions);
  8185. ESTAT_ADD(tx_mult_collisions);
  8186. ESTAT_ADD(tx_deferred);
  8187. ESTAT_ADD(tx_excessive_collisions);
  8188. ESTAT_ADD(tx_late_collisions);
  8189. ESTAT_ADD(tx_collide_2times);
  8190. ESTAT_ADD(tx_collide_3times);
  8191. ESTAT_ADD(tx_collide_4times);
  8192. ESTAT_ADD(tx_collide_5times);
  8193. ESTAT_ADD(tx_collide_6times);
  8194. ESTAT_ADD(tx_collide_7times);
  8195. ESTAT_ADD(tx_collide_8times);
  8196. ESTAT_ADD(tx_collide_9times);
  8197. ESTAT_ADD(tx_collide_10times);
  8198. ESTAT_ADD(tx_collide_11times);
  8199. ESTAT_ADD(tx_collide_12times);
  8200. ESTAT_ADD(tx_collide_13times);
  8201. ESTAT_ADD(tx_collide_14times);
  8202. ESTAT_ADD(tx_collide_15times);
  8203. ESTAT_ADD(tx_ucast_packets);
  8204. ESTAT_ADD(tx_mcast_packets);
  8205. ESTAT_ADD(tx_bcast_packets);
  8206. ESTAT_ADD(tx_carrier_sense_errors);
  8207. ESTAT_ADD(tx_discards);
  8208. ESTAT_ADD(tx_errors);
  8209. ESTAT_ADD(dma_writeq_full);
  8210. ESTAT_ADD(dma_write_prioq_full);
  8211. ESTAT_ADD(rxbds_empty);
  8212. ESTAT_ADD(rx_discards);
  8213. ESTAT_ADD(rx_errors);
  8214. ESTAT_ADD(rx_threshold_hit);
  8215. ESTAT_ADD(dma_readq_full);
  8216. ESTAT_ADD(dma_read_prioq_full);
  8217. ESTAT_ADD(tx_comp_queue_full);
  8218. ESTAT_ADD(ring_set_send_prod_index);
  8219. ESTAT_ADD(ring_status_update);
  8220. ESTAT_ADD(nic_irqs);
  8221. ESTAT_ADD(nic_avoided_irqs);
  8222. ESTAT_ADD(nic_tx_threshold_hit);
  8223. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8224. return estats;
  8225. }
  8226. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8227. struct rtnl_link_stats64 *stats)
  8228. {
  8229. struct tg3 *tp = netdev_priv(dev);
  8230. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8231. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8232. if (!hw_stats)
  8233. return old_stats;
  8234. stats->rx_packets = old_stats->rx_packets +
  8235. get_stat64(&hw_stats->rx_ucast_packets) +
  8236. get_stat64(&hw_stats->rx_mcast_packets) +
  8237. get_stat64(&hw_stats->rx_bcast_packets);
  8238. stats->tx_packets = old_stats->tx_packets +
  8239. get_stat64(&hw_stats->tx_ucast_packets) +
  8240. get_stat64(&hw_stats->tx_mcast_packets) +
  8241. get_stat64(&hw_stats->tx_bcast_packets);
  8242. stats->rx_bytes = old_stats->rx_bytes +
  8243. get_stat64(&hw_stats->rx_octets);
  8244. stats->tx_bytes = old_stats->tx_bytes +
  8245. get_stat64(&hw_stats->tx_octets);
  8246. stats->rx_errors = old_stats->rx_errors +
  8247. get_stat64(&hw_stats->rx_errors);
  8248. stats->tx_errors = old_stats->tx_errors +
  8249. get_stat64(&hw_stats->tx_errors) +
  8250. get_stat64(&hw_stats->tx_mac_errors) +
  8251. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8252. get_stat64(&hw_stats->tx_discards);
  8253. stats->multicast = old_stats->multicast +
  8254. get_stat64(&hw_stats->rx_mcast_packets);
  8255. stats->collisions = old_stats->collisions +
  8256. get_stat64(&hw_stats->tx_collisions);
  8257. stats->rx_length_errors = old_stats->rx_length_errors +
  8258. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8259. get_stat64(&hw_stats->rx_undersize_packets);
  8260. stats->rx_over_errors = old_stats->rx_over_errors +
  8261. get_stat64(&hw_stats->rxbds_empty);
  8262. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8263. get_stat64(&hw_stats->rx_align_errors);
  8264. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8265. get_stat64(&hw_stats->tx_discards);
  8266. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8267. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8268. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8269. calc_crc_errors(tp);
  8270. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8271. get_stat64(&hw_stats->rx_discards);
  8272. stats->rx_dropped = tp->rx_dropped;
  8273. stats->tx_dropped = tp->tx_dropped;
  8274. return stats;
  8275. }
  8276. static inline u32 calc_crc(unsigned char *buf, int len)
  8277. {
  8278. u32 reg;
  8279. u32 tmp;
  8280. int j, k;
  8281. reg = 0xffffffff;
  8282. for (j = 0; j < len; j++) {
  8283. reg ^= buf[j];
  8284. for (k = 0; k < 8; k++) {
  8285. tmp = reg & 0x01;
  8286. reg >>= 1;
  8287. if (tmp)
  8288. reg ^= 0xedb88320;
  8289. }
  8290. }
  8291. return ~reg;
  8292. }
  8293. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8294. {
  8295. /* accept or reject all multicast frames */
  8296. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8297. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8298. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8299. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8300. }
  8301. static void __tg3_set_rx_mode(struct net_device *dev)
  8302. {
  8303. struct tg3 *tp = netdev_priv(dev);
  8304. u32 rx_mode;
  8305. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8306. RX_MODE_KEEP_VLAN_TAG);
  8307. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8308. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8309. * flag clear.
  8310. */
  8311. if (!tg3_flag(tp, ENABLE_ASF))
  8312. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8313. #endif
  8314. if (dev->flags & IFF_PROMISC) {
  8315. /* Promiscuous mode. */
  8316. rx_mode |= RX_MODE_PROMISC;
  8317. } else if (dev->flags & IFF_ALLMULTI) {
  8318. /* Accept all multicast. */
  8319. tg3_set_multi(tp, 1);
  8320. } else if (netdev_mc_empty(dev)) {
  8321. /* Reject all multicast. */
  8322. tg3_set_multi(tp, 0);
  8323. } else {
  8324. /* Accept one or more multicast(s). */
  8325. struct netdev_hw_addr *ha;
  8326. u32 mc_filter[4] = { 0, };
  8327. u32 regidx;
  8328. u32 bit;
  8329. u32 crc;
  8330. netdev_for_each_mc_addr(ha, dev) {
  8331. crc = calc_crc(ha->addr, ETH_ALEN);
  8332. bit = ~crc & 0x7f;
  8333. regidx = (bit & 0x60) >> 5;
  8334. bit &= 0x1f;
  8335. mc_filter[regidx] |= (1 << bit);
  8336. }
  8337. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8338. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8339. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8340. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8341. }
  8342. if (rx_mode != tp->rx_mode) {
  8343. tp->rx_mode = rx_mode;
  8344. tw32_f(MAC_RX_MODE, rx_mode);
  8345. udelay(10);
  8346. }
  8347. }
  8348. static void tg3_set_rx_mode(struct net_device *dev)
  8349. {
  8350. struct tg3 *tp = netdev_priv(dev);
  8351. if (!netif_running(dev))
  8352. return;
  8353. tg3_full_lock(tp, 0);
  8354. __tg3_set_rx_mode(dev);
  8355. tg3_full_unlock(tp);
  8356. }
  8357. static int tg3_get_regs_len(struct net_device *dev)
  8358. {
  8359. return TG3_REG_BLK_SIZE;
  8360. }
  8361. static void tg3_get_regs(struct net_device *dev,
  8362. struct ethtool_regs *regs, void *_p)
  8363. {
  8364. struct tg3 *tp = netdev_priv(dev);
  8365. regs->version = 0;
  8366. memset(_p, 0, TG3_REG_BLK_SIZE);
  8367. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8368. return;
  8369. tg3_full_lock(tp, 0);
  8370. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8371. tg3_full_unlock(tp);
  8372. }
  8373. static int tg3_get_eeprom_len(struct net_device *dev)
  8374. {
  8375. struct tg3 *tp = netdev_priv(dev);
  8376. return tp->nvram_size;
  8377. }
  8378. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8379. {
  8380. struct tg3 *tp = netdev_priv(dev);
  8381. int ret;
  8382. u8 *pd;
  8383. u32 i, offset, len, b_offset, b_count;
  8384. __be32 val;
  8385. if (tg3_flag(tp, NO_NVRAM))
  8386. return -EINVAL;
  8387. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8388. return -EAGAIN;
  8389. offset = eeprom->offset;
  8390. len = eeprom->len;
  8391. eeprom->len = 0;
  8392. eeprom->magic = TG3_EEPROM_MAGIC;
  8393. if (offset & 3) {
  8394. /* adjustments to start on required 4 byte boundary */
  8395. b_offset = offset & 3;
  8396. b_count = 4 - b_offset;
  8397. if (b_count > len) {
  8398. /* i.e. offset=1 len=2 */
  8399. b_count = len;
  8400. }
  8401. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8402. if (ret)
  8403. return ret;
  8404. memcpy(data, ((char *)&val) + b_offset, b_count);
  8405. len -= b_count;
  8406. offset += b_count;
  8407. eeprom->len += b_count;
  8408. }
  8409. /* read bytes up to the last 4 byte boundary */
  8410. pd = &data[eeprom->len];
  8411. for (i = 0; i < (len - (len & 3)); i += 4) {
  8412. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8413. if (ret) {
  8414. eeprom->len += i;
  8415. return ret;
  8416. }
  8417. memcpy(pd + i, &val, 4);
  8418. }
  8419. eeprom->len += i;
  8420. if (len & 3) {
  8421. /* read last bytes not ending on 4 byte boundary */
  8422. pd = &data[eeprom->len];
  8423. b_count = len & 3;
  8424. b_offset = offset + len - b_count;
  8425. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8426. if (ret)
  8427. return ret;
  8428. memcpy(pd, &val, b_count);
  8429. eeprom->len += b_count;
  8430. }
  8431. return 0;
  8432. }
  8433. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8434. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8435. {
  8436. struct tg3 *tp = netdev_priv(dev);
  8437. int ret;
  8438. u32 offset, len, b_offset, odd_len;
  8439. u8 *buf;
  8440. __be32 start, end;
  8441. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8442. return -EAGAIN;
  8443. if (tg3_flag(tp, NO_NVRAM) ||
  8444. eeprom->magic != TG3_EEPROM_MAGIC)
  8445. return -EINVAL;
  8446. offset = eeprom->offset;
  8447. len = eeprom->len;
  8448. if ((b_offset = (offset & 3))) {
  8449. /* adjustments to start on required 4 byte boundary */
  8450. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8451. if (ret)
  8452. return ret;
  8453. len += b_offset;
  8454. offset &= ~3;
  8455. if (len < 4)
  8456. len = 4;
  8457. }
  8458. odd_len = 0;
  8459. if (len & 3) {
  8460. /* adjustments to end on required 4 byte boundary */
  8461. odd_len = 1;
  8462. len = (len + 3) & ~3;
  8463. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8464. if (ret)
  8465. return ret;
  8466. }
  8467. buf = data;
  8468. if (b_offset || odd_len) {
  8469. buf = kmalloc(len, GFP_KERNEL);
  8470. if (!buf)
  8471. return -ENOMEM;
  8472. if (b_offset)
  8473. memcpy(buf, &start, 4);
  8474. if (odd_len)
  8475. memcpy(buf+len-4, &end, 4);
  8476. memcpy(buf + b_offset, data, eeprom->len);
  8477. }
  8478. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8479. if (buf != data)
  8480. kfree(buf);
  8481. return ret;
  8482. }
  8483. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8484. {
  8485. struct tg3 *tp = netdev_priv(dev);
  8486. if (tg3_flag(tp, USE_PHYLIB)) {
  8487. struct phy_device *phydev;
  8488. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8489. return -EAGAIN;
  8490. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8491. return phy_ethtool_gset(phydev, cmd);
  8492. }
  8493. cmd->supported = (SUPPORTED_Autoneg);
  8494. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8495. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8496. SUPPORTED_1000baseT_Full);
  8497. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8498. cmd->supported |= (SUPPORTED_100baseT_Half |
  8499. SUPPORTED_100baseT_Full |
  8500. SUPPORTED_10baseT_Half |
  8501. SUPPORTED_10baseT_Full |
  8502. SUPPORTED_TP);
  8503. cmd->port = PORT_TP;
  8504. } else {
  8505. cmd->supported |= SUPPORTED_FIBRE;
  8506. cmd->port = PORT_FIBRE;
  8507. }
  8508. cmd->advertising = tp->link_config.advertising;
  8509. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8510. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8511. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8512. cmd->advertising |= ADVERTISED_Pause;
  8513. } else {
  8514. cmd->advertising |= ADVERTISED_Pause |
  8515. ADVERTISED_Asym_Pause;
  8516. }
  8517. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8518. cmd->advertising |= ADVERTISED_Asym_Pause;
  8519. }
  8520. }
  8521. if (netif_running(dev)) {
  8522. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8523. cmd->duplex = tp->link_config.active_duplex;
  8524. } else {
  8525. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8526. cmd->duplex = DUPLEX_INVALID;
  8527. }
  8528. cmd->phy_address = tp->phy_addr;
  8529. cmd->transceiver = XCVR_INTERNAL;
  8530. cmd->autoneg = tp->link_config.autoneg;
  8531. cmd->maxtxpkt = 0;
  8532. cmd->maxrxpkt = 0;
  8533. return 0;
  8534. }
  8535. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8536. {
  8537. struct tg3 *tp = netdev_priv(dev);
  8538. u32 speed = ethtool_cmd_speed(cmd);
  8539. if (tg3_flag(tp, USE_PHYLIB)) {
  8540. struct phy_device *phydev;
  8541. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8542. return -EAGAIN;
  8543. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8544. return phy_ethtool_sset(phydev, cmd);
  8545. }
  8546. if (cmd->autoneg != AUTONEG_ENABLE &&
  8547. cmd->autoneg != AUTONEG_DISABLE)
  8548. return -EINVAL;
  8549. if (cmd->autoneg == AUTONEG_DISABLE &&
  8550. cmd->duplex != DUPLEX_FULL &&
  8551. cmd->duplex != DUPLEX_HALF)
  8552. return -EINVAL;
  8553. if (cmd->autoneg == AUTONEG_ENABLE) {
  8554. u32 mask = ADVERTISED_Autoneg |
  8555. ADVERTISED_Pause |
  8556. ADVERTISED_Asym_Pause;
  8557. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8558. mask |= ADVERTISED_1000baseT_Half |
  8559. ADVERTISED_1000baseT_Full;
  8560. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8561. mask |= ADVERTISED_100baseT_Half |
  8562. ADVERTISED_100baseT_Full |
  8563. ADVERTISED_10baseT_Half |
  8564. ADVERTISED_10baseT_Full |
  8565. ADVERTISED_TP;
  8566. else
  8567. mask |= ADVERTISED_FIBRE;
  8568. if (cmd->advertising & ~mask)
  8569. return -EINVAL;
  8570. mask &= (ADVERTISED_1000baseT_Half |
  8571. ADVERTISED_1000baseT_Full |
  8572. ADVERTISED_100baseT_Half |
  8573. ADVERTISED_100baseT_Full |
  8574. ADVERTISED_10baseT_Half |
  8575. ADVERTISED_10baseT_Full);
  8576. cmd->advertising &= mask;
  8577. } else {
  8578. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8579. if (speed != SPEED_1000)
  8580. return -EINVAL;
  8581. if (cmd->duplex != DUPLEX_FULL)
  8582. return -EINVAL;
  8583. } else {
  8584. if (speed != SPEED_100 &&
  8585. speed != SPEED_10)
  8586. return -EINVAL;
  8587. }
  8588. }
  8589. tg3_full_lock(tp, 0);
  8590. tp->link_config.autoneg = cmd->autoneg;
  8591. if (cmd->autoneg == AUTONEG_ENABLE) {
  8592. tp->link_config.advertising = (cmd->advertising |
  8593. ADVERTISED_Autoneg);
  8594. tp->link_config.speed = SPEED_INVALID;
  8595. tp->link_config.duplex = DUPLEX_INVALID;
  8596. } else {
  8597. tp->link_config.advertising = 0;
  8598. tp->link_config.speed = speed;
  8599. tp->link_config.duplex = cmd->duplex;
  8600. }
  8601. tp->link_config.orig_speed = tp->link_config.speed;
  8602. tp->link_config.orig_duplex = tp->link_config.duplex;
  8603. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8604. if (netif_running(dev))
  8605. tg3_setup_phy(tp, 1);
  8606. tg3_full_unlock(tp);
  8607. return 0;
  8608. }
  8609. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8610. {
  8611. struct tg3 *tp = netdev_priv(dev);
  8612. strcpy(info->driver, DRV_MODULE_NAME);
  8613. strcpy(info->version, DRV_MODULE_VERSION);
  8614. strcpy(info->fw_version, tp->fw_ver);
  8615. strcpy(info->bus_info, pci_name(tp->pdev));
  8616. }
  8617. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8618. {
  8619. struct tg3 *tp = netdev_priv(dev);
  8620. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8621. wol->supported = WAKE_MAGIC;
  8622. else
  8623. wol->supported = 0;
  8624. wol->wolopts = 0;
  8625. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8626. wol->wolopts = WAKE_MAGIC;
  8627. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8628. }
  8629. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8630. {
  8631. struct tg3 *tp = netdev_priv(dev);
  8632. struct device *dp = &tp->pdev->dev;
  8633. if (wol->wolopts & ~WAKE_MAGIC)
  8634. return -EINVAL;
  8635. if ((wol->wolopts & WAKE_MAGIC) &&
  8636. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8637. return -EINVAL;
  8638. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8639. spin_lock_bh(&tp->lock);
  8640. if (device_may_wakeup(dp))
  8641. tg3_flag_set(tp, WOL_ENABLE);
  8642. else
  8643. tg3_flag_clear(tp, WOL_ENABLE);
  8644. spin_unlock_bh(&tp->lock);
  8645. return 0;
  8646. }
  8647. static u32 tg3_get_msglevel(struct net_device *dev)
  8648. {
  8649. struct tg3 *tp = netdev_priv(dev);
  8650. return tp->msg_enable;
  8651. }
  8652. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8653. {
  8654. struct tg3 *tp = netdev_priv(dev);
  8655. tp->msg_enable = value;
  8656. }
  8657. static int tg3_nway_reset(struct net_device *dev)
  8658. {
  8659. struct tg3 *tp = netdev_priv(dev);
  8660. int r;
  8661. if (!netif_running(dev))
  8662. return -EAGAIN;
  8663. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8664. return -EINVAL;
  8665. if (tg3_flag(tp, USE_PHYLIB)) {
  8666. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8667. return -EAGAIN;
  8668. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8669. } else {
  8670. u32 bmcr;
  8671. spin_lock_bh(&tp->lock);
  8672. r = -EINVAL;
  8673. tg3_readphy(tp, MII_BMCR, &bmcr);
  8674. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8675. ((bmcr & BMCR_ANENABLE) ||
  8676. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8677. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8678. BMCR_ANENABLE);
  8679. r = 0;
  8680. }
  8681. spin_unlock_bh(&tp->lock);
  8682. }
  8683. return r;
  8684. }
  8685. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8686. {
  8687. struct tg3 *tp = netdev_priv(dev);
  8688. ering->rx_max_pending = tp->rx_std_ring_mask;
  8689. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8690. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8691. else
  8692. ering->rx_jumbo_max_pending = 0;
  8693. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8694. ering->rx_pending = tp->rx_pending;
  8695. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8696. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8697. else
  8698. ering->rx_jumbo_pending = 0;
  8699. ering->tx_pending = tp->napi[0].tx_pending;
  8700. }
  8701. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8702. {
  8703. struct tg3 *tp = netdev_priv(dev);
  8704. int i, irq_sync = 0, err = 0;
  8705. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8706. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8707. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8708. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8709. (tg3_flag(tp, TSO_BUG) &&
  8710. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8711. return -EINVAL;
  8712. if (netif_running(dev)) {
  8713. tg3_phy_stop(tp);
  8714. tg3_netif_stop(tp);
  8715. irq_sync = 1;
  8716. }
  8717. tg3_full_lock(tp, irq_sync);
  8718. tp->rx_pending = ering->rx_pending;
  8719. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8720. tp->rx_pending > 63)
  8721. tp->rx_pending = 63;
  8722. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8723. for (i = 0; i < tp->irq_max; i++)
  8724. tp->napi[i].tx_pending = ering->tx_pending;
  8725. if (netif_running(dev)) {
  8726. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8727. err = tg3_restart_hw(tp, 1);
  8728. if (!err)
  8729. tg3_netif_start(tp);
  8730. }
  8731. tg3_full_unlock(tp);
  8732. if (irq_sync && !err)
  8733. tg3_phy_start(tp);
  8734. return err;
  8735. }
  8736. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8737. {
  8738. struct tg3 *tp = netdev_priv(dev);
  8739. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8740. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8741. epause->rx_pause = 1;
  8742. else
  8743. epause->rx_pause = 0;
  8744. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8745. epause->tx_pause = 1;
  8746. else
  8747. epause->tx_pause = 0;
  8748. }
  8749. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8750. {
  8751. struct tg3 *tp = netdev_priv(dev);
  8752. int err = 0;
  8753. if (tg3_flag(tp, USE_PHYLIB)) {
  8754. u32 newadv;
  8755. struct phy_device *phydev;
  8756. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8757. if (!(phydev->supported & SUPPORTED_Pause) ||
  8758. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8759. (epause->rx_pause != epause->tx_pause)))
  8760. return -EINVAL;
  8761. tp->link_config.flowctrl = 0;
  8762. if (epause->rx_pause) {
  8763. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8764. if (epause->tx_pause) {
  8765. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8766. newadv = ADVERTISED_Pause;
  8767. } else
  8768. newadv = ADVERTISED_Pause |
  8769. ADVERTISED_Asym_Pause;
  8770. } else if (epause->tx_pause) {
  8771. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8772. newadv = ADVERTISED_Asym_Pause;
  8773. } else
  8774. newadv = 0;
  8775. if (epause->autoneg)
  8776. tg3_flag_set(tp, PAUSE_AUTONEG);
  8777. else
  8778. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8779. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8780. u32 oldadv = phydev->advertising &
  8781. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8782. if (oldadv != newadv) {
  8783. phydev->advertising &=
  8784. ~(ADVERTISED_Pause |
  8785. ADVERTISED_Asym_Pause);
  8786. phydev->advertising |= newadv;
  8787. if (phydev->autoneg) {
  8788. /*
  8789. * Always renegotiate the link to
  8790. * inform our link partner of our
  8791. * flow control settings, even if the
  8792. * flow control is forced. Let
  8793. * tg3_adjust_link() do the final
  8794. * flow control setup.
  8795. */
  8796. return phy_start_aneg(phydev);
  8797. }
  8798. }
  8799. if (!epause->autoneg)
  8800. tg3_setup_flow_control(tp, 0, 0);
  8801. } else {
  8802. tp->link_config.orig_advertising &=
  8803. ~(ADVERTISED_Pause |
  8804. ADVERTISED_Asym_Pause);
  8805. tp->link_config.orig_advertising |= newadv;
  8806. }
  8807. } else {
  8808. int irq_sync = 0;
  8809. if (netif_running(dev)) {
  8810. tg3_netif_stop(tp);
  8811. irq_sync = 1;
  8812. }
  8813. tg3_full_lock(tp, irq_sync);
  8814. if (epause->autoneg)
  8815. tg3_flag_set(tp, PAUSE_AUTONEG);
  8816. else
  8817. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8818. if (epause->rx_pause)
  8819. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8820. else
  8821. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8822. if (epause->tx_pause)
  8823. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8824. else
  8825. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8826. if (netif_running(dev)) {
  8827. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8828. err = tg3_restart_hw(tp, 1);
  8829. if (!err)
  8830. tg3_netif_start(tp);
  8831. }
  8832. tg3_full_unlock(tp);
  8833. }
  8834. return err;
  8835. }
  8836. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8837. {
  8838. switch (sset) {
  8839. case ETH_SS_TEST:
  8840. return TG3_NUM_TEST;
  8841. case ETH_SS_STATS:
  8842. return TG3_NUM_STATS;
  8843. default:
  8844. return -EOPNOTSUPP;
  8845. }
  8846. }
  8847. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8848. {
  8849. switch (stringset) {
  8850. case ETH_SS_STATS:
  8851. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8852. break;
  8853. case ETH_SS_TEST:
  8854. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8855. break;
  8856. default:
  8857. WARN_ON(1); /* we need a WARN() */
  8858. break;
  8859. }
  8860. }
  8861. static int tg3_set_phys_id(struct net_device *dev,
  8862. enum ethtool_phys_id_state state)
  8863. {
  8864. struct tg3 *tp = netdev_priv(dev);
  8865. if (!netif_running(tp->dev))
  8866. return -EAGAIN;
  8867. switch (state) {
  8868. case ETHTOOL_ID_ACTIVE:
  8869. return 1; /* cycle on/off once per second */
  8870. case ETHTOOL_ID_ON:
  8871. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8872. LED_CTRL_1000MBPS_ON |
  8873. LED_CTRL_100MBPS_ON |
  8874. LED_CTRL_10MBPS_ON |
  8875. LED_CTRL_TRAFFIC_OVERRIDE |
  8876. LED_CTRL_TRAFFIC_BLINK |
  8877. LED_CTRL_TRAFFIC_LED);
  8878. break;
  8879. case ETHTOOL_ID_OFF:
  8880. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8881. LED_CTRL_TRAFFIC_OVERRIDE);
  8882. break;
  8883. case ETHTOOL_ID_INACTIVE:
  8884. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8885. break;
  8886. }
  8887. return 0;
  8888. }
  8889. static void tg3_get_ethtool_stats(struct net_device *dev,
  8890. struct ethtool_stats *estats, u64 *tmp_stats)
  8891. {
  8892. struct tg3 *tp = netdev_priv(dev);
  8893. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8894. }
  8895. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8896. {
  8897. int i;
  8898. __be32 *buf;
  8899. u32 offset = 0, len = 0;
  8900. u32 magic, val;
  8901. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8902. return NULL;
  8903. if (magic == TG3_EEPROM_MAGIC) {
  8904. for (offset = TG3_NVM_DIR_START;
  8905. offset < TG3_NVM_DIR_END;
  8906. offset += TG3_NVM_DIRENT_SIZE) {
  8907. if (tg3_nvram_read(tp, offset, &val))
  8908. return NULL;
  8909. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8910. TG3_NVM_DIRTYPE_EXTVPD)
  8911. break;
  8912. }
  8913. if (offset != TG3_NVM_DIR_END) {
  8914. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8915. if (tg3_nvram_read(tp, offset + 4, &offset))
  8916. return NULL;
  8917. offset = tg3_nvram_logical_addr(tp, offset);
  8918. }
  8919. }
  8920. if (!offset || !len) {
  8921. offset = TG3_NVM_VPD_OFF;
  8922. len = TG3_NVM_VPD_LEN;
  8923. }
  8924. buf = kmalloc(len, GFP_KERNEL);
  8925. if (buf == NULL)
  8926. return NULL;
  8927. if (magic == TG3_EEPROM_MAGIC) {
  8928. for (i = 0; i < len; i += 4) {
  8929. /* The data is in little-endian format in NVRAM.
  8930. * Use the big-endian read routines to preserve
  8931. * the byte order as it exists in NVRAM.
  8932. */
  8933. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8934. goto error;
  8935. }
  8936. } else {
  8937. u8 *ptr;
  8938. ssize_t cnt;
  8939. unsigned int pos = 0;
  8940. ptr = (u8 *)&buf[0];
  8941. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8942. cnt = pci_read_vpd(tp->pdev, pos,
  8943. len - pos, ptr);
  8944. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8945. cnt = 0;
  8946. else if (cnt < 0)
  8947. goto error;
  8948. }
  8949. if (pos != len)
  8950. goto error;
  8951. }
  8952. *vpdlen = len;
  8953. return buf;
  8954. error:
  8955. kfree(buf);
  8956. return NULL;
  8957. }
  8958. #define NVRAM_TEST_SIZE 0x100
  8959. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8960. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8961. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8962. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8963. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8964. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8965. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8966. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8967. static int tg3_test_nvram(struct tg3 *tp)
  8968. {
  8969. u32 csum, magic, len;
  8970. __be32 *buf;
  8971. int i, j, k, err = 0, size;
  8972. if (tg3_flag(tp, NO_NVRAM))
  8973. return 0;
  8974. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8975. return -EIO;
  8976. if (magic == TG3_EEPROM_MAGIC)
  8977. size = NVRAM_TEST_SIZE;
  8978. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8979. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8980. TG3_EEPROM_SB_FORMAT_1) {
  8981. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8982. case TG3_EEPROM_SB_REVISION_0:
  8983. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8984. break;
  8985. case TG3_EEPROM_SB_REVISION_2:
  8986. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8987. break;
  8988. case TG3_EEPROM_SB_REVISION_3:
  8989. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8990. break;
  8991. case TG3_EEPROM_SB_REVISION_4:
  8992. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8993. break;
  8994. case TG3_EEPROM_SB_REVISION_5:
  8995. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8996. break;
  8997. case TG3_EEPROM_SB_REVISION_6:
  8998. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8999. break;
  9000. default:
  9001. return -EIO;
  9002. }
  9003. } else
  9004. return 0;
  9005. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9006. size = NVRAM_SELFBOOT_HW_SIZE;
  9007. else
  9008. return -EIO;
  9009. buf = kmalloc(size, GFP_KERNEL);
  9010. if (buf == NULL)
  9011. return -ENOMEM;
  9012. err = -EIO;
  9013. for (i = 0, j = 0; i < size; i += 4, j++) {
  9014. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9015. if (err)
  9016. break;
  9017. }
  9018. if (i < size)
  9019. goto out;
  9020. /* Selfboot format */
  9021. magic = be32_to_cpu(buf[0]);
  9022. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9023. TG3_EEPROM_MAGIC_FW) {
  9024. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9025. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9026. TG3_EEPROM_SB_REVISION_2) {
  9027. /* For rev 2, the csum doesn't include the MBA. */
  9028. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9029. csum8 += buf8[i];
  9030. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9031. csum8 += buf8[i];
  9032. } else {
  9033. for (i = 0; i < size; i++)
  9034. csum8 += buf8[i];
  9035. }
  9036. if (csum8 == 0) {
  9037. err = 0;
  9038. goto out;
  9039. }
  9040. err = -EIO;
  9041. goto out;
  9042. }
  9043. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9044. TG3_EEPROM_MAGIC_HW) {
  9045. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9046. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9047. u8 *buf8 = (u8 *) buf;
  9048. /* Separate the parity bits and the data bytes. */
  9049. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9050. if ((i == 0) || (i == 8)) {
  9051. int l;
  9052. u8 msk;
  9053. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9054. parity[k++] = buf8[i] & msk;
  9055. i++;
  9056. } else if (i == 16) {
  9057. int l;
  9058. u8 msk;
  9059. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9060. parity[k++] = buf8[i] & msk;
  9061. i++;
  9062. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9063. parity[k++] = buf8[i] & msk;
  9064. i++;
  9065. }
  9066. data[j++] = buf8[i];
  9067. }
  9068. err = -EIO;
  9069. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9070. u8 hw8 = hweight8(data[i]);
  9071. if ((hw8 & 0x1) && parity[i])
  9072. goto out;
  9073. else if (!(hw8 & 0x1) && !parity[i])
  9074. goto out;
  9075. }
  9076. err = 0;
  9077. goto out;
  9078. }
  9079. err = -EIO;
  9080. /* Bootstrap checksum at offset 0x10 */
  9081. csum = calc_crc((unsigned char *) buf, 0x10);
  9082. if (csum != le32_to_cpu(buf[0x10/4]))
  9083. goto out;
  9084. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9085. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9086. if (csum != le32_to_cpu(buf[0xfc/4]))
  9087. goto out;
  9088. kfree(buf);
  9089. buf = tg3_vpd_readblock(tp, &len);
  9090. if (!buf)
  9091. return -ENOMEM;
  9092. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9093. if (i > 0) {
  9094. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9095. if (j < 0)
  9096. goto out;
  9097. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9098. goto out;
  9099. i += PCI_VPD_LRDT_TAG_SIZE;
  9100. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9101. PCI_VPD_RO_KEYWORD_CHKSUM);
  9102. if (j > 0) {
  9103. u8 csum8 = 0;
  9104. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9105. for (i = 0; i <= j; i++)
  9106. csum8 += ((u8 *)buf)[i];
  9107. if (csum8)
  9108. goto out;
  9109. }
  9110. }
  9111. err = 0;
  9112. out:
  9113. kfree(buf);
  9114. return err;
  9115. }
  9116. #define TG3_SERDES_TIMEOUT_SEC 2
  9117. #define TG3_COPPER_TIMEOUT_SEC 6
  9118. static int tg3_test_link(struct tg3 *tp)
  9119. {
  9120. int i, max;
  9121. if (!netif_running(tp->dev))
  9122. return -ENODEV;
  9123. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9124. max = TG3_SERDES_TIMEOUT_SEC;
  9125. else
  9126. max = TG3_COPPER_TIMEOUT_SEC;
  9127. for (i = 0; i < max; i++) {
  9128. if (netif_carrier_ok(tp->dev))
  9129. return 0;
  9130. if (msleep_interruptible(1000))
  9131. break;
  9132. }
  9133. return -EIO;
  9134. }
  9135. /* Only test the commonly used registers */
  9136. static int tg3_test_registers(struct tg3 *tp)
  9137. {
  9138. int i, is_5705, is_5750;
  9139. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9140. static struct {
  9141. u16 offset;
  9142. u16 flags;
  9143. #define TG3_FL_5705 0x1
  9144. #define TG3_FL_NOT_5705 0x2
  9145. #define TG3_FL_NOT_5788 0x4
  9146. #define TG3_FL_NOT_5750 0x8
  9147. u32 read_mask;
  9148. u32 write_mask;
  9149. } reg_tbl[] = {
  9150. /* MAC Control Registers */
  9151. { MAC_MODE, TG3_FL_NOT_5705,
  9152. 0x00000000, 0x00ef6f8c },
  9153. { MAC_MODE, TG3_FL_5705,
  9154. 0x00000000, 0x01ef6b8c },
  9155. { MAC_STATUS, TG3_FL_NOT_5705,
  9156. 0x03800107, 0x00000000 },
  9157. { MAC_STATUS, TG3_FL_5705,
  9158. 0x03800100, 0x00000000 },
  9159. { MAC_ADDR_0_HIGH, 0x0000,
  9160. 0x00000000, 0x0000ffff },
  9161. { MAC_ADDR_0_LOW, 0x0000,
  9162. 0x00000000, 0xffffffff },
  9163. { MAC_RX_MTU_SIZE, 0x0000,
  9164. 0x00000000, 0x0000ffff },
  9165. { MAC_TX_MODE, 0x0000,
  9166. 0x00000000, 0x00000070 },
  9167. { MAC_TX_LENGTHS, 0x0000,
  9168. 0x00000000, 0x00003fff },
  9169. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9170. 0x00000000, 0x000007fc },
  9171. { MAC_RX_MODE, TG3_FL_5705,
  9172. 0x00000000, 0x000007dc },
  9173. { MAC_HASH_REG_0, 0x0000,
  9174. 0x00000000, 0xffffffff },
  9175. { MAC_HASH_REG_1, 0x0000,
  9176. 0x00000000, 0xffffffff },
  9177. { MAC_HASH_REG_2, 0x0000,
  9178. 0x00000000, 0xffffffff },
  9179. { MAC_HASH_REG_3, 0x0000,
  9180. 0x00000000, 0xffffffff },
  9181. /* Receive Data and Receive BD Initiator Control Registers. */
  9182. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9183. 0x00000000, 0xffffffff },
  9184. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9185. 0x00000000, 0xffffffff },
  9186. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9187. 0x00000000, 0x00000003 },
  9188. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9189. 0x00000000, 0xffffffff },
  9190. { RCVDBDI_STD_BD+0, 0x0000,
  9191. 0x00000000, 0xffffffff },
  9192. { RCVDBDI_STD_BD+4, 0x0000,
  9193. 0x00000000, 0xffffffff },
  9194. { RCVDBDI_STD_BD+8, 0x0000,
  9195. 0x00000000, 0xffff0002 },
  9196. { RCVDBDI_STD_BD+0xc, 0x0000,
  9197. 0x00000000, 0xffffffff },
  9198. /* Receive BD Initiator Control Registers. */
  9199. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9200. 0x00000000, 0xffffffff },
  9201. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9202. 0x00000000, 0x000003ff },
  9203. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9204. 0x00000000, 0xffffffff },
  9205. /* Host Coalescing Control Registers. */
  9206. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9207. 0x00000000, 0x00000004 },
  9208. { HOSTCC_MODE, TG3_FL_5705,
  9209. 0x00000000, 0x000000f6 },
  9210. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9211. 0x00000000, 0xffffffff },
  9212. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9213. 0x00000000, 0x000003ff },
  9214. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9215. 0x00000000, 0xffffffff },
  9216. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9217. 0x00000000, 0x000003ff },
  9218. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9219. 0x00000000, 0xffffffff },
  9220. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9221. 0x00000000, 0x000000ff },
  9222. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9223. 0x00000000, 0xffffffff },
  9224. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9225. 0x00000000, 0x000000ff },
  9226. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9227. 0x00000000, 0xffffffff },
  9228. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9229. 0x00000000, 0xffffffff },
  9230. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9231. 0x00000000, 0xffffffff },
  9232. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9233. 0x00000000, 0x000000ff },
  9234. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9235. 0x00000000, 0xffffffff },
  9236. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9237. 0x00000000, 0x000000ff },
  9238. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9239. 0x00000000, 0xffffffff },
  9240. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9241. 0x00000000, 0xffffffff },
  9242. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9243. 0x00000000, 0xffffffff },
  9244. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9245. 0x00000000, 0xffffffff },
  9246. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9247. 0x00000000, 0xffffffff },
  9248. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9249. 0xffffffff, 0x00000000 },
  9250. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9251. 0xffffffff, 0x00000000 },
  9252. /* Buffer Manager Control Registers. */
  9253. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9254. 0x00000000, 0x007fff80 },
  9255. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9256. 0x00000000, 0x007fffff },
  9257. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9258. 0x00000000, 0x0000003f },
  9259. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9260. 0x00000000, 0x000001ff },
  9261. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9262. 0x00000000, 0x000001ff },
  9263. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9264. 0xffffffff, 0x00000000 },
  9265. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9266. 0xffffffff, 0x00000000 },
  9267. /* Mailbox Registers */
  9268. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9269. 0x00000000, 0x000001ff },
  9270. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9271. 0x00000000, 0x000001ff },
  9272. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9273. 0x00000000, 0x000007ff },
  9274. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9275. 0x00000000, 0x000001ff },
  9276. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9277. };
  9278. is_5705 = is_5750 = 0;
  9279. if (tg3_flag(tp, 5705_PLUS)) {
  9280. is_5705 = 1;
  9281. if (tg3_flag(tp, 5750_PLUS))
  9282. is_5750 = 1;
  9283. }
  9284. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9285. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9286. continue;
  9287. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9288. continue;
  9289. if (tg3_flag(tp, IS_5788) &&
  9290. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9291. continue;
  9292. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9293. continue;
  9294. offset = (u32) reg_tbl[i].offset;
  9295. read_mask = reg_tbl[i].read_mask;
  9296. write_mask = reg_tbl[i].write_mask;
  9297. /* Save the original register content */
  9298. save_val = tr32(offset);
  9299. /* Determine the read-only value. */
  9300. read_val = save_val & read_mask;
  9301. /* Write zero to the register, then make sure the read-only bits
  9302. * are not changed and the read/write bits are all zeros.
  9303. */
  9304. tw32(offset, 0);
  9305. val = tr32(offset);
  9306. /* Test the read-only and read/write bits. */
  9307. if (((val & read_mask) != read_val) || (val & write_mask))
  9308. goto out;
  9309. /* Write ones to all the bits defined by RdMask and WrMask, then
  9310. * make sure the read-only bits are not changed and the
  9311. * read/write bits are all ones.
  9312. */
  9313. tw32(offset, read_mask | write_mask);
  9314. val = tr32(offset);
  9315. /* Test the read-only bits. */
  9316. if ((val & read_mask) != read_val)
  9317. goto out;
  9318. /* Test the read/write bits. */
  9319. if ((val & write_mask) != write_mask)
  9320. goto out;
  9321. tw32(offset, save_val);
  9322. }
  9323. return 0;
  9324. out:
  9325. if (netif_msg_hw(tp))
  9326. netdev_err(tp->dev,
  9327. "Register test failed at offset %x\n", offset);
  9328. tw32(offset, save_val);
  9329. return -EIO;
  9330. }
  9331. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9332. {
  9333. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9334. int i;
  9335. u32 j;
  9336. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9337. for (j = 0; j < len; j += 4) {
  9338. u32 val;
  9339. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9340. tg3_read_mem(tp, offset + j, &val);
  9341. if (val != test_pattern[i])
  9342. return -EIO;
  9343. }
  9344. }
  9345. return 0;
  9346. }
  9347. static int tg3_test_memory(struct tg3 *tp)
  9348. {
  9349. static struct mem_entry {
  9350. u32 offset;
  9351. u32 len;
  9352. } mem_tbl_570x[] = {
  9353. { 0x00000000, 0x00b50},
  9354. { 0x00002000, 0x1c000},
  9355. { 0xffffffff, 0x00000}
  9356. }, mem_tbl_5705[] = {
  9357. { 0x00000100, 0x0000c},
  9358. { 0x00000200, 0x00008},
  9359. { 0x00004000, 0x00800},
  9360. { 0x00006000, 0x01000},
  9361. { 0x00008000, 0x02000},
  9362. { 0x00010000, 0x0e000},
  9363. { 0xffffffff, 0x00000}
  9364. }, mem_tbl_5755[] = {
  9365. { 0x00000200, 0x00008},
  9366. { 0x00004000, 0x00800},
  9367. { 0x00006000, 0x00800},
  9368. { 0x00008000, 0x02000},
  9369. { 0x00010000, 0x0c000},
  9370. { 0xffffffff, 0x00000}
  9371. }, mem_tbl_5906[] = {
  9372. { 0x00000200, 0x00008},
  9373. { 0x00004000, 0x00400},
  9374. { 0x00006000, 0x00400},
  9375. { 0x00008000, 0x01000},
  9376. { 0x00010000, 0x01000},
  9377. { 0xffffffff, 0x00000}
  9378. }, mem_tbl_5717[] = {
  9379. { 0x00000200, 0x00008},
  9380. { 0x00010000, 0x0a000},
  9381. { 0x00020000, 0x13c00},
  9382. { 0xffffffff, 0x00000}
  9383. }, mem_tbl_57765[] = {
  9384. { 0x00000200, 0x00008},
  9385. { 0x00004000, 0x00800},
  9386. { 0x00006000, 0x09800},
  9387. { 0x00010000, 0x0a000},
  9388. { 0xffffffff, 0x00000}
  9389. };
  9390. struct mem_entry *mem_tbl;
  9391. int err = 0;
  9392. int i;
  9393. if (tg3_flag(tp, 5717_PLUS))
  9394. mem_tbl = mem_tbl_5717;
  9395. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9396. mem_tbl = mem_tbl_57765;
  9397. else if (tg3_flag(tp, 5755_PLUS))
  9398. mem_tbl = mem_tbl_5755;
  9399. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9400. mem_tbl = mem_tbl_5906;
  9401. else if (tg3_flag(tp, 5705_PLUS))
  9402. mem_tbl = mem_tbl_5705;
  9403. else
  9404. mem_tbl = mem_tbl_570x;
  9405. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9406. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9407. if (err)
  9408. break;
  9409. }
  9410. return err;
  9411. }
  9412. #define TG3_TSO_MSS 500
  9413. #define TG3_TSO_IP_HDR_LEN 20
  9414. #define TG3_TSO_TCP_HDR_LEN 20
  9415. #define TG3_TSO_TCP_OPT_LEN 12
  9416. static const u8 tg3_tso_header[] = {
  9417. 0x08, 0x00,
  9418. 0x45, 0x00, 0x00, 0x00,
  9419. 0x00, 0x00, 0x40, 0x00,
  9420. 0x40, 0x06, 0x00, 0x00,
  9421. 0x0a, 0x00, 0x00, 0x01,
  9422. 0x0a, 0x00, 0x00, 0x02,
  9423. 0x0d, 0x00, 0xe0, 0x00,
  9424. 0x00, 0x00, 0x01, 0x00,
  9425. 0x00, 0x00, 0x02, 0x00,
  9426. 0x80, 0x10, 0x10, 0x00,
  9427. 0x14, 0x09, 0x00, 0x00,
  9428. 0x01, 0x01, 0x08, 0x0a,
  9429. 0x11, 0x11, 0x11, 0x11,
  9430. 0x11, 0x11, 0x11, 0x11,
  9431. };
  9432. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9433. {
  9434. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9435. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9436. u32 budget;
  9437. struct sk_buff *skb, *rx_skb;
  9438. u8 *tx_data;
  9439. dma_addr_t map;
  9440. int num_pkts, tx_len, rx_len, i, err;
  9441. struct tg3_rx_buffer_desc *desc;
  9442. struct tg3_napi *tnapi, *rnapi;
  9443. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9444. tnapi = &tp->napi[0];
  9445. rnapi = &tp->napi[0];
  9446. if (tp->irq_cnt > 1) {
  9447. if (tg3_flag(tp, ENABLE_RSS))
  9448. rnapi = &tp->napi[1];
  9449. if (tg3_flag(tp, ENABLE_TSS))
  9450. tnapi = &tp->napi[1];
  9451. }
  9452. coal_now = tnapi->coal_now | rnapi->coal_now;
  9453. err = -EIO;
  9454. tx_len = pktsz;
  9455. skb = netdev_alloc_skb(tp->dev, tx_len);
  9456. if (!skb)
  9457. return -ENOMEM;
  9458. tx_data = skb_put(skb, tx_len);
  9459. memcpy(tx_data, tp->dev->dev_addr, 6);
  9460. memset(tx_data + 6, 0x0, 8);
  9461. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9462. if (tso_loopback) {
  9463. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9464. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9465. TG3_TSO_TCP_OPT_LEN;
  9466. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9467. sizeof(tg3_tso_header));
  9468. mss = TG3_TSO_MSS;
  9469. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9470. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9471. /* Set the total length field in the IP header */
  9472. iph->tot_len = htons((u16)(mss + hdr_len));
  9473. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9474. TXD_FLAG_CPU_POST_DMA);
  9475. if (tg3_flag(tp, HW_TSO_1) ||
  9476. tg3_flag(tp, HW_TSO_2) ||
  9477. tg3_flag(tp, HW_TSO_3)) {
  9478. struct tcphdr *th;
  9479. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9480. th = (struct tcphdr *)&tx_data[val];
  9481. th->check = 0;
  9482. } else
  9483. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9484. if (tg3_flag(tp, HW_TSO_3)) {
  9485. mss |= (hdr_len & 0xc) << 12;
  9486. if (hdr_len & 0x10)
  9487. base_flags |= 0x00000010;
  9488. base_flags |= (hdr_len & 0x3e0) << 5;
  9489. } else if (tg3_flag(tp, HW_TSO_2))
  9490. mss |= hdr_len << 9;
  9491. else if (tg3_flag(tp, HW_TSO_1) ||
  9492. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9493. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9494. } else {
  9495. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9496. }
  9497. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9498. } else {
  9499. num_pkts = 1;
  9500. data_off = ETH_HLEN;
  9501. }
  9502. for (i = data_off; i < tx_len; i++)
  9503. tx_data[i] = (u8) (i & 0xff);
  9504. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9505. if (pci_dma_mapping_error(tp->pdev, map)) {
  9506. dev_kfree_skb(skb);
  9507. return -EIO;
  9508. }
  9509. val = tnapi->tx_prod;
  9510. tnapi->tx_buffers[val].skb = skb;
  9511. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9512. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9513. rnapi->coal_now);
  9514. udelay(10);
  9515. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9516. budget = tg3_tx_avail(tnapi);
  9517. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9518. base_flags | TXD_FLAG_END, mss, 0)) {
  9519. tnapi->tx_buffers[val].skb = NULL;
  9520. dev_kfree_skb(skb);
  9521. return -EIO;
  9522. }
  9523. tnapi->tx_prod++;
  9524. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9525. tr32_mailbox(tnapi->prodmbox);
  9526. udelay(10);
  9527. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9528. for (i = 0; i < 35; i++) {
  9529. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9530. coal_now);
  9531. udelay(10);
  9532. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9533. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9534. if ((tx_idx == tnapi->tx_prod) &&
  9535. (rx_idx == (rx_start_idx + num_pkts)))
  9536. break;
  9537. }
  9538. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, 0);
  9539. dev_kfree_skb(skb);
  9540. if (tx_idx != tnapi->tx_prod)
  9541. goto out;
  9542. if (rx_idx != rx_start_idx + num_pkts)
  9543. goto out;
  9544. val = data_off;
  9545. while (rx_idx != rx_start_idx) {
  9546. desc = &rnapi->rx_rcb[rx_start_idx++];
  9547. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9548. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9549. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9550. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9551. goto out;
  9552. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9553. - ETH_FCS_LEN;
  9554. if (!tso_loopback) {
  9555. if (rx_len != tx_len)
  9556. goto out;
  9557. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9558. if (opaque_key != RXD_OPAQUE_RING_STD)
  9559. goto out;
  9560. } else {
  9561. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9562. goto out;
  9563. }
  9564. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9565. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9566. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9567. goto out;
  9568. }
  9569. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9570. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9571. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9572. mapping);
  9573. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9574. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9575. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9576. mapping);
  9577. } else
  9578. goto out;
  9579. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9580. PCI_DMA_FROMDEVICE);
  9581. for (i = data_off; i < rx_len; i++, val++) {
  9582. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9583. goto out;
  9584. }
  9585. }
  9586. err = 0;
  9587. /* tg3_free_rings will unmap and free the rx_skb */
  9588. out:
  9589. return err;
  9590. }
  9591. #define TG3_STD_LOOPBACK_FAILED 1
  9592. #define TG3_JMB_LOOPBACK_FAILED 2
  9593. #define TG3_TSO_LOOPBACK_FAILED 4
  9594. #define TG3_LOOPBACK_FAILED \
  9595. (TG3_STD_LOOPBACK_FAILED | \
  9596. TG3_JMB_LOOPBACK_FAILED | \
  9597. TG3_TSO_LOOPBACK_FAILED)
  9598. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  9599. {
  9600. int err = -EIO;
  9601. u32 eee_cap;
  9602. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9603. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9604. if (!netif_running(tp->dev)) {
  9605. data[0] = TG3_LOOPBACK_FAILED;
  9606. data[1] = TG3_LOOPBACK_FAILED;
  9607. if (do_extlpbk)
  9608. data[2] = TG3_LOOPBACK_FAILED;
  9609. goto done;
  9610. }
  9611. err = tg3_reset_hw(tp, 1);
  9612. if (err) {
  9613. data[0] = TG3_LOOPBACK_FAILED;
  9614. data[1] = TG3_LOOPBACK_FAILED;
  9615. if (do_extlpbk)
  9616. data[2] = TG3_LOOPBACK_FAILED;
  9617. goto done;
  9618. }
  9619. if (tg3_flag(tp, ENABLE_RSS)) {
  9620. int i;
  9621. /* Reroute all rx packets to the 1st queue */
  9622. for (i = MAC_RSS_INDIR_TBL_0;
  9623. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9624. tw32(i, 0x0);
  9625. }
  9626. /* HW errata - mac loopback fails in some cases on 5780.
  9627. * Normal traffic and PHY loopback are not affected by
  9628. * errata. Also, the MAC loopback test is deprecated for
  9629. * all newer ASIC revisions.
  9630. */
  9631. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  9632. !tg3_flag(tp, CPMU_PRESENT)) {
  9633. tg3_mac_loopback(tp, true);
  9634. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9635. data[0] |= TG3_STD_LOOPBACK_FAILED;
  9636. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9637. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9638. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  9639. tg3_mac_loopback(tp, false);
  9640. }
  9641. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9642. !tg3_flag(tp, USE_PHYLIB)) {
  9643. int i;
  9644. tg3_phy_lpbk_set(tp, 0, false);
  9645. /* Wait for link */
  9646. for (i = 0; i < 100; i++) {
  9647. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9648. break;
  9649. mdelay(1);
  9650. }
  9651. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9652. data[1] |= TG3_STD_LOOPBACK_FAILED;
  9653. if (tg3_flag(tp, TSO_CAPABLE) &&
  9654. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9655. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  9656. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9657. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9658. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  9659. if (do_extlpbk) {
  9660. tg3_phy_lpbk_set(tp, 0, true);
  9661. /* All link indications report up, but the hardware
  9662. * isn't really ready for about 20 msec. Double it
  9663. * to be sure.
  9664. */
  9665. mdelay(40);
  9666. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  9667. data[2] |= TG3_STD_LOOPBACK_FAILED;
  9668. if (tg3_flag(tp, TSO_CAPABLE) &&
  9669. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  9670. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  9671. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9672. tg3_run_loopback(tp, 9000 + ETH_HLEN, false))
  9673. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  9674. }
  9675. /* Re-enable gphy autopowerdown. */
  9676. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9677. tg3_phy_toggle_apd(tp, true);
  9678. }
  9679. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  9680. done:
  9681. tp->phy_flags |= eee_cap;
  9682. return err;
  9683. }
  9684. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9685. u64 *data)
  9686. {
  9687. struct tg3 *tp = netdev_priv(dev);
  9688. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  9689. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9690. tg3_power_up(tp)) {
  9691. etest->flags |= ETH_TEST_FL_FAILED;
  9692. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9693. return;
  9694. }
  9695. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9696. if (tg3_test_nvram(tp) != 0) {
  9697. etest->flags |= ETH_TEST_FL_FAILED;
  9698. data[0] = 1;
  9699. }
  9700. if (!doextlpbk && tg3_test_link(tp)) {
  9701. etest->flags |= ETH_TEST_FL_FAILED;
  9702. data[1] = 1;
  9703. }
  9704. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9705. int err, err2 = 0, irq_sync = 0;
  9706. if (netif_running(dev)) {
  9707. tg3_phy_stop(tp);
  9708. tg3_netif_stop(tp);
  9709. irq_sync = 1;
  9710. }
  9711. tg3_full_lock(tp, irq_sync);
  9712. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9713. err = tg3_nvram_lock(tp);
  9714. tg3_halt_cpu(tp, RX_CPU_BASE);
  9715. if (!tg3_flag(tp, 5705_PLUS))
  9716. tg3_halt_cpu(tp, TX_CPU_BASE);
  9717. if (!err)
  9718. tg3_nvram_unlock(tp);
  9719. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9720. tg3_phy_reset(tp);
  9721. if (tg3_test_registers(tp) != 0) {
  9722. etest->flags |= ETH_TEST_FL_FAILED;
  9723. data[2] = 1;
  9724. }
  9725. if (tg3_test_memory(tp) != 0) {
  9726. etest->flags |= ETH_TEST_FL_FAILED;
  9727. data[3] = 1;
  9728. }
  9729. if (doextlpbk)
  9730. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  9731. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  9732. etest->flags |= ETH_TEST_FL_FAILED;
  9733. tg3_full_unlock(tp);
  9734. if (tg3_test_interrupt(tp) != 0) {
  9735. etest->flags |= ETH_TEST_FL_FAILED;
  9736. data[7] = 1;
  9737. }
  9738. tg3_full_lock(tp, 0);
  9739. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9740. if (netif_running(dev)) {
  9741. tg3_flag_set(tp, INIT_COMPLETE);
  9742. err2 = tg3_restart_hw(tp, 1);
  9743. if (!err2)
  9744. tg3_netif_start(tp);
  9745. }
  9746. tg3_full_unlock(tp);
  9747. if (irq_sync && !err2)
  9748. tg3_phy_start(tp);
  9749. }
  9750. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9751. tg3_power_down(tp);
  9752. }
  9753. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9754. {
  9755. struct mii_ioctl_data *data = if_mii(ifr);
  9756. struct tg3 *tp = netdev_priv(dev);
  9757. int err;
  9758. if (tg3_flag(tp, USE_PHYLIB)) {
  9759. struct phy_device *phydev;
  9760. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9761. return -EAGAIN;
  9762. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9763. return phy_mii_ioctl(phydev, ifr, cmd);
  9764. }
  9765. switch (cmd) {
  9766. case SIOCGMIIPHY:
  9767. data->phy_id = tp->phy_addr;
  9768. /* fallthru */
  9769. case SIOCGMIIREG: {
  9770. u32 mii_regval;
  9771. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9772. break; /* We have no PHY */
  9773. if (!netif_running(dev))
  9774. return -EAGAIN;
  9775. spin_lock_bh(&tp->lock);
  9776. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9777. spin_unlock_bh(&tp->lock);
  9778. data->val_out = mii_regval;
  9779. return err;
  9780. }
  9781. case SIOCSMIIREG:
  9782. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9783. break; /* We have no PHY */
  9784. if (!netif_running(dev))
  9785. return -EAGAIN;
  9786. spin_lock_bh(&tp->lock);
  9787. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9788. spin_unlock_bh(&tp->lock);
  9789. return err;
  9790. default:
  9791. /* do nothing */
  9792. break;
  9793. }
  9794. return -EOPNOTSUPP;
  9795. }
  9796. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9797. {
  9798. struct tg3 *tp = netdev_priv(dev);
  9799. memcpy(ec, &tp->coal, sizeof(*ec));
  9800. return 0;
  9801. }
  9802. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9803. {
  9804. struct tg3 *tp = netdev_priv(dev);
  9805. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9806. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9807. if (!tg3_flag(tp, 5705_PLUS)) {
  9808. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9809. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9810. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9811. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9812. }
  9813. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9814. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9815. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9816. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9817. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9818. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9819. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9820. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9821. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9822. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9823. return -EINVAL;
  9824. /* No rx interrupts will be generated if both are zero */
  9825. if ((ec->rx_coalesce_usecs == 0) &&
  9826. (ec->rx_max_coalesced_frames == 0))
  9827. return -EINVAL;
  9828. /* No tx interrupts will be generated if both are zero */
  9829. if ((ec->tx_coalesce_usecs == 0) &&
  9830. (ec->tx_max_coalesced_frames == 0))
  9831. return -EINVAL;
  9832. /* Only copy relevant parameters, ignore all others. */
  9833. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9834. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9835. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9836. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9837. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9838. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9839. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9840. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9841. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9842. if (netif_running(dev)) {
  9843. tg3_full_lock(tp, 0);
  9844. __tg3_set_coalesce(tp, &tp->coal);
  9845. tg3_full_unlock(tp);
  9846. }
  9847. return 0;
  9848. }
  9849. static const struct ethtool_ops tg3_ethtool_ops = {
  9850. .get_settings = tg3_get_settings,
  9851. .set_settings = tg3_set_settings,
  9852. .get_drvinfo = tg3_get_drvinfo,
  9853. .get_regs_len = tg3_get_regs_len,
  9854. .get_regs = tg3_get_regs,
  9855. .get_wol = tg3_get_wol,
  9856. .set_wol = tg3_set_wol,
  9857. .get_msglevel = tg3_get_msglevel,
  9858. .set_msglevel = tg3_set_msglevel,
  9859. .nway_reset = tg3_nway_reset,
  9860. .get_link = ethtool_op_get_link,
  9861. .get_eeprom_len = tg3_get_eeprom_len,
  9862. .get_eeprom = tg3_get_eeprom,
  9863. .set_eeprom = tg3_set_eeprom,
  9864. .get_ringparam = tg3_get_ringparam,
  9865. .set_ringparam = tg3_set_ringparam,
  9866. .get_pauseparam = tg3_get_pauseparam,
  9867. .set_pauseparam = tg3_set_pauseparam,
  9868. .self_test = tg3_self_test,
  9869. .get_strings = tg3_get_strings,
  9870. .set_phys_id = tg3_set_phys_id,
  9871. .get_ethtool_stats = tg3_get_ethtool_stats,
  9872. .get_coalesce = tg3_get_coalesce,
  9873. .set_coalesce = tg3_set_coalesce,
  9874. .get_sset_count = tg3_get_sset_count,
  9875. };
  9876. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9877. {
  9878. u32 cursize, val, magic;
  9879. tp->nvram_size = EEPROM_CHIP_SIZE;
  9880. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9881. return;
  9882. if ((magic != TG3_EEPROM_MAGIC) &&
  9883. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9884. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9885. return;
  9886. /*
  9887. * Size the chip by reading offsets at increasing powers of two.
  9888. * When we encounter our validation signature, we know the addressing
  9889. * has wrapped around, and thus have our chip size.
  9890. */
  9891. cursize = 0x10;
  9892. while (cursize < tp->nvram_size) {
  9893. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9894. return;
  9895. if (val == magic)
  9896. break;
  9897. cursize <<= 1;
  9898. }
  9899. tp->nvram_size = cursize;
  9900. }
  9901. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9902. {
  9903. u32 val;
  9904. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9905. return;
  9906. /* Selfboot format */
  9907. if (val != TG3_EEPROM_MAGIC) {
  9908. tg3_get_eeprom_size(tp);
  9909. return;
  9910. }
  9911. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9912. if (val != 0) {
  9913. /* This is confusing. We want to operate on the
  9914. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9915. * call will read from NVRAM and byteswap the data
  9916. * according to the byteswapping settings for all
  9917. * other register accesses. This ensures the data we
  9918. * want will always reside in the lower 16-bits.
  9919. * However, the data in NVRAM is in LE format, which
  9920. * means the data from the NVRAM read will always be
  9921. * opposite the endianness of the CPU. The 16-bit
  9922. * byteswap then brings the data to CPU endianness.
  9923. */
  9924. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9925. return;
  9926. }
  9927. }
  9928. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9929. }
  9930. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9931. {
  9932. u32 nvcfg1;
  9933. nvcfg1 = tr32(NVRAM_CFG1);
  9934. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9935. tg3_flag_set(tp, FLASH);
  9936. } else {
  9937. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9938. tw32(NVRAM_CFG1, nvcfg1);
  9939. }
  9940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9941. tg3_flag(tp, 5780_CLASS)) {
  9942. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9943. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9944. tp->nvram_jedecnum = JEDEC_ATMEL;
  9945. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9946. tg3_flag_set(tp, NVRAM_BUFFERED);
  9947. break;
  9948. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9949. tp->nvram_jedecnum = JEDEC_ATMEL;
  9950. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9951. break;
  9952. case FLASH_VENDOR_ATMEL_EEPROM:
  9953. tp->nvram_jedecnum = JEDEC_ATMEL;
  9954. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9955. tg3_flag_set(tp, NVRAM_BUFFERED);
  9956. break;
  9957. case FLASH_VENDOR_ST:
  9958. tp->nvram_jedecnum = JEDEC_ST;
  9959. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9960. tg3_flag_set(tp, NVRAM_BUFFERED);
  9961. break;
  9962. case FLASH_VENDOR_SAIFUN:
  9963. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9964. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9965. break;
  9966. case FLASH_VENDOR_SST_SMALL:
  9967. case FLASH_VENDOR_SST_LARGE:
  9968. tp->nvram_jedecnum = JEDEC_SST;
  9969. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9970. break;
  9971. }
  9972. } else {
  9973. tp->nvram_jedecnum = JEDEC_ATMEL;
  9974. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9975. tg3_flag_set(tp, NVRAM_BUFFERED);
  9976. }
  9977. }
  9978. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9979. {
  9980. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9981. case FLASH_5752PAGE_SIZE_256:
  9982. tp->nvram_pagesize = 256;
  9983. break;
  9984. case FLASH_5752PAGE_SIZE_512:
  9985. tp->nvram_pagesize = 512;
  9986. break;
  9987. case FLASH_5752PAGE_SIZE_1K:
  9988. tp->nvram_pagesize = 1024;
  9989. break;
  9990. case FLASH_5752PAGE_SIZE_2K:
  9991. tp->nvram_pagesize = 2048;
  9992. break;
  9993. case FLASH_5752PAGE_SIZE_4K:
  9994. tp->nvram_pagesize = 4096;
  9995. break;
  9996. case FLASH_5752PAGE_SIZE_264:
  9997. tp->nvram_pagesize = 264;
  9998. break;
  9999. case FLASH_5752PAGE_SIZE_528:
  10000. tp->nvram_pagesize = 528;
  10001. break;
  10002. }
  10003. }
  10004. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10005. {
  10006. u32 nvcfg1;
  10007. nvcfg1 = tr32(NVRAM_CFG1);
  10008. /* NVRAM protection for TPM */
  10009. if (nvcfg1 & (1 << 27))
  10010. tg3_flag_set(tp, PROTECTED_NVRAM);
  10011. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10012. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10013. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10014. tp->nvram_jedecnum = JEDEC_ATMEL;
  10015. tg3_flag_set(tp, NVRAM_BUFFERED);
  10016. break;
  10017. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10018. tp->nvram_jedecnum = JEDEC_ATMEL;
  10019. tg3_flag_set(tp, NVRAM_BUFFERED);
  10020. tg3_flag_set(tp, FLASH);
  10021. break;
  10022. case FLASH_5752VENDOR_ST_M45PE10:
  10023. case FLASH_5752VENDOR_ST_M45PE20:
  10024. case FLASH_5752VENDOR_ST_M45PE40:
  10025. tp->nvram_jedecnum = JEDEC_ST;
  10026. tg3_flag_set(tp, NVRAM_BUFFERED);
  10027. tg3_flag_set(tp, FLASH);
  10028. break;
  10029. }
  10030. if (tg3_flag(tp, FLASH)) {
  10031. tg3_nvram_get_pagesize(tp, nvcfg1);
  10032. } else {
  10033. /* For eeprom, set pagesize to maximum eeprom size */
  10034. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10035. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10036. tw32(NVRAM_CFG1, nvcfg1);
  10037. }
  10038. }
  10039. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10040. {
  10041. u32 nvcfg1, protect = 0;
  10042. nvcfg1 = tr32(NVRAM_CFG1);
  10043. /* NVRAM protection for TPM */
  10044. if (nvcfg1 & (1 << 27)) {
  10045. tg3_flag_set(tp, PROTECTED_NVRAM);
  10046. protect = 1;
  10047. }
  10048. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10049. switch (nvcfg1) {
  10050. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10051. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10052. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10053. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10054. tp->nvram_jedecnum = JEDEC_ATMEL;
  10055. tg3_flag_set(tp, NVRAM_BUFFERED);
  10056. tg3_flag_set(tp, FLASH);
  10057. tp->nvram_pagesize = 264;
  10058. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10059. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10060. tp->nvram_size = (protect ? 0x3e200 :
  10061. TG3_NVRAM_SIZE_512KB);
  10062. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10063. tp->nvram_size = (protect ? 0x1f200 :
  10064. TG3_NVRAM_SIZE_256KB);
  10065. else
  10066. tp->nvram_size = (protect ? 0x1f200 :
  10067. TG3_NVRAM_SIZE_128KB);
  10068. break;
  10069. case FLASH_5752VENDOR_ST_M45PE10:
  10070. case FLASH_5752VENDOR_ST_M45PE20:
  10071. case FLASH_5752VENDOR_ST_M45PE40:
  10072. tp->nvram_jedecnum = JEDEC_ST;
  10073. tg3_flag_set(tp, NVRAM_BUFFERED);
  10074. tg3_flag_set(tp, FLASH);
  10075. tp->nvram_pagesize = 256;
  10076. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10077. tp->nvram_size = (protect ?
  10078. TG3_NVRAM_SIZE_64KB :
  10079. TG3_NVRAM_SIZE_128KB);
  10080. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10081. tp->nvram_size = (protect ?
  10082. TG3_NVRAM_SIZE_64KB :
  10083. TG3_NVRAM_SIZE_256KB);
  10084. else
  10085. tp->nvram_size = (protect ?
  10086. TG3_NVRAM_SIZE_128KB :
  10087. TG3_NVRAM_SIZE_512KB);
  10088. break;
  10089. }
  10090. }
  10091. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10092. {
  10093. u32 nvcfg1;
  10094. nvcfg1 = tr32(NVRAM_CFG1);
  10095. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10096. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10097. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10098. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10099. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10100. tp->nvram_jedecnum = JEDEC_ATMEL;
  10101. tg3_flag_set(tp, NVRAM_BUFFERED);
  10102. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10103. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10104. tw32(NVRAM_CFG1, nvcfg1);
  10105. break;
  10106. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10107. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10108. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10109. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10110. tp->nvram_jedecnum = JEDEC_ATMEL;
  10111. tg3_flag_set(tp, NVRAM_BUFFERED);
  10112. tg3_flag_set(tp, FLASH);
  10113. tp->nvram_pagesize = 264;
  10114. break;
  10115. case FLASH_5752VENDOR_ST_M45PE10:
  10116. case FLASH_5752VENDOR_ST_M45PE20:
  10117. case FLASH_5752VENDOR_ST_M45PE40:
  10118. tp->nvram_jedecnum = JEDEC_ST;
  10119. tg3_flag_set(tp, NVRAM_BUFFERED);
  10120. tg3_flag_set(tp, FLASH);
  10121. tp->nvram_pagesize = 256;
  10122. break;
  10123. }
  10124. }
  10125. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10126. {
  10127. u32 nvcfg1, protect = 0;
  10128. nvcfg1 = tr32(NVRAM_CFG1);
  10129. /* NVRAM protection for TPM */
  10130. if (nvcfg1 & (1 << 27)) {
  10131. tg3_flag_set(tp, PROTECTED_NVRAM);
  10132. protect = 1;
  10133. }
  10134. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10135. switch (nvcfg1) {
  10136. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10137. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10138. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10139. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10140. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10141. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10142. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10143. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10144. tp->nvram_jedecnum = JEDEC_ATMEL;
  10145. tg3_flag_set(tp, NVRAM_BUFFERED);
  10146. tg3_flag_set(tp, FLASH);
  10147. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10148. tp->nvram_pagesize = 256;
  10149. break;
  10150. case FLASH_5761VENDOR_ST_A_M45PE20:
  10151. case FLASH_5761VENDOR_ST_A_M45PE40:
  10152. case FLASH_5761VENDOR_ST_A_M45PE80:
  10153. case FLASH_5761VENDOR_ST_A_M45PE16:
  10154. case FLASH_5761VENDOR_ST_M_M45PE20:
  10155. case FLASH_5761VENDOR_ST_M_M45PE40:
  10156. case FLASH_5761VENDOR_ST_M_M45PE80:
  10157. case FLASH_5761VENDOR_ST_M_M45PE16:
  10158. tp->nvram_jedecnum = JEDEC_ST;
  10159. tg3_flag_set(tp, NVRAM_BUFFERED);
  10160. tg3_flag_set(tp, FLASH);
  10161. tp->nvram_pagesize = 256;
  10162. break;
  10163. }
  10164. if (protect) {
  10165. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10166. } else {
  10167. switch (nvcfg1) {
  10168. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10169. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10170. case FLASH_5761VENDOR_ST_A_M45PE16:
  10171. case FLASH_5761VENDOR_ST_M_M45PE16:
  10172. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10173. break;
  10174. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10175. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10176. case FLASH_5761VENDOR_ST_A_M45PE80:
  10177. case FLASH_5761VENDOR_ST_M_M45PE80:
  10178. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10179. break;
  10180. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10181. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10182. case FLASH_5761VENDOR_ST_A_M45PE40:
  10183. case FLASH_5761VENDOR_ST_M_M45PE40:
  10184. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10185. break;
  10186. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10187. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10188. case FLASH_5761VENDOR_ST_A_M45PE20:
  10189. case FLASH_5761VENDOR_ST_M_M45PE20:
  10190. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10191. break;
  10192. }
  10193. }
  10194. }
  10195. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10196. {
  10197. tp->nvram_jedecnum = JEDEC_ATMEL;
  10198. tg3_flag_set(tp, NVRAM_BUFFERED);
  10199. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10200. }
  10201. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10202. {
  10203. u32 nvcfg1;
  10204. nvcfg1 = tr32(NVRAM_CFG1);
  10205. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10206. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10207. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10208. tp->nvram_jedecnum = JEDEC_ATMEL;
  10209. tg3_flag_set(tp, NVRAM_BUFFERED);
  10210. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10211. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10212. tw32(NVRAM_CFG1, nvcfg1);
  10213. return;
  10214. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10215. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10216. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10217. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10218. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10219. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10220. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10221. tp->nvram_jedecnum = JEDEC_ATMEL;
  10222. tg3_flag_set(tp, NVRAM_BUFFERED);
  10223. tg3_flag_set(tp, FLASH);
  10224. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10225. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10226. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10227. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10228. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10229. break;
  10230. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10231. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10232. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10233. break;
  10234. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10235. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10236. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10237. break;
  10238. }
  10239. break;
  10240. case FLASH_5752VENDOR_ST_M45PE10:
  10241. case FLASH_5752VENDOR_ST_M45PE20:
  10242. case FLASH_5752VENDOR_ST_M45PE40:
  10243. tp->nvram_jedecnum = JEDEC_ST;
  10244. tg3_flag_set(tp, NVRAM_BUFFERED);
  10245. tg3_flag_set(tp, FLASH);
  10246. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10247. case FLASH_5752VENDOR_ST_M45PE10:
  10248. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10249. break;
  10250. case FLASH_5752VENDOR_ST_M45PE20:
  10251. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10252. break;
  10253. case FLASH_5752VENDOR_ST_M45PE40:
  10254. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10255. break;
  10256. }
  10257. break;
  10258. default:
  10259. tg3_flag_set(tp, NO_NVRAM);
  10260. return;
  10261. }
  10262. tg3_nvram_get_pagesize(tp, nvcfg1);
  10263. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10264. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10265. }
  10266. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10267. {
  10268. u32 nvcfg1;
  10269. nvcfg1 = tr32(NVRAM_CFG1);
  10270. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10271. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10272. case FLASH_5717VENDOR_MICRO_EEPROM:
  10273. tp->nvram_jedecnum = JEDEC_ATMEL;
  10274. tg3_flag_set(tp, NVRAM_BUFFERED);
  10275. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10276. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10277. tw32(NVRAM_CFG1, nvcfg1);
  10278. return;
  10279. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10280. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10281. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10282. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10283. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10284. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10285. case FLASH_5717VENDOR_ATMEL_45USPT:
  10286. tp->nvram_jedecnum = JEDEC_ATMEL;
  10287. tg3_flag_set(tp, NVRAM_BUFFERED);
  10288. tg3_flag_set(tp, FLASH);
  10289. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10290. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10291. /* Detect size with tg3_nvram_get_size() */
  10292. break;
  10293. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10294. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10295. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10296. break;
  10297. default:
  10298. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10299. break;
  10300. }
  10301. break;
  10302. case FLASH_5717VENDOR_ST_M_M25PE10:
  10303. case FLASH_5717VENDOR_ST_A_M25PE10:
  10304. case FLASH_5717VENDOR_ST_M_M45PE10:
  10305. case FLASH_5717VENDOR_ST_A_M45PE10:
  10306. case FLASH_5717VENDOR_ST_M_M25PE20:
  10307. case FLASH_5717VENDOR_ST_A_M25PE20:
  10308. case FLASH_5717VENDOR_ST_M_M45PE20:
  10309. case FLASH_5717VENDOR_ST_A_M45PE20:
  10310. case FLASH_5717VENDOR_ST_25USPT:
  10311. case FLASH_5717VENDOR_ST_45USPT:
  10312. tp->nvram_jedecnum = JEDEC_ST;
  10313. tg3_flag_set(tp, NVRAM_BUFFERED);
  10314. tg3_flag_set(tp, FLASH);
  10315. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10316. case FLASH_5717VENDOR_ST_M_M25PE20:
  10317. case FLASH_5717VENDOR_ST_M_M45PE20:
  10318. /* Detect size with tg3_nvram_get_size() */
  10319. break;
  10320. case FLASH_5717VENDOR_ST_A_M25PE20:
  10321. case FLASH_5717VENDOR_ST_A_M45PE20:
  10322. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10323. break;
  10324. default:
  10325. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10326. break;
  10327. }
  10328. break;
  10329. default:
  10330. tg3_flag_set(tp, NO_NVRAM);
  10331. return;
  10332. }
  10333. tg3_nvram_get_pagesize(tp, nvcfg1);
  10334. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10335. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10336. }
  10337. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10338. {
  10339. u32 nvcfg1, nvmpinstrp;
  10340. nvcfg1 = tr32(NVRAM_CFG1);
  10341. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10342. switch (nvmpinstrp) {
  10343. case FLASH_5720_EEPROM_HD:
  10344. case FLASH_5720_EEPROM_LD:
  10345. tp->nvram_jedecnum = JEDEC_ATMEL;
  10346. tg3_flag_set(tp, NVRAM_BUFFERED);
  10347. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10348. tw32(NVRAM_CFG1, nvcfg1);
  10349. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10350. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10351. else
  10352. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10353. return;
  10354. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10355. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10356. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10357. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10358. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10359. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10360. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10361. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10362. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10363. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10364. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10365. case FLASH_5720VENDOR_ATMEL_45USPT:
  10366. tp->nvram_jedecnum = JEDEC_ATMEL;
  10367. tg3_flag_set(tp, NVRAM_BUFFERED);
  10368. tg3_flag_set(tp, FLASH);
  10369. switch (nvmpinstrp) {
  10370. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10371. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10372. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10373. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10374. break;
  10375. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10376. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10377. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10378. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10379. break;
  10380. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10381. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10382. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10383. break;
  10384. default:
  10385. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10386. break;
  10387. }
  10388. break;
  10389. case FLASH_5720VENDOR_M_ST_M25PE10:
  10390. case FLASH_5720VENDOR_M_ST_M45PE10:
  10391. case FLASH_5720VENDOR_A_ST_M25PE10:
  10392. case FLASH_5720VENDOR_A_ST_M45PE10:
  10393. case FLASH_5720VENDOR_M_ST_M25PE20:
  10394. case FLASH_5720VENDOR_M_ST_M45PE20:
  10395. case FLASH_5720VENDOR_A_ST_M25PE20:
  10396. case FLASH_5720VENDOR_A_ST_M45PE20:
  10397. case FLASH_5720VENDOR_M_ST_M25PE40:
  10398. case FLASH_5720VENDOR_M_ST_M45PE40:
  10399. case FLASH_5720VENDOR_A_ST_M25PE40:
  10400. case FLASH_5720VENDOR_A_ST_M45PE40:
  10401. case FLASH_5720VENDOR_M_ST_M25PE80:
  10402. case FLASH_5720VENDOR_M_ST_M45PE80:
  10403. case FLASH_5720VENDOR_A_ST_M25PE80:
  10404. case FLASH_5720VENDOR_A_ST_M45PE80:
  10405. case FLASH_5720VENDOR_ST_25USPT:
  10406. case FLASH_5720VENDOR_ST_45USPT:
  10407. tp->nvram_jedecnum = JEDEC_ST;
  10408. tg3_flag_set(tp, NVRAM_BUFFERED);
  10409. tg3_flag_set(tp, FLASH);
  10410. switch (nvmpinstrp) {
  10411. case FLASH_5720VENDOR_M_ST_M25PE20:
  10412. case FLASH_5720VENDOR_M_ST_M45PE20:
  10413. case FLASH_5720VENDOR_A_ST_M25PE20:
  10414. case FLASH_5720VENDOR_A_ST_M45PE20:
  10415. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10416. break;
  10417. case FLASH_5720VENDOR_M_ST_M25PE40:
  10418. case FLASH_5720VENDOR_M_ST_M45PE40:
  10419. case FLASH_5720VENDOR_A_ST_M25PE40:
  10420. case FLASH_5720VENDOR_A_ST_M45PE40:
  10421. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10422. break;
  10423. case FLASH_5720VENDOR_M_ST_M25PE80:
  10424. case FLASH_5720VENDOR_M_ST_M45PE80:
  10425. case FLASH_5720VENDOR_A_ST_M25PE80:
  10426. case FLASH_5720VENDOR_A_ST_M45PE80:
  10427. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10428. break;
  10429. default:
  10430. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10431. break;
  10432. }
  10433. break;
  10434. default:
  10435. tg3_flag_set(tp, NO_NVRAM);
  10436. return;
  10437. }
  10438. tg3_nvram_get_pagesize(tp, nvcfg1);
  10439. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10440. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10441. }
  10442. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10443. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10444. {
  10445. tw32_f(GRC_EEPROM_ADDR,
  10446. (EEPROM_ADDR_FSM_RESET |
  10447. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10448. EEPROM_ADDR_CLKPERD_SHIFT)));
  10449. msleep(1);
  10450. /* Enable seeprom accesses. */
  10451. tw32_f(GRC_LOCAL_CTRL,
  10452. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10453. udelay(100);
  10454. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10455. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10456. tg3_flag_set(tp, NVRAM);
  10457. if (tg3_nvram_lock(tp)) {
  10458. netdev_warn(tp->dev,
  10459. "Cannot get nvram lock, %s failed\n",
  10460. __func__);
  10461. return;
  10462. }
  10463. tg3_enable_nvram_access(tp);
  10464. tp->nvram_size = 0;
  10465. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10466. tg3_get_5752_nvram_info(tp);
  10467. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10468. tg3_get_5755_nvram_info(tp);
  10469. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10472. tg3_get_5787_nvram_info(tp);
  10473. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10474. tg3_get_5761_nvram_info(tp);
  10475. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10476. tg3_get_5906_nvram_info(tp);
  10477. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10478. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10479. tg3_get_57780_nvram_info(tp);
  10480. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10482. tg3_get_5717_nvram_info(tp);
  10483. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10484. tg3_get_5720_nvram_info(tp);
  10485. else
  10486. tg3_get_nvram_info(tp);
  10487. if (tp->nvram_size == 0)
  10488. tg3_get_nvram_size(tp);
  10489. tg3_disable_nvram_access(tp);
  10490. tg3_nvram_unlock(tp);
  10491. } else {
  10492. tg3_flag_clear(tp, NVRAM);
  10493. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10494. tg3_get_eeprom_size(tp);
  10495. }
  10496. }
  10497. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10498. u32 offset, u32 len, u8 *buf)
  10499. {
  10500. int i, j, rc = 0;
  10501. u32 val;
  10502. for (i = 0; i < len; i += 4) {
  10503. u32 addr;
  10504. __be32 data;
  10505. addr = offset + i;
  10506. memcpy(&data, buf + i, 4);
  10507. /*
  10508. * The SEEPROM interface expects the data to always be opposite
  10509. * the native endian format. We accomplish this by reversing
  10510. * all the operations that would have been performed on the
  10511. * data from a call to tg3_nvram_read_be32().
  10512. */
  10513. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10514. val = tr32(GRC_EEPROM_ADDR);
  10515. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10516. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10517. EEPROM_ADDR_READ);
  10518. tw32(GRC_EEPROM_ADDR, val |
  10519. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10520. (addr & EEPROM_ADDR_ADDR_MASK) |
  10521. EEPROM_ADDR_START |
  10522. EEPROM_ADDR_WRITE);
  10523. for (j = 0; j < 1000; j++) {
  10524. val = tr32(GRC_EEPROM_ADDR);
  10525. if (val & EEPROM_ADDR_COMPLETE)
  10526. break;
  10527. msleep(1);
  10528. }
  10529. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10530. rc = -EBUSY;
  10531. break;
  10532. }
  10533. }
  10534. return rc;
  10535. }
  10536. /* offset and length are dword aligned */
  10537. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10538. u8 *buf)
  10539. {
  10540. int ret = 0;
  10541. u32 pagesize = tp->nvram_pagesize;
  10542. u32 pagemask = pagesize - 1;
  10543. u32 nvram_cmd;
  10544. u8 *tmp;
  10545. tmp = kmalloc(pagesize, GFP_KERNEL);
  10546. if (tmp == NULL)
  10547. return -ENOMEM;
  10548. while (len) {
  10549. int j;
  10550. u32 phy_addr, page_off, size;
  10551. phy_addr = offset & ~pagemask;
  10552. for (j = 0; j < pagesize; j += 4) {
  10553. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10554. (__be32 *) (tmp + j));
  10555. if (ret)
  10556. break;
  10557. }
  10558. if (ret)
  10559. break;
  10560. page_off = offset & pagemask;
  10561. size = pagesize;
  10562. if (len < size)
  10563. size = len;
  10564. len -= size;
  10565. memcpy(tmp + page_off, buf, size);
  10566. offset = offset + (pagesize - page_off);
  10567. tg3_enable_nvram_access(tp);
  10568. /*
  10569. * Before we can erase the flash page, we need
  10570. * to issue a special "write enable" command.
  10571. */
  10572. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10573. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10574. break;
  10575. /* Erase the target page */
  10576. tw32(NVRAM_ADDR, phy_addr);
  10577. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10578. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10579. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10580. break;
  10581. /* Issue another write enable to start the write. */
  10582. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10583. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10584. break;
  10585. for (j = 0; j < pagesize; j += 4) {
  10586. __be32 data;
  10587. data = *((__be32 *) (tmp + j));
  10588. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10589. tw32(NVRAM_ADDR, phy_addr + j);
  10590. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10591. NVRAM_CMD_WR;
  10592. if (j == 0)
  10593. nvram_cmd |= NVRAM_CMD_FIRST;
  10594. else if (j == (pagesize - 4))
  10595. nvram_cmd |= NVRAM_CMD_LAST;
  10596. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10597. break;
  10598. }
  10599. if (ret)
  10600. break;
  10601. }
  10602. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10603. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10604. kfree(tmp);
  10605. return ret;
  10606. }
  10607. /* offset and length are dword aligned */
  10608. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10609. u8 *buf)
  10610. {
  10611. int i, ret = 0;
  10612. for (i = 0; i < len; i += 4, offset += 4) {
  10613. u32 page_off, phy_addr, nvram_cmd;
  10614. __be32 data;
  10615. memcpy(&data, buf + i, 4);
  10616. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10617. page_off = offset % tp->nvram_pagesize;
  10618. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10619. tw32(NVRAM_ADDR, phy_addr);
  10620. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10621. if (page_off == 0 || i == 0)
  10622. nvram_cmd |= NVRAM_CMD_FIRST;
  10623. if (page_off == (tp->nvram_pagesize - 4))
  10624. nvram_cmd |= NVRAM_CMD_LAST;
  10625. if (i == (len - 4))
  10626. nvram_cmd |= NVRAM_CMD_LAST;
  10627. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10628. !tg3_flag(tp, 5755_PLUS) &&
  10629. (tp->nvram_jedecnum == JEDEC_ST) &&
  10630. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10631. if ((ret = tg3_nvram_exec_cmd(tp,
  10632. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10633. NVRAM_CMD_DONE)))
  10634. break;
  10635. }
  10636. if (!tg3_flag(tp, FLASH)) {
  10637. /* We always do complete word writes to eeprom. */
  10638. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10639. }
  10640. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10641. break;
  10642. }
  10643. return ret;
  10644. }
  10645. /* offset and length are dword aligned */
  10646. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10647. {
  10648. int ret;
  10649. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10650. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10651. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10652. udelay(40);
  10653. }
  10654. if (!tg3_flag(tp, NVRAM)) {
  10655. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10656. } else {
  10657. u32 grc_mode;
  10658. ret = tg3_nvram_lock(tp);
  10659. if (ret)
  10660. return ret;
  10661. tg3_enable_nvram_access(tp);
  10662. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10663. tw32(NVRAM_WRITE1, 0x406);
  10664. grc_mode = tr32(GRC_MODE);
  10665. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10666. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10667. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10668. buf);
  10669. } else {
  10670. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10671. buf);
  10672. }
  10673. grc_mode = tr32(GRC_MODE);
  10674. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10675. tg3_disable_nvram_access(tp);
  10676. tg3_nvram_unlock(tp);
  10677. }
  10678. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10679. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10680. udelay(40);
  10681. }
  10682. return ret;
  10683. }
  10684. struct subsys_tbl_ent {
  10685. u16 subsys_vendor, subsys_devid;
  10686. u32 phy_id;
  10687. };
  10688. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10689. /* Broadcom boards. */
  10690. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10691. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10692. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10693. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10694. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10695. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10696. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10697. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10698. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10699. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10700. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10701. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10702. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10703. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10704. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10705. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10706. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10707. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10708. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10709. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10710. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10711. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10712. /* 3com boards. */
  10713. { TG3PCI_SUBVENDOR_ID_3COM,
  10714. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10715. { TG3PCI_SUBVENDOR_ID_3COM,
  10716. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10717. { TG3PCI_SUBVENDOR_ID_3COM,
  10718. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10719. { TG3PCI_SUBVENDOR_ID_3COM,
  10720. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10721. { TG3PCI_SUBVENDOR_ID_3COM,
  10722. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10723. /* DELL boards. */
  10724. { TG3PCI_SUBVENDOR_ID_DELL,
  10725. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10726. { TG3PCI_SUBVENDOR_ID_DELL,
  10727. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10728. { TG3PCI_SUBVENDOR_ID_DELL,
  10729. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10730. { TG3PCI_SUBVENDOR_ID_DELL,
  10731. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10732. /* Compaq boards. */
  10733. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10734. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10735. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10736. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10737. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10738. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10739. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10740. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10741. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10742. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10743. /* IBM boards. */
  10744. { TG3PCI_SUBVENDOR_ID_IBM,
  10745. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10746. };
  10747. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10748. {
  10749. int i;
  10750. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10751. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10752. tp->pdev->subsystem_vendor) &&
  10753. (subsys_id_to_phy_id[i].subsys_devid ==
  10754. tp->pdev->subsystem_device))
  10755. return &subsys_id_to_phy_id[i];
  10756. }
  10757. return NULL;
  10758. }
  10759. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10760. {
  10761. u32 val;
  10762. tp->phy_id = TG3_PHY_ID_INVALID;
  10763. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10764. /* Assume an onboard device and WOL capable by default. */
  10765. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10766. tg3_flag_set(tp, WOL_CAP);
  10767. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10768. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10769. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10770. tg3_flag_set(tp, IS_NIC);
  10771. }
  10772. val = tr32(VCPU_CFGSHDW);
  10773. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10774. tg3_flag_set(tp, ASPM_WORKAROUND);
  10775. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10776. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10777. tg3_flag_set(tp, WOL_ENABLE);
  10778. device_set_wakeup_enable(&tp->pdev->dev, true);
  10779. }
  10780. goto done;
  10781. }
  10782. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10783. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10784. u32 nic_cfg, led_cfg;
  10785. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10786. int eeprom_phy_serdes = 0;
  10787. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10788. tp->nic_sram_data_cfg = nic_cfg;
  10789. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10790. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10791. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10792. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10794. (ver > 0) && (ver < 0x100))
  10795. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10797. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10798. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10799. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10800. eeprom_phy_serdes = 1;
  10801. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10802. if (nic_phy_id != 0) {
  10803. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10804. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10805. eeprom_phy_id = (id1 >> 16) << 10;
  10806. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10807. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10808. } else
  10809. eeprom_phy_id = 0;
  10810. tp->phy_id = eeprom_phy_id;
  10811. if (eeprom_phy_serdes) {
  10812. if (!tg3_flag(tp, 5705_PLUS))
  10813. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10814. else
  10815. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10816. }
  10817. if (tg3_flag(tp, 5750_PLUS))
  10818. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10819. SHASTA_EXT_LED_MODE_MASK);
  10820. else
  10821. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10822. switch (led_cfg) {
  10823. default:
  10824. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10825. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10826. break;
  10827. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10828. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10829. break;
  10830. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10831. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10832. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10833. * read on some older 5700/5701 bootcode.
  10834. */
  10835. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10836. ASIC_REV_5700 ||
  10837. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10838. ASIC_REV_5701)
  10839. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10840. break;
  10841. case SHASTA_EXT_LED_SHARED:
  10842. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10843. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10844. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10845. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10846. LED_CTRL_MODE_PHY_2);
  10847. break;
  10848. case SHASTA_EXT_LED_MAC:
  10849. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10850. break;
  10851. case SHASTA_EXT_LED_COMBO:
  10852. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10853. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10854. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10855. LED_CTRL_MODE_PHY_2);
  10856. break;
  10857. }
  10858. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10860. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10861. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10862. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10863. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10864. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10865. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10866. if ((tp->pdev->subsystem_vendor ==
  10867. PCI_VENDOR_ID_ARIMA) &&
  10868. (tp->pdev->subsystem_device == 0x205a ||
  10869. tp->pdev->subsystem_device == 0x2063))
  10870. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10871. } else {
  10872. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10873. tg3_flag_set(tp, IS_NIC);
  10874. }
  10875. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10876. tg3_flag_set(tp, ENABLE_ASF);
  10877. if (tg3_flag(tp, 5750_PLUS))
  10878. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10879. }
  10880. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10881. tg3_flag(tp, 5750_PLUS))
  10882. tg3_flag_set(tp, ENABLE_APE);
  10883. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10884. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10885. tg3_flag_clear(tp, WOL_CAP);
  10886. if (tg3_flag(tp, WOL_CAP) &&
  10887. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10888. tg3_flag_set(tp, WOL_ENABLE);
  10889. device_set_wakeup_enable(&tp->pdev->dev, true);
  10890. }
  10891. if (cfg2 & (1 << 17))
  10892. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10893. /* serdes signal pre-emphasis in register 0x590 set by */
  10894. /* bootcode if bit 18 is set */
  10895. if (cfg2 & (1 << 18))
  10896. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10897. if ((tg3_flag(tp, 57765_PLUS) ||
  10898. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10899. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10900. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10901. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10902. if (tg3_flag(tp, PCI_EXPRESS) &&
  10903. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10904. !tg3_flag(tp, 57765_PLUS)) {
  10905. u32 cfg3;
  10906. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10907. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10908. tg3_flag_set(tp, ASPM_WORKAROUND);
  10909. }
  10910. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10911. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10912. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10913. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10914. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10915. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10916. }
  10917. done:
  10918. if (tg3_flag(tp, WOL_CAP))
  10919. device_set_wakeup_enable(&tp->pdev->dev,
  10920. tg3_flag(tp, WOL_ENABLE));
  10921. else
  10922. device_set_wakeup_capable(&tp->pdev->dev, false);
  10923. }
  10924. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10925. {
  10926. int i;
  10927. u32 val;
  10928. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10929. tw32(OTP_CTRL, cmd);
  10930. /* Wait for up to 1 ms for command to execute. */
  10931. for (i = 0; i < 100; i++) {
  10932. val = tr32(OTP_STATUS);
  10933. if (val & OTP_STATUS_CMD_DONE)
  10934. break;
  10935. udelay(10);
  10936. }
  10937. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10938. }
  10939. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10940. * configuration is a 32-bit value that straddles the alignment boundary.
  10941. * We do two 32-bit reads and then shift and merge the results.
  10942. */
  10943. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10944. {
  10945. u32 bhalf_otp, thalf_otp;
  10946. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10947. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10948. return 0;
  10949. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10950. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10951. return 0;
  10952. thalf_otp = tr32(OTP_READ_DATA);
  10953. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10954. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10955. return 0;
  10956. bhalf_otp = tr32(OTP_READ_DATA);
  10957. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10958. }
  10959. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10960. {
  10961. u32 adv = ADVERTISED_Autoneg |
  10962. ADVERTISED_Pause;
  10963. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10964. adv |= ADVERTISED_1000baseT_Half |
  10965. ADVERTISED_1000baseT_Full;
  10966. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10967. adv |= ADVERTISED_100baseT_Half |
  10968. ADVERTISED_100baseT_Full |
  10969. ADVERTISED_10baseT_Half |
  10970. ADVERTISED_10baseT_Full |
  10971. ADVERTISED_TP;
  10972. else
  10973. adv |= ADVERTISED_FIBRE;
  10974. tp->link_config.advertising = adv;
  10975. tp->link_config.speed = SPEED_INVALID;
  10976. tp->link_config.duplex = DUPLEX_INVALID;
  10977. tp->link_config.autoneg = AUTONEG_ENABLE;
  10978. tp->link_config.active_speed = SPEED_INVALID;
  10979. tp->link_config.active_duplex = DUPLEX_INVALID;
  10980. tp->link_config.orig_speed = SPEED_INVALID;
  10981. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10982. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10983. }
  10984. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10985. {
  10986. u32 hw_phy_id_1, hw_phy_id_2;
  10987. u32 hw_phy_id, hw_phy_id_masked;
  10988. int err;
  10989. /* flow control autonegotiation is default behavior */
  10990. tg3_flag_set(tp, PAUSE_AUTONEG);
  10991. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10992. if (tg3_flag(tp, USE_PHYLIB))
  10993. return tg3_phy_init(tp);
  10994. /* Reading the PHY ID register can conflict with ASF
  10995. * firmware access to the PHY hardware.
  10996. */
  10997. err = 0;
  10998. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10999. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11000. } else {
  11001. /* Now read the physical PHY_ID from the chip and verify
  11002. * that it is sane. If it doesn't look good, we fall back
  11003. * to either the hard-coded table based PHY_ID and failing
  11004. * that the value found in the eeprom area.
  11005. */
  11006. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11007. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11008. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11009. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11010. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11011. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11012. }
  11013. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11014. tp->phy_id = hw_phy_id;
  11015. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11016. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11017. else
  11018. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11019. } else {
  11020. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11021. /* Do nothing, phy ID already set up in
  11022. * tg3_get_eeprom_hw_cfg().
  11023. */
  11024. } else {
  11025. struct subsys_tbl_ent *p;
  11026. /* No eeprom signature? Try the hardcoded
  11027. * subsys device table.
  11028. */
  11029. p = tg3_lookup_by_subsys(tp);
  11030. if (!p)
  11031. return -ENODEV;
  11032. tp->phy_id = p->phy_id;
  11033. if (!tp->phy_id ||
  11034. tp->phy_id == TG3_PHY_ID_BCM8002)
  11035. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11036. }
  11037. }
  11038. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11039. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11041. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11042. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11043. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11044. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11045. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11046. tg3_phy_init_link_config(tp);
  11047. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11048. !tg3_flag(tp, ENABLE_APE) &&
  11049. !tg3_flag(tp, ENABLE_ASF)) {
  11050. u32 bmsr, mask;
  11051. tg3_readphy(tp, MII_BMSR, &bmsr);
  11052. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11053. (bmsr & BMSR_LSTATUS))
  11054. goto skip_phy_reset;
  11055. err = tg3_phy_reset(tp);
  11056. if (err)
  11057. return err;
  11058. tg3_phy_set_wirespeed(tp);
  11059. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11060. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11061. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  11062. if (!tg3_copper_is_advertising_all(tp, mask)) {
  11063. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11064. tp->link_config.flowctrl);
  11065. tg3_writephy(tp, MII_BMCR,
  11066. BMCR_ANENABLE | BMCR_ANRESTART);
  11067. }
  11068. }
  11069. skip_phy_reset:
  11070. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11071. err = tg3_init_5401phy_dsp(tp);
  11072. if (err)
  11073. return err;
  11074. err = tg3_init_5401phy_dsp(tp);
  11075. }
  11076. return err;
  11077. }
  11078. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11079. {
  11080. u8 *vpd_data;
  11081. unsigned int block_end, rosize, len;
  11082. u32 vpdlen;
  11083. int j, i = 0;
  11084. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11085. if (!vpd_data)
  11086. goto out_no_vpd;
  11087. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11088. if (i < 0)
  11089. goto out_not_found;
  11090. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11091. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11092. i += PCI_VPD_LRDT_TAG_SIZE;
  11093. if (block_end > vpdlen)
  11094. goto out_not_found;
  11095. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11096. PCI_VPD_RO_KEYWORD_MFR_ID);
  11097. if (j > 0) {
  11098. len = pci_vpd_info_field_size(&vpd_data[j]);
  11099. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11100. if (j + len > block_end || len != 4 ||
  11101. memcmp(&vpd_data[j], "1028", 4))
  11102. goto partno;
  11103. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11104. PCI_VPD_RO_KEYWORD_VENDOR0);
  11105. if (j < 0)
  11106. goto partno;
  11107. len = pci_vpd_info_field_size(&vpd_data[j]);
  11108. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11109. if (j + len > block_end)
  11110. goto partno;
  11111. memcpy(tp->fw_ver, &vpd_data[j], len);
  11112. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11113. }
  11114. partno:
  11115. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11116. PCI_VPD_RO_KEYWORD_PARTNO);
  11117. if (i < 0)
  11118. goto out_not_found;
  11119. len = pci_vpd_info_field_size(&vpd_data[i]);
  11120. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11121. if (len > TG3_BPN_SIZE ||
  11122. (len + i) > vpdlen)
  11123. goto out_not_found;
  11124. memcpy(tp->board_part_number, &vpd_data[i], len);
  11125. out_not_found:
  11126. kfree(vpd_data);
  11127. if (tp->board_part_number[0])
  11128. return;
  11129. out_no_vpd:
  11130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11131. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11132. strcpy(tp->board_part_number, "BCM5717");
  11133. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11134. strcpy(tp->board_part_number, "BCM5718");
  11135. else
  11136. goto nomatch;
  11137. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11138. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11139. strcpy(tp->board_part_number, "BCM57780");
  11140. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11141. strcpy(tp->board_part_number, "BCM57760");
  11142. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11143. strcpy(tp->board_part_number, "BCM57790");
  11144. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11145. strcpy(tp->board_part_number, "BCM57788");
  11146. else
  11147. goto nomatch;
  11148. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11149. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11150. strcpy(tp->board_part_number, "BCM57761");
  11151. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11152. strcpy(tp->board_part_number, "BCM57765");
  11153. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11154. strcpy(tp->board_part_number, "BCM57781");
  11155. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11156. strcpy(tp->board_part_number, "BCM57785");
  11157. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11158. strcpy(tp->board_part_number, "BCM57791");
  11159. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11160. strcpy(tp->board_part_number, "BCM57795");
  11161. else
  11162. goto nomatch;
  11163. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11164. strcpy(tp->board_part_number, "BCM95906");
  11165. } else {
  11166. nomatch:
  11167. strcpy(tp->board_part_number, "none");
  11168. }
  11169. }
  11170. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11171. {
  11172. u32 val;
  11173. if (tg3_nvram_read(tp, offset, &val) ||
  11174. (val & 0xfc000000) != 0x0c000000 ||
  11175. tg3_nvram_read(tp, offset + 4, &val) ||
  11176. val != 0)
  11177. return 0;
  11178. return 1;
  11179. }
  11180. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11181. {
  11182. u32 val, offset, start, ver_offset;
  11183. int i, dst_off;
  11184. bool newver = false;
  11185. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11186. tg3_nvram_read(tp, 0x4, &start))
  11187. return;
  11188. offset = tg3_nvram_logical_addr(tp, offset);
  11189. if (tg3_nvram_read(tp, offset, &val))
  11190. return;
  11191. if ((val & 0xfc000000) == 0x0c000000) {
  11192. if (tg3_nvram_read(tp, offset + 4, &val))
  11193. return;
  11194. if (val == 0)
  11195. newver = true;
  11196. }
  11197. dst_off = strlen(tp->fw_ver);
  11198. if (newver) {
  11199. if (TG3_VER_SIZE - dst_off < 16 ||
  11200. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11201. return;
  11202. offset = offset + ver_offset - start;
  11203. for (i = 0; i < 16; i += 4) {
  11204. __be32 v;
  11205. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11206. return;
  11207. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11208. }
  11209. } else {
  11210. u32 major, minor;
  11211. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11212. return;
  11213. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11214. TG3_NVM_BCVER_MAJSFT;
  11215. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11216. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11217. "v%d.%02d", major, minor);
  11218. }
  11219. }
  11220. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11221. {
  11222. u32 val, major, minor;
  11223. /* Use native endian representation */
  11224. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11225. return;
  11226. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11227. TG3_NVM_HWSB_CFG1_MAJSFT;
  11228. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11229. TG3_NVM_HWSB_CFG1_MINSFT;
  11230. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11231. }
  11232. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11233. {
  11234. u32 offset, major, minor, build;
  11235. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11236. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11237. return;
  11238. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11239. case TG3_EEPROM_SB_REVISION_0:
  11240. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11241. break;
  11242. case TG3_EEPROM_SB_REVISION_2:
  11243. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11244. break;
  11245. case TG3_EEPROM_SB_REVISION_3:
  11246. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11247. break;
  11248. case TG3_EEPROM_SB_REVISION_4:
  11249. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11250. break;
  11251. case TG3_EEPROM_SB_REVISION_5:
  11252. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11253. break;
  11254. case TG3_EEPROM_SB_REVISION_6:
  11255. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11256. break;
  11257. default:
  11258. return;
  11259. }
  11260. if (tg3_nvram_read(tp, offset, &val))
  11261. return;
  11262. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11263. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11264. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11265. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11266. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11267. if (minor > 99 || build > 26)
  11268. return;
  11269. offset = strlen(tp->fw_ver);
  11270. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11271. " v%d.%02d", major, minor);
  11272. if (build > 0) {
  11273. offset = strlen(tp->fw_ver);
  11274. if (offset < TG3_VER_SIZE - 1)
  11275. tp->fw_ver[offset] = 'a' + build - 1;
  11276. }
  11277. }
  11278. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11279. {
  11280. u32 val, offset, start;
  11281. int i, vlen;
  11282. for (offset = TG3_NVM_DIR_START;
  11283. offset < TG3_NVM_DIR_END;
  11284. offset += TG3_NVM_DIRENT_SIZE) {
  11285. if (tg3_nvram_read(tp, offset, &val))
  11286. return;
  11287. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11288. break;
  11289. }
  11290. if (offset == TG3_NVM_DIR_END)
  11291. return;
  11292. if (!tg3_flag(tp, 5705_PLUS))
  11293. start = 0x08000000;
  11294. else if (tg3_nvram_read(tp, offset - 4, &start))
  11295. return;
  11296. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11297. !tg3_fw_img_is_valid(tp, offset) ||
  11298. tg3_nvram_read(tp, offset + 8, &val))
  11299. return;
  11300. offset += val - start;
  11301. vlen = strlen(tp->fw_ver);
  11302. tp->fw_ver[vlen++] = ',';
  11303. tp->fw_ver[vlen++] = ' ';
  11304. for (i = 0; i < 4; i++) {
  11305. __be32 v;
  11306. if (tg3_nvram_read_be32(tp, offset, &v))
  11307. return;
  11308. offset += sizeof(v);
  11309. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11310. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11311. break;
  11312. }
  11313. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11314. vlen += sizeof(v);
  11315. }
  11316. }
  11317. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11318. {
  11319. int vlen;
  11320. u32 apedata;
  11321. char *fwtype;
  11322. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11323. return;
  11324. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11325. if (apedata != APE_SEG_SIG_MAGIC)
  11326. return;
  11327. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11328. if (!(apedata & APE_FW_STATUS_READY))
  11329. return;
  11330. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11331. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11332. tg3_flag_set(tp, APE_HAS_NCSI);
  11333. fwtype = "NCSI";
  11334. } else {
  11335. fwtype = "DASH";
  11336. }
  11337. vlen = strlen(tp->fw_ver);
  11338. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11339. fwtype,
  11340. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11341. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11342. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11343. (apedata & APE_FW_VERSION_BLDMSK));
  11344. }
  11345. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11346. {
  11347. u32 val;
  11348. bool vpd_vers = false;
  11349. if (tp->fw_ver[0] != 0)
  11350. vpd_vers = true;
  11351. if (tg3_flag(tp, NO_NVRAM)) {
  11352. strcat(tp->fw_ver, "sb");
  11353. return;
  11354. }
  11355. if (tg3_nvram_read(tp, 0, &val))
  11356. return;
  11357. if (val == TG3_EEPROM_MAGIC)
  11358. tg3_read_bc_ver(tp);
  11359. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11360. tg3_read_sb_ver(tp, val);
  11361. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11362. tg3_read_hwsb_ver(tp);
  11363. else
  11364. return;
  11365. if (vpd_vers)
  11366. goto done;
  11367. if (tg3_flag(tp, ENABLE_APE)) {
  11368. if (tg3_flag(tp, ENABLE_ASF))
  11369. tg3_read_dash_ver(tp);
  11370. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11371. tg3_read_mgmtfw_ver(tp);
  11372. }
  11373. done:
  11374. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11375. }
  11376. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11377. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11378. {
  11379. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11380. return TG3_RX_RET_MAX_SIZE_5717;
  11381. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11382. return TG3_RX_RET_MAX_SIZE_5700;
  11383. else
  11384. return TG3_RX_RET_MAX_SIZE_5705;
  11385. }
  11386. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11387. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11388. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11389. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11390. { },
  11391. };
  11392. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11393. {
  11394. u32 misc_ctrl_reg;
  11395. u32 pci_state_reg, grc_misc_cfg;
  11396. u32 val;
  11397. u16 pci_cmd;
  11398. int err;
  11399. /* Force memory write invalidate off. If we leave it on,
  11400. * then on 5700_BX chips we have to enable a workaround.
  11401. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11402. * to match the cacheline size. The Broadcom driver have this
  11403. * workaround but turns MWI off all the times so never uses
  11404. * it. This seems to suggest that the workaround is insufficient.
  11405. */
  11406. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11407. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11408. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11409. /* Important! -- Make sure register accesses are byteswapped
  11410. * correctly. Also, for those chips that require it, make
  11411. * sure that indirect register accesses are enabled before
  11412. * the first operation.
  11413. */
  11414. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11415. &misc_ctrl_reg);
  11416. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11417. MISC_HOST_CTRL_CHIPREV);
  11418. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11419. tp->misc_host_ctrl);
  11420. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11421. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11423. u32 prod_id_asic_rev;
  11424. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11425. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11426. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11428. pci_read_config_dword(tp->pdev,
  11429. TG3PCI_GEN2_PRODID_ASICREV,
  11430. &prod_id_asic_rev);
  11431. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11432. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11433. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11434. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11435. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11436. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11437. pci_read_config_dword(tp->pdev,
  11438. TG3PCI_GEN15_PRODID_ASICREV,
  11439. &prod_id_asic_rev);
  11440. else
  11441. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11442. &prod_id_asic_rev);
  11443. tp->pci_chip_rev_id = prod_id_asic_rev;
  11444. }
  11445. /* Wrong chip ID in 5752 A0. This code can be removed later
  11446. * as A0 is not in production.
  11447. */
  11448. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11449. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11450. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11451. * we need to disable memory and use config. cycles
  11452. * only to access all registers. The 5702/03 chips
  11453. * can mistakenly decode the special cycles from the
  11454. * ICH chipsets as memory write cycles, causing corruption
  11455. * of register and memory space. Only certain ICH bridges
  11456. * will drive special cycles with non-zero data during the
  11457. * address phase which can fall within the 5703's address
  11458. * range. This is not an ICH bug as the PCI spec allows
  11459. * non-zero address during special cycles. However, only
  11460. * these ICH bridges are known to drive non-zero addresses
  11461. * during special cycles.
  11462. *
  11463. * Since special cycles do not cross PCI bridges, we only
  11464. * enable this workaround if the 5703 is on the secondary
  11465. * bus of these ICH bridges.
  11466. */
  11467. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11468. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11469. static struct tg3_dev_id {
  11470. u32 vendor;
  11471. u32 device;
  11472. u32 rev;
  11473. } ich_chipsets[] = {
  11474. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11475. PCI_ANY_ID },
  11476. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11477. PCI_ANY_ID },
  11478. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11479. 0xa },
  11480. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11481. PCI_ANY_ID },
  11482. { },
  11483. };
  11484. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11485. struct pci_dev *bridge = NULL;
  11486. while (pci_id->vendor != 0) {
  11487. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11488. bridge);
  11489. if (!bridge) {
  11490. pci_id++;
  11491. continue;
  11492. }
  11493. if (pci_id->rev != PCI_ANY_ID) {
  11494. if (bridge->revision > pci_id->rev)
  11495. continue;
  11496. }
  11497. if (bridge->subordinate &&
  11498. (bridge->subordinate->number ==
  11499. tp->pdev->bus->number)) {
  11500. tg3_flag_set(tp, ICH_WORKAROUND);
  11501. pci_dev_put(bridge);
  11502. break;
  11503. }
  11504. }
  11505. }
  11506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11507. static struct tg3_dev_id {
  11508. u32 vendor;
  11509. u32 device;
  11510. } bridge_chipsets[] = {
  11511. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11512. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11513. { },
  11514. };
  11515. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11516. struct pci_dev *bridge = NULL;
  11517. while (pci_id->vendor != 0) {
  11518. bridge = pci_get_device(pci_id->vendor,
  11519. pci_id->device,
  11520. bridge);
  11521. if (!bridge) {
  11522. pci_id++;
  11523. continue;
  11524. }
  11525. if (bridge->subordinate &&
  11526. (bridge->subordinate->number <=
  11527. tp->pdev->bus->number) &&
  11528. (bridge->subordinate->subordinate >=
  11529. tp->pdev->bus->number)) {
  11530. tg3_flag_set(tp, 5701_DMA_BUG);
  11531. pci_dev_put(bridge);
  11532. break;
  11533. }
  11534. }
  11535. }
  11536. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11537. * DMA addresses > 40-bit. This bridge may have other additional
  11538. * 57xx devices behind it in some 4-port NIC designs for example.
  11539. * Any tg3 device found behind the bridge will also need the 40-bit
  11540. * DMA workaround.
  11541. */
  11542. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11543. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11544. tg3_flag_set(tp, 5780_CLASS);
  11545. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11546. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11547. } else {
  11548. struct pci_dev *bridge = NULL;
  11549. do {
  11550. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11551. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11552. bridge);
  11553. if (bridge && bridge->subordinate &&
  11554. (bridge->subordinate->number <=
  11555. tp->pdev->bus->number) &&
  11556. (bridge->subordinate->subordinate >=
  11557. tp->pdev->bus->number)) {
  11558. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11559. pci_dev_put(bridge);
  11560. break;
  11561. }
  11562. } while (bridge);
  11563. }
  11564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11566. tp->pdev_peer = tg3_find_peer(tp);
  11567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11568. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11570. tg3_flag_set(tp, 5717_PLUS);
  11571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11572. tg3_flag(tp, 5717_PLUS))
  11573. tg3_flag_set(tp, 57765_PLUS);
  11574. /* Intentionally exclude ASIC_REV_5906 */
  11575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11581. tg3_flag(tp, 57765_PLUS))
  11582. tg3_flag_set(tp, 5755_PLUS);
  11583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11586. tg3_flag(tp, 5755_PLUS) ||
  11587. tg3_flag(tp, 5780_CLASS))
  11588. tg3_flag_set(tp, 5750_PLUS);
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11590. tg3_flag(tp, 5750_PLUS))
  11591. tg3_flag_set(tp, 5705_PLUS);
  11592. /* Determine TSO capabilities */
  11593. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11594. ; /* Do nothing. HW bug. */
  11595. else if (tg3_flag(tp, 57765_PLUS))
  11596. tg3_flag_set(tp, HW_TSO_3);
  11597. else if (tg3_flag(tp, 5755_PLUS) ||
  11598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11599. tg3_flag_set(tp, HW_TSO_2);
  11600. else if (tg3_flag(tp, 5750_PLUS)) {
  11601. tg3_flag_set(tp, HW_TSO_1);
  11602. tg3_flag_set(tp, TSO_BUG);
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11604. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11605. tg3_flag_clear(tp, TSO_BUG);
  11606. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11607. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11608. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11609. tg3_flag_set(tp, TSO_BUG);
  11610. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11611. tp->fw_needed = FIRMWARE_TG3TSO5;
  11612. else
  11613. tp->fw_needed = FIRMWARE_TG3TSO;
  11614. }
  11615. /* Selectively allow TSO based on operating conditions */
  11616. if (tg3_flag(tp, HW_TSO_1) ||
  11617. tg3_flag(tp, HW_TSO_2) ||
  11618. tg3_flag(tp, HW_TSO_3) ||
  11619. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11620. tg3_flag_set(tp, TSO_CAPABLE);
  11621. else {
  11622. tg3_flag_clear(tp, TSO_CAPABLE);
  11623. tg3_flag_clear(tp, TSO_BUG);
  11624. tp->fw_needed = NULL;
  11625. }
  11626. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11627. tp->fw_needed = FIRMWARE_TG3;
  11628. tp->irq_max = 1;
  11629. if (tg3_flag(tp, 5750_PLUS)) {
  11630. tg3_flag_set(tp, SUPPORT_MSI);
  11631. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11632. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11633. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11634. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11635. tp->pdev_peer == tp->pdev))
  11636. tg3_flag_clear(tp, SUPPORT_MSI);
  11637. if (tg3_flag(tp, 5755_PLUS) ||
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11639. tg3_flag_set(tp, 1SHOT_MSI);
  11640. }
  11641. if (tg3_flag(tp, 57765_PLUS)) {
  11642. tg3_flag_set(tp, SUPPORT_MSIX);
  11643. tp->irq_max = TG3_IRQ_MAX_VECS;
  11644. }
  11645. }
  11646. if (tg3_flag(tp, 5755_PLUS))
  11647. tg3_flag_set(tp, SHORT_DMA_BUG);
  11648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11649. tg3_flag_set(tp, 4K_FIFO_LIMIT);
  11650. if (tg3_flag(tp, 5717_PLUS))
  11651. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11652. if (tg3_flag(tp, 57765_PLUS) &&
  11653. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  11654. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11655. if (!tg3_flag(tp, 5705_PLUS) ||
  11656. tg3_flag(tp, 5780_CLASS) ||
  11657. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11658. tg3_flag_set(tp, JUMBO_CAPABLE);
  11659. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11660. &pci_state_reg);
  11661. if (pci_is_pcie(tp->pdev)) {
  11662. u16 lnkctl;
  11663. tg3_flag_set(tp, PCI_EXPRESS);
  11664. tp->pcie_readrq = 4096;
  11665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11667. tp->pcie_readrq = 2048;
  11668. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11669. pci_read_config_word(tp->pdev,
  11670. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11671. &lnkctl);
  11672. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11673. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11674. ASIC_REV_5906) {
  11675. tg3_flag_clear(tp, HW_TSO_2);
  11676. tg3_flag_clear(tp, TSO_CAPABLE);
  11677. }
  11678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11679. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11680. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11681. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11682. tg3_flag_set(tp, CLKREQ_BUG);
  11683. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11684. tg3_flag_set(tp, L1PLLPD_EN);
  11685. }
  11686. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11687. /* BCM5785 devices are effectively PCIe devices, and should
  11688. * follow PCIe codepaths, but do not have a PCIe capabilities
  11689. * section.
  11690. */
  11691. tg3_flag_set(tp, PCI_EXPRESS);
  11692. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11693. tg3_flag(tp, 5780_CLASS)) {
  11694. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11695. if (!tp->pcix_cap) {
  11696. dev_err(&tp->pdev->dev,
  11697. "Cannot find PCI-X capability, aborting\n");
  11698. return -EIO;
  11699. }
  11700. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11701. tg3_flag_set(tp, PCIX_MODE);
  11702. }
  11703. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11704. * reordering to the mailbox registers done by the host
  11705. * controller can cause major troubles. We read back from
  11706. * every mailbox register write to force the writes to be
  11707. * posted to the chip in order.
  11708. */
  11709. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11710. !tg3_flag(tp, PCI_EXPRESS))
  11711. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11712. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11713. &tp->pci_cacheline_sz);
  11714. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11715. &tp->pci_lat_timer);
  11716. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11717. tp->pci_lat_timer < 64) {
  11718. tp->pci_lat_timer = 64;
  11719. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11720. tp->pci_lat_timer);
  11721. }
  11722. /* Important! -- It is critical that the PCI-X hw workaround
  11723. * situation is decided before the first MMIO register access.
  11724. */
  11725. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11726. /* 5700 BX chips need to have their TX producer index
  11727. * mailboxes written twice to workaround a bug.
  11728. */
  11729. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11730. /* If we are in PCI-X mode, enable register write workaround.
  11731. *
  11732. * The workaround is to use indirect register accesses
  11733. * for all chip writes not to mailbox registers.
  11734. */
  11735. if (tg3_flag(tp, PCIX_MODE)) {
  11736. u32 pm_reg;
  11737. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11738. /* The chip can have it's power management PCI config
  11739. * space registers clobbered due to this bug.
  11740. * So explicitly force the chip into D0 here.
  11741. */
  11742. pci_read_config_dword(tp->pdev,
  11743. tp->pm_cap + PCI_PM_CTRL,
  11744. &pm_reg);
  11745. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11746. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11747. pci_write_config_dword(tp->pdev,
  11748. tp->pm_cap + PCI_PM_CTRL,
  11749. pm_reg);
  11750. /* Also, force SERR#/PERR# in PCI command. */
  11751. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11752. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11753. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11754. }
  11755. }
  11756. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11757. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11758. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11759. tg3_flag_set(tp, PCI_32BIT);
  11760. /* Chip-specific fixup from Broadcom driver */
  11761. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11762. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11763. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11764. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11765. }
  11766. /* Default fast path register access methods */
  11767. tp->read32 = tg3_read32;
  11768. tp->write32 = tg3_write32;
  11769. tp->read32_mbox = tg3_read32;
  11770. tp->write32_mbox = tg3_write32;
  11771. tp->write32_tx_mbox = tg3_write32;
  11772. tp->write32_rx_mbox = tg3_write32;
  11773. /* Various workaround register access methods */
  11774. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11775. tp->write32 = tg3_write_indirect_reg32;
  11776. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11777. (tg3_flag(tp, PCI_EXPRESS) &&
  11778. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11779. /*
  11780. * Back to back register writes can cause problems on these
  11781. * chips, the workaround is to read back all reg writes
  11782. * except those to mailbox regs.
  11783. *
  11784. * See tg3_write_indirect_reg32().
  11785. */
  11786. tp->write32 = tg3_write_flush_reg32;
  11787. }
  11788. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11789. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11790. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11791. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11792. }
  11793. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11794. tp->read32 = tg3_read_indirect_reg32;
  11795. tp->write32 = tg3_write_indirect_reg32;
  11796. tp->read32_mbox = tg3_read_indirect_mbox;
  11797. tp->write32_mbox = tg3_write_indirect_mbox;
  11798. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11799. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11800. iounmap(tp->regs);
  11801. tp->regs = NULL;
  11802. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11803. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11804. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11805. }
  11806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11807. tp->read32_mbox = tg3_read32_mbox_5906;
  11808. tp->write32_mbox = tg3_write32_mbox_5906;
  11809. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11810. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11811. }
  11812. if (tp->write32 == tg3_write_indirect_reg32 ||
  11813. (tg3_flag(tp, PCIX_MODE) &&
  11814. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11816. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11817. /* The memory arbiter has to be enabled in order for SRAM accesses
  11818. * to succeed. Normally on powerup the tg3 chip firmware will make
  11819. * sure it is enabled, but other entities such as system netboot
  11820. * code might disable it.
  11821. */
  11822. val = tr32(MEMARB_MODE);
  11823. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11824. if (tg3_flag(tp, PCIX_MODE)) {
  11825. pci_read_config_dword(tp->pdev,
  11826. tp->pcix_cap + PCI_X_STATUS, &val);
  11827. tp->pci_fn = val & 0x7;
  11828. } else {
  11829. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11830. }
  11831. /* Get eeprom hw config before calling tg3_set_power_state().
  11832. * In particular, the TG3_FLAG_IS_NIC flag must be
  11833. * determined before calling tg3_set_power_state() so that
  11834. * we know whether or not to switch out of Vaux power.
  11835. * When the flag is set, it means that GPIO1 is used for eeprom
  11836. * write protect and also implies that it is a LOM where GPIOs
  11837. * are not used to switch power.
  11838. */
  11839. tg3_get_eeprom_hw_cfg(tp);
  11840. if (tg3_flag(tp, ENABLE_APE)) {
  11841. /* Allow reads and writes to the
  11842. * APE register and memory space.
  11843. */
  11844. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11845. PCISTATE_ALLOW_APE_SHMEM_WR |
  11846. PCISTATE_ALLOW_APE_PSPACE_WR;
  11847. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11848. pci_state_reg);
  11849. tg3_ape_lock_init(tp);
  11850. }
  11851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11854. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11855. tg3_flag(tp, 57765_PLUS))
  11856. tg3_flag_set(tp, CPMU_PRESENT);
  11857. /* Set up tp->grc_local_ctrl before calling
  11858. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11859. * will bring 5700's external PHY out of reset.
  11860. * It is also used as eeprom write protect on LOMs.
  11861. */
  11862. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11864. tg3_flag(tp, EEPROM_WRITE_PROT))
  11865. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11866. GRC_LCLCTRL_GPIO_OUTPUT1);
  11867. /* Unused GPIO3 must be driven as output on 5752 because there
  11868. * are no pull-up resistors on unused GPIO pins.
  11869. */
  11870. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11871. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11875. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11876. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11877. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11878. /* Turn off the debug UART. */
  11879. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11880. if (tg3_flag(tp, IS_NIC))
  11881. /* Keep VMain power. */
  11882. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11883. GRC_LCLCTRL_GPIO_OUTPUT0;
  11884. }
  11885. /* Switch out of Vaux if it is a NIC */
  11886. tg3_pwrsrc_switch_to_vmain(tp);
  11887. /* Derive initial jumbo mode from MTU assigned in
  11888. * ether_setup() via the alloc_etherdev() call
  11889. */
  11890. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11891. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11892. /* Determine WakeOnLan speed to use. */
  11893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11894. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11895. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11896. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11897. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11898. } else {
  11899. tg3_flag_set(tp, WOL_SPEED_100MB);
  11900. }
  11901. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11902. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11903. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11905. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11906. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11907. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11908. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11909. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11910. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11911. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11912. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11913. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11914. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11915. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11916. if (tg3_flag(tp, 5705_PLUS) &&
  11917. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11918. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11919. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11920. !tg3_flag(tp, 57765_PLUS)) {
  11921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11923. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11925. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11926. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11927. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11928. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11929. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11930. } else
  11931. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11932. }
  11933. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11934. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11935. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11936. if (tp->phy_otp == 0)
  11937. tp->phy_otp = TG3_OTP_DEFAULT;
  11938. }
  11939. if (tg3_flag(tp, CPMU_PRESENT))
  11940. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11941. else
  11942. tp->mi_mode = MAC_MI_MODE_BASE;
  11943. tp->coalesce_mode = 0;
  11944. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11945. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11946. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11947. /* Set these bits to enable statistics workaround. */
  11948. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11949. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11950. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11951. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11952. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11953. }
  11954. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11956. tg3_flag_set(tp, USE_PHYLIB);
  11957. err = tg3_mdio_init(tp);
  11958. if (err)
  11959. return err;
  11960. /* Initialize data/descriptor byte/word swapping. */
  11961. val = tr32(GRC_MODE);
  11962. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11963. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11964. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11965. GRC_MODE_B2HRX_ENABLE |
  11966. GRC_MODE_HTX2B_ENABLE |
  11967. GRC_MODE_HOST_STACKUP);
  11968. else
  11969. val &= GRC_MODE_HOST_STACKUP;
  11970. tw32(GRC_MODE, val | tp->grc_mode);
  11971. tg3_switch_clocks(tp);
  11972. /* Clear this out for sanity. */
  11973. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11974. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11975. &pci_state_reg);
  11976. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11977. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11978. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11979. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11980. chiprevid == CHIPREV_ID_5701_B0 ||
  11981. chiprevid == CHIPREV_ID_5701_B2 ||
  11982. chiprevid == CHIPREV_ID_5701_B5) {
  11983. void __iomem *sram_base;
  11984. /* Write some dummy words into the SRAM status block
  11985. * area, see if it reads back correctly. If the return
  11986. * value is bad, force enable the PCIX workaround.
  11987. */
  11988. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11989. writel(0x00000000, sram_base);
  11990. writel(0x00000000, sram_base + 4);
  11991. writel(0xffffffff, sram_base + 4);
  11992. if (readl(sram_base) != 0x00000000)
  11993. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11994. }
  11995. }
  11996. udelay(50);
  11997. tg3_nvram_init(tp);
  11998. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11999. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12001. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12002. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12003. tg3_flag_set(tp, IS_5788);
  12004. if (!tg3_flag(tp, IS_5788) &&
  12005. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12006. tg3_flag_set(tp, TAGGED_STATUS);
  12007. if (tg3_flag(tp, TAGGED_STATUS)) {
  12008. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12009. HOSTCC_MODE_CLRTICK_TXBD);
  12010. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12011. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12012. tp->misc_host_ctrl);
  12013. }
  12014. /* Preserve the APE MAC_MODE bits */
  12015. if (tg3_flag(tp, ENABLE_APE))
  12016. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12017. else
  12018. tp->mac_mode = 0;
  12019. /* these are limited to 10/100 only */
  12020. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12021. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12022. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12023. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12024. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12025. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12026. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12027. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12028. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12029. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12030. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12031. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12032. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12033. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12034. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12035. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12036. err = tg3_phy_probe(tp);
  12037. if (err) {
  12038. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12039. /* ... but do not return immediately ... */
  12040. tg3_mdio_fini(tp);
  12041. }
  12042. tg3_read_vpd(tp);
  12043. tg3_read_fw_ver(tp);
  12044. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12045. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12046. } else {
  12047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12048. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12049. else
  12050. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12051. }
  12052. /* 5700 {AX,BX} chips have a broken status block link
  12053. * change bit implementation, so we must use the
  12054. * status register in those cases.
  12055. */
  12056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12057. tg3_flag_set(tp, USE_LINKCHG_REG);
  12058. else
  12059. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12060. /* The led_ctrl is set during tg3_phy_probe, here we might
  12061. * have to force the link status polling mechanism based
  12062. * upon subsystem IDs.
  12063. */
  12064. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12066. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12067. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12068. tg3_flag_set(tp, USE_LINKCHG_REG);
  12069. }
  12070. /* For all SERDES we poll the MAC status register. */
  12071. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12072. tg3_flag_set(tp, POLL_SERDES);
  12073. else
  12074. tg3_flag_clear(tp, POLL_SERDES);
  12075. tp->rx_offset = NET_IP_ALIGN;
  12076. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12078. tg3_flag(tp, PCIX_MODE)) {
  12079. tp->rx_offset = 0;
  12080. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12081. tp->rx_copy_thresh = ~(u16)0;
  12082. #endif
  12083. }
  12084. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12085. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12086. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12087. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12088. /* Increment the rx prod index on the rx std ring by at most
  12089. * 8 for these chips to workaround hw errata.
  12090. */
  12091. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12092. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12093. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12094. tp->rx_std_max_post = 8;
  12095. if (tg3_flag(tp, ASPM_WORKAROUND))
  12096. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12097. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12098. return err;
  12099. }
  12100. #ifdef CONFIG_SPARC
  12101. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12102. {
  12103. struct net_device *dev = tp->dev;
  12104. struct pci_dev *pdev = tp->pdev;
  12105. struct device_node *dp = pci_device_to_OF_node(pdev);
  12106. const unsigned char *addr;
  12107. int len;
  12108. addr = of_get_property(dp, "local-mac-address", &len);
  12109. if (addr && len == 6) {
  12110. memcpy(dev->dev_addr, addr, 6);
  12111. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12112. return 0;
  12113. }
  12114. return -ENODEV;
  12115. }
  12116. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12117. {
  12118. struct net_device *dev = tp->dev;
  12119. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12120. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12121. return 0;
  12122. }
  12123. #endif
  12124. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12125. {
  12126. struct net_device *dev = tp->dev;
  12127. u32 hi, lo, mac_offset;
  12128. int addr_ok = 0;
  12129. #ifdef CONFIG_SPARC
  12130. if (!tg3_get_macaddr_sparc(tp))
  12131. return 0;
  12132. #endif
  12133. mac_offset = 0x7c;
  12134. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12135. tg3_flag(tp, 5780_CLASS)) {
  12136. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12137. mac_offset = 0xcc;
  12138. if (tg3_nvram_lock(tp))
  12139. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12140. else
  12141. tg3_nvram_unlock(tp);
  12142. } else if (tg3_flag(tp, 5717_PLUS)) {
  12143. if (tp->pci_fn & 1)
  12144. mac_offset = 0xcc;
  12145. if (tp->pci_fn > 1)
  12146. mac_offset += 0x18c;
  12147. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12148. mac_offset = 0x10;
  12149. /* First try to get it from MAC address mailbox. */
  12150. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12151. if ((hi >> 16) == 0x484b) {
  12152. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12153. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12154. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12155. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12156. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12157. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12158. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12159. /* Some old bootcode may report a 0 MAC address in SRAM */
  12160. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12161. }
  12162. if (!addr_ok) {
  12163. /* Next, try NVRAM. */
  12164. if (!tg3_flag(tp, NO_NVRAM) &&
  12165. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12166. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12167. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12168. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12169. }
  12170. /* Finally just fetch it out of the MAC control regs. */
  12171. else {
  12172. hi = tr32(MAC_ADDR_0_HIGH);
  12173. lo = tr32(MAC_ADDR_0_LOW);
  12174. dev->dev_addr[5] = lo & 0xff;
  12175. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12176. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12177. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12178. dev->dev_addr[1] = hi & 0xff;
  12179. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12180. }
  12181. }
  12182. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12183. #ifdef CONFIG_SPARC
  12184. if (!tg3_get_default_macaddr_sparc(tp))
  12185. return 0;
  12186. #endif
  12187. return -EINVAL;
  12188. }
  12189. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12190. return 0;
  12191. }
  12192. #define BOUNDARY_SINGLE_CACHELINE 1
  12193. #define BOUNDARY_MULTI_CACHELINE 2
  12194. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12195. {
  12196. int cacheline_size;
  12197. u8 byte;
  12198. int goal;
  12199. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12200. if (byte == 0)
  12201. cacheline_size = 1024;
  12202. else
  12203. cacheline_size = (int) byte * 4;
  12204. /* On 5703 and later chips, the boundary bits have no
  12205. * effect.
  12206. */
  12207. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12208. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12209. !tg3_flag(tp, PCI_EXPRESS))
  12210. goto out;
  12211. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12212. goal = BOUNDARY_MULTI_CACHELINE;
  12213. #else
  12214. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12215. goal = BOUNDARY_SINGLE_CACHELINE;
  12216. #else
  12217. goal = 0;
  12218. #endif
  12219. #endif
  12220. if (tg3_flag(tp, 57765_PLUS)) {
  12221. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12222. goto out;
  12223. }
  12224. if (!goal)
  12225. goto out;
  12226. /* PCI controllers on most RISC systems tend to disconnect
  12227. * when a device tries to burst across a cache-line boundary.
  12228. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12229. *
  12230. * Unfortunately, for PCI-E there are only limited
  12231. * write-side controls for this, and thus for reads
  12232. * we will still get the disconnects. We'll also waste
  12233. * these PCI cycles for both read and write for chips
  12234. * other than 5700 and 5701 which do not implement the
  12235. * boundary bits.
  12236. */
  12237. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12238. switch (cacheline_size) {
  12239. case 16:
  12240. case 32:
  12241. case 64:
  12242. case 128:
  12243. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12244. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12245. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12246. } else {
  12247. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12248. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12249. }
  12250. break;
  12251. case 256:
  12252. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12253. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12254. break;
  12255. default:
  12256. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12257. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12258. break;
  12259. }
  12260. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12261. switch (cacheline_size) {
  12262. case 16:
  12263. case 32:
  12264. case 64:
  12265. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12266. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12267. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12268. break;
  12269. }
  12270. /* fallthrough */
  12271. case 128:
  12272. default:
  12273. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12274. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12275. break;
  12276. }
  12277. } else {
  12278. switch (cacheline_size) {
  12279. case 16:
  12280. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12281. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12282. DMA_RWCTRL_WRITE_BNDRY_16);
  12283. break;
  12284. }
  12285. /* fallthrough */
  12286. case 32:
  12287. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12288. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12289. DMA_RWCTRL_WRITE_BNDRY_32);
  12290. break;
  12291. }
  12292. /* fallthrough */
  12293. case 64:
  12294. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12295. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12296. DMA_RWCTRL_WRITE_BNDRY_64);
  12297. break;
  12298. }
  12299. /* fallthrough */
  12300. case 128:
  12301. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12302. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12303. DMA_RWCTRL_WRITE_BNDRY_128);
  12304. break;
  12305. }
  12306. /* fallthrough */
  12307. case 256:
  12308. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12309. DMA_RWCTRL_WRITE_BNDRY_256);
  12310. break;
  12311. case 512:
  12312. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12313. DMA_RWCTRL_WRITE_BNDRY_512);
  12314. break;
  12315. case 1024:
  12316. default:
  12317. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12318. DMA_RWCTRL_WRITE_BNDRY_1024);
  12319. break;
  12320. }
  12321. }
  12322. out:
  12323. return val;
  12324. }
  12325. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12326. {
  12327. struct tg3_internal_buffer_desc test_desc;
  12328. u32 sram_dma_descs;
  12329. int i, ret;
  12330. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12331. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12332. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12333. tw32(RDMAC_STATUS, 0);
  12334. tw32(WDMAC_STATUS, 0);
  12335. tw32(BUFMGR_MODE, 0);
  12336. tw32(FTQ_RESET, 0);
  12337. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12338. test_desc.addr_lo = buf_dma & 0xffffffff;
  12339. test_desc.nic_mbuf = 0x00002100;
  12340. test_desc.len = size;
  12341. /*
  12342. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12343. * the *second* time the tg3 driver was getting loaded after an
  12344. * initial scan.
  12345. *
  12346. * Broadcom tells me:
  12347. * ...the DMA engine is connected to the GRC block and a DMA
  12348. * reset may affect the GRC block in some unpredictable way...
  12349. * The behavior of resets to individual blocks has not been tested.
  12350. *
  12351. * Broadcom noted the GRC reset will also reset all sub-components.
  12352. */
  12353. if (to_device) {
  12354. test_desc.cqid_sqid = (13 << 8) | 2;
  12355. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12356. udelay(40);
  12357. } else {
  12358. test_desc.cqid_sqid = (16 << 8) | 7;
  12359. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12360. udelay(40);
  12361. }
  12362. test_desc.flags = 0x00000005;
  12363. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12364. u32 val;
  12365. val = *(((u32 *)&test_desc) + i);
  12366. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12367. sram_dma_descs + (i * sizeof(u32)));
  12368. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12369. }
  12370. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12371. if (to_device)
  12372. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12373. else
  12374. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12375. ret = -ENODEV;
  12376. for (i = 0; i < 40; i++) {
  12377. u32 val;
  12378. if (to_device)
  12379. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12380. else
  12381. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12382. if ((val & 0xffff) == sram_dma_descs) {
  12383. ret = 0;
  12384. break;
  12385. }
  12386. udelay(100);
  12387. }
  12388. return ret;
  12389. }
  12390. #define TEST_BUFFER_SIZE 0x2000
  12391. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12392. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12393. { },
  12394. };
  12395. static int __devinit tg3_test_dma(struct tg3 *tp)
  12396. {
  12397. dma_addr_t buf_dma;
  12398. u32 *buf, saved_dma_rwctrl;
  12399. int ret = 0;
  12400. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12401. &buf_dma, GFP_KERNEL);
  12402. if (!buf) {
  12403. ret = -ENOMEM;
  12404. goto out_nofree;
  12405. }
  12406. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12407. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12408. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12409. if (tg3_flag(tp, 57765_PLUS))
  12410. goto out;
  12411. if (tg3_flag(tp, PCI_EXPRESS)) {
  12412. /* DMA read watermark not used on PCIE */
  12413. tp->dma_rwctrl |= 0x00180000;
  12414. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12415. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12417. tp->dma_rwctrl |= 0x003f0000;
  12418. else
  12419. tp->dma_rwctrl |= 0x003f000f;
  12420. } else {
  12421. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12422. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12423. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12424. u32 read_water = 0x7;
  12425. /* If the 5704 is behind the EPB bridge, we can
  12426. * do the less restrictive ONE_DMA workaround for
  12427. * better performance.
  12428. */
  12429. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12430. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12431. tp->dma_rwctrl |= 0x8000;
  12432. else if (ccval == 0x6 || ccval == 0x7)
  12433. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12434. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12435. read_water = 4;
  12436. /* Set bit 23 to enable PCIX hw bug fix */
  12437. tp->dma_rwctrl |=
  12438. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12439. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12440. (1 << 23);
  12441. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12442. /* 5780 always in PCIX mode */
  12443. tp->dma_rwctrl |= 0x00144000;
  12444. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12445. /* 5714 always in PCIX mode */
  12446. tp->dma_rwctrl |= 0x00148000;
  12447. } else {
  12448. tp->dma_rwctrl |= 0x001b000f;
  12449. }
  12450. }
  12451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12453. tp->dma_rwctrl &= 0xfffffff0;
  12454. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12456. /* Remove this if it causes problems for some boards. */
  12457. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12458. /* On 5700/5701 chips, we need to set this bit.
  12459. * Otherwise the chip will issue cacheline transactions
  12460. * to streamable DMA memory with not all the byte
  12461. * enables turned on. This is an error on several
  12462. * RISC PCI controllers, in particular sparc64.
  12463. *
  12464. * On 5703/5704 chips, this bit has been reassigned
  12465. * a different meaning. In particular, it is used
  12466. * on those chips to enable a PCI-X workaround.
  12467. */
  12468. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12469. }
  12470. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12471. #if 0
  12472. /* Unneeded, already done by tg3_get_invariants. */
  12473. tg3_switch_clocks(tp);
  12474. #endif
  12475. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12476. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12477. goto out;
  12478. /* It is best to perform DMA test with maximum write burst size
  12479. * to expose the 5700/5701 write DMA bug.
  12480. */
  12481. saved_dma_rwctrl = tp->dma_rwctrl;
  12482. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12483. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12484. while (1) {
  12485. u32 *p = buf, i;
  12486. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12487. p[i] = i;
  12488. /* Send the buffer to the chip. */
  12489. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12490. if (ret) {
  12491. dev_err(&tp->pdev->dev,
  12492. "%s: Buffer write failed. err = %d\n",
  12493. __func__, ret);
  12494. break;
  12495. }
  12496. #if 0
  12497. /* validate data reached card RAM correctly. */
  12498. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12499. u32 val;
  12500. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12501. if (le32_to_cpu(val) != p[i]) {
  12502. dev_err(&tp->pdev->dev,
  12503. "%s: Buffer corrupted on device! "
  12504. "(%d != %d)\n", __func__, val, i);
  12505. /* ret = -ENODEV here? */
  12506. }
  12507. p[i] = 0;
  12508. }
  12509. #endif
  12510. /* Now read it back. */
  12511. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12512. if (ret) {
  12513. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12514. "err = %d\n", __func__, ret);
  12515. break;
  12516. }
  12517. /* Verify it. */
  12518. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12519. if (p[i] == i)
  12520. continue;
  12521. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12522. DMA_RWCTRL_WRITE_BNDRY_16) {
  12523. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12524. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12525. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12526. break;
  12527. } else {
  12528. dev_err(&tp->pdev->dev,
  12529. "%s: Buffer corrupted on read back! "
  12530. "(%d != %d)\n", __func__, p[i], i);
  12531. ret = -ENODEV;
  12532. goto out;
  12533. }
  12534. }
  12535. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12536. /* Success. */
  12537. ret = 0;
  12538. break;
  12539. }
  12540. }
  12541. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12542. DMA_RWCTRL_WRITE_BNDRY_16) {
  12543. /* DMA test passed without adjusting DMA boundary,
  12544. * now look for chipsets that are known to expose the
  12545. * DMA bug without failing the test.
  12546. */
  12547. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12548. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12549. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12550. } else {
  12551. /* Safe to use the calculated DMA boundary. */
  12552. tp->dma_rwctrl = saved_dma_rwctrl;
  12553. }
  12554. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12555. }
  12556. out:
  12557. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12558. out_nofree:
  12559. return ret;
  12560. }
  12561. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12562. {
  12563. if (tg3_flag(tp, 57765_PLUS)) {
  12564. tp->bufmgr_config.mbuf_read_dma_low_water =
  12565. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12566. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12567. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12568. tp->bufmgr_config.mbuf_high_water =
  12569. DEFAULT_MB_HIGH_WATER_57765;
  12570. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12571. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12572. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12573. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12574. tp->bufmgr_config.mbuf_high_water_jumbo =
  12575. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12576. } else if (tg3_flag(tp, 5705_PLUS)) {
  12577. tp->bufmgr_config.mbuf_read_dma_low_water =
  12578. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12579. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12580. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12581. tp->bufmgr_config.mbuf_high_water =
  12582. DEFAULT_MB_HIGH_WATER_5705;
  12583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12584. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12585. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12586. tp->bufmgr_config.mbuf_high_water =
  12587. DEFAULT_MB_HIGH_WATER_5906;
  12588. }
  12589. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12590. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12591. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12592. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12593. tp->bufmgr_config.mbuf_high_water_jumbo =
  12594. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12595. } else {
  12596. tp->bufmgr_config.mbuf_read_dma_low_water =
  12597. DEFAULT_MB_RDMA_LOW_WATER;
  12598. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12599. DEFAULT_MB_MACRX_LOW_WATER;
  12600. tp->bufmgr_config.mbuf_high_water =
  12601. DEFAULT_MB_HIGH_WATER;
  12602. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12603. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12604. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12605. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12606. tp->bufmgr_config.mbuf_high_water_jumbo =
  12607. DEFAULT_MB_HIGH_WATER_JUMBO;
  12608. }
  12609. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12610. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12611. }
  12612. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12613. {
  12614. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12615. case TG3_PHY_ID_BCM5400: return "5400";
  12616. case TG3_PHY_ID_BCM5401: return "5401";
  12617. case TG3_PHY_ID_BCM5411: return "5411";
  12618. case TG3_PHY_ID_BCM5701: return "5701";
  12619. case TG3_PHY_ID_BCM5703: return "5703";
  12620. case TG3_PHY_ID_BCM5704: return "5704";
  12621. case TG3_PHY_ID_BCM5705: return "5705";
  12622. case TG3_PHY_ID_BCM5750: return "5750";
  12623. case TG3_PHY_ID_BCM5752: return "5752";
  12624. case TG3_PHY_ID_BCM5714: return "5714";
  12625. case TG3_PHY_ID_BCM5780: return "5780";
  12626. case TG3_PHY_ID_BCM5755: return "5755";
  12627. case TG3_PHY_ID_BCM5787: return "5787";
  12628. case TG3_PHY_ID_BCM5784: return "5784";
  12629. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12630. case TG3_PHY_ID_BCM5906: return "5906";
  12631. case TG3_PHY_ID_BCM5761: return "5761";
  12632. case TG3_PHY_ID_BCM5718C: return "5718C";
  12633. case TG3_PHY_ID_BCM5718S: return "5718S";
  12634. case TG3_PHY_ID_BCM57765: return "57765";
  12635. case TG3_PHY_ID_BCM5719C: return "5719C";
  12636. case TG3_PHY_ID_BCM5720C: return "5720C";
  12637. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12638. case 0: return "serdes";
  12639. default: return "unknown";
  12640. }
  12641. }
  12642. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12643. {
  12644. if (tg3_flag(tp, PCI_EXPRESS)) {
  12645. strcpy(str, "PCI Express");
  12646. return str;
  12647. } else if (tg3_flag(tp, PCIX_MODE)) {
  12648. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12649. strcpy(str, "PCIX:");
  12650. if ((clock_ctrl == 7) ||
  12651. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12652. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12653. strcat(str, "133MHz");
  12654. else if (clock_ctrl == 0)
  12655. strcat(str, "33MHz");
  12656. else if (clock_ctrl == 2)
  12657. strcat(str, "50MHz");
  12658. else if (clock_ctrl == 4)
  12659. strcat(str, "66MHz");
  12660. else if (clock_ctrl == 6)
  12661. strcat(str, "100MHz");
  12662. } else {
  12663. strcpy(str, "PCI:");
  12664. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12665. strcat(str, "66MHz");
  12666. else
  12667. strcat(str, "33MHz");
  12668. }
  12669. if (tg3_flag(tp, PCI_32BIT))
  12670. strcat(str, ":32-bit");
  12671. else
  12672. strcat(str, ":64-bit");
  12673. return str;
  12674. }
  12675. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12676. {
  12677. struct pci_dev *peer;
  12678. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12679. for (func = 0; func < 8; func++) {
  12680. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12681. if (peer && peer != tp->pdev)
  12682. break;
  12683. pci_dev_put(peer);
  12684. }
  12685. /* 5704 can be configured in single-port mode, set peer to
  12686. * tp->pdev in that case.
  12687. */
  12688. if (!peer) {
  12689. peer = tp->pdev;
  12690. return peer;
  12691. }
  12692. /*
  12693. * We don't need to keep the refcount elevated; there's no way
  12694. * to remove one half of this device without removing the other
  12695. */
  12696. pci_dev_put(peer);
  12697. return peer;
  12698. }
  12699. static void __devinit tg3_init_coal(struct tg3 *tp)
  12700. {
  12701. struct ethtool_coalesce *ec = &tp->coal;
  12702. memset(ec, 0, sizeof(*ec));
  12703. ec->cmd = ETHTOOL_GCOALESCE;
  12704. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12705. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12706. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12707. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12708. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12709. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12710. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12711. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12712. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12713. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12714. HOSTCC_MODE_CLRTICK_TXBD)) {
  12715. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12716. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12717. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12718. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12719. }
  12720. if (tg3_flag(tp, 5705_PLUS)) {
  12721. ec->rx_coalesce_usecs_irq = 0;
  12722. ec->tx_coalesce_usecs_irq = 0;
  12723. ec->stats_block_coalesce_usecs = 0;
  12724. }
  12725. }
  12726. static const struct net_device_ops tg3_netdev_ops = {
  12727. .ndo_open = tg3_open,
  12728. .ndo_stop = tg3_close,
  12729. .ndo_start_xmit = tg3_start_xmit,
  12730. .ndo_get_stats64 = tg3_get_stats64,
  12731. .ndo_validate_addr = eth_validate_addr,
  12732. .ndo_set_rx_mode = tg3_set_rx_mode,
  12733. .ndo_set_mac_address = tg3_set_mac_addr,
  12734. .ndo_do_ioctl = tg3_ioctl,
  12735. .ndo_tx_timeout = tg3_tx_timeout,
  12736. .ndo_change_mtu = tg3_change_mtu,
  12737. .ndo_fix_features = tg3_fix_features,
  12738. .ndo_set_features = tg3_set_features,
  12739. #ifdef CONFIG_NET_POLL_CONTROLLER
  12740. .ndo_poll_controller = tg3_poll_controller,
  12741. #endif
  12742. };
  12743. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12744. const struct pci_device_id *ent)
  12745. {
  12746. struct net_device *dev;
  12747. struct tg3 *tp;
  12748. int i, err, pm_cap;
  12749. u32 sndmbx, rcvmbx, intmbx;
  12750. char str[40];
  12751. u64 dma_mask, persist_dma_mask;
  12752. u32 features = 0;
  12753. printk_once(KERN_INFO "%s\n", version);
  12754. err = pci_enable_device(pdev);
  12755. if (err) {
  12756. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12757. return err;
  12758. }
  12759. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12760. if (err) {
  12761. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12762. goto err_out_disable_pdev;
  12763. }
  12764. pci_set_master(pdev);
  12765. /* Find power-management capability. */
  12766. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12767. if (pm_cap == 0) {
  12768. dev_err(&pdev->dev,
  12769. "Cannot find Power Management capability, aborting\n");
  12770. err = -EIO;
  12771. goto err_out_free_res;
  12772. }
  12773. err = pci_set_power_state(pdev, PCI_D0);
  12774. if (err) {
  12775. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12776. goto err_out_free_res;
  12777. }
  12778. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12779. if (!dev) {
  12780. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12781. err = -ENOMEM;
  12782. goto err_out_power_down;
  12783. }
  12784. SET_NETDEV_DEV(dev, &pdev->dev);
  12785. tp = netdev_priv(dev);
  12786. tp->pdev = pdev;
  12787. tp->dev = dev;
  12788. tp->pm_cap = pm_cap;
  12789. tp->rx_mode = TG3_DEF_RX_MODE;
  12790. tp->tx_mode = TG3_DEF_TX_MODE;
  12791. if (tg3_debug > 0)
  12792. tp->msg_enable = tg3_debug;
  12793. else
  12794. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12795. /* The word/byte swap controls here control register access byte
  12796. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12797. * setting below.
  12798. */
  12799. tp->misc_host_ctrl =
  12800. MISC_HOST_CTRL_MASK_PCI_INT |
  12801. MISC_HOST_CTRL_WORD_SWAP |
  12802. MISC_HOST_CTRL_INDIR_ACCESS |
  12803. MISC_HOST_CTRL_PCISTATE_RW;
  12804. /* The NONFRM (non-frame) byte/word swap controls take effect
  12805. * on descriptor entries, anything which isn't packet data.
  12806. *
  12807. * The StrongARM chips on the board (one for tx, one for rx)
  12808. * are running in big-endian mode.
  12809. */
  12810. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12811. GRC_MODE_WSWAP_NONFRM_DATA);
  12812. #ifdef __BIG_ENDIAN
  12813. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12814. #endif
  12815. spin_lock_init(&tp->lock);
  12816. spin_lock_init(&tp->indirect_lock);
  12817. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12818. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12819. if (!tp->regs) {
  12820. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12821. err = -ENOMEM;
  12822. goto err_out_free_dev;
  12823. }
  12824. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12825. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12826. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12827. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12828. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12829. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12830. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12831. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12832. tg3_flag_set(tp, ENABLE_APE);
  12833. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12834. if (!tp->aperegs) {
  12835. dev_err(&pdev->dev,
  12836. "Cannot map APE registers, aborting\n");
  12837. err = -ENOMEM;
  12838. goto err_out_iounmap;
  12839. }
  12840. }
  12841. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12842. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12843. dev->ethtool_ops = &tg3_ethtool_ops;
  12844. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12845. dev->netdev_ops = &tg3_netdev_ops;
  12846. dev->irq = pdev->irq;
  12847. err = tg3_get_invariants(tp);
  12848. if (err) {
  12849. dev_err(&pdev->dev,
  12850. "Problem fetching invariants of chip, aborting\n");
  12851. goto err_out_apeunmap;
  12852. }
  12853. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12854. * device behind the EPB cannot support DMA addresses > 40-bit.
  12855. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12856. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12857. * do DMA address check in tg3_start_xmit().
  12858. */
  12859. if (tg3_flag(tp, IS_5788))
  12860. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12861. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12862. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12863. #ifdef CONFIG_HIGHMEM
  12864. dma_mask = DMA_BIT_MASK(64);
  12865. #endif
  12866. } else
  12867. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12868. /* Configure DMA attributes. */
  12869. if (dma_mask > DMA_BIT_MASK(32)) {
  12870. err = pci_set_dma_mask(pdev, dma_mask);
  12871. if (!err) {
  12872. features |= NETIF_F_HIGHDMA;
  12873. err = pci_set_consistent_dma_mask(pdev,
  12874. persist_dma_mask);
  12875. if (err < 0) {
  12876. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12877. "DMA for consistent allocations\n");
  12878. goto err_out_apeunmap;
  12879. }
  12880. }
  12881. }
  12882. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12883. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12884. if (err) {
  12885. dev_err(&pdev->dev,
  12886. "No usable DMA configuration, aborting\n");
  12887. goto err_out_apeunmap;
  12888. }
  12889. }
  12890. tg3_init_bufmgr_config(tp);
  12891. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12892. /* 5700 B0 chips do not support checksumming correctly due
  12893. * to hardware bugs.
  12894. */
  12895. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12896. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12897. if (tg3_flag(tp, 5755_PLUS))
  12898. features |= NETIF_F_IPV6_CSUM;
  12899. }
  12900. /* TSO is on by default on chips that support hardware TSO.
  12901. * Firmware TSO on older chips gives lower performance, so it
  12902. * is off by default, but can be enabled using ethtool.
  12903. */
  12904. if ((tg3_flag(tp, HW_TSO_1) ||
  12905. tg3_flag(tp, HW_TSO_2) ||
  12906. tg3_flag(tp, HW_TSO_3)) &&
  12907. (features & NETIF_F_IP_CSUM))
  12908. features |= NETIF_F_TSO;
  12909. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12910. if (features & NETIF_F_IPV6_CSUM)
  12911. features |= NETIF_F_TSO6;
  12912. if (tg3_flag(tp, HW_TSO_3) ||
  12913. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12914. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12915. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12916. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12918. features |= NETIF_F_TSO_ECN;
  12919. }
  12920. dev->features |= features;
  12921. dev->vlan_features |= features;
  12922. /*
  12923. * Add loopback capability only for a subset of devices that support
  12924. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12925. * loopback for the remaining devices.
  12926. */
  12927. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12928. !tg3_flag(tp, CPMU_PRESENT))
  12929. /* Add the loopback capability */
  12930. features |= NETIF_F_LOOPBACK;
  12931. dev->hw_features |= features;
  12932. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12933. !tg3_flag(tp, TSO_CAPABLE) &&
  12934. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12935. tg3_flag_set(tp, MAX_RXPEND_64);
  12936. tp->rx_pending = 63;
  12937. }
  12938. err = tg3_get_device_address(tp);
  12939. if (err) {
  12940. dev_err(&pdev->dev,
  12941. "Could not obtain valid ethernet address, aborting\n");
  12942. goto err_out_apeunmap;
  12943. }
  12944. /*
  12945. * Reset chip in case UNDI or EFI driver did not shutdown
  12946. * DMA self test will enable WDMAC and we'll see (spurious)
  12947. * pending DMA on the PCI bus at that point.
  12948. */
  12949. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12950. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12951. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12952. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12953. }
  12954. err = tg3_test_dma(tp);
  12955. if (err) {
  12956. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12957. goto err_out_apeunmap;
  12958. }
  12959. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12960. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12961. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12962. for (i = 0; i < tp->irq_max; i++) {
  12963. struct tg3_napi *tnapi = &tp->napi[i];
  12964. tnapi->tp = tp;
  12965. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12966. tnapi->int_mbox = intmbx;
  12967. if (i <= 4)
  12968. intmbx += 0x8;
  12969. else
  12970. intmbx += 0x4;
  12971. tnapi->consmbox = rcvmbx;
  12972. tnapi->prodmbox = sndmbx;
  12973. if (i)
  12974. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12975. else
  12976. tnapi->coal_now = HOSTCC_MODE_NOW;
  12977. if (!tg3_flag(tp, SUPPORT_MSIX))
  12978. break;
  12979. /*
  12980. * If we support MSIX, we'll be using RSS. If we're using
  12981. * RSS, the first vector only handles link interrupts and the
  12982. * remaining vectors handle rx and tx interrupts. Reuse the
  12983. * mailbox values for the next iteration. The values we setup
  12984. * above are still useful for the single vectored mode.
  12985. */
  12986. if (!i)
  12987. continue;
  12988. rcvmbx += 0x8;
  12989. if (sndmbx & 0x4)
  12990. sndmbx -= 0x4;
  12991. else
  12992. sndmbx += 0xc;
  12993. }
  12994. tg3_init_coal(tp);
  12995. pci_set_drvdata(pdev, dev);
  12996. if (tg3_flag(tp, 5717_PLUS)) {
  12997. /* Resume a low-power mode */
  12998. tg3_frob_aux_power(tp, false);
  12999. }
  13000. err = register_netdev(dev);
  13001. if (err) {
  13002. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13003. goto err_out_apeunmap;
  13004. }
  13005. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13006. tp->board_part_number,
  13007. tp->pci_chip_rev_id,
  13008. tg3_bus_string(tp, str),
  13009. dev->dev_addr);
  13010. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13011. struct phy_device *phydev;
  13012. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13013. netdev_info(dev,
  13014. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13015. phydev->drv->name, dev_name(&phydev->dev));
  13016. } else {
  13017. char *ethtype;
  13018. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13019. ethtype = "10/100Base-TX";
  13020. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13021. ethtype = "1000Base-SX";
  13022. else
  13023. ethtype = "10/100/1000Base-T";
  13024. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13025. "(WireSpeed[%d], EEE[%d])\n",
  13026. tg3_phy_string(tp), ethtype,
  13027. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13028. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13029. }
  13030. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13031. (dev->features & NETIF_F_RXCSUM) != 0,
  13032. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13033. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13034. tg3_flag(tp, ENABLE_ASF) != 0,
  13035. tg3_flag(tp, TSO_CAPABLE) != 0);
  13036. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13037. tp->dma_rwctrl,
  13038. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13039. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13040. pci_save_state(pdev);
  13041. return 0;
  13042. err_out_apeunmap:
  13043. if (tp->aperegs) {
  13044. iounmap(tp->aperegs);
  13045. tp->aperegs = NULL;
  13046. }
  13047. err_out_iounmap:
  13048. if (tp->regs) {
  13049. iounmap(tp->regs);
  13050. tp->regs = NULL;
  13051. }
  13052. err_out_free_dev:
  13053. free_netdev(dev);
  13054. err_out_power_down:
  13055. pci_set_power_state(pdev, PCI_D3hot);
  13056. err_out_free_res:
  13057. pci_release_regions(pdev);
  13058. err_out_disable_pdev:
  13059. pci_disable_device(pdev);
  13060. pci_set_drvdata(pdev, NULL);
  13061. return err;
  13062. }
  13063. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13064. {
  13065. struct net_device *dev = pci_get_drvdata(pdev);
  13066. if (dev) {
  13067. struct tg3 *tp = netdev_priv(dev);
  13068. if (tp->fw)
  13069. release_firmware(tp->fw);
  13070. cancel_work_sync(&tp->reset_task);
  13071. if (tg3_flag(tp, USE_PHYLIB)) {
  13072. tg3_phy_fini(tp);
  13073. tg3_mdio_fini(tp);
  13074. }
  13075. unregister_netdev(dev);
  13076. if (tp->aperegs) {
  13077. iounmap(tp->aperegs);
  13078. tp->aperegs = NULL;
  13079. }
  13080. if (tp->regs) {
  13081. iounmap(tp->regs);
  13082. tp->regs = NULL;
  13083. }
  13084. free_netdev(dev);
  13085. pci_release_regions(pdev);
  13086. pci_disable_device(pdev);
  13087. pci_set_drvdata(pdev, NULL);
  13088. }
  13089. }
  13090. #ifdef CONFIG_PM_SLEEP
  13091. static int tg3_suspend(struct device *device)
  13092. {
  13093. struct pci_dev *pdev = to_pci_dev(device);
  13094. struct net_device *dev = pci_get_drvdata(pdev);
  13095. struct tg3 *tp = netdev_priv(dev);
  13096. int err;
  13097. if (!netif_running(dev))
  13098. return 0;
  13099. flush_work_sync(&tp->reset_task);
  13100. tg3_phy_stop(tp);
  13101. tg3_netif_stop(tp);
  13102. del_timer_sync(&tp->timer);
  13103. tg3_full_lock(tp, 1);
  13104. tg3_disable_ints(tp);
  13105. tg3_full_unlock(tp);
  13106. netif_device_detach(dev);
  13107. tg3_full_lock(tp, 0);
  13108. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13109. tg3_flag_clear(tp, INIT_COMPLETE);
  13110. tg3_full_unlock(tp);
  13111. err = tg3_power_down_prepare(tp);
  13112. if (err) {
  13113. int err2;
  13114. tg3_full_lock(tp, 0);
  13115. tg3_flag_set(tp, INIT_COMPLETE);
  13116. err2 = tg3_restart_hw(tp, 1);
  13117. if (err2)
  13118. goto out;
  13119. tp->timer.expires = jiffies + tp->timer_offset;
  13120. add_timer(&tp->timer);
  13121. netif_device_attach(dev);
  13122. tg3_netif_start(tp);
  13123. out:
  13124. tg3_full_unlock(tp);
  13125. if (!err2)
  13126. tg3_phy_start(tp);
  13127. }
  13128. return err;
  13129. }
  13130. static int tg3_resume(struct device *device)
  13131. {
  13132. struct pci_dev *pdev = to_pci_dev(device);
  13133. struct net_device *dev = pci_get_drvdata(pdev);
  13134. struct tg3 *tp = netdev_priv(dev);
  13135. int err;
  13136. if (!netif_running(dev))
  13137. return 0;
  13138. netif_device_attach(dev);
  13139. tg3_full_lock(tp, 0);
  13140. tg3_flag_set(tp, INIT_COMPLETE);
  13141. err = tg3_restart_hw(tp, 1);
  13142. if (err)
  13143. goto out;
  13144. tp->timer.expires = jiffies + tp->timer_offset;
  13145. add_timer(&tp->timer);
  13146. tg3_netif_start(tp);
  13147. out:
  13148. tg3_full_unlock(tp);
  13149. if (!err)
  13150. tg3_phy_start(tp);
  13151. return err;
  13152. }
  13153. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13154. #define TG3_PM_OPS (&tg3_pm_ops)
  13155. #else
  13156. #define TG3_PM_OPS NULL
  13157. #endif /* CONFIG_PM_SLEEP */
  13158. /**
  13159. * tg3_io_error_detected - called when PCI error is detected
  13160. * @pdev: Pointer to PCI device
  13161. * @state: The current pci connection state
  13162. *
  13163. * This function is called after a PCI bus error affecting
  13164. * this device has been detected.
  13165. */
  13166. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13167. pci_channel_state_t state)
  13168. {
  13169. struct net_device *netdev = pci_get_drvdata(pdev);
  13170. struct tg3 *tp = netdev_priv(netdev);
  13171. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13172. netdev_info(netdev, "PCI I/O error detected\n");
  13173. rtnl_lock();
  13174. if (!netif_running(netdev))
  13175. goto done;
  13176. tg3_phy_stop(tp);
  13177. tg3_netif_stop(tp);
  13178. del_timer_sync(&tp->timer);
  13179. tg3_flag_clear(tp, RESTART_TIMER);
  13180. /* Want to make sure that the reset task doesn't run */
  13181. cancel_work_sync(&tp->reset_task);
  13182. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13183. tg3_flag_clear(tp, RESTART_TIMER);
  13184. netif_device_detach(netdev);
  13185. /* Clean up software state, even if MMIO is blocked */
  13186. tg3_full_lock(tp, 0);
  13187. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13188. tg3_full_unlock(tp);
  13189. done:
  13190. if (state == pci_channel_io_perm_failure)
  13191. err = PCI_ERS_RESULT_DISCONNECT;
  13192. else
  13193. pci_disable_device(pdev);
  13194. rtnl_unlock();
  13195. return err;
  13196. }
  13197. /**
  13198. * tg3_io_slot_reset - called after the pci bus has been reset.
  13199. * @pdev: Pointer to PCI device
  13200. *
  13201. * Restart the card from scratch, as if from a cold-boot.
  13202. * At this point, the card has exprienced a hard reset,
  13203. * followed by fixups by BIOS, and has its config space
  13204. * set up identically to what it was at cold boot.
  13205. */
  13206. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13207. {
  13208. struct net_device *netdev = pci_get_drvdata(pdev);
  13209. struct tg3 *tp = netdev_priv(netdev);
  13210. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13211. int err;
  13212. rtnl_lock();
  13213. if (pci_enable_device(pdev)) {
  13214. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13215. goto done;
  13216. }
  13217. pci_set_master(pdev);
  13218. pci_restore_state(pdev);
  13219. pci_save_state(pdev);
  13220. if (!netif_running(netdev)) {
  13221. rc = PCI_ERS_RESULT_RECOVERED;
  13222. goto done;
  13223. }
  13224. err = tg3_power_up(tp);
  13225. if (err)
  13226. goto done;
  13227. rc = PCI_ERS_RESULT_RECOVERED;
  13228. done:
  13229. rtnl_unlock();
  13230. return rc;
  13231. }
  13232. /**
  13233. * tg3_io_resume - called when traffic can start flowing again.
  13234. * @pdev: Pointer to PCI device
  13235. *
  13236. * This callback is called when the error recovery driver tells
  13237. * us that its OK to resume normal operation.
  13238. */
  13239. static void tg3_io_resume(struct pci_dev *pdev)
  13240. {
  13241. struct net_device *netdev = pci_get_drvdata(pdev);
  13242. struct tg3 *tp = netdev_priv(netdev);
  13243. int err;
  13244. rtnl_lock();
  13245. if (!netif_running(netdev))
  13246. goto done;
  13247. tg3_full_lock(tp, 0);
  13248. tg3_flag_set(tp, INIT_COMPLETE);
  13249. err = tg3_restart_hw(tp, 1);
  13250. tg3_full_unlock(tp);
  13251. if (err) {
  13252. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13253. goto done;
  13254. }
  13255. netif_device_attach(netdev);
  13256. tp->timer.expires = jiffies + tp->timer_offset;
  13257. add_timer(&tp->timer);
  13258. tg3_netif_start(tp);
  13259. tg3_phy_start(tp);
  13260. done:
  13261. rtnl_unlock();
  13262. }
  13263. static struct pci_error_handlers tg3_err_handler = {
  13264. .error_detected = tg3_io_error_detected,
  13265. .slot_reset = tg3_io_slot_reset,
  13266. .resume = tg3_io_resume
  13267. };
  13268. static struct pci_driver tg3_driver = {
  13269. .name = DRV_MODULE_NAME,
  13270. .id_table = tg3_pci_tbl,
  13271. .probe = tg3_init_one,
  13272. .remove = __devexit_p(tg3_remove_one),
  13273. .err_handler = &tg3_err_handler,
  13274. .driver.pm = TG3_PM_OPS,
  13275. };
  13276. static int __init tg3_init(void)
  13277. {
  13278. return pci_register_driver(&tg3_driver);
  13279. }
  13280. static void __exit tg3_cleanup(void)
  13281. {
  13282. pci_unregister_driver(&tg3_driver);
  13283. }
  13284. module_init(tg3_init);
  13285. module_exit(tg3_cleanup);