rt2500pci.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include <linux/slab.h>
  30. #include "rt2x00.h"
  31. #include "rt2x00pci.h"
  32. #include "rt2500pci.h"
  33. /*
  34. * Register access.
  35. * All access to the CSR registers will go through the methods
  36. * rt2x00pci_register_read and rt2x00pci_register_write.
  37. * BBP and RF register require indirect register access,
  38. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  39. * These indirect registers work with busy bits,
  40. * and we will try maximal REGISTER_BUSY_COUNT times to access
  41. * the register while taking a REGISTER_BUSY_DELAY us delay
  42. * between each attampt. When the busy bit is still set at that time,
  43. * the access attempt is considered to have failed,
  44. * and we will print an error.
  45. */
  46. #define WAIT_FOR_BBP(__dev, __reg) \
  47. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  48. #define WAIT_FOR_RF(__dev, __reg) \
  49. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  50. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  51. const unsigned int word, const u8 value)
  52. {
  53. u32 reg;
  54. mutex_lock(&rt2x00dev->csr_mutex);
  55. /*
  56. * Wait until the BBP becomes available, afterwards we
  57. * can safely write the new data into the register.
  58. */
  59. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  60. reg = 0;
  61. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  62. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  63. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  64. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  65. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  66. }
  67. mutex_unlock(&rt2x00dev->csr_mutex);
  68. }
  69. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  70. const unsigned int word, u8 *value)
  71. {
  72. u32 reg;
  73. mutex_lock(&rt2x00dev->csr_mutex);
  74. /*
  75. * Wait until the BBP becomes available, afterwards we
  76. * can safely write the read request into the register.
  77. * After the data has been written, we wait until hardware
  78. * returns the correct value, if at any time the register
  79. * doesn't become available in time, reg will be 0xffffffff
  80. * which means we return 0xff to the caller.
  81. */
  82. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  83. reg = 0;
  84. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  85. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  86. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  87. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  88. WAIT_FOR_BBP(rt2x00dev, &reg);
  89. }
  90. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  91. mutex_unlock(&rt2x00dev->csr_mutex);
  92. }
  93. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  94. const unsigned int word, const u32 value)
  95. {
  96. u32 reg;
  97. mutex_lock(&rt2x00dev->csr_mutex);
  98. /*
  99. * Wait until the RF becomes available, afterwards we
  100. * can safely write the new data into the register.
  101. */
  102. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  103. reg = 0;
  104. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  105. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  106. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  107. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  108. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  109. rt2x00_rf_write(rt2x00dev, word, value);
  110. }
  111. mutex_unlock(&rt2x00dev->csr_mutex);
  112. }
  113. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  114. {
  115. struct rt2x00_dev *rt2x00dev = eeprom->data;
  116. u32 reg;
  117. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  118. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  119. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  120. eeprom->reg_data_clock =
  121. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  122. eeprom->reg_chip_select =
  123. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  124. }
  125. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  126. {
  127. struct rt2x00_dev *rt2x00dev = eeprom->data;
  128. u32 reg = 0;
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  131. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  132. !!eeprom->reg_data_clock);
  133. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  134. !!eeprom->reg_chip_select);
  135. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  136. }
  137. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  138. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  139. .owner = THIS_MODULE,
  140. .csr = {
  141. .read = rt2x00pci_register_read,
  142. .write = rt2x00pci_register_write,
  143. .flags = RT2X00DEBUGFS_OFFSET,
  144. .word_base = CSR_REG_BASE,
  145. .word_size = sizeof(u32),
  146. .word_count = CSR_REG_SIZE / sizeof(u32),
  147. },
  148. .eeprom = {
  149. .read = rt2x00_eeprom_read,
  150. .write = rt2x00_eeprom_write,
  151. .word_base = EEPROM_BASE,
  152. .word_size = sizeof(u16),
  153. .word_count = EEPROM_SIZE / sizeof(u16),
  154. },
  155. .bbp = {
  156. .read = rt2500pci_bbp_read,
  157. .write = rt2500pci_bbp_write,
  158. .word_base = BBP_BASE,
  159. .word_size = sizeof(u8),
  160. .word_count = BBP_SIZE / sizeof(u8),
  161. },
  162. .rf = {
  163. .read = rt2x00_rf_read,
  164. .write = rt2500pci_rf_write,
  165. .word_base = RF_BASE,
  166. .word_size = sizeof(u32),
  167. .word_count = RF_SIZE / sizeof(u32),
  168. },
  169. };
  170. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  171. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  172. {
  173. u32 reg;
  174. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  175. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  176. }
  177. #ifdef CONFIG_RT2X00_LIB_LEDS
  178. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  179. enum led_brightness brightness)
  180. {
  181. struct rt2x00_led *led =
  182. container_of(led_cdev, struct rt2x00_led, led_dev);
  183. unsigned int enabled = brightness != LED_OFF;
  184. u32 reg;
  185. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  186. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  187. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  188. else if (led->type == LED_TYPE_ACTIVITY)
  189. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  190. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  191. }
  192. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  193. unsigned long *delay_on,
  194. unsigned long *delay_off)
  195. {
  196. struct rt2x00_led *led =
  197. container_of(led_cdev, struct rt2x00_led, led_dev);
  198. u32 reg;
  199. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  200. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  201. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  202. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  203. return 0;
  204. }
  205. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  206. struct rt2x00_led *led,
  207. enum led_type type)
  208. {
  209. led->rt2x00dev = rt2x00dev;
  210. led->type = type;
  211. led->led_dev.brightness_set = rt2500pci_brightness_set;
  212. led->led_dev.blink_set = rt2500pci_blink_set;
  213. led->flags = LED_INITIALIZED;
  214. }
  215. #endif /* CONFIG_RT2X00_LIB_LEDS */
  216. /*
  217. * Configuration handlers.
  218. */
  219. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  220. const unsigned int filter_flags)
  221. {
  222. u32 reg;
  223. /*
  224. * Start configuration steps.
  225. * Note that the version error will always be dropped
  226. * and broadcast frames will always be accepted since
  227. * there is no filter for it at this time.
  228. */
  229. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  231. !(filter_flags & FIF_FCSFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  233. !(filter_flags & FIF_PLCPFAIL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  235. !(filter_flags & FIF_CONTROL));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  237. !(filter_flags & FIF_PROMISC_IN_BSS));
  238. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  239. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  240. !rt2x00dev->intf_ap_count);
  241. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  242. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  243. !(filter_flags & FIF_ALLMULTI));
  244. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  245. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  246. }
  247. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  248. struct rt2x00_intf *intf,
  249. struct rt2x00intf_conf *conf,
  250. const unsigned int flags)
  251. {
  252. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  253. unsigned int bcn_preload;
  254. u32 reg;
  255. if (flags & CONFIG_UPDATE_TYPE) {
  256. /*
  257. * Enable beacon config
  258. */
  259. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  260. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  261. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  262. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  263. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  264. /*
  265. * Enable synchronisation.
  266. */
  267. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  268. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  269. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  270. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  271. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  272. }
  273. if (flags & CONFIG_UPDATE_MAC)
  274. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  275. conf->mac, sizeof(conf->mac));
  276. if (flags & CONFIG_UPDATE_BSSID)
  277. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  278. conf->bssid, sizeof(conf->bssid));
  279. }
  280. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  281. struct rt2x00lib_erp *erp)
  282. {
  283. int preamble_mask;
  284. u32 reg;
  285. /*
  286. * When short preamble is enabled, we should set bit 0x08
  287. */
  288. preamble_mask = erp->short_preamble << 3;
  289. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  290. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
  291. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
  292. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  293. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  294. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  295. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  296. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  297. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  298. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  299. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  300. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  301. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  302. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  303. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  304. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  305. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  306. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  307. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  308. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  309. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  310. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  311. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  312. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  313. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  314. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  315. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  316. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  317. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  318. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  319. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  320. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, erp->beacon_int * 16);
  321. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16);
  322. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  323. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  324. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  325. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  326. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  327. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  328. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  329. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  330. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  331. }
  332. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  333. struct antenna_setup *ant)
  334. {
  335. u32 reg;
  336. u8 r14;
  337. u8 r2;
  338. /*
  339. * We should never come here because rt2x00lib is supposed
  340. * to catch this and send us the correct antenna explicitely.
  341. */
  342. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  343. ant->tx == ANTENNA_SW_DIVERSITY);
  344. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  345. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  346. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  347. /*
  348. * Configure the TX antenna.
  349. */
  350. switch (ant->tx) {
  351. case ANTENNA_A:
  352. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  353. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  354. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  355. break;
  356. case ANTENNA_B:
  357. default:
  358. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  359. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  360. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  361. break;
  362. }
  363. /*
  364. * Configure the RX antenna.
  365. */
  366. switch (ant->rx) {
  367. case ANTENNA_A:
  368. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  369. break;
  370. case ANTENNA_B:
  371. default:
  372. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  373. break;
  374. }
  375. /*
  376. * RT2525E and RT5222 need to flip TX I/Q
  377. */
  378. if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
  379. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  380. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  381. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  382. /*
  383. * RT2525E does not need RX I/Q Flip.
  384. */
  385. if (rt2x00_rf(rt2x00dev, RF2525E))
  386. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  387. } else {
  388. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  389. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  390. }
  391. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  392. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  393. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  394. }
  395. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  396. struct rf_channel *rf, const int txpower)
  397. {
  398. u8 r70;
  399. /*
  400. * Set TXpower.
  401. */
  402. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  403. /*
  404. * Switch on tuning bits.
  405. * For RT2523 devices we do not need to update the R1 register.
  406. */
  407. if (!rt2x00_rf(rt2x00dev, RF2523))
  408. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  409. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  410. /*
  411. * For RT2525 we should first set the channel to half band higher.
  412. */
  413. if (rt2x00_rf(rt2x00dev, RF2525)) {
  414. static const u32 vals[] = {
  415. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  416. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  417. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  418. 0x00080d2e, 0x00080d3a
  419. };
  420. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  421. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  422. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  423. if (rf->rf4)
  424. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  425. }
  426. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  427. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  428. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  429. if (rf->rf4)
  430. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  431. /*
  432. * Channel 14 requires the Japan filter bit to be set.
  433. */
  434. r70 = 0x46;
  435. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  436. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  437. msleep(1);
  438. /*
  439. * Switch off tuning bits.
  440. * For RT2523 devices we do not need to update the R1 register.
  441. */
  442. if (!rt2x00_rf(rt2x00dev, RF2523)) {
  443. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  444. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  445. }
  446. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  447. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  448. /*
  449. * Clear false CRC during channel switch.
  450. */
  451. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  452. }
  453. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  454. const int txpower)
  455. {
  456. u32 rf3;
  457. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  458. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  459. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  460. }
  461. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  462. struct rt2x00lib_conf *libconf)
  463. {
  464. u32 reg;
  465. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  466. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  467. libconf->conf->long_frame_max_tx_count);
  468. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  469. libconf->conf->short_frame_max_tx_count);
  470. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  471. }
  472. static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
  473. struct rt2x00lib_conf *libconf)
  474. {
  475. enum dev_state state =
  476. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  477. STATE_SLEEP : STATE_AWAKE;
  478. u32 reg;
  479. if (state == STATE_SLEEP) {
  480. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  481. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  482. (rt2x00dev->beacon_int - 20) * 16);
  483. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  484. libconf->conf->listen_interval - 1);
  485. /* We must first disable autowake before it can be enabled */
  486. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  487. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  488. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  489. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  490. } else {
  491. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  492. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  493. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  494. }
  495. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  496. }
  497. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  498. struct rt2x00lib_conf *libconf,
  499. const unsigned int flags)
  500. {
  501. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  502. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  503. libconf->conf->power_level);
  504. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  505. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  506. rt2500pci_config_txpower(rt2x00dev,
  507. libconf->conf->power_level);
  508. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  509. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  510. if (flags & IEEE80211_CONF_CHANGE_PS)
  511. rt2500pci_config_ps(rt2x00dev, libconf);
  512. }
  513. /*
  514. * Link tuning
  515. */
  516. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  517. struct link_qual *qual)
  518. {
  519. u32 reg;
  520. /*
  521. * Update FCS error count from register.
  522. */
  523. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  524. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  525. /*
  526. * Update False CCA count from register.
  527. */
  528. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  529. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  530. }
  531. static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  532. struct link_qual *qual, u8 vgc_level)
  533. {
  534. if (qual->vgc_level_reg != vgc_level) {
  535. rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
  536. qual->vgc_level = vgc_level;
  537. qual->vgc_level_reg = vgc_level;
  538. }
  539. }
  540. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  541. struct link_qual *qual)
  542. {
  543. rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
  544. }
  545. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  546. struct link_qual *qual, const u32 count)
  547. {
  548. /*
  549. * To prevent collisions with MAC ASIC on chipsets
  550. * up to version C the link tuning should halt after 20
  551. * seconds while being associated.
  552. */
  553. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
  554. rt2x00dev->intf_associated && count > 20)
  555. return;
  556. /*
  557. * Chipset versions C and lower should directly continue
  558. * to the dynamic CCA tuning. Chipset version D and higher
  559. * should go straight to dynamic CCA tuning when they
  560. * are not associated.
  561. */
  562. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
  563. !rt2x00dev->intf_associated)
  564. goto dynamic_cca_tune;
  565. /*
  566. * A too low RSSI will cause too much false CCA which will
  567. * then corrupt the R17 tuning. To remidy this the tuning should
  568. * be stopped (While making sure the R17 value will not exceed limits)
  569. */
  570. if (qual->rssi < -80 && count > 20) {
  571. if (qual->vgc_level_reg >= 0x41)
  572. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  573. return;
  574. }
  575. /*
  576. * Special big-R17 for short distance
  577. */
  578. if (qual->rssi >= -58) {
  579. rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
  580. return;
  581. }
  582. /*
  583. * Special mid-R17 for middle distance
  584. */
  585. if (qual->rssi >= -74) {
  586. rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
  587. return;
  588. }
  589. /*
  590. * Leave short or middle distance condition, restore r17
  591. * to the dynamic tuning range.
  592. */
  593. if (qual->vgc_level_reg >= 0x41) {
  594. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  595. return;
  596. }
  597. dynamic_cca_tune:
  598. /*
  599. * R17 is inside the dynamic tuning range,
  600. * start tuning the link based on the false cca counter.
  601. */
  602. if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
  603. rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
  604. else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
  605. rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
  606. }
  607. /*
  608. * Initialization functions.
  609. */
  610. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  611. {
  612. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  613. u32 word;
  614. if (entry->queue->qid == QID_RX) {
  615. rt2x00_desc_read(entry_priv->desc, 0, &word);
  616. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  617. } else {
  618. rt2x00_desc_read(entry_priv->desc, 0, &word);
  619. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  620. rt2x00_get_field32(word, TXD_W0_VALID));
  621. }
  622. }
  623. static void rt2500pci_clear_entry(struct queue_entry *entry)
  624. {
  625. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  626. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  627. u32 word;
  628. if (entry->queue->qid == QID_RX) {
  629. rt2x00_desc_read(entry_priv->desc, 1, &word);
  630. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  631. rt2x00_desc_write(entry_priv->desc, 1, word);
  632. rt2x00_desc_read(entry_priv->desc, 0, &word);
  633. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  634. rt2x00_desc_write(entry_priv->desc, 0, word);
  635. } else {
  636. rt2x00_desc_read(entry_priv->desc, 0, &word);
  637. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  638. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  639. rt2x00_desc_write(entry_priv->desc, 0, word);
  640. }
  641. }
  642. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  643. {
  644. struct queue_entry_priv_pci *entry_priv;
  645. u32 reg;
  646. /*
  647. * Initialize registers.
  648. */
  649. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  650. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  651. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  652. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  653. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  654. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  655. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  656. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  657. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  658. entry_priv->desc_dma);
  659. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  660. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  661. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  662. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  663. entry_priv->desc_dma);
  664. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  665. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  666. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  667. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  668. entry_priv->desc_dma);
  669. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  670. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  671. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  672. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  673. entry_priv->desc_dma);
  674. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  675. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  676. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  677. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  678. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  679. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  680. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  681. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  682. entry_priv->desc_dma);
  683. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  684. return 0;
  685. }
  686. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  687. {
  688. u32 reg;
  689. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  690. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  691. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  692. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  693. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  694. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  695. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  696. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  697. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  698. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  699. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  700. rt2x00dev->rx->data_size / 128);
  701. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  702. /*
  703. * Always use CWmin and CWmax set in descriptor.
  704. */
  705. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  706. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  707. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  708. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  709. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  710. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  711. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  712. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  713. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  714. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  715. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  716. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  717. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  718. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  719. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  720. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  721. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  722. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  723. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  724. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  725. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  726. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  727. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  728. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  729. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  730. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  731. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  732. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  733. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  734. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  735. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  736. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  737. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  738. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  739. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  740. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  741. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  742. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  743. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  744. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  745. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  746. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  747. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  748. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  749. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  750. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  751. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  752. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  753. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  754. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  755. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  756. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  757. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  758. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  759. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  760. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  761. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  762. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  763. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  764. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  765. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  766. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  767. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  768. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  769. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  770. return -EBUSY;
  771. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  772. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  773. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  774. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  775. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  776. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  777. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  778. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  779. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  780. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  781. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  782. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  783. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  784. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  785. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  786. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  787. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  788. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  789. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  790. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  791. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  792. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  793. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  794. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  795. /*
  796. * We must clear the FCS and FIFO error count.
  797. * These registers are cleared on read,
  798. * so we may pass a useless variable to store the value.
  799. */
  800. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  801. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  802. return 0;
  803. }
  804. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  805. {
  806. unsigned int i;
  807. u8 value;
  808. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  809. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  810. if ((value != 0xff) && (value != 0x00))
  811. return 0;
  812. udelay(REGISTER_BUSY_DELAY);
  813. }
  814. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  815. return -EACCES;
  816. }
  817. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  818. {
  819. unsigned int i;
  820. u16 eeprom;
  821. u8 reg_id;
  822. u8 value;
  823. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  824. return -EACCES;
  825. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  826. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  827. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  828. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  829. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  830. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  831. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  832. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  833. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  834. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  835. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  836. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  837. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  838. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  839. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  840. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  841. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  842. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  843. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  844. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  845. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  846. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  847. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  848. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  849. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  850. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  851. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  852. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  853. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  854. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  855. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  856. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  857. if (eeprom != 0xffff && eeprom != 0x0000) {
  858. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  859. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  860. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  861. }
  862. }
  863. return 0;
  864. }
  865. /*
  866. * Device state switch handlers.
  867. */
  868. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  869. enum dev_state state)
  870. {
  871. u32 reg;
  872. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  873. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  874. (state == STATE_RADIO_RX_OFF) ||
  875. (state == STATE_RADIO_RX_OFF_LINK));
  876. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  877. }
  878. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  879. enum dev_state state)
  880. {
  881. int mask = (state == STATE_RADIO_IRQ_OFF) ||
  882. (state == STATE_RADIO_IRQ_OFF_ISR);
  883. u32 reg;
  884. /*
  885. * When interrupts are being enabled, the interrupt registers
  886. * should clear the register to assure a clean state.
  887. */
  888. if (state == STATE_RADIO_IRQ_ON) {
  889. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  890. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  891. }
  892. /*
  893. * Only toggle the interrupts bits we are going to use.
  894. * Non-checked interrupt bits are disabled by default.
  895. */
  896. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  897. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  898. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  899. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  900. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  901. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  902. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  903. }
  904. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  905. {
  906. /*
  907. * Initialize all registers.
  908. */
  909. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  910. rt2500pci_init_registers(rt2x00dev) ||
  911. rt2500pci_init_bbp(rt2x00dev)))
  912. return -EIO;
  913. return 0;
  914. }
  915. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  916. {
  917. /*
  918. * Disable power
  919. */
  920. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  921. }
  922. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  923. enum dev_state state)
  924. {
  925. u32 reg, reg2;
  926. unsigned int i;
  927. char put_to_sleep;
  928. char bbp_state;
  929. char rf_state;
  930. put_to_sleep = (state != STATE_AWAKE);
  931. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  932. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  933. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  934. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  935. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  936. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  937. /*
  938. * Device is not guaranteed to be in the requested state yet.
  939. * We must wait until the register indicates that the
  940. * device has entered the correct state.
  941. */
  942. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  943. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg2);
  944. bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
  945. rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
  946. if (bbp_state == state && rf_state == state)
  947. return 0;
  948. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  949. msleep(10);
  950. }
  951. return -EBUSY;
  952. }
  953. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  954. enum dev_state state)
  955. {
  956. int retval = 0;
  957. switch (state) {
  958. case STATE_RADIO_ON:
  959. retval = rt2500pci_enable_radio(rt2x00dev);
  960. break;
  961. case STATE_RADIO_OFF:
  962. rt2500pci_disable_radio(rt2x00dev);
  963. break;
  964. case STATE_RADIO_RX_ON:
  965. case STATE_RADIO_RX_ON_LINK:
  966. case STATE_RADIO_RX_OFF:
  967. case STATE_RADIO_RX_OFF_LINK:
  968. rt2500pci_toggle_rx(rt2x00dev, state);
  969. break;
  970. case STATE_RADIO_IRQ_ON:
  971. case STATE_RADIO_IRQ_ON_ISR:
  972. case STATE_RADIO_IRQ_OFF:
  973. case STATE_RADIO_IRQ_OFF_ISR:
  974. rt2500pci_toggle_irq(rt2x00dev, state);
  975. break;
  976. case STATE_DEEP_SLEEP:
  977. case STATE_SLEEP:
  978. case STATE_STANDBY:
  979. case STATE_AWAKE:
  980. retval = rt2500pci_set_state(rt2x00dev, state);
  981. break;
  982. default:
  983. retval = -ENOTSUPP;
  984. break;
  985. }
  986. if (unlikely(retval))
  987. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  988. state, retval);
  989. return retval;
  990. }
  991. /*
  992. * TX descriptor initialization
  993. */
  994. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  995. struct sk_buff *skb,
  996. struct txentry_desc *txdesc)
  997. {
  998. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  999. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  1000. __le32 *txd = entry_priv->desc;
  1001. u32 word;
  1002. /*
  1003. * Start writing the descriptor words.
  1004. */
  1005. rt2x00_desc_read(txd, 1, &word);
  1006. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1007. rt2x00_desc_write(txd, 1, word);
  1008. rt2x00_desc_read(txd, 2, &word);
  1009. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1010. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1011. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1012. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1013. rt2x00_desc_write(txd, 2, word);
  1014. rt2x00_desc_read(txd, 3, &word);
  1015. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1016. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1017. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1018. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1019. rt2x00_desc_write(txd, 3, word);
  1020. rt2x00_desc_read(txd, 10, &word);
  1021. rt2x00_set_field32(&word, TXD_W10_RTS,
  1022. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1023. rt2x00_desc_write(txd, 10, word);
  1024. /*
  1025. * Writing TXD word 0 must the last to prevent a race condition with
  1026. * the device, whereby the device may take hold of the TXD before we
  1027. * finished updating it.
  1028. */
  1029. rt2x00_desc_read(txd, 0, &word);
  1030. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1031. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1032. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1033. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1034. rt2x00_set_field32(&word, TXD_W0_ACK,
  1035. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1036. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1037. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1038. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1039. (txdesc->rate_mode == RATE_MODE_OFDM));
  1040. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1041. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1042. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1043. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1044. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
  1045. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1046. rt2x00_desc_write(txd, 0, word);
  1047. /*
  1048. * Register descriptor details in skb frame descriptor.
  1049. */
  1050. skbdesc->desc = txd;
  1051. skbdesc->desc_len = TXD_DESC_SIZE;
  1052. }
  1053. /*
  1054. * TX data initialization
  1055. */
  1056. static void rt2500pci_write_beacon(struct queue_entry *entry,
  1057. struct txentry_desc *txdesc)
  1058. {
  1059. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1060. u32 reg;
  1061. /*
  1062. * Disable beaconing while we are reloading the beacon data,
  1063. * otherwise we might be sending out invalid data.
  1064. */
  1065. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1066. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1067. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1068. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1069. /*
  1070. * Write the TX descriptor for the beacon.
  1071. */
  1072. rt2500pci_write_tx_desc(rt2x00dev, entry->skb, txdesc);
  1073. /*
  1074. * Dump beacon to userspace through debugfs.
  1075. */
  1076. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  1077. /*
  1078. * Enable beaconing again.
  1079. */
  1080. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1081. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1082. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1083. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1084. }
  1085. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1086. const enum data_queue_qid queue)
  1087. {
  1088. u32 reg;
  1089. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1090. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  1091. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  1092. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  1093. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1094. }
  1095. static void rt2500pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  1096. const enum data_queue_qid qid)
  1097. {
  1098. u32 reg;
  1099. if (qid == QID_BEACON) {
  1100. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  1101. } else {
  1102. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1103. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  1104. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1105. }
  1106. }
  1107. /*
  1108. * RX control handlers
  1109. */
  1110. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1111. struct rxdone_entry_desc *rxdesc)
  1112. {
  1113. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1114. u32 word0;
  1115. u32 word2;
  1116. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1117. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1118. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1119. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1120. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1121. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1122. /*
  1123. * Obtain the status about this packet.
  1124. * When frame was received with an OFDM bitrate,
  1125. * the signal is the PLCP value. If it was received with
  1126. * a CCK bitrate the signal is the rate in 100kbit/s.
  1127. */
  1128. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1129. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1130. entry->queue->rt2x00dev->rssi_offset;
  1131. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1132. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1133. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1134. else
  1135. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1136. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1137. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1138. }
  1139. /*
  1140. * Interrupt functions.
  1141. */
  1142. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1143. const enum data_queue_qid queue_idx)
  1144. {
  1145. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1146. struct queue_entry_priv_pci *entry_priv;
  1147. struct queue_entry *entry;
  1148. struct txdone_entry_desc txdesc;
  1149. u32 word;
  1150. while (!rt2x00queue_empty(queue)) {
  1151. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1152. entry_priv = entry->priv_data;
  1153. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1154. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1155. !rt2x00_get_field32(word, TXD_W0_VALID))
  1156. break;
  1157. /*
  1158. * Obtain the status about this packet.
  1159. */
  1160. txdesc.flags = 0;
  1161. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1162. case 0: /* Success */
  1163. case 1: /* Success with retry */
  1164. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1165. break;
  1166. case 2: /* Failure, excessive retries */
  1167. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1168. /* Don't break, this is a failed frame! */
  1169. default: /* Failure */
  1170. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1171. }
  1172. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1173. rt2x00lib_txdone(entry, &txdesc);
  1174. }
  1175. }
  1176. static irqreturn_t rt2500pci_interrupt_thread(int irq, void *dev_instance)
  1177. {
  1178. struct rt2x00_dev *rt2x00dev = dev_instance;
  1179. u32 reg = rt2x00dev->irqvalue[0];
  1180. /*
  1181. * Handle interrupts, walk through all bits
  1182. * and run the tasks, the bits are checked in order of
  1183. * priority.
  1184. */
  1185. /*
  1186. * 1 - Beacon timer expired interrupt.
  1187. */
  1188. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1189. rt2x00lib_beacondone(rt2x00dev);
  1190. /*
  1191. * 2 - Rx ring done interrupt.
  1192. */
  1193. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1194. rt2x00pci_rxdone(rt2x00dev);
  1195. /*
  1196. * 3 - Atim ring transmit done interrupt.
  1197. */
  1198. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1199. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1200. /*
  1201. * 4 - Priority ring transmit done interrupt.
  1202. */
  1203. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1204. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1205. /*
  1206. * 5 - Tx ring transmit done interrupt.
  1207. */
  1208. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1209. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1210. /* Enable interrupts again. */
  1211. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1212. STATE_RADIO_IRQ_ON_ISR);
  1213. return IRQ_HANDLED;
  1214. }
  1215. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1216. {
  1217. struct rt2x00_dev *rt2x00dev = dev_instance;
  1218. u32 reg;
  1219. /*
  1220. * Get the interrupt sources & saved to local variable.
  1221. * Write register value back to clear pending interrupts.
  1222. */
  1223. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1224. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1225. if (!reg)
  1226. return IRQ_NONE;
  1227. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1228. return IRQ_HANDLED;
  1229. /* Store irqvalues for use in the interrupt thread. */
  1230. rt2x00dev->irqvalue[0] = reg;
  1231. /* Disable interrupts, will be enabled again in the interrupt thread. */
  1232. rt2x00dev->ops->lib->set_device_state(rt2x00dev,
  1233. STATE_RADIO_IRQ_OFF_ISR);
  1234. return IRQ_WAKE_THREAD;
  1235. }
  1236. /*
  1237. * Device probe functions.
  1238. */
  1239. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1240. {
  1241. struct eeprom_93cx6 eeprom;
  1242. u32 reg;
  1243. u16 word;
  1244. u8 *mac;
  1245. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1246. eeprom.data = rt2x00dev;
  1247. eeprom.register_read = rt2500pci_eepromregister_read;
  1248. eeprom.register_write = rt2500pci_eepromregister_write;
  1249. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1250. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1251. eeprom.reg_data_in = 0;
  1252. eeprom.reg_data_out = 0;
  1253. eeprom.reg_data_clock = 0;
  1254. eeprom.reg_chip_select = 0;
  1255. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1256. EEPROM_SIZE / sizeof(u16));
  1257. /*
  1258. * Start validation of the data that has been read.
  1259. */
  1260. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1261. if (!is_valid_ether_addr(mac)) {
  1262. random_ether_addr(mac);
  1263. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1264. }
  1265. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1266. if (word == 0xffff) {
  1267. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1268. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1269. ANTENNA_SW_DIVERSITY);
  1270. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1271. ANTENNA_SW_DIVERSITY);
  1272. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1273. LED_MODE_DEFAULT);
  1274. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1275. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1276. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1277. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1278. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1279. }
  1280. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1281. if (word == 0xffff) {
  1282. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1283. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1284. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1285. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1286. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1287. }
  1288. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1289. if (word == 0xffff) {
  1290. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1291. DEFAULT_RSSI_OFFSET);
  1292. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1293. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1294. }
  1295. return 0;
  1296. }
  1297. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1298. {
  1299. u32 reg;
  1300. u16 value;
  1301. u16 eeprom;
  1302. /*
  1303. * Read EEPROM word for configuration.
  1304. */
  1305. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1306. /*
  1307. * Identify RF chipset.
  1308. */
  1309. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1310. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1311. rt2x00_set_chip(rt2x00dev, RT2560, value,
  1312. rt2x00_get_field32(reg, CSR0_REVISION));
  1313. if (!rt2x00_rf(rt2x00dev, RF2522) &&
  1314. !rt2x00_rf(rt2x00dev, RF2523) &&
  1315. !rt2x00_rf(rt2x00dev, RF2524) &&
  1316. !rt2x00_rf(rt2x00dev, RF2525) &&
  1317. !rt2x00_rf(rt2x00dev, RF2525E) &&
  1318. !rt2x00_rf(rt2x00dev, RF5222)) {
  1319. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1320. return -ENODEV;
  1321. }
  1322. /*
  1323. * Identify default antenna configuration.
  1324. */
  1325. rt2x00dev->default_ant.tx =
  1326. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1327. rt2x00dev->default_ant.rx =
  1328. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1329. /*
  1330. * Store led mode, for correct led behaviour.
  1331. */
  1332. #ifdef CONFIG_RT2X00_LIB_LEDS
  1333. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1334. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1335. if (value == LED_MODE_TXRX_ACTIVITY ||
  1336. value == LED_MODE_DEFAULT ||
  1337. value == LED_MODE_ASUS)
  1338. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1339. LED_TYPE_ACTIVITY);
  1340. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1341. /*
  1342. * Detect if this device has an hardware controlled radio.
  1343. */
  1344. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1345. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1346. /*
  1347. * Check if the BBP tuning should be enabled.
  1348. */
  1349. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1350. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1351. __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
  1352. /*
  1353. * Read the RSSI <-> dBm offset information.
  1354. */
  1355. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1356. rt2x00dev->rssi_offset =
  1357. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1358. return 0;
  1359. }
  1360. /*
  1361. * RF value list for RF2522
  1362. * Supports: 2.4 GHz
  1363. */
  1364. static const struct rf_channel rf_vals_bg_2522[] = {
  1365. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1366. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1367. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1368. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1369. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1370. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1371. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1372. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1373. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1374. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1375. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1376. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1377. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1378. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1379. };
  1380. /*
  1381. * RF value list for RF2523
  1382. * Supports: 2.4 GHz
  1383. */
  1384. static const struct rf_channel rf_vals_bg_2523[] = {
  1385. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1386. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1387. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1388. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1389. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1390. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1391. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1392. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1393. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1394. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1395. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1396. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1397. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1398. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1399. };
  1400. /*
  1401. * RF value list for RF2524
  1402. * Supports: 2.4 GHz
  1403. */
  1404. static const struct rf_channel rf_vals_bg_2524[] = {
  1405. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1406. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1407. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1408. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1409. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1410. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1411. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1412. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1413. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1414. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1415. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1416. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1417. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1418. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1419. };
  1420. /*
  1421. * RF value list for RF2525
  1422. * Supports: 2.4 GHz
  1423. */
  1424. static const struct rf_channel rf_vals_bg_2525[] = {
  1425. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1426. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1427. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1428. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1429. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1430. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1431. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1432. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1433. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1434. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1435. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1436. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1437. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1438. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1439. };
  1440. /*
  1441. * RF value list for RF2525e
  1442. * Supports: 2.4 GHz
  1443. */
  1444. static const struct rf_channel rf_vals_bg_2525e[] = {
  1445. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1446. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1447. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1448. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1449. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1450. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1451. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1452. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1453. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1454. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1455. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1456. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1457. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1458. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1459. };
  1460. /*
  1461. * RF value list for RF5222
  1462. * Supports: 2.4 GHz & 5.2 GHz
  1463. */
  1464. static const struct rf_channel rf_vals_5222[] = {
  1465. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1466. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1467. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1468. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1469. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1470. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1471. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1472. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1473. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1474. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1475. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1476. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1477. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1478. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1479. /* 802.11 UNI / HyperLan 2 */
  1480. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1481. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1482. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1483. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1484. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1485. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1486. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1487. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1488. /* 802.11 HyperLan 2 */
  1489. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1490. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1491. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1492. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1493. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1494. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1495. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1496. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1497. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1498. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1499. /* 802.11 UNII */
  1500. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1501. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1502. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1503. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1504. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1505. };
  1506. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1507. {
  1508. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1509. struct channel_info *info;
  1510. char *tx_power;
  1511. unsigned int i;
  1512. /*
  1513. * Initialize all hw fields.
  1514. */
  1515. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1516. IEEE80211_HW_SIGNAL_DBM |
  1517. IEEE80211_HW_SUPPORTS_PS |
  1518. IEEE80211_HW_PS_NULLFUNC_STACK;
  1519. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1520. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1521. rt2x00_eeprom_addr(rt2x00dev,
  1522. EEPROM_MAC_ADDR_0));
  1523. /*
  1524. * Initialize hw_mode information.
  1525. */
  1526. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1527. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1528. if (rt2x00_rf(rt2x00dev, RF2522)) {
  1529. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1530. spec->channels = rf_vals_bg_2522;
  1531. } else if (rt2x00_rf(rt2x00dev, RF2523)) {
  1532. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1533. spec->channels = rf_vals_bg_2523;
  1534. } else if (rt2x00_rf(rt2x00dev, RF2524)) {
  1535. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1536. spec->channels = rf_vals_bg_2524;
  1537. } else if (rt2x00_rf(rt2x00dev, RF2525)) {
  1538. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1539. spec->channels = rf_vals_bg_2525;
  1540. } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
  1541. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1542. spec->channels = rf_vals_bg_2525e;
  1543. } else if (rt2x00_rf(rt2x00dev, RF5222)) {
  1544. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1545. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1546. spec->channels = rf_vals_5222;
  1547. }
  1548. /*
  1549. * Create channel information array
  1550. */
  1551. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1552. if (!info)
  1553. return -ENOMEM;
  1554. spec->channels_info = info;
  1555. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1556. for (i = 0; i < 14; i++)
  1557. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1558. if (spec->num_channels > 14) {
  1559. for (i = 14; i < spec->num_channels; i++)
  1560. info[i].tx_power1 = DEFAULT_TXPOWER;
  1561. }
  1562. return 0;
  1563. }
  1564. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1565. {
  1566. int retval;
  1567. /*
  1568. * Allocate eeprom data.
  1569. */
  1570. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1571. if (retval)
  1572. return retval;
  1573. retval = rt2500pci_init_eeprom(rt2x00dev);
  1574. if (retval)
  1575. return retval;
  1576. /*
  1577. * Initialize hw specifications.
  1578. */
  1579. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1580. if (retval)
  1581. return retval;
  1582. /*
  1583. * This device requires the atim queue and DMA-mapped skbs.
  1584. */
  1585. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1586. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1587. /*
  1588. * Set the rssi offset.
  1589. */
  1590. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1591. return 0;
  1592. }
  1593. /*
  1594. * IEEE80211 stack callback functions.
  1595. */
  1596. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1597. {
  1598. struct rt2x00_dev *rt2x00dev = hw->priv;
  1599. u64 tsf;
  1600. u32 reg;
  1601. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1602. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1603. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1604. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1605. return tsf;
  1606. }
  1607. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1608. {
  1609. struct rt2x00_dev *rt2x00dev = hw->priv;
  1610. u32 reg;
  1611. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1612. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1613. }
  1614. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1615. .tx = rt2x00mac_tx,
  1616. .start = rt2x00mac_start,
  1617. .stop = rt2x00mac_stop,
  1618. .add_interface = rt2x00mac_add_interface,
  1619. .remove_interface = rt2x00mac_remove_interface,
  1620. .config = rt2x00mac_config,
  1621. .configure_filter = rt2x00mac_configure_filter,
  1622. .set_tim = rt2x00mac_set_tim,
  1623. .sw_scan_start = rt2x00mac_sw_scan_start,
  1624. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  1625. .get_stats = rt2x00mac_get_stats,
  1626. .bss_info_changed = rt2x00mac_bss_info_changed,
  1627. .conf_tx = rt2x00mac_conf_tx,
  1628. .get_tsf = rt2500pci_get_tsf,
  1629. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1630. .rfkill_poll = rt2x00mac_rfkill_poll,
  1631. };
  1632. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1633. .irq_handler = rt2500pci_interrupt,
  1634. .irq_handler_thread = rt2500pci_interrupt_thread,
  1635. .probe_hw = rt2500pci_probe_hw,
  1636. .initialize = rt2x00pci_initialize,
  1637. .uninitialize = rt2x00pci_uninitialize,
  1638. .get_entry_state = rt2500pci_get_entry_state,
  1639. .clear_entry = rt2500pci_clear_entry,
  1640. .set_device_state = rt2500pci_set_device_state,
  1641. .rfkill_poll = rt2500pci_rfkill_poll,
  1642. .link_stats = rt2500pci_link_stats,
  1643. .reset_tuner = rt2500pci_reset_tuner,
  1644. .link_tuner = rt2500pci_link_tuner,
  1645. .write_tx_desc = rt2500pci_write_tx_desc,
  1646. .write_beacon = rt2500pci_write_beacon,
  1647. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1648. .kill_tx_queue = rt2500pci_kill_tx_queue,
  1649. .fill_rxdone = rt2500pci_fill_rxdone,
  1650. .config_filter = rt2500pci_config_filter,
  1651. .config_intf = rt2500pci_config_intf,
  1652. .config_erp = rt2500pci_config_erp,
  1653. .config_ant = rt2500pci_config_ant,
  1654. .config = rt2500pci_config,
  1655. };
  1656. static const struct data_queue_desc rt2500pci_queue_rx = {
  1657. .entry_num = RX_ENTRIES,
  1658. .data_size = DATA_FRAME_SIZE,
  1659. .desc_size = RXD_DESC_SIZE,
  1660. .priv_size = sizeof(struct queue_entry_priv_pci),
  1661. };
  1662. static const struct data_queue_desc rt2500pci_queue_tx = {
  1663. .entry_num = TX_ENTRIES,
  1664. .data_size = DATA_FRAME_SIZE,
  1665. .desc_size = TXD_DESC_SIZE,
  1666. .priv_size = sizeof(struct queue_entry_priv_pci),
  1667. };
  1668. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1669. .entry_num = BEACON_ENTRIES,
  1670. .data_size = MGMT_FRAME_SIZE,
  1671. .desc_size = TXD_DESC_SIZE,
  1672. .priv_size = sizeof(struct queue_entry_priv_pci),
  1673. };
  1674. static const struct data_queue_desc rt2500pci_queue_atim = {
  1675. .entry_num = ATIM_ENTRIES,
  1676. .data_size = DATA_FRAME_SIZE,
  1677. .desc_size = TXD_DESC_SIZE,
  1678. .priv_size = sizeof(struct queue_entry_priv_pci),
  1679. };
  1680. static const struct rt2x00_ops rt2500pci_ops = {
  1681. .name = KBUILD_MODNAME,
  1682. .max_sta_intf = 1,
  1683. .max_ap_intf = 1,
  1684. .eeprom_size = EEPROM_SIZE,
  1685. .rf_size = RF_SIZE,
  1686. .tx_queues = NUM_TX_QUEUES,
  1687. .extra_tx_headroom = 0,
  1688. .rx = &rt2500pci_queue_rx,
  1689. .tx = &rt2500pci_queue_tx,
  1690. .bcn = &rt2500pci_queue_bcn,
  1691. .atim = &rt2500pci_queue_atim,
  1692. .lib = &rt2500pci_rt2x00_ops,
  1693. .hw = &rt2500pci_mac80211_ops,
  1694. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1695. .debugfs = &rt2500pci_rt2x00debug,
  1696. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1697. };
  1698. /*
  1699. * RT2500pci module information.
  1700. */
  1701. static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
  1702. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1703. { 0, }
  1704. };
  1705. MODULE_AUTHOR(DRV_PROJECT);
  1706. MODULE_VERSION(DRV_VERSION);
  1707. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1708. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1709. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1710. MODULE_LICENSE("GPL");
  1711. static struct pci_driver rt2500pci_driver = {
  1712. .name = KBUILD_MODNAME,
  1713. .id_table = rt2500pci_device_table,
  1714. .probe = rt2x00pci_probe,
  1715. .remove = __devexit_p(rt2x00pci_remove),
  1716. .suspend = rt2x00pci_suspend,
  1717. .resume = rt2x00pci_resume,
  1718. };
  1719. static int __init rt2500pci_init(void)
  1720. {
  1721. return pci_register_driver(&rt2500pci_driver);
  1722. }
  1723. static void __exit rt2500pci_exit(void)
  1724. {
  1725. pci_unregister_driver(&rt2500pci_driver);
  1726. }
  1727. module_init(rt2500pci_init);
  1728. module_exit(rt2500pci_exit);