evergreen.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  42. {
  43. u16 ctl, v;
  44. int cap, err;
  45. cap = pci_pcie_cap(rdev->pdev);
  46. if (!cap)
  47. return;
  48. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  49. if (err)
  50. return;
  51. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  52. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  53. * to avoid hangs or perfomance issues
  54. */
  55. if ((v == 0) || (v == 6) || (v == 7)) {
  56. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  57. ctl |= (2 << 12);
  58. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  59. }
  60. }
  61. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  62. {
  63. /* enable the pflip int */
  64. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  65. }
  66. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  67. {
  68. /* disable the pflip int */
  69. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  70. }
  71. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  72. {
  73. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  74. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  75. int i;
  76. /* Lock the graphics update lock */
  77. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  78. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  79. /* update the scanout addresses */
  80. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  81. upper_32_bits(crtc_base));
  82. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  83. (u32)crtc_base);
  84. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  85. upper_32_bits(crtc_base));
  86. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  87. (u32)crtc_base);
  88. /* Wait for update_pending to go high. */
  89. for (i = 0; i < rdev->usec_timeout; i++) {
  90. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  91. break;
  92. udelay(1);
  93. }
  94. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  95. /* Unlock the lock, so double-buffering can take place inside vblank */
  96. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  97. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  98. /* Return current update_pending status: */
  99. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  100. }
  101. /* get temperature in millidegrees */
  102. int evergreen_get_temp(struct radeon_device *rdev)
  103. {
  104. u32 temp, toffset;
  105. int actual_temp = 0;
  106. if (rdev->family == CHIP_JUNIPER) {
  107. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  108. TOFFSET_SHIFT;
  109. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  110. TS0_ADC_DOUT_SHIFT;
  111. if (toffset & 0x100)
  112. actual_temp = temp / 2 - (0x200 - toffset);
  113. else
  114. actual_temp = temp / 2 + toffset;
  115. actual_temp = actual_temp * 1000;
  116. } else {
  117. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  118. ASIC_T_SHIFT;
  119. if (temp & 0x400)
  120. actual_temp = -256;
  121. else if (temp & 0x200)
  122. actual_temp = 255;
  123. else if (temp & 0x100) {
  124. actual_temp = temp & 0x1ff;
  125. actual_temp |= ~0x1ff;
  126. } else
  127. actual_temp = temp & 0xff;
  128. actual_temp = (actual_temp * 1000) / 2;
  129. }
  130. return actual_temp;
  131. }
  132. int sumo_get_temp(struct radeon_device *rdev)
  133. {
  134. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  135. int actual_temp = temp - 49;
  136. return actual_temp * 1000;
  137. }
  138. void sumo_pm_init_profile(struct radeon_device *rdev)
  139. {
  140. int idx;
  141. /* default */
  142. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  143. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  144. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  145. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  146. /* low,mid sh/mh */
  147. if (rdev->flags & RADEON_IS_MOBILITY)
  148. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  149. else
  150. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  156. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  157. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  158. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  160. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  161. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  163. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  164. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  165. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  166. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  167. /* high sh/mh */
  168. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  169. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  170. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  171. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  172. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  173. rdev->pm.power_state[idx].num_clock_modes - 1;
  174. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  175. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  176. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  177. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  178. rdev->pm.power_state[idx].num_clock_modes - 1;
  179. }
  180. void evergreen_pm_misc(struct radeon_device *rdev)
  181. {
  182. int req_ps_idx = rdev->pm.requested_power_state_index;
  183. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  184. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  185. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  186. if (voltage->type == VOLTAGE_SW) {
  187. /* 0xff01 is a flag rather then an actual voltage */
  188. if (voltage->voltage == 0xff01)
  189. return;
  190. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  191. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  192. rdev->pm.current_vddc = voltage->voltage;
  193. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  194. }
  195. /* 0xff01 is a flag rather then an actual voltage */
  196. if (voltage->vddci == 0xff01)
  197. return;
  198. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  199. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  200. rdev->pm.current_vddci = voltage->vddci;
  201. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  202. }
  203. }
  204. }
  205. void evergreen_pm_prepare(struct radeon_device *rdev)
  206. {
  207. struct drm_device *ddev = rdev->ddev;
  208. struct drm_crtc *crtc;
  209. struct radeon_crtc *radeon_crtc;
  210. u32 tmp;
  211. /* disable any active CRTCs */
  212. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  213. radeon_crtc = to_radeon_crtc(crtc);
  214. if (radeon_crtc->enabled) {
  215. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  216. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  217. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  218. }
  219. }
  220. }
  221. void evergreen_pm_finish(struct radeon_device *rdev)
  222. {
  223. struct drm_device *ddev = rdev->ddev;
  224. struct drm_crtc *crtc;
  225. struct radeon_crtc *radeon_crtc;
  226. u32 tmp;
  227. /* enable any active CRTCs */
  228. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  229. radeon_crtc = to_radeon_crtc(crtc);
  230. if (radeon_crtc->enabled) {
  231. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  232. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  233. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  234. }
  235. }
  236. }
  237. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  238. {
  239. bool connected = false;
  240. switch (hpd) {
  241. case RADEON_HPD_1:
  242. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  243. connected = true;
  244. break;
  245. case RADEON_HPD_2:
  246. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  247. connected = true;
  248. break;
  249. case RADEON_HPD_3:
  250. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  251. connected = true;
  252. break;
  253. case RADEON_HPD_4:
  254. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  255. connected = true;
  256. break;
  257. case RADEON_HPD_5:
  258. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  259. connected = true;
  260. break;
  261. case RADEON_HPD_6:
  262. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  263. connected = true;
  264. break;
  265. default:
  266. break;
  267. }
  268. return connected;
  269. }
  270. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  271. enum radeon_hpd_id hpd)
  272. {
  273. u32 tmp;
  274. bool connected = evergreen_hpd_sense(rdev, hpd);
  275. switch (hpd) {
  276. case RADEON_HPD_1:
  277. tmp = RREG32(DC_HPD1_INT_CONTROL);
  278. if (connected)
  279. tmp &= ~DC_HPDx_INT_POLARITY;
  280. else
  281. tmp |= DC_HPDx_INT_POLARITY;
  282. WREG32(DC_HPD1_INT_CONTROL, tmp);
  283. break;
  284. case RADEON_HPD_2:
  285. tmp = RREG32(DC_HPD2_INT_CONTROL);
  286. if (connected)
  287. tmp &= ~DC_HPDx_INT_POLARITY;
  288. else
  289. tmp |= DC_HPDx_INT_POLARITY;
  290. WREG32(DC_HPD2_INT_CONTROL, tmp);
  291. break;
  292. case RADEON_HPD_3:
  293. tmp = RREG32(DC_HPD3_INT_CONTROL);
  294. if (connected)
  295. tmp &= ~DC_HPDx_INT_POLARITY;
  296. else
  297. tmp |= DC_HPDx_INT_POLARITY;
  298. WREG32(DC_HPD3_INT_CONTROL, tmp);
  299. break;
  300. case RADEON_HPD_4:
  301. tmp = RREG32(DC_HPD4_INT_CONTROL);
  302. if (connected)
  303. tmp &= ~DC_HPDx_INT_POLARITY;
  304. else
  305. tmp |= DC_HPDx_INT_POLARITY;
  306. WREG32(DC_HPD4_INT_CONTROL, tmp);
  307. break;
  308. case RADEON_HPD_5:
  309. tmp = RREG32(DC_HPD5_INT_CONTROL);
  310. if (connected)
  311. tmp &= ~DC_HPDx_INT_POLARITY;
  312. else
  313. tmp |= DC_HPDx_INT_POLARITY;
  314. WREG32(DC_HPD5_INT_CONTROL, tmp);
  315. break;
  316. case RADEON_HPD_6:
  317. tmp = RREG32(DC_HPD6_INT_CONTROL);
  318. if (connected)
  319. tmp &= ~DC_HPDx_INT_POLARITY;
  320. else
  321. tmp |= DC_HPDx_INT_POLARITY;
  322. WREG32(DC_HPD6_INT_CONTROL, tmp);
  323. break;
  324. default:
  325. break;
  326. }
  327. }
  328. void evergreen_hpd_init(struct radeon_device *rdev)
  329. {
  330. struct drm_device *dev = rdev->ddev;
  331. struct drm_connector *connector;
  332. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  333. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  334. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  335. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  336. switch (radeon_connector->hpd.hpd) {
  337. case RADEON_HPD_1:
  338. WREG32(DC_HPD1_CONTROL, tmp);
  339. rdev->irq.hpd[0] = true;
  340. break;
  341. case RADEON_HPD_2:
  342. WREG32(DC_HPD2_CONTROL, tmp);
  343. rdev->irq.hpd[1] = true;
  344. break;
  345. case RADEON_HPD_3:
  346. WREG32(DC_HPD3_CONTROL, tmp);
  347. rdev->irq.hpd[2] = true;
  348. break;
  349. case RADEON_HPD_4:
  350. WREG32(DC_HPD4_CONTROL, tmp);
  351. rdev->irq.hpd[3] = true;
  352. break;
  353. case RADEON_HPD_5:
  354. WREG32(DC_HPD5_CONTROL, tmp);
  355. rdev->irq.hpd[4] = true;
  356. break;
  357. case RADEON_HPD_6:
  358. WREG32(DC_HPD6_CONTROL, tmp);
  359. rdev->irq.hpd[5] = true;
  360. break;
  361. default:
  362. break;
  363. }
  364. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  365. }
  366. if (rdev->irq.installed)
  367. evergreen_irq_set(rdev);
  368. }
  369. void evergreen_hpd_fini(struct radeon_device *rdev)
  370. {
  371. struct drm_device *dev = rdev->ddev;
  372. struct drm_connector *connector;
  373. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  374. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  375. switch (radeon_connector->hpd.hpd) {
  376. case RADEON_HPD_1:
  377. WREG32(DC_HPD1_CONTROL, 0);
  378. rdev->irq.hpd[0] = false;
  379. break;
  380. case RADEON_HPD_2:
  381. WREG32(DC_HPD2_CONTROL, 0);
  382. rdev->irq.hpd[1] = false;
  383. break;
  384. case RADEON_HPD_3:
  385. WREG32(DC_HPD3_CONTROL, 0);
  386. rdev->irq.hpd[2] = false;
  387. break;
  388. case RADEON_HPD_4:
  389. WREG32(DC_HPD4_CONTROL, 0);
  390. rdev->irq.hpd[3] = false;
  391. break;
  392. case RADEON_HPD_5:
  393. WREG32(DC_HPD5_CONTROL, 0);
  394. rdev->irq.hpd[4] = false;
  395. break;
  396. case RADEON_HPD_6:
  397. WREG32(DC_HPD6_CONTROL, 0);
  398. rdev->irq.hpd[5] = false;
  399. break;
  400. default:
  401. break;
  402. }
  403. }
  404. }
  405. /* watermark setup */
  406. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  407. struct radeon_crtc *radeon_crtc,
  408. struct drm_display_mode *mode,
  409. struct drm_display_mode *other_mode)
  410. {
  411. u32 tmp;
  412. /*
  413. * Line Buffer Setup
  414. * There are 3 line buffers, each one shared by 2 display controllers.
  415. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  416. * the display controllers. The paritioning is done via one of four
  417. * preset allocations specified in bits 2:0:
  418. * first display controller
  419. * 0 - first half of lb (3840 * 2)
  420. * 1 - first 3/4 of lb (5760 * 2)
  421. * 2 - whole lb (7680 * 2), other crtc must be disabled
  422. * 3 - first 1/4 of lb (1920 * 2)
  423. * second display controller
  424. * 4 - second half of lb (3840 * 2)
  425. * 5 - second 3/4 of lb (5760 * 2)
  426. * 6 - whole lb (7680 * 2), other crtc must be disabled
  427. * 7 - last 1/4 of lb (1920 * 2)
  428. */
  429. /* this can get tricky if we have two large displays on a paired group
  430. * of crtcs. Ideally for multiple large displays we'd assign them to
  431. * non-linked crtcs for maximum line buffer allocation.
  432. */
  433. if (radeon_crtc->base.enabled && mode) {
  434. if (other_mode)
  435. tmp = 0; /* 1/2 */
  436. else
  437. tmp = 2; /* whole */
  438. } else
  439. tmp = 0;
  440. /* second controller of the pair uses second half of the lb */
  441. if (radeon_crtc->crtc_id % 2)
  442. tmp += 4;
  443. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  444. if (radeon_crtc->base.enabled && mode) {
  445. switch (tmp) {
  446. case 0:
  447. case 4:
  448. default:
  449. if (ASIC_IS_DCE5(rdev))
  450. return 4096 * 2;
  451. else
  452. return 3840 * 2;
  453. case 1:
  454. case 5:
  455. if (ASIC_IS_DCE5(rdev))
  456. return 6144 * 2;
  457. else
  458. return 5760 * 2;
  459. case 2:
  460. case 6:
  461. if (ASIC_IS_DCE5(rdev))
  462. return 8192 * 2;
  463. else
  464. return 7680 * 2;
  465. case 3:
  466. case 7:
  467. if (ASIC_IS_DCE5(rdev))
  468. return 2048 * 2;
  469. else
  470. return 1920 * 2;
  471. }
  472. }
  473. /* controller not enabled, so no lb used */
  474. return 0;
  475. }
  476. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  477. {
  478. u32 tmp = RREG32(MC_SHARED_CHMAP);
  479. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  480. case 0:
  481. default:
  482. return 1;
  483. case 1:
  484. return 2;
  485. case 2:
  486. return 4;
  487. case 3:
  488. return 8;
  489. }
  490. }
  491. struct evergreen_wm_params {
  492. u32 dram_channels; /* number of dram channels */
  493. u32 yclk; /* bandwidth per dram data pin in kHz */
  494. u32 sclk; /* engine clock in kHz */
  495. u32 disp_clk; /* display clock in kHz */
  496. u32 src_width; /* viewport width */
  497. u32 active_time; /* active display time in ns */
  498. u32 blank_time; /* blank time in ns */
  499. bool interlaced; /* mode is interlaced */
  500. fixed20_12 vsc; /* vertical scale ratio */
  501. u32 num_heads; /* number of active crtcs */
  502. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  503. u32 lb_size; /* line buffer allocated to pipe */
  504. u32 vtaps; /* vertical scaler taps */
  505. };
  506. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  507. {
  508. /* Calculate DRAM Bandwidth and the part allocated to display. */
  509. fixed20_12 dram_efficiency; /* 0.7 */
  510. fixed20_12 yclk, dram_channels, bandwidth;
  511. fixed20_12 a;
  512. a.full = dfixed_const(1000);
  513. yclk.full = dfixed_const(wm->yclk);
  514. yclk.full = dfixed_div(yclk, a);
  515. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  516. a.full = dfixed_const(10);
  517. dram_efficiency.full = dfixed_const(7);
  518. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  519. bandwidth.full = dfixed_mul(dram_channels, yclk);
  520. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  521. return dfixed_trunc(bandwidth);
  522. }
  523. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  524. {
  525. /* Calculate DRAM Bandwidth and the part allocated to display. */
  526. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  527. fixed20_12 yclk, dram_channels, bandwidth;
  528. fixed20_12 a;
  529. a.full = dfixed_const(1000);
  530. yclk.full = dfixed_const(wm->yclk);
  531. yclk.full = dfixed_div(yclk, a);
  532. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  533. a.full = dfixed_const(10);
  534. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  535. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  536. bandwidth.full = dfixed_mul(dram_channels, yclk);
  537. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  538. return dfixed_trunc(bandwidth);
  539. }
  540. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  541. {
  542. /* Calculate the display Data return Bandwidth */
  543. fixed20_12 return_efficiency; /* 0.8 */
  544. fixed20_12 sclk, bandwidth;
  545. fixed20_12 a;
  546. a.full = dfixed_const(1000);
  547. sclk.full = dfixed_const(wm->sclk);
  548. sclk.full = dfixed_div(sclk, a);
  549. a.full = dfixed_const(10);
  550. return_efficiency.full = dfixed_const(8);
  551. return_efficiency.full = dfixed_div(return_efficiency, a);
  552. a.full = dfixed_const(32);
  553. bandwidth.full = dfixed_mul(a, sclk);
  554. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  555. return dfixed_trunc(bandwidth);
  556. }
  557. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  558. {
  559. /* Calculate the DMIF Request Bandwidth */
  560. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  561. fixed20_12 disp_clk, bandwidth;
  562. fixed20_12 a;
  563. a.full = dfixed_const(1000);
  564. disp_clk.full = dfixed_const(wm->disp_clk);
  565. disp_clk.full = dfixed_div(disp_clk, a);
  566. a.full = dfixed_const(10);
  567. disp_clk_request_efficiency.full = dfixed_const(8);
  568. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  569. a.full = dfixed_const(32);
  570. bandwidth.full = dfixed_mul(a, disp_clk);
  571. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  572. return dfixed_trunc(bandwidth);
  573. }
  574. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  575. {
  576. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  577. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  578. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  579. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  580. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  581. }
  582. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  583. {
  584. /* Calculate the display mode Average Bandwidth
  585. * DisplayMode should contain the source and destination dimensions,
  586. * timing, etc.
  587. */
  588. fixed20_12 bpp;
  589. fixed20_12 line_time;
  590. fixed20_12 src_width;
  591. fixed20_12 bandwidth;
  592. fixed20_12 a;
  593. a.full = dfixed_const(1000);
  594. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  595. line_time.full = dfixed_div(line_time, a);
  596. bpp.full = dfixed_const(wm->bytes_per_pixel);
  597. src_width.full = dfixed_const(wm->src_width);
  598. bandwidth.full = dfixed_mul(src_width, bpp);
  599. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  600. bandwidth.full = dfixed_div(bandwidth, line_time);
  601. return dfixed_trunc(bandwidth);
  602. }
  603. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  604. {
  605. /* First calcualte the latency in ns */
  606. u32 mc_latency = 2000; /* 2000 ns. */
  607. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  608. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  609. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  610. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  611. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  612. (wm->num_heads * cursor_line_pair_return_time);
  613. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  614. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  615. fixed20_12 a, b, c;
  616. if (wm->num_heads == 0)
  617. return 0;
  618. a.full = dfixed_const(2);
  619. b.full = dfixed_const(1);
  620. if ((wm->vsc.full > a.full) ||
  621. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  622. (wm->vtaps >= 5) ||
  623. ((wm->vsc.full >= a.full) && wm->interlaced))
  624. max_src_lines_per_dst_line = 4;
  625. else
  626. max_src_lines_per_dst_line = 2;
  627. a.full = dfixed_const(available_bandwidth);
  628. b.full = dfixed_const(wm->num_heads);
  629. a.full = dfixed_div(a, b);
  630. b.full = dfixed_const(1000);
  631. c.full = dfixed_const(wm->disp_clk);
  632. b.full = dfixed_div(c, b);
  633. c.full = dfixed_const(wm->bytes_per_pixel);
  634. b.full = dfixed_mul(b, c);
  635. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  636. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  637. b.full = dfixed_const(1000);
  638. c.full = dfixed_const(lb_fill_bw);
  639. b.full = dfixed_div(c, b);
  640. a.full = dfixed_div(a, b);
  641. line_fill_time = dfixed_trunc(a);
  642. if (line_fill_time < wm->active_time)
  643. return latency;
  644. else
  645. return latency + (line_fill_time - wm->active_time);
  646. }
  647. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  648. {
  649. if (evergreen_average_bandwidth(wm) <=
  650. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  651. return true;
  652. else
  653. return false;
  654. };
  655. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  656. {
  657. if (evergreen_average_bandwidth(wm) <=
  658. (evergreen_available_bandwidth(wm) / wm->num_heads))
  659. return true;
  660. else
  661. return false;
  662. };
  663. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  664. {
  665. u32 lb_partitions = wm->lb_size / wm->src_width;
  666. u32 line_time = wm->active_time + wm->blank_time;
  667. u32 latency_tolerant_lines;
  668. u32 latency_hiding;
  669. fixed20_12 a;
  670. a.full = dfixed_const(1);
  671. if (wm->vsc.full > a.full)
  672. latency_tolerant_lines = 1;
  673. else {
  674. if (lb_partitions <= (wm->vtaps + 1))
  675. latency_tolerant_lines = 1;
  676. else
  677. latency_tolerant_lines = 2;
  678. }
  679. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  680. if (evergreen_latency_watermark(wm) <= latency_hiding)
  681. return true;
  682. else
  683. return false;
  684. }
  685. static void evergreen_program_watermarks(struct radeon_device *rdev,
  686. struct radeon_crtc *radeon_crtc,
  687. u32 lb_size, u32 num_heads)
  688. {
  689. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  690. struct evergreen_wm_params wm;
  691. u32 pixel_period;
  692. u32 line_time = 0;
  693. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  694. u32 priority_a_mark = 0, priority_b_mark = 0;
  695. u32 priority_a_cnt = PRIORITY_OFF;
  696. u32 priority_b_cnt = PRIORITY_OFF;
  697. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  698. u32 tmp, arb_control3;
  699. fixed20_12 a, b, c;
  700. if (radeon_crtc->base.enabled && num_heads && mode) {
  701. pixel_period = 1000000 / (u32)mode->clock;
  702. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  703. priority_a_cnt = 0;
  704. priority_b_cnt = 0;
  705. wm.yclk = rdev->pm.current_mclk * 10;
  706. wm.sclk = rdev->pm.current_sclk * 10;
  707. wm.disp_clk = mode->clock;
  708. wm.src_width = mode->crtc_hdisplay;
  709. wm.active_time = mode->crtc_hdisplay * pixel_period;
  710. wm.blank_time = line_time - wm.active_time;
  711. wm.interlaced = false;
  712. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  713. wm.interlaced = true;
  714. wm.vsc = radeon_crtc->vsc;
  715. wm.vtaps = 1;
  716. if (radeon_crtc->rmx_type != RMX_OFF)
  717. wm.vtaps = 2;
  718. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  719. wm.lb_size = lb_size;
  720. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  721. wm.num_heads = num_heads;
  722. /* set for high clocks */
  723. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  724. /* set for low clocks */
  725. /* wm.yclk = low clk; wm.sclk = low clk */
  726. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  727. /* possibly force display priority to high */
  728. /* should really do this at mode validation time... */
  729. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  730. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  731. !evergreen_check_latency_hiding(&wm) ||
  732. (rdev->disp_priority == 2)) {
  733. DRM_DEBUG_KMS("force priority to high\n");
  734. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  735. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  736. }
  737. a.full = dfixed_const(1000);
  738. b.full = dfixed_const(mode->clock);
  739. b.full = dfixed_div(b, a);
  740. c.full = dfixed_const(latency_watermark_a);
  741. c.full = dfixed_mul(c, b);
  742. c.full = dfixed_mul(c, radeon_crtc->hsc);
  743. c.full = dfixed_div(c, a);
  744. a.full = dfixed_const(16);
  745. c.full = dfixed_div(c, a);
  746. priority_a_mark = dfixed_trunc(c);
  747. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  748. a.full = dfixed_const(1000);
  749. b.full = dfixed_const(mode->clock);
  750. b.full = dfixed_div(b, a);
  751. c.full = dfixed_const(latency_watermark_b);
  752. c.full = dfixed_mul(c, b);
  753. c.full = dfixed_mul(c, radeon_crtc->hsc);
  754. c.full = dfixed_div(c, a);
  755. a.full = dfixed_const(16);
  756. c.full = dfixed_div(c, a);
  757. priority_b_mark = dfixed_trunc(c);
  758. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  759. }
  760. /* select wm A */
  761. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  762. tmp = arb_control3;
  763. tmp &= ~LATENCY_WATERMARK_MASK(3);
  764. tmp |= LATENCY_WATERMARK_MASK(1);
  765. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  766. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  767. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  768. LATENCY_HIGH_WATERMARK(line_time)));
  769. /* select wm B */
  770. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  771. tmp &= ~LATENCY_WATERMARK_MASK(3);
  772. tmp |= LATENCY_WATERMARK_MASK(2);
  773. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  774. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  775. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  776. LATENCY_HIGH_WATERMARK(line_time)));
  777. /* restore original selection */
  778. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  779. /* write the priority marks */
  780. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  781. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  782. }
  783. void evergreen_bandwidth_update(struct radeon_device *rdev)
  784. {
  785. struct drm_display_mode *mode0 = NULL;
  786. struct drm_display_mode *mode1 = NULL;
  787. u32 num_heads = 0, lb_size;
  788. int i;
  789. radeon_update_display_priority(rdev);
  790. for (i = 0; i < rdev->num_crtc; i++) {
  791. if (rdev->mode_info.crtcs[i]->base.enabled)
  792. num_heads++;
  793. }
  794. for (i = 0; i < rdev->num_crtc; i += 2) {
  795. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  796. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  797. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  798. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  799. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  800. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  801. }
  802. }
  803. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  804. {
  805. unsigned i;
  806. u32 tmp;
  807. for (i = 0; i < rdev->usec_timeout; i++) {
  808. /* read MC_STATUS */
  809. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  810. if (!tmp)
  811. return 0;
  812. udelay(1);
  813. }
  814. return -1;
  815. }
  816. /*
  817. * GART
  818. */
  819. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  820. {
  821. unsigned i;
  822. u32 tmp;
  823. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  824. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  825. for (i = 0; i < rdev->usec_timeout; i++) {
  826. /* read MC_STATUS */
  827. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  828. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  829. if (tmp == 2) {
  830. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  831. return;
  832. }
  833. if (tmp) {
  834. return;
  835. }
  836. udelay(1);
  837. }
  838. }
  839. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  840. {
  841. u32 tmp;
  842. int r;
  843. if (rdev->gart.robj == NULL) {
  844. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  845. return -EINVAL;
  846. }
  847. r = radeon_gart_table_vram_pin(rdev);
  848. if (r)
  849. return r;
  850. radeon_gart_restore(rdev);
  851. /* Setup L2 cache */
  852. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  853. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  854. EFFECTIVE_L2_QUEUE_SIZE(7));
  855. WREG32(VM_L2_CNTL2, 0);
  856. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  857. /* Setup TLB control */
  858. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  859. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  860. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  861. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  862. if (rdev->flags & RADEON_IS_IGP) {
  863. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  864. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  865. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  866. } else {
  867. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  868. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  869. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  870. }
  871. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  872. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  873. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  874. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  875. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  876. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  877. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  878. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  879. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  880. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  881. (u32)(rdev->dummy_page.addr >> 12));
  882. WREG32(VM_CONTEXT1_CNTL, 0);
  883. evergreen_pcie_gart_tlb_flush(rdev);
  884. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  885. (unsigned)(rdev->mc.gtt_size >> 20),
  886. (unsigned long long)rdev->gart.table_addr);
  887. rdev->gart.ready = true;
  888. return 0;
  889. }
  890. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  891. {
  892. u32 tmp;
  893. /* Disable all tables */
  894. WREG32(VM_CONTEXT0_CNTL, 0);
  895. WREG32(VM_CONTEXT1_CNTL, 0);
  896. /* Setup L2 cache */
  897. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  898. EFFECTIVE_L2_QUEUE_SIZE(7));
  899. WREG32(VM_L2_CNTL2, 0);
  900. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  901. /* Setup TLB control */
  902. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  903. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  904. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  905. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  906. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  907. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  908. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  909. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  910. radeon_gart_table_vram_unpin(rdev);
  911. }
  912. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  913. {
  914. evergreen_pcie_gart_disable(rdev);
  915. radeon_gart_table_vram_free(rdev);
  916. radeon_gart_fini(rdev);
  917. }
  918. void evergreen_agp_enable(struct radeon_device *rdev)
  919. {
  920. u32 tmp;
  921. /* Setup L2 cache */
  922. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  923. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  924. EFFECTIVE_L2_QUEUE_SIZE(7));
  925. WREG32(VM_L2_CNTL2, 0);
  926. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  927. /* Setup TLB control */
  928. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  929. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  930. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  931. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  932. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  933. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  934. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  935. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  936. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  937. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  938. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  939. WREG32(VM_CONTEXT0_CNTL, 0);
  940. WREG32(VM_CONTEXT1_CNTL, 0);
  941. }
  942. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  943. {
  944. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  945. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  946. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  947. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  948. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  949. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  950. if (rdev->num_crtc >= 4) {
  951. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  952. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  953. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  954. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  955. }
  956. if (rdev->num_crtc >= 6) {
  957. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  958. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  959. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  960. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  961. }
  962. /* Stop all video */
  963. WREG32(VGA_RENDER_CONTROL, 0);
  964. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  965. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  966. if (rdev->num_crtc >= 4) {
  967. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  968. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  969. }
  970. if (rdev->num_crtc >= 6) {
  971. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  972. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  973. }
  974. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  975. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  976. if (rdev->num_crtc >= 4) {
  977. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  978. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  979. }
  980. if (rdev->num_crtc >= 6) {
  981. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  982. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  983. }
  984. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  985. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  986. if (rdev->num_crtc >= 4) {
  987. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  988. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  989. }
  990. if (rdev->num_crtc >= 6) {
  991. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  992. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  993. }
  994. WREG32(D1VGA_CONTROL, 0);
  995. WREG32(D2VGA_CONTROL, 0);
  996. if (rdev->num_crtc >= 4) {
  997. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  998. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  999. }
  1000. if (rdev->num_crtc >= 6) {
  1001. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1002. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1003. }
  1004. }
  1005. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1006. {
  1007. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1008. upper_32_bits(rdev->mc.vram_start));
  1009. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1010. upper_32_bits(rdev->mc.vram_start));
  1011. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1012. (u32)rdev->mc.vram_start);
  1013. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1014. (u32)rdev->mc.vram_start);
  1015. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1016. upper_32_bits(rdev->mc.vram_start));
  1017. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1018. upper_32_bits(rdev->mc.vram_start));
  1019. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1020. (u32)rdev->mc.vram_start);
  1021. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1022. (u32)rdev->mc.vram_start);
  1023. if (rdev->num_crtc >= 4) {
  1024. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1025. upper_32_bits(rdev->mc.vram_start));
  1026. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1027. upper_32_bits(rdev->mc.vram_start));
  1028. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1029. (u32)rdev->mc.vram_start);
  1030. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1031. (u32)rdev->mc.vram_start);
  1032. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1033. upper_32_bits(rdev->mc.vram_start));
  1034. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1035. upper_32_bits(rdev->mc.vram_start));
  1036. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1037. (u32)rdev->mc.vram_start);
  1038. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1039. (u32)rdev->mc.vram_start);
  1040. }
  1041. if (rdev->num_crtc >= 6) {
  1042. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1043. upper_32_bits(rdev->mc.vram_start));
  1044. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1045. upper_32_bits(rdev->mc.vram_start));
  1046. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1047. (u32)rdev->mc.vram_start);
  1048. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1049. (u32)rdev->mc.vram_start);
  1050. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1051. upper_32_bits(rdev->mc.vram_start));
  1052. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1053. upper_32_bits(rdev->mc.vram_start));
  1054. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1055. (u32)rdev->mc.vram_start);
  1056. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1057. (u32)rdev->mc.vram_start);
  1058. }
  1059. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1060. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1061. /* Unlock host access */
  1062. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1063. mdelay(1);
  1064. /* Restore video state */
  1065. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1066. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1067. if (rdev->num_crtc >= 4) {
  1068. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1069. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1070. }
  1071. if (rdev->num_crtc >= 6) {
  1072. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1073. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1074. }
  1075. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1076. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1077. if (rdev->num_crtc >= 4) {
  1078. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1079. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1080. }
  1081. if (rdev->num_crtc >= 6) {
  1082. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1083. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1084. }
  1085. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1086. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1087. if (rdev->num_crtc >= 4) {
  1088. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1089. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1090. }
  1091. if (rdev->num_crtc >= 6) {
  1092. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1093. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1094. }
  1095. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1096. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1097. if (rdev->num_crtc >= 4) {
  1098. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1099. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1100. }
  1101. if (rdev->num_crtc >= 6) {
  1102. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1103. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1104. }
  1105. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1106. }
  1107. void evergreen_mc_program(struct radeon_device *rdev)
  1108. {
  1109. struct evergreen_mc_save save;
  1110. u32 tmp;
  1111. int i, j;
  1112. /* Initialize HDP */
  1113. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1114. WREG32((0x2c14 + j), 0x00000000);
  1115. WREG32((0x2c18 + j), 0x00000000);
  1116. WREG32((0x2c1c + j), 0x00000000);
  1117. WREG32((0x2c20 + j), 0x00000000);
  1118. WREG32((0x2c24 + j), 0x00000000);
  1119. }
  1120. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1121. evergreen_mc_stop(rdev, &save);
  1122. if (evergreen_mc_wait_for_idle(rdev)) {
  1123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1124. }
  1125. /* Lockout access through VGA aperture*/
  1126. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1127. /* Update configuration */
  1128. if (rdev->flags & RADEON_IS_AGP) {
  1129. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1130. /* VRAM before AGP */
  1131. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1132. rdev->mc.vram_start >> 12);
  1133. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1134. rdev->mc.gtt_end >> 12);
  1135. } else {
  1136. /* VRAM after AGP */
  1137. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1138. rdev->mc.gtt_start >> 12);
  1139. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1140. rdev->mc.vram_end >> 12);
  1141. }
  1142. } else {
  1143. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1144. rdev->mc.vram_start >> 12);
  1145. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1146. rdev->mc.vram_end >> 12);
  1147. }
  1148. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1149. if (rdev->flags & RADEON_IS_IGP) {
  1150. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1151. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1152. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1153. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1154. }
  1155. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1156. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1157. WREG32(MC_VM_FB_LOCATION, tmp);
  1158. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1159. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1160. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1161. if (rdev->flags & RADEON_IS_AGP) {
  1162. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1163. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1164. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1165. } else {
  1166. WREG32(MC_VM_AGP_BASE, 0);
  1167. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1168. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1169. }
  1170. if (evergreen_mc_wait_for_idle(rdev)) {
  1171. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1172. }
  1173. evergreen_mc_resume(rdev, &save);
  1174. /* we need to own VRAM, so turn off the VGA renderer here
  1175. * to stop it overwriting our objects */
  1176. rv515_vga_render_disable(rdev);
  1177. }
  1178. /*
  1179. * CP.
  1180. */
  1181. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1182. {
  1183. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1184. /* set to DX10/11 mode */
  1185. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1186. radeon_ring_write(ring, 1);
  1187. /* FIXME: implement */
  1188. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1189. radeon_ring_write(ring,
  1190. #ifdef __BIG_ENDIAN
  1191. (2 << 0) |
  1192. #endif
  1193. (ib->gpu_addr & 0xFFFFFFFC));
  1194. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1195. radeon_ring_write(ring, ib->length_dw);
  1196. }
  1197. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1198. {
  1199. const __be32 *fw_data;
  1200. int i;
  1201. if (!rdev->me_fw || !rdev->pfp_fw)
  1202. return -EINVAL;
  1203. r700_cp_stop(rdev);
  1204. WREG32(CP_RB_CNTL,
  1205. #ifdef __BIG_ENDIAN
  1206. BUF_SWAP_32BIT |
  1207. #endif
  1208. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1209. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1210. WREG32(CP_PFP_UCODE_ADDR, 0);
  1211. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1212. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1213. WREG32(CP_PFP_UCODE_ADDR, 0);
  1214. fw_data = (const __be32 *)rdev->me_fw->data;
  1215. WREG32(CP_ME_RAM_WADDR, 0);
  1216. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1217. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1218. WREG32(CP_PFP_UCODE_ADDR, 0);
  1219. WREG32(CP_ME_RAM_WADDR, 0);
  1220. WREG32(CP_ME_RAM_RADDR, 0);
  1221. return 0;
  1222. }
  1223. static int evergreen_cp_start(struct radeon_device *rdev)
  1224. {
  1225. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1226. int r, i;
  1227. uint32_t cp_me;
  1228. r = radeon_ring_lock(rdev, ring, 7);
  1229. if (r) {
  1230. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1231. return r;
  1232. }
  1233. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1234. radeon_ring_write(ring, 0x1);
  1235. radeon_ring_write(ring, 0x0);
  1236. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1237. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1238. radeon_ring_write(ring, 0);
  1239. radeon_ring_write(ring, 0);
  1240. radeon_ring_unlock_commit(rdev, ring);
  1241. cp_me = 0xff;
  1242. WREG32(CP_ME_CNTL, cp_me);
  1243. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1244. if (r) {
  1245. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1246. return r;
  1247. }
  1248. /* setup clear context state */
  1249. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1250. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1251. for (i = 0; i < evergreen_default_size; i++)
  1252. radeon_ring_write(ring, evergreen_default_state[i]);
  1253. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1254. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1255. /* set clear context state */
  1256. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1257. radeon_ring_write(ring, 0);
  1258. /* SQ_VTX_BASE_VTX_LOC */
  1259. radeon_ring_write(ring, 0xc0026f00);
  1260. radeon_ring_write(ring, 0x00000000);
  1261. radeon_ring_write(ring, 0x00000000);
  1262. radeon_ring_write(ring, 0x00000000);
  1263. /* Clear consts */
  1264. radeon_ring_write(ring, 0xc0036f00);
  1265. radeon_ring_write(ring, 0x00000bc4);
  1266. radeon_ring_write(ring, 0xffffffff);
  1267. radeon_ring_write(ring, 0xffffffff);
  1268. radeon_ring_write(ring, 0xffffffff);
  1269. radeon_ring_write(ring, 0xc0026900);
  1270. radeon_ring_write(ring, 0x00000316);
  1271. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1272. radeon_ring_write(ring, 0x00000010); /* */
  1273. radeon_ring_unlock_commit(rdev, ring);
  1274. return 0;
  1275. }
  1276. int evergreen_cp_resume(struct radeon_device *rdev)
  1277. {
  1278. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1279. u32 tmp;
  1280. u32 rb_bufsz;
  1281. int r;
  1282. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1283. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1284. SOFT_RESET_PA |
  1285. SOFT_RESET_SH |
  1286. SOFT_RESET_VGT |
  1287. SOFT_RESET_SPI |
  1288. SOFT_RESET_SX));
  1289. RREG32(GRBM_SOFT_RESET);
  1290. mdelay(15);
  1291. WREG32(GRBM_SOFT_RESET, 0);
  1292. RREG32(GRBM_SOFT_RESET);
  1293. /* Set ring buffer size */
  1294. rb_bufsz = drm_order(ring->ring_size / 8);
  1295. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1296. #ifdef __BIG_ENDIAN
  1297. tmp |= BUF_SWAP_32BIT;
  1298. #endif
  1299. WREG32(CP_RB_CNTL, tmp);
  1300. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1301. /* Set the write pointer delay */
  1302. WREG32(CP_RB_WPTR_DELAY, 0);
  1303. /* Initialize the ring buffer's read and write pointers */
  1304. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1305. WREG32(CP_RB_RPTR_WR, 0);
  1306. ring->wptr = 0;
  1307. WREG32(CP_RB_WPTR, ring->wptr);
  1308. /* set the wb address wether it's enabled or not */
  1309. WREG32(CP_RB_RPTR_ADDR,
  1310. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1311. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1312. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1313. if (rdev->wb.enabled)
  1314. WREG32(SCRATCH_UMSK, 0xff);
  1315. else {
  1316. tmp |= RB_NO_UPDATE;
  1317. WREG32(SCRATCH_UMSK, 0);
  1318. }
  1319. mdelay(1);
  1320. WREG32(CP_RB_CNTL, tmp);
  1321. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1322. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1323. ring->rptr = RREG32(CP_RB_RPTR);
  1324. evergreen_cp_start(rdev);
  1325. ring->ready = true;
  1326. r = radeon_ring_test(rdev, ring);
  1327. if (r) {
  1328. ring->ready = false;
  1329. return r;
  1330. }
  1331. return 0;
  1332. }
  1333. /*
  1334. * Core functions
  1335. */
  1336. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1337. u32 num_tile_pipes,
  1338. u32 num_backends,
  1339. u32 backend_disable_mask)
  1340. {
  1341. u32 backend_map = 0;
  1342. u32 enabled_backends_mask = 0;
  1343. u32 enabled_backends_count = 0;
  1344. u32 cur_pipe;
  1345. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1346. u32 cur_backend = 0;
  1347. u32 i;
  1348. bool force_no_swizzle;
  1349. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1350. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1351. if (num_tile_pipes < 1)
  1352. num_tile_pipes = 1;
  1353. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1354. num_backends = EVERGREEN_MAX_BACKENDS;
  1355. if (num_backends < 1)
  1356. num_backends = 1;
  1357. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1358. if (((backend_disable_mask >> i) & 1) == 0) {
  1359. enabled_backends_mask |= (1 << i);
  1360. ++enabled_backends_count;
  1361. }
  1362. if (enabled_backends_count == num_backends)
  1363. break;
  1364. }
  1365. if (enabled_backends_count == 0) {
  1366. enabled_backends_mask = 1;
  1367. enabled_backends_count = 1;
  1368. }
  1369. if (enabled_backends_count != num_backends)
  1370. num_backends = enabled_backends_count;
  1371. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1372. switch (rdev->family) {
  1373. case CHIP_CEDAR:
  1374. case CHIP_REDWOOD:
  1375. case CHIP_PALM:
  1376. case CHIP_SUMO:
  1377. case CHIP_SUMO2:
  1378. case CHIP_TURKS:
  1379. case CHIP_CAICOS:
  1380. force_no_swizzle = false;
  1381. break;
  1382. case CHIP_CYPRESS:
  1383. case CHIP_HEMLOCK:
  1384. case CHIP_JUNIPER:
  1385. case CHIP_BARTS:
  1386. default:
  1387. force_no_swizzle = true;
  1388. break;
  1389. }
  1390. if (force_no_swizzle) {
  1391. bool last_backend_enabled = false;
  1392. force_no_swizzle = false;
  1393. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1394. if (((enabled_backends_mask >> i) & 1) == 1) {
  1395. if (last_backend_enabled)
  1396. force_no_swizzle = true;
  1397. last_backend_enabled = true;
  1398. } else
  1399. last_backend_enabled = false;
  1400. }
  1401. }
  1402. switch (num_tile_pipes) {
  1403. case 1:
  1404. case 3:
  1405. case 5:
  1406. case 7:
  1407. DRM_ERROR("odd number of pipes!\n");
  1408. break;
  1409. case 2:
  1410. swizzle_pipe[0] = 0;
  1411. swizzle_pipe[1] = 1;
  1412. break;
  1413. case 4:
  1414. if (force_no_swizzle) {
  1415. swizzle_pipe[0] = 0;
  1416. swizzle_pipe[1] = 1;
  1417. swizzle_pipe[2] = 2;
  1418. swizzle_pipe[3] = 3;
  1419. } else {
  1420. swizzle_pipe[0] = 0;
  1421. swizzle_pipe[1] = 2;
  1422. swizzle_pipe[2] = 1;
  1423. swizzle_pipe[3] = 3;
  1424. }
  1425. break;
  1426. case 6:
  1427. if (force_no_swizzle) {
  1428. swizzle_pipe[0] = 0;
  1429. swizzle_pipe[1] = 1;
  1430. swizzle_pipe[2] = 2;
  1431. swizzle_pipe[3] = 3;
  1432. swizzle_pipe[4] = 4;
  1433. swizzle_pipe[5] = 5;
  1434. } else {
  1435. swizzle_pipe[0] = 0;
  1436. swizzle_pipe[1] = 2;
  1437. swizzle_pipe[2] = 4;
  1438. swizzle_pipe[3] = 1;
  1439. swizzle_pipe[4] = 3;
  1440. swizzle_pipe[5] = 5;
  1441. }
  1442. break;
  1443. case 8:
  1444. if (force_no_swizzle) {
  1445. swizzle_pipe[0] = 0;
  1446. swizzle_pipe[1] = 1;
  1447. swizzle_pipe[2] = 2;
  1448. swizzle_pipe[3] = 3;
  1449. swizzle_pipe[4] = 4;
  1450. swizzle_pipe[5] = 5;
  1451. swizzle_pipe[6] = 6;
  1452. swizzle_pipe[7] = 7;
  1453. } else {
  1454. swizzle_pipe[0] = 0;
  1455. swizzle_pipe[1] = 2;
  1456. swizzle_pipe[2] = 4;
  1457. swizzle_pipe[3] = 6;
  1458. swizzle_pipe[4] = 1;
  1459. swizzle_pipe[5] = 3;
  1460. swizzle_pipe[6] = 5;
  1461. swizzle_pipe[7] = 7;
  1462. }
  1463. break;
  1464. }
  1465. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1466. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1467. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1468. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1469. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1470. }
  1471. return backend_map;
  1472. }
  1473. static void evergreen_gpu_init(struct radeon_device *rdev)
  1474. {
  1475. u32 cc_rb_backend_disable = 0;
  1476. u32 cc_gc_shader_pipe_config;
  1477. u32 gb_addr_config = 0;
  1478. u32 mc_shared_chmap, mc_arb_ramcfg;
  1479. u32 gb_backend_map;
  1480. u32 grbm_gfx_index;
  1481. u32 sx_debug_1;
  1482. u32 smx_dc_ctl0;
  1483. u32 sq_config;
  1484. u32 sq_lds_resource_mgmt;
  1485. u32 sq_gpr_resource_mgmt_1;
  1486. u32 sq_gpr_resource_mgmt_2;
  1487. u32 sq_gpr_resource_mgmt_3;
  1488. u32 sq_thread_resource_mgmt;
  1489. u32 sq_thread_resource_mgmt_2;
  1490. u32 sq_stack_resource_mgmt_1;
  1491. u32 sq_stack_resource_mgmt_2;
  1492. u32 sq_stack_resource_mgmt_3;
  1493. u32 vgt_cache_invalidation;
  1494. u32 hdp_host_path_cntl, tmp;
  1495. int i, j, num_shader_engines, ps_thread_count;
  1496. switch (rdev->family) {
  1497. case CHIP_CYPRESS:
  1498. case CHIP_HEMLOCK:
  1499. rdev->config.evergreen.num_ses = 2;
  1500. rdev->config.evergreen.max_pipes = 4;
  1501. rdev->config.evergreen.max_tile_pipes = 8;
  1502. rdev->config.evergreen.max_simds = 10;
  1503. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1504. rdev->config.evergreen.max_gprs = 256;
  1505. rdev->config.evergreen.max_threads = 248;
  1506. rdev->config.evergreen.max_gs_threads = 32;
  1507. rdev->config.evergreen.max_stack_entries = 512;
  1508. rdev->config.evergreen.sx_num_of_sets = 4;
  1509. rdev->config.evergreen.sx_max_export_size = 256;
  1510. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1511. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1512. rdev->config.evergreen.max_hw_contexts = 8;
  1513. rdev->config.evergreen.sq_num_cf_insts = 2;
  1514. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1515. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1516. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1517. break;
  1518. case CHIP_JUNIPER:
  1519. rdev->config.evergreen.num_ses = 1;
  1520. rdev->config.evergreen.max_pipes = 4;
  1521. rdev->config.evergreen.max_tile_pipes = 4;
  1522. rdev->config.evergreen.max_simds = 10;
  1523. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1524. rdev->config.evergreen.max_gprs = 256;
  1525. rdev->config.evergreen.max_threads = 248;
  1526. rdev->config.evergreen.max_gs_threads = 32;
  1527. rdev->config.evergreen.max_stack_entries = 512;
  1528. rdev->config.evergreen.sx_num_of_sets = 4;
  1529. rdev->config.evergreen.sx_max_export_size = 256;
  1530. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1531. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1532. rdev->config.evergreen.max_hw_contexts = 8;
  1533. rdev->config.evergreen.sq_num_cf_insts = 2;
  1534. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1535. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1536. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1537. break;
  1538. case CHIP_REDWOOD:
  1539. rdev->config.evergreen.num_ses = 1;
  1540. rdev->config.evergreen.max_pipes = 4;
  1541. rdev->config.evergreen.max_tile_pipes = 4;
  1542. rdev->config.evergreen.max_simds = 5;
  1543. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1544. rdev->config.evergreen.max_gprs = 256;
  1545. rdev->config.evergreen.max_threads = 248;
  1546. rdev->config.evergreen.max_gs_threads = 32;
  1547. rdev->config.evergreen.max_stack_entries = 256;
  1548. rdev->config.evergreen.sx_num_of_sets = 4;
  1549. rdev->config.evergreen.sx_max_export_size = 256;
  1550. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1551. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1552. rdev->config.evergreen.max_hw_contexts = 8;
  1553. rdev->config.evergreen.sq_num_cf_insts = 2;
  1554. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1555. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1556. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1557. break;
  1558. case CHIP_CEDAR:
  1559. default:
  1560. rdev->config.evergreen.num_ses = 1;
  1561. rdev->config.evergreen.max_pipes = 2;
  1562. rdev->config.evergreen.max_tile_pipes = 2;
  1563. rdev->config.evergreen.max_simds = 2;
  1564. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1565. rdev->config.evergreen.max_gprs = 256;
  1566. rdev->config.evergreen.max_threads = 192;
  1567. rdev->config.evergreen.max_gs_threads = 16;
  1568. rdev->config.evergreen.max_stack_entries = 256;
  1569. rdev->config.evergreen.sx_num_of_sets = 4;
  1570. rdev->config.evergreen.sx_max_export_size = 128;
  1571. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1572. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1573. rdev->config.evergreen.max_hw_contexts = 4;
  1574. rdev->config.evergreen.sq_num_cf_insts = 1;
  1575. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1576. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1577. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1578. break;
  1579. case CHIP_PALM:
  1580. rdev->config.evergreen.num_ses = 1;
  1581. rdev->config.evergreen.max_pipes = 2;
  1582. rdev->config.evergreen.max_tile_pipes = 2;
  1583. rdev->config.evergreen.max_simds = 2;
  1584. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1585. rdev->config.evergreen.max_gprs = 256;
  1586. rdev->config.evergreen.max_threads = 192;
  1587. rdev->config.evergreen.max_gs_threads = 16;
  1588. rdev->config.evergreen.max_stack_entries = 256;
  1589. rdev->config.evergreen.sx_num_of_sets = 4;
  1590. rdev->config.evergreen.sx_max_export_size = 128;
  1591. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1592. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1593. rdev->config.evergreen.max_hw_contexts = 4;
  1594. rdev->config.evergreen.sq_num_cf_insts = 1;
  1595. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1596. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1597. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1598. break;
  1599. case CHIP_SUMO:
  1600. rdev->config.evergreen.num_ses = 1;
  1601. rdev->config.evergreen.max_pipes = 4;
  1602. rdev->config.evergreen.max_tile_pipes = 2;
  1603. if (rdev->pdev->device == 0x9648)
  1604. rdev->config.evergreen.max_simds = 3;
  1605. else if ((rdev->pdev->device == 0x9647) ||
  1606. (rdev->pdev->device == 0x964a))
  1607. rdev->config.evergreen.max_simds = 4;
  1608. else
  1609. rdev->config.evergreen.max_simds = 5;
  1610. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1611. rdev->config.evergreen.max_gprs = 256;
  1612. rdev->config.evergreen.max_threads = 248;
  1613. rdev->config.evergreen.max_gs_threads = 32;
  1614. rdev->config.evergreen.max_stack_entries = 256;
  1615. rdev->config.evergreen.sx_num_of_sets = 4;
  1616. rdev->config.evergreen.sx_max_export_size = 256;
  1617. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1618. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1619. rdev->config.evergreen.max_hw_contexts = 8;
  1620. rdev->config.evergreen.sq_num_cf_insts = 2;
  1621. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1622. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1623. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1624. break;
  1625. case CHIP_SUMO2:
  1626. rdev->config.evergreen.num_ses = 1;
  1627. rdev->config.evergreen.max_pipes = 4;
  1628. rdev->config.evergreen.max_tile_pipes = 4;
  1629. rdev->config.evergreen.max_simds = 2;
  1630. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1631. rdev->config.evergreen.max_gprs = 256;
  1632. rdev->config.evergreen.max_threads = 248;
  1633. rdev->config.evergreen.max_gs_threads = 32;
  1634. rdev->config.evergreen.max_stack_entries = 512;
  1635. rdev->config.evergreen.sx_num_of_sets = 4;
  1636. rdev->config.evergreen.sx_max_export_size = 256;
  1637. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1638. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1639. rdev->config.evergreen.max_hw_contexts = 8;
  1640. rdev->config.evergreen.sq_num_cf_insts = 2;
  1641. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1642. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1643. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1644. break;
  1645. case CHIP_BARTS:
  1646. rdev->config.evergreen.num_ses = 2;
  1647. rdev->config.evergreen.max_pipes = 4;
  1648. rdev->config.evergreen.max_tile_pipes = 8;
  1649. rdev->config.evergreen.max_simds = 7;
  1650. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1651. rdev->config.evergreen.max_gprs = 256;
  1652. rdev->config.evergreen.max_threads = 248;
  1653. rdev->config.evergreen.max_gs_threads = 32;
  1654. rdev->config.evergreen.max_stack_entries = 512;
  1655. rdev->config.evergreen.sx_num_of_sets = 4;
  1656. rdev->config.evergreen.sx_max_export_size = 256;
  1657. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1658. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1659. rdev->config.evergreen.max_hw_contexts = 8;
  1660. rdev->config.evergreen.sq_num_cf_insts = 2;
  1661. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1662. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1663. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1664. break;
  1665. case CHIP_TURKS:
  1666. rdev->config.evergreen.num_ses = 1;
  1667. rdev->config.evergreen.max_pipes = 4;
  1668. rdev->config.evergreen.max_tile_pipes = 4;
  1669. rdev->config.evergreen.max_simds = 6;
  1670. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1671. rdev->config.evergreen.max_gprs = 256;
  1672. rdev->config.evergreen.max_threads = 248;
  1673. rdev->config.evergreen.max_gs_threads = 32;
  1674. rdev->config.evergreen.max_stack_entries = 256;
  1675. rdev->config.evergreen.sx_num_of_sets = 4;
  1676. rdev->config.evergreen.sx_max_export_size = 256;
  1677. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1678. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1679. rdev->config.evergreen.max_hw_contexts = 8;
  1680. rdev->config.evergreen.sq_num_cf_insts = 2;
  1681. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1682. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1683. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1684. break;
  1685. case CHIP_CAICOS:
  1686. rdev->config.evergreen.num_ses = 1;
  1687. rdev->config.evergreen.max_pipes = 4;
  1688. rdev->config.evergreen.max_tile_pipes = 2;
  1689. rdev->config.evergreen.max_simds = 2;
  1690. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1691. rdev->config.evergreen.max_gprs = 256;
  1692. rdev->config.evergreen.max_threads = 192;
  1693. rdev->config.evergreen.max_gs_threads = 16;
  1694. rdev->config.evergreen.max_stack_entries = 256;
  1695. rdev->config.evergreen.sx_num_of_sets = 4;
  1696. rdev->config.evergreen.sx_max_export_size = 128;
  1697. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1698. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1699. rdev->config.evergreen.max_hw_contexts = 4;
  1700. rdev->config.evergreen.sq_num_cf_insts = 1;
  1701. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1702. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1703. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1704. break;
  1705. }
  1706. /* Initialize HDP */
  1707. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1708. WREG32((0x2c14 + j), 0x00000000);
  1709. WREG32((0x2c18 + j), 0x00000000);
  1710. WREG32((0x2c1c + j), 0x00000000);
  1711. WREG32((0x2c20 + j), 0x00000000);
  1712. WREG32((0x2c24 + j), 0x00000000);
  1713. }
  1714. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1715. evergreen_fix_pci_max_read_req_size(rdev);
  1716. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1717. cc_gc_shader_pipe_config |=
  1718. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1719. & EVERGREEN_MAX_PIPES_MASK);
  1720. cc_gc_shader_pipe_config |=
  1721. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1722. & EVERGREEN_MAX_SIMDS_MASK);
  1723. cc_rb_backend_disable =
  1724. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1725. & EVERGREEN_MAX_BACKENDS_MASK);
  1726. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1727. if (rdev->flags & RADEON_IS_IGP)
  1728. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1729. else
  1730. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1731. switch (rdev->config.evergreen.max_tile_pipes) {
  1732. case 1:
  1733. default:
  1734. gb_addr_config |= NUM_PIPES(0);
  1735. break;
  1736. case 2:
  1737. gb_addr_config |= NUM_PIPES(1);
  1738. break;
  1739. case 4:
  1740. gb_addr_config |= NUM_PIPES(2);
  1741. break;
  1742. case 8:
  1743. gb_addr_config |= NUM_PIPES(3);
  1744. break;
  1745. }
  1746. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1747. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1748. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1749. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1750. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1751. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1752. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1753. gb_addr_config |= ROW_SIZE(2);
  1754. else
  1755. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1756. if (rdev->ddev->pdev->device == 0x689e) {
  1757. u32 efuse_straps_4;
  1758. u32 efuse_straps_3;
  1759. u8 efuse_box_bit_131_124;
  1760. WREG32(RCU_IND_INDEX, 0x204);
  1761. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1762. WREG32(RCU_IND_INDEX, 0x203);
  1763. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1764. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1765. switch(efuse_box_bit_131_124) {
  1766. case 0x00:
  1767. gb_backend_map = 0x76543210;
  1768. break;
  1769. case 0x55:
  1770. gb_backend_map = 0x77553311;
  1771. break;
  1772. case 0x56:
  1773. gb_backend_map = 0x77553300;
  1774. break;
  1775. case 0x59:
  1776. gb_backend_map = 0x77552211;
  1777. break;
  1778. case 0x66:
  1779. gb_backend_map = 0x77443300;
  1780. break;
  1781. case 0x99:
  1782. gb_backend_map = 0x66552211;
  1783. break;
  1784. case 0x5a:
  1785. gb_backend_map = 0x77552200;
  1786. break;
  1787. case 0xaa:
  1788. gb_backend_map = 0x66442200;
  1789. break;
  1790. case 0x95:
  1791. gb_backend_map = 0x66553311;
  1792. break;
  1793. default:
  1794. DRM_ERROR("bad backend map, using default\n");
  1795. gb_backend_map =
  1796. evergreen_get_tile_pipe_to_backend_map(rdev,
  1797. rdev->config.evergreen.max_tile_pipes,
  1798. rdev->config.evergreen.max_backends,
  1799. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1800. rdev->config.evergreen.max_backends) &
  1801. EVERGREEN_MAX_BACKENDS_MASK));
  1802. break;
  1803. }
  1804. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1805. u32 efuse_straps_3;
  1806. u8 efuse_box_bit_127_124;
  1807. WREG32(RCU_IND_INDEX, 0x203);
  1808. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1809. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1810. switch(efuse_box_bit_127_124) {
  1811. case 0x0:
  1812. gb_backend_map = 0x00003210;
  1813. break;
  1814. case 0x5:
  1815. case 0x6:
  1816. case 0x9:
  1817. case 0xa:
  1818. gb_backend_map = 0x00003311;
  1819. break;
  1820. default:
  1821. DRM_ERROR("bad backend map, using default\n");
  1822. gb_backend_map =
  1823. evergreen_get_tile_pipe_to_backend_map(rdev,
  1824. rdev->config.evergreen.max_tile_pipes,
  1825. rdev->config.evergreen.max_backends,
  1826. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1827. rdev->config.evergreen.max_backends) &
  1828. EVERGREEN_MAX_BACKENDS_MASK));
  1829. break;
  1830. }
  1831. } else {
  1832. switch (rdev->family) {
  1833. case CHIP_CYPRESS:
  1834. case CHIP_HEMLOCK:
  1835. case CHIP_BARTS:
  1836. gb_backend_map = 0x66442200;
  1837. break;
  1838. case CHIP_JUNIPER:
  1839. gb_backend_map = 0x00002200;
  1840. break;
  1841. default:
  1842. gb_backend_map =
  1843. evergreen_get_tile_pipe_to_backend_map(rdev,
  1844. rdev->config.evergreen.max_tile_pipes,
  1845. rdev->config.evergreen.max_backends,
  1846. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1847. rdev->config.evergreen.max_backends) &
  1848. EVERGREEN_MAX_BACKENDS_MASK));
  1849. }
  1850. }
  1851. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1852. * not have bank info, so create a custom tiling dword.
  1853. * bits 3:0 num_pipes
  1854. * bits 7:4 num_banks
  1855. * bits 11:8 group_size
  1856. * bits 15:12 row_size
  1857. */
  1858. rdev->config.evergreen.tile_config = 0;
  1859. switch (rdev->config.evergreen.max_tile_pipes) {
  1860. case 1:
  1861. default:
  1862. rdev->config.evergreen.tile_config |= (0 << 0);
  1863. break;
  1864. case 2:
  1865. rdev->config.evergreen.tile_config |= (1 << 0);
  1866. break;
  1867. case 4:
  1868. rdev->config.evergreen.tile_config |= (2 << 0);
  1869. break;
  1870. case 8:
  1871. rdev->config.evergreen.tile_config |= (3 << 0);
  1872. break;
  1873. }
  1874. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1875. if (rdev->flags & RADEON_IS_IGP)
  1876. rdev->config.evergreen.tile_config |= 1 << 4;
  1877. else
  1878. rdev->config.evergreen.tile_config |=
  1879. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1880. rdev->config.evergreen.tile_config |=
  1881. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1882. rdev->config.evergreen.tile_config |=
  1883. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1884. rdev->config.evergreen.backend_map = gb_backend_map;
  1885. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1886. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1887. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1888. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1889. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1890. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1891. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1892. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1893. u32 sp = cc_gc_shader_pipe_config;
  1894. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1895. if (i == num_shader_engines) {
  1896. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1897. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1898. }
  1899. WREG32(GRBM_GFX_INDEX, gfx);
  1900. WREG32(RLC_GFX_INDEX, gfx);
  1901. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1902. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1903. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1904. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1905. }
  1906. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1907. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1908. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1909. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1910. WREG32(CGTS_TCC_DISABLE, 0);
  1911. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1912. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1913. /* set HW defaults for 3D engine */
  1914. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1915. ROQ_IB2_START(0x2b)));
  1916. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1917. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1918. SYNC_GRADIENT |
  1919. SYNC_WALKER |
  1920. SYNC_ALIGNER));
  1921. sx_debug_1 = RREG32(SX_DEBUG_1);
  1922. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1923. WREG32(SX_DEBUG_1, sx_debug_1);
  1924. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1925. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1926. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1927. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1928. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1929. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1930. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1931. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1932. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1933. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1934. WREG32(VGT_NUM_INSTANCES, 1);
  1935. WREG32(SPI_CONFIG_CNTL, 0);
  1936. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1937. WREG32(CP_PERFMON_CNTL, 0);
  1938. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1939. FETCH_FIFO_HIWATER(0x4) |
  1940. DONE_FIFO_HIWATER(0xe0) |
  1941. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1942. sq_config = RREG32(SQ_CONFIG);
  1943. sq_config &= ~(PS_PRIO(3) |
  1944. VS_PRIO(3) |
  1945. GS_PRIO(3) |
  1946. ES_PRIO(3));
  1947. sq_config |= (VC_ENABLE |
  1948. EXPORT_SRC_C |
  1949. PS_PRIO(0) |
  1950. VS_PRIO(1) |
  1951. GS_PRIO(2) |
  1952. ES_PRIO(3));
  1953. switch (rdev->family) {
  1954. case CHIP_CEDAR:
  1955. case CHIP_PALM:
  1956. case CHIP_SUMO:
  1957. case CHIP_SUMO2:
  1958. case CHIP_CAICOS:
  1959. /* no vertex cache */
  1960. sq_config &= ~VC_ENABLE;
  1961. break;
  1962. default:
  1963. break;
  1964. }
  1965. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1966. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1967. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1968. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1969. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1970. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1971. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1972. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1973. switch (rdev->family) {
  1974. case CHIP_CEDAR:
  1975. case CHIP_PALM:
  1976. case CHIP_SUMO:
  1977. case CHIP_SUMO2:
  1978. ps_thread_count = 96;
  1979. break;
  1980. default:
  1981. ps_thread_count = 128;
  1982. break;
  1983. }
  1984. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1985. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1986. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1987. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1988. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1989. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1990. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1991. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1992. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1993. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1994. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1995. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1996. WREG32(SQ_CONFIG, sq_config);
  1997. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1998. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1999. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  2000. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2001. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  2002. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2003. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2004. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  2005. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  2006. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  2007. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2008. FORCE_EOV_MAX_REZ_CNT(255)));
  2009. switch (rdev->family) {
  2010. case CHIP_CEDAR:
  2011. case CHIP_PALM:
  2012. case CHIP_SUMO:
  2013. case CHIP_SUMO2:
  2014. case CHIP_CAICOS:
  2015. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  2016. break;
  2017. default:
  2018. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  2019. break;
  2020. }
  2021. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  2022. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  2023. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2024. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  2025. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2026. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  2027. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  2028. WREG32(CB_PERF_CTR0_SEL_0, 0);
  2029. WREG32(CB_PERF_CTR0_SEL_1, 0);
  2030. WREG32(CB_PERF_CTR1_SEL_0, 0);
  2031. WREG32(CB_PERF_CTR1_SEL_1, 0);
  2032. WREG32(CB_PERF_CTR2_SEL_0, 0);
  2033. WREG32(CB_PERF_CTR2_SEL_1, 0);
  2034. WREG32(CB_PERF_CTR3_SEL_0, 0);
  2035. WREG32(CB_PERF_CTR3_SEL_1, 0);
  2036. /* clear render buffer base addresses */
  2037. WREG32(CB_COLOR0_BASE, 0);
  2038. WREG32(CB_COLOR1_BASE, 0);
  2039. WREG32(CB_COLOR2_BASE, 0);
  2040. WREG32(CB_COLOR3_BASE, 0);
  2041. WREG32(CB_COLOR4_BASE, 0);
  2042. WREG32(CB_COLOR5_BASE, 0);
  2043. WREG32(CB_COLOR6_BASE, 0);
  2044. WREG32(CB_COLOR7_BASE, 0);
  2045. WREG32(CB_COLOR8_BASE, 0);
  2046. WREG32(CB_COLOR9_BASE, 0);
  2047. WREG32(CB_COLOR10_BASE, 0);
  2048. WREG32(CB_COLOR11_BASE, 0);
  2049. /* set the shader const cache sizes to 0 */
  2050. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  2051. WREG32(i, 0);
  2052. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  2053. WREG32(i, 0);
  2054. tmp = RREG32(HDP_MISC_CNTL);
  2055. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2056. WREG32(HDP_MISC_CNTL, tmp);
  2057. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2058. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2059. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2060. udelay(50);
  2061. }
  2062. int evergreen_mc_init(struct radeon_device *rdev)
  2063. {
  2064. u32 tmp;
  2065. int chansize, numchan;
  2066. /* Get VRAM informations */
  2067. rdev->mc.vram_is_ddr = true;
  2068. if (rdev->flags & RADEON_IS_IGP)
  2069. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2070. else
  2071. tmp = RREG32(MC_ARB_RAMCFG);
  2072. if (tmp & CHANSIZE_OVERRIDE) {
  2073. chansize = 16;
  2074. } else if (tmp & CHANSIZE_MASK) {
  2075. chansize = 64;
  2076. } else {
  2077. chansize = 32;
  2078. }
  2079. tmp = RREG32(MC_SHARED_CHMAP);
  2080. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2081. case 0:
  2082. default:
  2083. numchan = 1;
  2084. break;
  2085. case 1:
  2086. numchan = 2;
  2087. break;
  2088. case 2:
  2089. numchan = 4;
  2090. break;
  2091. case 3:
  2092. numchan = 8;
  2093. break;
  2094. }
  2095. rdev->mc.vram_width = numchan * chansize;
  2096. /* Could aper size report 0 ? */
  2097. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2098. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2099. /* Setup GPU memory space */
  2100. if (rdev->flags & RADEON_IS_IGP) {
  2101. /* size in bytes on fusion */
  2102. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2103. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2104. } else {
  2105. /* size in MB on evergreen */
  2106. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2107. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2108. }
  2109. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2110. r700_vram_gtt_location(rdev, &rdev->mc);
  2111. radeon_update_bandwidth_info(rdev);
  2112. return 0;
  2113. }
  2114. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2115. {
  2116. u32 srbm_status;
  2117. u32 grbm_status;
  2118. u32 grbm_status_se0, grbm_status_se1;
  2119. struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
  2120. int r;
  2121. srbm_status = RREG32(SRBM_STATUS);
  2122. grbm_status = RREG32(GRBM_STATUS);
  2123. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2124. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2125. if (!(grbm_status & GUI_ACTIVE)) {
  2126. r100_gpu_lockup_update(lockup, ring);
  2127. return false;
  2128. }
  2129. /* force CP activities */
  2130. r = radeon_ring_lock(rdev, ring, 2);
  2131. if (!r) {
  2132. /* PACKET2 NOP */
  2133. radeon_ring_write(ring, 0x80000000);
  2134. radeon_ring_write(ring, 0x80000000);
  2135. radeon_ring_unlock_commit(rdev, ring);
  2136. }
  2137. ring->rptr = RREG32(CP_RB_RPTR);
  2138. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  2139. }
  2140. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2141. {
  2142. struct evergreen_mc_save save;
  2143. u32 grbm_reset = 0;
  2144. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2145. return 0;
  2146. dev_info(rdev->dev, "GPU softreset \n");
  2147. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2148. RREG32(GRBM_STATUS));
  2149. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2150. RREG32(GRBM_STATUS_SE0));
  2151. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2152. RREG32(GRBM_STATUS_SE1));
  2153. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2154. RREG32(SRBM_STATUS));
  2155. evergreen_mc_stop(rdev, &save);
  2156. if (evergreen_mc_wait_for_idle(rdev)) {
  2157. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2158. }
  2159. /* Disable CP parsing/prefetching */
  2160. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2161. /* reset all the gfx blocks */
  2162. grbm_reset = (SOFT_RESET_CP |
  2163. SOFT_RESET_CB |
  2164. SOFT_RESET_DB |
  2165. SOFT_RESET_PA |
  2166. SOFT_RESET_SC |
  2167. SOFT_RESET_SPI |
  2168. SOFT_RESET_SH |
  2169. SOFT_RESET_SX |
  2170. SOFT_RESET_TC |
  2171. SOFT_RESET_TA |
  2172. SOFT_RESET_VC |
  2173. SOFT_RESET_VGT);
  2174. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2175. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2176. (void)RREG32(GRBM_SOFT_RESET);
  2177. udelay(50);
  2178. WREG32(GRBM_SOFT_RESET, 0);
  2179. (void)RREG32(GRBM_SOFT_RESET);
  2180. /* Wait a little for things to settle down */
  2181. udelay(50);
  2182. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2183. RREG32(GRBM_STATUS));
  2184. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2185. RREG32(GRBM_STATUS_SE0));
  2186. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2187. RREG32(GRBM_STATUS_SE1));
  2188. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2189. RREG32(SRBM_STATUS));
  2190. evergreen_mc_resume(rdev, &save);
  2191. return 0;
  2192. }
  2193. int evergreen_asic_reset(struct radeon_device *rdev)
  2194. {
  2195. return evergreen_gpu_soft_reset(rdev);
  2196. }
  2197. /* Interrupts */
  2198. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2199. {
  2200. switch (crtc) {
  2201. case 0:
  2202. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2203. case 1:
  2204. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2205. case 2:
  2206. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2207. case 3:
  2208. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2209. case 4:
  2210. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2211. case 5:
  2212. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2213. default:
  2214. return 0;
  2215. }
  2216. }
  2217. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2218. {
  2219. u32 tmp;
  2220. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2221. WREG32(GRBM_INT_CNTL, 0);
  2222. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2223. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2224. if (rdev->num_crtc >= 4) {
  2225. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2226. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2227. }
  2228. if (rdev->num_crtc >= 6) {
  2229. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2230. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2231. }
  2232. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2233. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2234. if (rdev->num_crtc >= 4) {
  2235. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2236. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2237. }
  2238. if (rdev->num_crtc >= 6) {
  2239. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2240. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2241. }
  2242. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2243. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2244. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2245. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2246. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2247. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2248. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2249. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2250. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2251. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2252. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2253. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2254. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2255. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2256. }
  2257. int evergreen_irq_set(struct radeon_device *rdev)
  2258. {
  2259. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2260. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2261. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2262. u32 grbm_int_cntl = 0;
  2263. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2264. if (!rdev->irq.installed) {
  2265. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2266. return -EINVAL;
  2267. }
  2268. /* don't enable anything if the ih is disabled */
  2269. if (!rdev->ih.enabled) {
  2270. r600_disable_interrupts(rdev);
  2271. /* force the active interrupt state to all disabled */
  2272. evergreen_disable_interrupt_state(rdev);
  2273. return 0;
  2274. }
  2275. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2276. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2277. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2278. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2279. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2280. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2281. if (rdev->irq.sw_int) {
  2282. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2283. cp_int_cntl |= RB_INT_ENABLE;
  2284. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2285. }
  2286. if (rdev->irq.crtc_vblank_int[0] ||
  2287. rdev->irq.pflip[0]) {
  2288. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2289. crtc1 |= VBLANK_INT_MASK;
  2290. }
  2291. if (rdev->irq.crtc_vblank_int[1] ||
  2292. rdev->irq.pflip[1]) {
  2293. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2294. crtc2 |= VBLANK_INT_MASK;
  2295. }
  2296. if (rdev->irq.crtc_vblank_int[2] ||
  2297. rdev->irq.pflip[2]) {
  2298. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2299. crtc3 |= VBLANK_INT_MASK;
  2300. }
  2301. if (rdev->irq.crtc_vblank_int[3] ||
  2302. rdev->irq.pflip[3]) {
  2303. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2304. crtc4 |= VBLANK_INT_MASK;
  2305. }
  2306. if (rdev->irq.crtc_vblank_int[4] ||
  2307. rdev->irq.pflip[4]) {
  2308. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2309. crtc5 |= VBLANK_INT_MASK;
  2310. }
  2311. if (rdev->irq.crtc_vblank_int[5] ||
  2312. rdev->irq.pflip[5]) {
  2313. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2314. crtc6 |= VBLANK_INT_MASK;
  2315. }
  2316. if (rdev->irq.hpd[0]) {
  2317. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2318. hpd1 |= DC_HPDx_INT_EN;
  2319. }
  2320. if (rdev->irq.hpd[1]) {
  2321. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2322. hpd2 |= DC_HPDx_INT_EN;
  2323. }
  2324. if (rdev->irq.hpd[2]) {
  2325. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2326. hpd3 |= DC_HPDx_INT_EN;
  2327. }
  2328. if (rdev->irq.hpd[3]) {
  2329. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2330. hpd4 |= DC_HPDx_INT_EN;
  2331. }
  2332. if (rdev->irq.hpd[4]) {
  2333. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2334. hpd5 |= DC_HPDx_INT_EN;
  2335. }
  2336. if (rdev->irq.hpd[5]) {
  2337. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2338. hpd6 |= DC_HPDx_INT_EN;
  2339. }
  2340. if (rdev->irq.gui_idle) {
  2341. DRM_DEBUG("gui idle\n");
  2342. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2343. }
  2344. WREG32(CP_INT_CNTL, cp_int_cntl);
  2345. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2346. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2347. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2348. if (rdev->num_crtc >= 4) {
  2349. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2350. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2351. }
  2352. if (rdev->num_crtc >= 6) {
  2353. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2354. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2355. }
  2356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2357. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2358. if (rdev->num_crtc >= 4) {
  2359. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2360. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2361. }
  2362. if (rdev->num_crtc >= 6) {
  2363. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2364. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2365. }
  2366. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2367. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2368. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2369. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2370. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2371. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2372. return 0;
  2373. }
  2374. static void evergreen_irq_ack(struct radeon_device *rdev)
  2375. {
  2376. u32 tmp;
  2377. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2378. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2379. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2380. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2381. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2382. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2383. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2384. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2385. if (rdev->num_crtc >= 4) {
  2386. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2387. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2388. }
  2389. if (rdev->num_crtc >= 6) {
  2390. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2391. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2392. }
  2393. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2394. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2395. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2396. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2397. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2398. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2399. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2400. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2401. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2402. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2403. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2404. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2405. if (rdev->num_crtc >= 4) {
  2406. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2407. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2408. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2409. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2410. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2411. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2412. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2413. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2414. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2415. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2416. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2417. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2418. }
  2419. if (rdev->num_crtc >= 6) {
  2420. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2421. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2422. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2423. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2424. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2425. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2426. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2427. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2428. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2429. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2430. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2431. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2432. }
  2433. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2434. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2435. tmp |= DC_HPDx_INT_ACK;
  2436. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2437. }
  2438. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2439. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2440. tmp |= DC_HPDx_INT_ACK;
  2441. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2442. }
  2443. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2444. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2445. tmp |= DC_HPDx_INT_ACK;
  2446. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2447. }
  2448. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2449. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2450. tmp |= DC_HPDx_INT_ACK;
  2451. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2452. }
  2453. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2454. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2455. tmp |= DC_HPDx_INT_ACK;
  2456. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2457. }
  2458. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2459. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2460. tmp |= DC_HPDx_INT_ACK;
  2461. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2462. }
  2463. }
  2464. void evergreen_irq_disable(struct radeon_device *rdev)
  2465. {
  2466. r600_disable_interrupts(rdev);
  2467. /* Wait and acknowledge irq */
  2468. mdelay(1);
  2469. evergreen_irq_ack(rdev);
  2470. evergreen_disable_interrupt_state(rdev);
  2471. }
  2472. void evergreen_irq_suspend(struct radeon_device *rdev)
  2473. {
  2474. evergreen_irq_disable(rdev);
  2475. r600_rlc_stop(rdev);
  2476. }
  2477. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2478. {
  2479. u32 wptr, tmp;
  2480. if (rdev->wb.enabled)
  2481. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2482. else
  2483. wptr = RREG32(IH_RB_WPTR);
  2484. if (wptr & RB_OVERFLOW) {
  2485. /* When a ring buffer overflow happen start parsing interrupt
  2486. * from the last not overwritten vector (wptr + 16). Hopefully
  2487. * this should allow us to catchup.
  2488. */
  2489. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2490. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2491. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2492. tmp = RREG32(IH_RB_CNTL);
  2493. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2494. WREG32(IH_RB_CNTL, tmp);
  2495. }
  2496. return (wptr & rdev->ih.ptr_mask);
  2497. }
  2498. int evergreen_irq_process(struct radeon_device *rdev)
  2499. {
  2500. u32 wptr;
  2501. u32 rptr;
  2502. u32 src_id, src_data;
  2503. u32 ring_index;
  2504. unsigned long flags;
  2505. bool queue_hotplug = false;
  2506. if (!rdev->ih.enabled || rdev->shutdown)
  2507. return IRQ_NONE;
  2508. wptr = evergreen_get_ih_wptr(rdev);
  2509. rptr = rdev->ih.rptr;
  2510. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2511. spin_lock_irqsave(&rdev->ih.lock, flags);
  2512. if (rptr == wptr) {
  2513. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2514. return IRQ_NONE;
  2515. }
  2516. restart_ih:
  2517. /* Order reading of wptr vs. reading of IH ring data */
  2518. rmb();
  2519. /* display interrupts */
  2520. evergreen_irq_ack(rdev);
  2521. rdev->ih.wptr = wptr;
  2522. while (rptr != wptr) {
  2523. /* wptr/rptr are in bytes! */
  2524. ring_index = rptr / 4;
  2525. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2526. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2527. switch (src_id) {
  2528. case 1: /* D1 vblank/vline */
  2529. switch (src_data) {
  2530. case 0: /* D1 vblank */
  2531. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2532. if (rdev->irq.crtc_vblank_int[0]) {
  2533. drm_handle_vblank(rdev->ddev, 0);
  2534. rdev->pm.vblank_sync = true;
  2535. wake_up(&rdev->irq.vblank_queue);
  2536. }
  2537. if (rdev->irq.pflip[0])
  2538. radeon_crtc_handle_flip(rdev, 0);
  2539. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2540. DRM_DEBUG("IH: D1 vblank\n");
  2541. }
  2542. break;
  2543. case 1: /* D1 vline */
  2544. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2545. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2546. DRM_DEBUG("IH: D1 vline\n");
  2547. }
  2548. break;
  2549. default:
  2550. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2551. break;
  2552. }
  2553. break;
  2554. case 2: /* D2 vblank/vline */
  2555. switch (src_data) {
  2556. case 0: /* D2 vblank */
  2557. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2558. if (rdev->irq.crtc_vblank_int[1]) {
  2559. drm_handle_vblank(rdev->ddev, 1);
  2560. rdev->pm.vblank_sync = true;
  2561. wake_up(&rdev->irq.vblank_queue);
  2562. }
  2563. if (rdev->irq.pflip[1])
  2564. radeon_crtc_handle_flip(rdev, 1);
  2565. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2566. DRM_DEBUG("IH: D2 vblank\n");
  2567. }
  2568. break;
  2569. case 1: /* D2 vline */
  2570. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2571. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2572. DRM_DEBUG("IH: D2 vline\n");
  2573. }
  2574. break;
  2575. default:
  2576. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2577. break;
  2578. }
  2579. break;
  2580. case 3: /* D3 vblank/vline */
  2581. switch (src_data) {
  2582. case 0: /* D3 vblank */
  2583. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2584. if (rdev->irq.crtc_vblank_int[2]) {
  2585. drm_handle_vblank(rdev->ddev, 2);
  2586. rdev->pm.vblank_sync = true;
  2587. wake_up(&rdev->irq.vblank_queue);
  2588. }
  2589. if (rdev->irq.pflip[2])
  2590. radeon_crtc_handle_flip(rdev, 2);
  2591. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2592. DRM_DEBUG("IH: D3 vblank\n");
  2593. }
  2594. break;
  2595. case 1: /* D3 vline */
  2596. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2597. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2598. DRM_DEBUG("IH: D3 vline\n");
  2599. }
  2600. break;
  2601. default:
  2602. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2603. break;
  2604. }
  2605. break;
  2606. case 4: /* D4 vblank/vline */
  2607. switch (src_data) {
  2608. case 0: /* D4 vblank */
  2609. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2610. if (rdev->irq.crtc_vblank_int[3]) {
  2611. drm_handle_vblank(rdev->ddev, 3);
  2612. rdev->pm.vblank_sync = true;
  2613. wake_up(&rdev->irq.vblank_queue);
  2614. }
  2615. if (rdev->irq.pflip[3])
  2616. radeon_crtc_handle_flip(rdev, 3);
  2617. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2618. DRM_DEBUG("IH: D4 vblank\n");
  2619. }
  2620. break;
  2621. case 1: /* D4 vline */
  2622. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2623. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2624. DRM_DEBUG("IH: D4 vline\n");
  2625. }
  2626. break;
  2627. default:
  2628. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2629. break;
  2630. }
  2631. break;
  2632. case 5: /* D5 vblank/vline */
  2633. switch (src_data) {
  2634. case 0: /* D5 vblank */
  2635. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2636. if (rdev->irq.crtc_vblank_int[4]) {
  2637. drm_handle_vblank(rdev->ddev, 4);
  2638. rdev->pm.vblank_sync = true;
  2639. wake_up(&rdev->irq.vblank_queue);
  2640. }
  2641. if (rdev->irq.pflip[4])
  2642. radeon_crtc_handle_flip(rdev, 4);
  2643. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2644. DRM_DEBUG("IH: D5 vblank\n");
  2645. }
  2646. break;
  2647. case 1: /* D5 vline */
  2648. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2649. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2650. DRM_DEBUG("IH: D5 vline\n");
  2651. }
  2652. break;
  2653. default:
  2654. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2655. break;
  2656. }
  2657. break;
  2658. case 6: /* D6 vblank/vline */
  2659. switch (src_data) {
  2660. case 0: /* D6 vblank */
  2661. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2662. if (rdev->irq.crtc_vblank_int[5]) {
  2663. drm_handle_vblank(rdev->ddev, 5);
  2664. rdev->pm.vblank_sync = true;
  2665. wake_up(&rdev->irq.vblank_queue);
  2666. }
  2667. if (rdev->irq.pflip[5])
  2668. radeon_crtc_handle_flip(rdev, 5);
  2669. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2670. DRM_DEBUG("IH: D6 vblank\n");
  2671. }
  2672. break;
  2673. case 1: /* D6 vline */
  2674. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2675. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2676. DRM_DEBUG("IH: D6 vline\n");
  2677. }
  2678. break;
  2679. default:
  2680. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2681. break;
  2682. }
  2683. break;
  2684. case 42: /* HPD hotplug */
  2685. switch (src_data) {
  2686. case 0:
  2687. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2688. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2689. queue_hotplug = true;
  2690. DRM_DEBUG("IH: HPD1\n");
  2691. }
  2692. break;
  2693. case 1:
  2694. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2695. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2696. queue_hotplug = true;
  2697. DRM_DEBUG("IH: HPD2\n");
  2698. }
  2699. break;
  2700. case 2:
  2701. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2702. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2703. queue_hotplug = true;
  2704. DRM_DEBUG("IH: HPD3\n");
  2705. }
  2706. break;
  2707. case 3:
  2708. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2709. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2710. queue_hotplug = true;
  2711. DRM_DEBUG("IH: HPD4\n");
  2712. }
  2713. break;
  2714. case 4:
  2715. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2716. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2717. queue_hotplug = true;
  2718. DRM_DEBUG("IH: HPD5\n");
  2719. }
  2720. break;
  2721. case 5:
  2722. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2723. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2724. queue_hotplug = true;
  2725. DRM_DEBUG("IH: HPD6\n");
  2726. }
  2727. break;
  2728. default:
  2729. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2730. break;
  2731. }
  2732. break;
  2733. case 176: /* CP_INT in ring buffer */
  2734. case 177: /* CP_INT in IB1 */
  2735. case 178: /* CP_INT in IB2 */
  2736. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2737. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2738. break;
  2739. case 181: /* CP EOP event */
  2740. DRM_DEBUG("IH: CP EOP\n");
  2741. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2742. break;
  2743. case 233: /* GUI IDLE */
  2744. DRM_DEBUG("IH: GUI idle\n");
  2745. rdev->pm.gui_idle = true;
  2746. wake_up(&rdev->irq.idle_queue);
  2747. break;
  2748. default:
  2749. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2750. break;
  2751. }
  2752. /* wptr/rptr are in bytes! */
  2753. rptr += 16;
  2754. rptr &= rdev->ih.ptr_mask;
  2755. }
  2756. /* make sure wptr hasn't changed while processing */
  2757. wptr = evergreen_get_ih_wptr(rdev);
  2758. if (wptr != rdev->ih.wptr)
  2759. goto restart_ih;
  2760. if (queue_hotplug)
  2761. schedule_work(&rdev->hotplug_work);
  2762. rdev->ih.rptr = rptr;
  2763. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2764. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2765. return IRQ_HANDLED;
  2766. }
  2767. static int evergreen_startup(struct radeon_device *rdev)
  2768. {
  2769. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2770. int r;
  2771. /* enable pcie gen2 link */
  2772. evergreen_pcie_gen2_enable(rdev);
  2773. if (ASIC_IS_DCE5(rdev)) {
  2774. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2775. r = ni_init_microcode(rdev);
  2776. if (r) {
  2777. DRM_ERROR("Failed to load firmware!\n");
  2778. return r;
  2779. }
  2780. }
  2781. r = ni_mc_load_microcode(rdev);
  2782. if (r) {
  2783. DRM_ERROR("Failed to load MC firmware!\n");
  2784. return r;
  2785. }
  2786. } else {
  2787. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2788. r = r600_init_microcode(rdev);
  2789. if (r) {
  2790. DRM_ERROR("Failed to load firmware!\n");
  2791. return r;
  2792. }
  2793. }
  2794. }
  2795. r = r600_vram_scratch_init(rdev);
  2796. if (r)
  2797. return r;
  2798. evergreen_mc_program(rdev);
  2799. if (rdev->flags & RADEON_IS_AGP) {
  2800. evergreen_agp_enable(rdev);
  2801. } else {
  2802. r = evergreen_pcie_gart_enable(rdev);
  2803. if (r)
  2804. return r;
  2805. }
  2806. evergreen_gpu_init(rdev);
  2807. r = evergreen_blit_init(rdev);
  2808. if (r) {
  2809. r600_blit_fini(rdev);
  2810. rdev->asic->copy = NULL;
  2811. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2812. }
  2813. /* allocate wb buffer */
  2814. r = radeon_wb_init(rdev);
  2815. if (r)
  2816. return r;
  2817. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2818. if (r) {
  2819. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2820. return r;
  2821. }
  2822. /* Enable IRQ */
  2823. r = r600_irq_init(rdev);
  2824. if (r) {
  2825. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2826. radeon_irq_kms_fini(rdev);
  2827. return r;
  2828. }
  2829. evergreen_irq_set(rdev);
  2830. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2831. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2832. 0, 0xfffff, RADEON_CP_PACKET2);
  2833. if (r)
  2834. return r;
  2835. r = evergreen_cp_load_microcode(rdev);
  2836. if (r)
  2837. return r;
  2838. r = evergreen_cp_resume(rdev);
  2839. if (r)
  2840. return r;
  2841. return 0;
  2842. }
  2843. int evergreen_resume(struct radeon_device *rdev)
  2844. {
  2845. int r;
  2846. /* reset the asic, the gfx blocks are often in a bad state
  2847. * after the driver is unloaded or after a resume
  2848. */
  2849. if (radeon_asic_reset(rdev))
  2850. dev_warn(rdev->dev, "GPU reset failed !\n");
  2851. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2852. * posting will perform necessary task to bring back GPU into good
  2853. * shape.
  2854. */
  2855. /* post card */
  2856. atom_asic_init(rdev->mode_info.atom_context);
  2857. r = evergreen_startup(rdev);
  2858. if (r) {
  2859. DRM_ERROR("evergreen startup failed on resume\n");
  2860. return r;
  2861. }
  2862. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2863. if (r) {
  2864. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2865. return r;
  2866. }
  2867. return r;
  2868. }
  2869. int evergreen_suspend(struct radeon_device *rdev)
  2870. {
  2871. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2872. /* FIXME: we should wait for ring to be empty */
  2873. r700_cp_stop(rdev);
  2874. ring->ready = false;
  2875. evergreen_irq_suspend(rdev);
  2876. radeon_wb_disable(rdev);
  2877. evergreen_pcie_gart_disable(rdev);
  2878. r600_blit_suspend(rdev);
  2879. return 0;
  2880. }
  2881. /* Plan is to move initialization in that function and use
  2882. * helper function so that radeon_device_init pretty much
  2883. * do nothing more than calling asic specific function. This
  2884. * should also allow to remove a bunch of callback function
  2885. * like vram_info.
  2886. */
  2887. int evergreen_init(struct radeon_device *rdev)
  2888. {
  2889. int r;
  2890. /* This don't do much */
  2891. r = radeon_gem_init(rdev);
  2892. if (r)
  2893. return r;
  2894. /* Read BIOS */
  2895. if (!radeon_get_bios(rdev)) {
  2896. if (ASIC_IS_AVIVO(rdev))
  2897. return -EINVAL;
  2898. }
  2899. /* Must be an ATOMBIOS */
  2900. if (!rdev->is_atom_bios) {
  2901. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2902. return -EINVAL;
  2903. }
  2904. r = radeon_atombios_init(rdev);
  2905. if (r)
  2906. return r;
  2907. /* reset the asic, the gfx blocks are often in a bad state
  2908. * after the driver is unloaded or after a resume
  2909. */
  2910. if (radeon_asic_reset(rdev))
  2911. dev_warn(rdev->dev, "GPU reset failed !\n");
  2912. /* Post card if necessary */
  2913. if (!radeon_card_posted(rdev)) {
  2914. if (!rdev->bios) {
  2915. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2916. return -EINVAL;
  2917. }
  2918. DRM_INFO("GPU not posted. posting now...\n");
  2919. atom_asic_init(rdev->mode_info.atom_context);
  2920. }
  2921. /* Initialize scratch registers */
  2922. r600_scratch_init(rdev);
  2923. /* Initialize surface registers */
  2924. radeon_surface_init(rdev);
  2925. /* Initialize clocks */
  2926. radeon_get_clock_info(rdev->ddev);
  2927. /* Fence driver */
  2928. r = radeon_fence_driver_init(rdev);
  2929. if (r)
  2930. return r;
  2931. /* initialize AGP */
  2932. if (rdev->flags & RADEON_IS_AGP) {
  2933. r = radeon_agp_init(rdev);
  2934. if (r)
  2935. radeon_agp_disable(rdev);
  2936. }
  2937. /* initialize memory controller */
  2938. r = evergreen_mc_init(rdev);
  2939. if (r)
  2940. return r;
  2941. /* Memory manager */
  2942. r = radeon_bo_init(rdev);
  2943. if (r)
  2944. return r;
  2945. r = radeon_irq_kms_init(rdev);
  2946. if (r)
  2947. return r;
  2948. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2949. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2950. rdev->ih.ring_obj = NULL;
  2951. r600_ih_ring_init(rdev, 64 * 1024);
  2952. r = r600_pcie_gart_init(rdev);
  2953. if (r)
  2954. return r;
  2955. rdev->accel_working = true;
  2956. r = evergreen_startup(rdev);
  2957. if (r) {
  2958. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2959. r700_cp_fini(rdev);
  2960. r600_irq_fini(rdev);
  2961. radeon_wb_fini(rdev);
  2962. radeon_irq_kms_fini(rdev);
  2963. evergreen_pcie_gart_fini(rdev);
  2964. rdev->accel_working = false;
  2965. }
  2966. if (rdev->accel_working) {
  2967. r = radeon_ib_pool_init(rdev);
  2968. if (r) {
  2969. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2970. rdev->accel_working = false;
  2971. }
  2972. r = r600_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2973. if (r) {
  2974. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2975. rdev->accel_working = false;
  2976. }
  2977. }
  2978. return 0;
  2979. }
  2980. void evergreen_fini(struct radeon_device *rdev)
  2981. {
  2982. r600_blit_fini(rdev);
  2983. r700_cp_fini(rdev);
  2984. r600_irq_fini(rdev);
  2985. radeon_wb_fini(rdev);
  2986. radeon_ib_pool_fini(rdev);
  2987. radeon_irq_kms_fini(rdev);
  2988. evergreen_pcie_gart_fini(rdev);
  2989. r600_vram_scratch_fini(rdev);
  2990. radeon_gem_fini(rdev);
  2991. radeon_semaphore_driver_fini(rdev);
  2992. radeon_fence_driver_fini(rdev);
  2993. radeon_agp_fini(rdev);
  2994. radeon_bo_fini(rdev);
  2995. radeon_atombios_fini(rdev);
  2996. kfree(rdev->bios);
  2997. rdev->bios = NULL;
  2998. }
  2999. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3000. {
  3001. u32 link_width_cntl, speed_cntl;
  3002. if (radeon_pcie_gen2 == 0)
  3003. return;
  3004. if (rdev->flags & RADEON_IS_IGP)
  3005. return;
  3006. if (!(rdev->flags & RADEON_IS_PCIE))
  3007. return;
  3008. /* x2 cards have a special sequence */
  3009. if (ASIC_IS_X2(rdev))
  3010. return;
  3011. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3012. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3013. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3014. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3015. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3016. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3017. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3018. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3019. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3020. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3021. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3022. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3023. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3024. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3025. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3026. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3027. speed_cntl |= LC_GEN2_EN_STRAP;
  3028. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3029. } else {
  3030. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3031. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3032. if (1)
  3033. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3034. else
  3035. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3036. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3037. }
  3038. }