smpboot.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <asm/acpi.h>
  51. #include <asm/desc.h>
  52. #include <asm/nmi.h>
  53. #include <asm/irq.h>
  54. #include <asm/idle.h>
  55. #include <asm/trampoline.h>
  56. #include <asm/cpu.h>
  57. #include <asm/numa.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/tlbflush.h>
  60. #include <asm/mtrr.h>
  61. #include <asm/vmi.h>
  62. #include <asm/apic.h>
  63. #include <asm/setup.h>
  64. #include <asm/uv/uv.h>
  65. #include <linux/mc146818rtc.h>
  66. #include <asm/smpboot_hooks.h>
  67. #ifdef CONFIG_X86_32
  68. u8 apicid_2_node[MAX_APICID];
  69. static int low_mappings;
  70. #endif
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. #else
  86. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  87. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  88. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  89. #endif
  90. /* Number of siblings per CPU package */
  91. int smp_num_siblings = 1;
  92. EXPORT_SYMBOL(smp_num_siblings);
  93. /* Last level cache ID of each logical CPU */
  94. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  95. /* representing HT siblings of each logical CPU */
  96. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  97. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  98. /* representing HT and core siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  101. /* Per CPU bogomips and other parameters */
  102. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  103. EXPORT_PER_CPU_SYMBOL(cpu_info);
  104. atomic_t init_deasserted;
  105. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  106. /* which node each logical CPU is on */
  107. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  108. EXPORT_SYMBOL(cpu_to_node_map);
  109. /* set up a mapping between cpu and node. */
  110. static void map_cpu_to_node(int cpu, int node)
  111. {
  112. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  113. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  114. cpu_to_node_map[cpu] = node;
  115. }
  116. /* undo a mapping between cpu and node. */
  117. static void unmap_cpu_to_node(int cpu)
  118. {
  119. int node;
  120. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  121. for (node = 0; node < MAX_NUMNODES; node++)
  122. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  123. cpu_to_node_map[cpu] = 0;
  124. }
  125. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  126. #define map_cpu_to_node(cpu, node) ({})
  127. #define unmap_cpu_to_node(cpu) ({})
  128. #endif
  129. #ifdef CONFIG_X86_32
  130. static int boot_cpu_logical_apicid;
  131. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  132. { [0 ... NR_CPUS-1] = BAD_APICID };
  133. static void map_cpu_to_logical_apicid(void)
  134. {
  135. int cpu = smp_processor_id();
  136. int apicid = logical_smp_processor_id();
  137. int node = apic->apicid_to_node(apicid);
  138. if (!node_online(node))
  139. node = first_online_node;
  140. cpu_2_logical_apicid[cpu] = apicid;
  141. map_cpu_to_node(cpu, node);
  142. }
  143. void numa_remove_cpu(int cpu)
  144. {
  145. cpu_2_logical_apicid[cpu] = BAD_APICID;
  146. unmap_cpu_to_node(cpu);
  147. }
  148. #else
  149. #define map_cpu_to_logical_apicid() do {} while (0)
  150. #endif
  151. /*
  152. * Report back to the Boot Processor.
  153. * Running on AP.
  154. */
  155. static void __cpuinit smp_callin(void)
  156. {
  157. int cpuid, phys_id;
  158. unsigned long timeout;
  159. /*
  160. * If waken up by an INIT in an 82489DX configuration
  161. * we may get here before an INIT-deassert IPI reaches
  162. * our local APIC. We have to wait for the IPI or we'll
  163. * lock up on an APIC access.
  164. */
  165. if (apic->wait_for_init_deassert)
  166. apic->wait_for_init_deassert(&init_deasserted);
  167. /*
  168. * (This works even if the APIC is not enabled.)
  169. */
  170. phys_id = read_apic_id();
  171. cpuid = smp_processor_id();
  172. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  173. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  174. phys_id, cpuid);
  175. }
  176. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  177. /*
  178. * STARTUP IPIs are fragile beasts as they might sometimes
  179. * trigger some glue motherboard logic. Complete APIC bus
  180. * silence for 1 second, this overestimates the time the
  181. * boot CPU is spending to send the up to 2 STARTUP IPIs
  182. * by a factor of two. This should be enough.
  183. */
  184. /*
  185. * Waiting 2s total for startup (udelay is not yet working)
  186. */
  187. timeout = jiffies + 2*HZ;
  188. while (time_before(jiffies, timeout)) {
  189. /*
  190. * Has the boot CPU finished it's STARTUP sequence?
  191. */
  192. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  193. break;
  194. cpu_relax();
  195. }
  196. if (!time_before(jiffies, timeout)) {
  197. panic("%s: CPU%d started up but did not get a callout!\n",
  198. __func__, cpuid);
  199. }
  200. /*
  201. * the boot CPU has finished the init stage and is spinning
  202. * on callin_map until we finish. We are free to set up this
  203. * CPU, first the APIC. (this is probably redundant on most
  204. * boards)
  205. */
  206. pr_debug("CALLIN, before setup_local_APIC().\n");
  207. if (apic->smp_callin_clear_local_apic)
  208. apic->smp_callin_clear_local_apic();
  209. setup_local_APIC();
  210. end_local_APIC_setup();
  211. map_cpu_to_logical_apicid();
  212. notify_cpu_starting(cpuid);
  213. /*
  214. * Get our bogomips.
  215. *
  216. * Need to enable IRQs because it can take longer and then
  217. * the NMI watchdog might kill us.
  218. */
  219. local_irq_enable();
  220. calibrate_delay();
  221. local_irq_disable();
  222. pr_debug("Stack at about %p\n", &cpuid);
  223. /*
  224. * Save our processor parameters
  225. */
  226. smp_store_cpu_info(cpuid);
  227. /*
  228. * Allow the master to continue.
  229. */
  230. cpumask_set_cpu(cpuid, cpu_callin_mask);
  231. }
  232. /*
  233. * Activate a secondary processor.
  234. */
  235. notrace static void __cpuinit start_secondary(void *unused)
  236. {
  237. /*
  238. * Don't put *anything* before cpu_init(), SMP booting is too
  239. * fragile that we want to limit the things done here to the
  240. * most necessary things.
  241. */
  242. vmi_bringup();
  243. cpu_init();
  244. preempt_disable();
  245. smp_callin();
  246. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  247. barrier();
  248. /*
  249. * Check TSC synchronization with the BP:
  250. */
  251. check_tsc_sync_target();
  252. if (nmi_watchdog == NMI_IO_APIC) {
  253. disable_8259A_irq(0);
  254. enable_NMI_through_LVT0();
  255. enable_8259A_irq(0);
  256. }
  257. #ifdef CONFIG_X86_32
  258. while (low_mappings)
  259. cpu_relax();
  260. __flush_tlb_all();
  261. #endif
  262. /* This must be done before setting cpu_online_mask */
  263. set_cpu_sibling_map(raw_smp_processor_id());
  264. wmb();
  265. /*
  266. * We need to hold call_lock, so there is no inconsistency
  267. * between the time smp_call_function() determines number of
  268. * IPI recipients, and the time when the determination is made
  269. * for which cpus receive the IPI. Holding this
  270. * lock helps us to not include this cpu in a currently in progress
  271. * smp_call_function().
  272. *
  273. * We need to hold vector_lock so there the set of online cpus
  274. * does not change while we are assigning vectors to cpus. Holding
  275. * this lock ensures we don't half assign or remove an irq from a cpu.
  276. */
  277. ipi_call_lock();
  278. lock_vector_lock();
  279. __setup_vector_irq(smp_processor_id());
  280. set_cpu_online(smp_processor_id(), true);
  281. unlock_vector_lock();
  282. ipi_call_unlock();
  283. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  284. x86_platform.nmi_init();
  285. /* enable local interrupts */
  286. local_irq_enable();
  287. x86_cpuinit.setup_percpu_clockev();
  288. wmb();
  289. cpu_idle();
  290. }
  291. #ifdef CONFIG_CPUMASK_OFFSTACK
  292. /* In this case, llc_shared_map is a pointer to a cpumask. */
  293. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  294. const struct cpuinfo_x86 *src)
  295. {
  296. struct cpumask *llc = dst->llc_shared_map;
  297. *dst = *src;
  298. dst->llc_shared_map = llc;
  299. }
  300. #else
  301. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  302. const struct cpuinfo_x86 *src)
  303. {
  304. *dst = *src;
  305. }
  306. #endif /* CONFIG_CPUMASK_OFFSTACK */
  307. /*
  308. * The bootstrap kernel entry code has set these up. Save them for
  309. * a given CPU
  310. */
  311. void __cpuinit smp_store_cpu_info(int id)
  312. {
  313. struct cpuinfo_x86 *c = &cpu_data(id);
  314. copy_cpuinfo_x86(c, &boot_cpu_data);
  315. c->cpu_index = id;
  316. if (id != 0)
  317. identify_secondary_cpu(c);
  318. }
  319. void __cpuinit set_cpu_sibling_map(int cpu)
  320. {
  321. int i;
  322. struct cpuinfo_x86 *c = &cpu_data(cpu);
  323. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  324. if (smp_num_siblings > 1) {
  325. for_each_cpu(i, cpu_sibling_setup_mask) {
  326. struct cpuinfo_x86 *o = &cpu_data(i);
  327. if (c->phys_proc_id == o->phys_proc_id &&
  328. c->cpu_core_id == o->cpu_core_id) {
  329. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  330. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  331. cpumask_set_cpu(i, cpu_core_mask(cpu));
  332. cpumask_set_cpu(cpu, cpu_core_mask(i));
  333. cpumask_set_cpu(i, c->llc_shared_map);
  334. cpumask_set_cpu(cpu, o->llc_shared_map);
  335. }
  336. }
  337. } else {
  338. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  339. }
  340. cpumask_set_cpu(cpu, c->llc_shared_map);
  341. if (current_cpu_data.x86_max_cores == 1) {
  342. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  343. c->booted_cores = 1;
  344. return;
  345. }
  346. for_each_cpu(i, cpu_sibling_setup_mask) {
  347. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  348. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  349. cpumask_set_cpu(i, c->llc_shared_map);
  350. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  351. }
  352. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  353. cpumask_set_cpu(i, cpu_core_mask(cpu));
  354. cpumask_set_cpu(cpu, cpu_core_mask(i));
  355. /*
  356. * Does this new cpu bringup a new core?
  357. */
  358. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  359. /*
  360. * for each core in package, increment
  361. * the booted_cores for this new cpu
  362. */
  363. if (cpumask_first(cpu_sibling_mask(i)) == i)
  364. c->booted_cores++;
  365. /*
  366. * increment the core count for all
  367. * the other cpus in this package
  368. */
  369. if (i != cpu)
  370. cpu_data(i).booted_cores++;
  371. } else if (i != cpu && !c->booted_cores)
  372. c->booted_cores = cpu_data(i).booted_cores;
  373. }
  374. }
  375. }
  376. /* maps the cpu to the sched domain representing multi-core */
  377. const struct cpumask *cpu_coregroup_mask(int cpu)
  378. {
  379. struct cpuinfo_x86 *c = &cpu_data(cpu);
  380. /*
  381. * For perf, we return last level cache shared map.
  382. * And for power savings, we return cpu_core_map
  383. */
  384. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  385. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  386. return cpu_core_mask(cpu);
  387. else
  388. return c->llc_shared_map;
  389. }
  390. static void impress_friends(void)
  391. {
  392. int cpu;
  393. unsigned long bogosum = 0;
  394. /*
  395. * Allow the user to impress friends.
  396. */
  397. pr_debug("Before bogomips.\n");
  398. for_each_possible_cpu(cpu)
  399. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  400. bogosum += cpu_data(cpu).loops_per_jiffy;
  401. printk(KERN_INFO
  402. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  403. num_online_cpus(),
  404. bogosum/(500000/HZ),
  405. (bogosum/(5000/HZ))%100);
  406. pr_debug("Before bogocount - setting activated=1.\n");
  407. }
  408. void __inquire_remote_apic(int apicid)
  409. {
  410. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  411. char *names[] = { "ID", "VERSION", "SPIV" };
  412. int timeout;
  413. u32 status;
  414. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  415. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  416. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  417. /*
  418. * Wait for idle.
  419. */
  420. status = safe_apic_wait_icr_idle();
  421. if (status)
  422. printk(KERN_CONT
  423. "a previous APIC delivery may have failed\n");
  424. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  425. timeout = 0;
  426. do {
  427. udelay(100);
  428. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  429. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  430. switch (status) {
  431. case APIC_ICR_RR_VALID:
  432. status = apic_read(APIC_RRR);
  433. printk(KERN_CONT "%08x\n", status);
  434. break;
  435. default:
  436. printk(KERN_CONT "failed\n");
  437. }
  438. }
  439. }
  440. /*
  441. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  442. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  443. * won't ... remember to clear down the APIC, etc later.
  444. */
  445. int __cpuinit
  446. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  447. {
  448. unsigned long send_status, accept_status = 0;
  449. int maxlvt;
  450. /* Target chip */
  451. /* Boot on the stack */
  452. /* Kick the second */
  453. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  454. pr_debug("Waiting for send to finish...\n");
  455. send_status = safe_apic_wait_icr_idle();
  456. /*
  457. * Give the other CPU some time to accept the IPI.
  458. */
  459. udelay(200);
  460. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  461. maxlvt = lapic_get_maxlvt();
  462. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  463. apic_write(APIC_ESR, 0);
  464. accept_status = (apic_read(APIC_ESR) & 0xEF);
  465. }
  466. pr_debug("NMI sent.\n");
  467. if (send_status)
  468. printk(KERN_ERR "APIC never delivered???\n");
  469. if (accept_status)
  470. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  471. return (send_status | accept_status);
  472. }
  473. static int __cpuinit
  474. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  475. {
  476. unsigned long send_status, accept_status = 0;
  477. int maxlvt, num_starts, j;
  478. maxlvt = lapic_get_maxlvt();
  479. /*
  480. * Be paranoid about clearing APIC errors.
  481. */
  482. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  483. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  484. apic_write(APIC_ESR, 0);
  485. apic_read(APIC_ESR);
  486. }
  487. pr_debug("Asserting INIT.\n");
  488. /*
  489. * Turn INIT on target chip
  490. */
  491. /*
  492. * Send IPI
  493. */
  494. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  495. phys_apicid);
  496. pr_debug("Waiting for send to finish...\n");
  497. send_status = safe_apic_wait_icr_idle();
  498. mdelay(10);
  499. pr_debug("Deasserting INIT.\n");
  500. /* Target chip */
  501. /* Send IPI */
  502. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  503. pr_debug("Waiting for send to finish...\n");
  504. send_status = safe_apic_wait_icr_idle();
  505. mb();
  506. atomic_set(&init_deasserted, 1);
  507. /*
  508. * Should we send STARTUP IPIs ?
  509. *
  510. * Determine this based on the APIC version.
  511. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  512. */
  513. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  514. num_starts = 2;
  515. else
  516. num_starts = 0;
  517. /*
  518. * Paravirt / VMI wants a startup IPI hook here to set up the
  519. * target processor state.
  520. */
  521. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  522. (unsigned long)stack_start.sp);
  523. /*
  524. * Run STARTUP IPI loop.
  525. */
  526. pr_debug("#startup loops: %d.\n", num_starts);
  527. for (j = 1; j <= num_starts; j++) {
  528. pr_debug("Sending STARTUP #%d.\n", j);
  529. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  530. apic_write(APIC_ESR, 0);
  531. apic_read(APIC_ESR);
  532. pr_debug("After apic_write.\n");
  533. /*
  534. * STARTUP IPI
  535. */
  536. /* Target chip */
  537. /* Boot on the stack */
  538. /* Kick the second */
  539. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  540. phys_apicid);
  541. /*
  542. * Give the other CPU some time to accept the IPI.
  543. */
  544. udelay(300);
  545. pr_debug("Startup point 1.\n");
  546. pr_debug("Waiting for send to finish...\n");
  547. send_status = safe_apic_wait_icr_idle();
  548. /*
  549. * Give the other CPU some time to accept the IPI.
  550. */
  551. udelay(200);
  552. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  553. apic_write(APIC_ESR, 0);
  554. accept_status = (apic_read(APIC_ESR) & 0xEF);
  555. if (send_status || accept_status)
  556. break;
  557. }
  558. pr_debug("After Startup.\n");
  559. if (send_status)
  560. printk(KERN_ERR "APIC never delivered???\n");
  561. if (accept_status)
  562. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  563. return (send_status | accept_status);
  564. }
  565. struct create_idle {
  566. struct work_struct work;
  567. struct task_struct *idle;
  568. struct completion done;
  569. int cpu;
  570. };
  571. static void __cpuinit do_fork_idle(struct work_struct *work)
  572. {
  573. struct create_idle *c_idle =
  574. container_of(work, struct create_idle, work);
  575. c_idle->idle = fork_idle(c_idle->cpu);
  576. complete(&c_idle->done);
  577. }
  578. /* reduce the number of lines printed when booting a large cpu count system */
  579. static void __cpuinit announce_cpu(int cpu, int apicid)
  580. {
  581. static int current_node = -1;
  582. int node = cpu_to_node(cpu);
  583. if (system_state == SYSTEM_BOOTING) {
  584. if (node != current_node) {
  585. if (current_node > (-1))
  586. pr_cont(" Ok.\n");
  587. current_node = node;
  588. pr_info("Booting Node %3d, Processors ", node);
  589. }
  590. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  591. return;
  592. } else
  593. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  594. node, cpu, apicid);
  595. }
  596. /*
  597. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  598. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  599. * Returns zero if CPU booted OK, else error code from
  600. * ->wakeup_secondary_cpu.
  601. */
  602. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  603. {
  604. unsigned long boot_error = 0;
  605. unsigned long start_ip;
  606. int timeout;
  607. struct create_idle c_idle = {
  608. .cpu = cpu,
  609. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  610. };
  611. INIT_WORK_ON_STACK(&c_idle.work, do_fork_idle);
  612. alternatives_smp_switch(1);
  613. c_idle.idle = get_idle_for_cpu(cpu);
  614. /*
  615. * We can't use kernel_thread since we must avoid to
  616. * reschedule the child.
  617. */
  618. if (c_idle.idle) {
  619. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  620. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  621. init_idle(c_idle.idle, cpu);
  622. goto do_rest;
  623. }
  624. if (!keventd_up() || current_is_keventd())
  625. c_idle.work.func(&c_idle.work);
  626. else {
  627. schedule_work(&c_idle.work);
  628. wait_for_completion(&c_idle.done);
  629. }
  630. if (IS_ERR(c_idle.idle)) {
  631. printk("failed fork for CPU %d\n", cpu);
  632. destroy_work_on_stack(&c_idle.work);
  633. return PTR_ERR(c_idle.idle);
  634. }
  635. set_idle_for_cpu(cpu, c_idle.idle);
  636. do_rest:
  637. per_cpu(current_task, cpu) = c_idle.idle;
  638. #ifdef CONFIG_X86_32
  639. /* Stack for startup_32 can be just as for start_secondary onwards */
  640. irq_ctx_init(cpu);
  641. #else
  642. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  643. initial_gs = per_cpu_offset(cpu);
  644. per_cpu(kernel_stack, cpu) =
  645. (unsigned long)task_stack_page(c_idle.idle) -
  646. KERNEL_STACK_OFFSET + THREAD_SIZE;
  647. #endif
  648. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  649. initial_code = (unsigned long)start_secondary;
  650. stack_start.sp = (void *) c_idle.idle->thread.sp;
  651. /* start_ip had better be page-aligned! */
  652. start_ip = setup_trampoline();
  653. /* So we see what's up */
  654. announce_cpu(cpu, apicid);
  655. /*
  656. * This grunge runs the startup process for
  657. * the targeted processor.
  658. */
  659. atomic_set(&init_deasserted, 0);
  660. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  661. pr_debug("Setting warm reset code and vector.\n");
  662. smpboot_setup_warm_reset_vector(start_ip);
  663. /*
  664. * Be paranoid about clearing APIC errors.
  665. */
  666. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  667. apic_write(APIC_ESR, 0);
  668. apic_read(APIC_ESR);
  669. }
  670. }
  671. /*
  672. * Kick the secondary CPU. Use the method in the APIC driver
  673. * if it's defined - or use an INIT boot APIC message otherwise:
  674. */
  675. if (apic->wakeup_secondary_cpu)
  676. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  677. else
  678. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  679. if (!boot_error) {
  680. /*
  681. * allow APs to start initializing.
  682. */
  683. pr_debug("Before Callout %d.\n", cpu);
  684. cpumask_set_cpu(cpu, cpu_callout_mask);
  685. pr_debug("After Callout %d.\n", cpu);
  686. /*
  687. * Wait 5s total for a response
  688. */
  689. for (timeout = 0; timeout < 50000; timeout++) {
  690. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  691. break; /* It has booted */
  692. udelay(100);
  693. }
  694. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  695. pr_debug("CPU%d: has booted.\n", cpu);
  696. else {
  697. boot_error = 1;
  698. if (*((volatile unsigned char *)trampoline_base)
  699. == 0xA5)
  700. /* trampoline started but...? */
  701. pr_err("CPU%d: Stuck ??\n", cpu);
  702. else
  703. /* trampoline code not run */
  704. pr_err("CPU%d: Not responding.\n", cpu);
  705. if (apic->inquire_remote_apic)
  706. apic->inquire_remote_apic(apicid);
  707. }
  708. }
  709. if (boot_error) {
  710. /* Try to put things back the way they were before ... */
  711. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  712. /* was set by do_boot_cpu() */
  713. cpumask_clear_cpu(cpu, cpu_callout_mask);
  714. /* was set by cpu_init() */
  715. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  716. set_cpu_present(cpu, false);
  717. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  718. }
  719. /* mark "stuck" area as not stuck */
  720. *((volatile unsigned long *)trampoline_base) = 0;
  721. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  722. /*
  723. * Cleanup possible dangling ends...
  724. */
  725. smpboot_restore_warm_reset_vector();
  726. }
  727. destroy_work_on_stack(&c_idle.work);
  728. return boot_error;
  729. }
  730. int __cpuinit native_cpu_up(unsigned int cpu)
  731. {
  732. int apicid = apic->cpu_present_to_apicid(cpu);
  733. unsigned long flags;
  734. int err;
  735. WARN_ON(irqs_disabled());
  736. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  737. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  738. !physid_isset(apicid, phys_cpu_present_map)) {
  739. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  740. return -EINVAL;
  741. }
  742. /*
  743. * Already booted CPU?
  744. */
  745. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  746. pr_debug("do_boot_cpu %d Already started\n", cpu);
  747. return -ENOSYS;
  748. }
  749. /*
  750. * Save current MTRR state in case it was changed since early boot
  751. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  752. */
  753. mtrr_save_state();
  754. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  755. #ifdef CONFIG_X86_32
  756. /* init low mem mapping */
  757. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  758. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  759. flush_tlb_all();
  760. low_mappings = 1;
  761. err = do_boot_cpu(apicid, cpu);
  762. zap_low_mappings(false);
  763. low_mappings = 0;
  764. #else
  765. err = do_boot_cpu(apicid, cpu);
  766. #endif
  767. if (err) {
  768. pr_debug("do_boot_cpu failed %d\n", err);
  769. return -EIO;
  770. }
  771. /*
  772. * Check TSC synchronization with the AP (keep irqs disabled
  773. * while doing so):
  774. */
  775. local_irq_save(flags);
  776. check_tsc_sync_source(cpu);
  777. local_irq_restore(flags);
  778. while (!cpu_online(cpu)) {
  779. cpu_relax();
  780. touch_nmi_watchdog();
  781. }
  782. return 0;
  783. }
  784. /*
  785. * Fall back to non SMP mode after errors.
  786. *
  787. * RED-PEN audit/test this more. I bet there is more state messed up here.
  788. */
  789. static __init void disable_smp(void)
  790. {
  791. init_cpu_present(cpumask_of(0));
  792. init_cpu_possible(cpumask_of(0));
  793. smpboot_clear_io_apic_irqs();
  794. if (smp_found_config)
  795. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  796. else
  797. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  798. map_cpu_to_logical_apicid();
  799. cpumask_set_cpu(0, cpu_sibling_mask(0));
  800. cpumask_set_cpu(0, cpu_core_mask(0));
  801. }
  802. /*
  803. * Various sanity checks.
  804. */
  805. static int __init smp_sanity_check(unsigned max_cpus)
  806. {
  807. preempt_disable();
  808. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  809. if (def_to_bigsmp && nr_cpu_ids > 8) {
  810. unsigned int cpu;
  811. unsigned nr;
  812. printk(KERN_WARNING
  813. "More than 8 CPUs detected - skipping them.\n"
  814. "Use CONFIG_X86_BIGSMP.\n");
  815. nr = 0;
  816. for_each_present_cpu(cpu) {
  817. if (nr >= 8)
  818. set_cpu_present(cpu, false);
  819. nr++;
  820. }
  821. nr = 0;
  822. for_each_possible_cpu(cpu) {
  823. if (nr >= 8)
  824. set_cpu_possible(cpu, false);
  825. nr++;
  826. }
  827. nr_cpu_ids = 8;
  828. }
  829. #endif
  830. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  831. printk(KERN_WARNING
  832. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  833. hard_smp_processor_id());
  834. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  835. }
  836. /*
  837. * If we couldn't find an SMP configuration at boot time,
  838. * get out of here now!
  839. */
  840. if (!smp_found_config && !acpi_lapic) {
  841. preempt_enable();
  842. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  843. disable_smp();
  844. if (APIC_init_uniprocessor())
  845. printk(KERN_NOTICE "Local APIC not detected."
  846. " Using dummy APIC emulation.\n");
  847. return -1;
  848. }
  849. /*
  850. * Should not be necessary because the MP table should list the boot
  851. * CPU too, but we do it for the sake of robustness anyway.
  852. */
  853. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  854. printk(KERN_NOTICE
  855. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  856. boot_cpu_physical_apicid);
  857. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  858. }
  859. preempt_enable();
  860. /*
  861. * If we couldn't find a local APIC, then get out of here now!
  862. */
  863. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  864. !cpu_has_apic) {
  865. if (!disable_apic) {
  866. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  867. boot_cpu_physical_apicid);
  868. pr_err("... forcing use of dummy APIC emulation."
  869. "(tell your hw vendor)\n");
  870. }
  871. smpboot_clear_io_apic();
  872. arch_disable_smp_support();
  873. return -1;
  874. }
  875. verify_local_APIC();
  876. /*
  877. * If SMP should be disabled, then really disable it!
  878. */
  879. if (!max_cpus) {
  880. printk(KERN_INFO "SMP mode deactivated.\n");
  881. smpboot_clear_io_apic();
  882. localise_nmi_watchdog();
  883. connect_bsp_APIC();
  884. setup_local_APIC();
  885. end_local_APIC_setup();
  886. return -1;
  887. }
  888. return 0;
  889. }
  890. static void __init smp_cpu_index_default(void)
  891. {
  892. int i;
  893. struct cpuinfo_x86 *c;
  894. for_each_possible_cpu(i) {
  895. c = &cpu_data(i);
  896. /* mark all to hotplug */
  897. c->cpu_index = nr_cpu_ids;
  898. }
  899. }
  900. /*
  901. * Prepare for SMP bootup. The MP table or ACPI has been read
  902. * earlier. Just do some sanity checking here and enable APIC mode.
  903. */
  904. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  905. {
  906. unsigned int i;
  907. preempt_disable();
  908. smp_cpu_index_default();
  909. current_cpu_data = boot_cpu_data;
  910. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  911. mb();
  912. /*
  913. * Setup boot CPU information
  914. */
  915. smp_store_cpu_info(0); /* Final full version of the data */
  916. #ifdef CONFIG_X86_32
  917. boot_cpu_logical_apicid = logical_smp_processor_id();
  918. #endif
  919. current_thread_info()->cpu = 0; /* needed? */
  920. for_each_possible_cpu(i) {
  921. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  922. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  923. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  924. }
  925. set_cpu_sibling_map(0);
  926. enable_IR_x2apic();
  927. #ifdef CONFIG_X86_64
  928. default_setup_apic_routing();
  929. #endif
  930. if (smp_sanity_check(max_cpus) < 0) {
  931. printk(KERN_INFO "SMP disabled\n");
  932. disable_smp();
  933. goto out;
  934. }
  935. preempt_disable();
  936. if (read_apic_id() != boot_cpu_physical_apicid) {
  937. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  938. read_apic_id(), boot_cpu_physical_apicid);
  939. /* Or can we switch back to PIC here? */
  940. }
  941. preempt_enable();
  942. connect_bsp_APIC();
  943. /*
  944. * Switch from PIC to APIC mode.
  945. */
  946. setup_local_APIC();
  947. /*
  948. * Enable IO APIC before setting up error vector
  949. */
  950. if (!skip_ioapic_setup && nr_ioapics)
  951. enable_IO_APIC();
  952. end_local_APIC_setup();
  953. map_cpu_to_logical_apicid();
  954. if (apic->setup_portio_remap)
  955. apic->setup_portio_remap();
  956. smpboot_setup_io_apic();
  957. /*
  958. * Set up local APIC timer on boot CPU.
  959. */
  960. printk(KERN_INFO "CPU%d: ", 0);
  961. print_cpu_info(&cpu_data(0));
  962. x86_init.timers.setup_percpu_clockev();
  963. if (is_uv_system())
  964. uv_system_init();
  965. set_mtrr_aps_delayed_init();
  966. out:
  967. preempt_enable();
  968. }
  969. void arch_enable_nonboot_cpus_begin(void)
  970. {
  971. set_mtrr_aps_delayed_init();
  972. }
  973. void arch_enable_nonboot_cpus_end(void)
  974. {
  975. mtrr_aps_init();
  976. }
  977. /*
  978. * Early setup to make printk work.
  979. */
  980. void __init native_smp_prepare_boot_cpu(void)
  981. {
  982. int me = smp_processor_id();
  983. switch_to_new_gdt(me);
  984. /* already set me in cpu_online_mask in boot_cpu_init() */
  985. cpumask_set_cpu(me, cpu_callout_mask);
  986. per_cpu(cpu_state, me) = CPU_ONLINE;
  987. }
  988. void __init native_smp_cpus_done(unsigned int max_cpus)
  989. {
  990. pr_debug("Boot done.\n");
  991. impress_friends();
  992. #ifdef CONFIG_X86_IO_APIC
  993. setup_ioapic_dest();
  994. #endif
  995. check_nmi_watchdog();
  996. mtrr_aps_init();
  997. }
  998. static int __initdata setup_possible_cpus = -1;
  999. static int __init _setup_possible_cpus(char *str)
  1000. {
  1001. get_option(&str, &setup_possible_cpus);
  1002. return 0;
  1003. }
  1004. early_param("possible_cpus", _setup_possible_cpus);
  1005. /*
  1006. * cpu_possible_mask should be static, it cannot change as cpu's
  1007. * are onlined, or offlined. The reason is per-cpu data-structures
  1008. * are allocated by some modules at init time, and dont expect to
  1009. * do this dynamically on cpu arrival/departure.
  1010. * cpu_present_mask on the other hand can change dynamically.
  1011. * In case when cpu_hotplug is not compiled, then we resort to current
  1012. * behaviour, which is cpu_possible == cpu_present.
  1013. * - Ashok Raj
  1014. *
  1015. * Three ways to find out the number of additional hotplug CPUs:
  1016. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1017. * - The user can overwrite it with possible_cpus=NUM
  1018. * - Otherwise don't reserve additional CPUs.
  1019. * We do this because additional CPUs waste a lot of memory.
  1020. * -AK
  1021. */
  1022. __init void prefill_possible_map(void)
  1023. {
  1024. int i, possible;
  1025. /* no processor from mptable or madt */
  1026. if (!num_processors)
  1027. num_processors = 1;
  1028. if (setup_possible_cpus == -1)
  1029. possible = num_processors + disabled_cpus;
  1030. else
  1031. possible = setup_possible_cpus;
  1032. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1033. if (possible > CONFIG_NR_CPUS) {
  1034. printk(KERN_WARNING
  1035. "%d Processors exceeds NR_CPUS limit of %d\n",
  1036. possible, CONFIG_NR_CPUS);
  1037. possible = CONFIG_NR_CPUS;
  1038. }
  1039. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1040. possible, max_t(int, possible - num_processors, 0));
  1041. for (i = 0; i < possible; i++)
  1042. set_cpu_possible(i, true);
  1043. nr_cpu_ids = possible;
  1044. }
  1045. #ifdef CONFIG_HOTPLUG_CPU
  1046. static void remove_siblinginfo(int cpu)
  1047. {
  1048. int sibling;
  1049. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1050. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1051. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1052. /*/
  1053. * last thread sibling in this cpu core going down
  1054. */
  1055. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1056. cpu_data(sibling).booted_cores--;
  1057. }
  1058. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1059. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1060. cpumask_clear(cpu_sibling_mask(cpu));
  1061. cpumask_clear(cpu_core_mask(cpu));
  1062. c->phys_proc_id = 0;
  1063. c->cpu_core_id = 0;
  1064. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1065. }
  1066. static void __ref remove_cpu_from_maps(int cpu)
  1067. {
  1068. set_cpu_online(cpu, false);
  1069. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1070. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1071. /* was set by cpu_init() */
  1072. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1073. numa_remove_cpu(cpu);
  1074. }
  1075. void cpu_disable_common(void)
  1076. {
  1077. int cpu = smp_processor_id();
  1078. remove_siblinginfo(cpu);
  1079. /* It's now safe to remove this processor from the online map */
  1080. lock_vector_lock();
  1081. remove_cpu_from_maps(cpu);
  1082. unlock_vector_lock();
  1083. fixup_irqs();
  1084. }
  1085. int native_cpu_disable(void)
  1086. {
  1087. int cpu = smp_processor_id();
  1088. /*
  1089. * Perhaps use cpufreq to drop frequency, but that could go
  1090. * into generic code.
  1091. *
  1092. * We won't take down the boot processor on i386 due to some
  1093. * interrupts only being able to be serviced by the BSP.
  1094. * Especially so if we're not using an IOAPIC -zwane
  1095. */
  1096. if (cpu == 0)
  1097. return -EBUSY;
  1098. if (nmi_watchdog == NMI_LOCAL_APIC)
  1099. stop_apic_nmi_watchdog(NULL);
  1100. clear_local_APIC();
  1101. cpu_disable_common();
  1102. return 0;
  1103. }
  1104. void native_cpu_die(unsigned int cpu)
  1105. {
  1106. /* We don't do anything here: idle task is faking death itself. */
  1107. unsigned int i;
  1108. for (i = 0; i < 10; i++) {
  1109. /* They ack this in play_dead by setting CPU_DEAD */
  1110. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1111. if (system_state == SYSTEM_RUNNING)
  1112. pr_info("CPU %u is now offline\n", cpu);
  1113. if (1 == num_online_cpus())
  1114. alternatives_smp_switch(0);
  1115. return;
  1116. }
  1117. msleep(100);
  1118. }
  1119. pr_err("CPU %u didn't die...\n", cpu);
  1120. }
  1121. void play_dead_common(void)
  1122. {
  1123. idle_task_exit();
  1124. reset_lazy_tlbstate();
  1125. irq_ctx_exit(raw_smp_processor_id());
  1126. c1e_remove_cpu(raw_smp_processor_id());
  1127. mb();
  1128. /* Ack it */
  1129. __get_cpu_var(cpu_state) = CPU_DEAD;
  1130. /*
  1131. * With physical CPU hotplug, we should halt the cpu
  1132. */
  1133. local_irq_disable();
  1134. }
  1135. void native_play_dead(void)
  1136. {
  1137. play_dead_common();
  1138. tboot_shutdown(TB_SHUTDOWN_WFS);
  1139. wbinvd_halt();
  1140. }
  1141. #else /* ... !CONFIG_HOTPLUG_CPU */
  1142. int native_cpu_disable(void)
  1143. {
  1144. return -ENOSYS;
  1145. }
  1146. void native_cpu_die(unsigned int cpu)
  1147. {
  1148. /* We said "no" in __cpu_disable */
  1149. BUG();
  1150. }
  1151. void native_play_dead(void)
  1152. {
  1153. BUG();
  1154. }
  1155. #endif