rt61pci.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt61pci
  19. Abstract: rt61pci device specific routines.
  20. Supported chipsets: RT2561, RT2561s, RT2661.
  21. */
  22. #include <linux/crc-itu-t.h>
  23. #include <linux/delay.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/eeprom_93cx6.h>
  30. #include "rt2x00.h"
  31. #include "rt2x00pci.h"
  32. #include "rt61pci.h"
  33. /*
  34. * Allow hardware encryption to be disabled.
  35. */
  36. static int modparam_nohwcrypt = 0;
  37. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  38. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  39. /*
  40. * Register access.
  41. * BBP and RF register require indirect register access,
  42. * and use the CSR registers PHY_CSR3 and PHY_CSR4 to achieve this.
  43. * These indirect registers work with busy bits,
  44. * and we will try maximal REGISTER_BUSY_COUNT times to access
  45. * the register while taking a REGISTER_BUSY_DELAY us delay
  46. * between each attempt. When the busy bit is still set at that time,
  47. * the access attempt is considered to have failed,
  48. * and we will print an error.
  49. */
  50. #define WAIT_FOR_BBP(__dev, __reg) \
  51. rt2x00pci_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
  52. #define WAIT_FOR_RF(__dev, __reg) \
  53. rt2x00pci_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
  54. #define WAIT_FOR_MCU(__dev, __reg) \
  55. rt2x00pci_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  56. H2M_MAILBOX_CSR_OWNER, (__reg))
  57. static void rt61pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. mutex_lock(&rt2x00dev->csr_mutex);
  62. /*
  63. * Wait until the BBP becomes available, afterwards we
  64. * can safely write the new data into the register.
  65. */
  66. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  67. reg = 0;
  68. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  69. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  70. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  71. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  72. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  73. }
  74. mutex_unlock(&rt2x00dev->csr_mutex);
  75. }
  76. static void rt61pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  77. const unsigned int word, u8 *value)
  78. {
  79. u32 reg;
  80. mutex_lock(&rt2x00dev->csr_mutex);
  81. /*
  82. * Wait until the BBP becomes available, afterwards we
  83. * can safely write the read request into the register.
  84. * After the data has been written, we wait until hardware
  85. * returns the correct value, if at any time the register
  86. * doesn't become available in time, reg will be 0xffffffff
  87. * which means we return 0xff to the caller.
  88. */
  89. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  90. reg = 0;
  91. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  92. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  93. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  94. rt2x00pci_register_write(rt2x00dev, PHY_CSR3, reg);
  95. WAIT_FOR_BBP(rt2x00dev, &reg);
  96. }
  97. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  98. mutex_unlock(&rt2x00dev->csr_mutex);
  99. }
  100. static void rt61pci_rf_write(struct rt2x00_dev *rt2x00dev,
  101. const unsigned int word, const u32 value)
  102. {
  103. u32 reg;
  104. mutex_lock(&rt2x00dev->csr_mutex);
  105. /*
  106. * Wait until the RF becomes available, afterwards we
  107. * can safely write the new data into the register.
  108. */
  109. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  110. reg = 0;
  111. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  112. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS, 21);
  113. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  114. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  115. rt2x00pci_register_write(rt2x00dev, PHY_CSR4, reg);
  116. rt2x00_rf_write(rt2x00dev, word, value);
  117. }
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt61pci_mcu_request(struct rt2x00_dev *rt2x00dev,
  121. const u8 command, const u8 token,
  122. const u8 arg0, const u8 arg1)
  123. {
  124. u32 reg;
  125. mutex_lock(&rt2x00dev->csr_mutex);
  126. /*
  127. * Wait until the MCU becomes available, afterwards we
  128. * can safely write the new data into the register.
  129. */
  130. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  131. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  132. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  133. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  134. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  135. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, reg);
  136. rt2x00pci_register_read(rt2x00dev, HOST_CMD_CSR, &reg);
  137. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  138. rt2x00_set_field32(&reg, HOST_CMD_CSR_INTERRUPT_MCU, 1);
  139. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, reg);
  140. }
  141. mutex_unlock(&rt2x00dev->csr_mutex);
  142. }
  143. static void rt61pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  144. {
  145. struct rt2x00_dev *rt2x00dev = eeprom->data;
  146. u32 reg;
  147. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  148. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  149. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  150. eeprom->reg_data_clock =
  151. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  152. eeprom->reg_chip_select =
  153. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  154. }
  155. static void rt61pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  156. {
  157. struct rt2x00_dev *rt2x00dev = eeprom->data;
  158. u32 reg = 0;
  159. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  160. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  161. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  162. !!eeprom->reg_data_clock);
  163. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  164. !!eeprom->reg_chip_select);
  165. rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
  166. }
  167. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  168. static const struct rt2x00debug rt61pci_rt2x00debug = {
  169. .owner = THIS_MODULE,
  170. .csr = {
  171. .read = rt2x00pci_register_read,
  172. .write = rt2x00pci_register_write,
  173. .flags = RT2X00DEBUGFS_OFFSET,
  174. .word_base = CSR_REG_BASE,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_base = EEPROM_BASE,
  182. .word_size = sizeof(u16),
  183. .word_count = EEPROM_SIZE / sizeof(u16),
  184. },
  185. .bbp = {
  186. .read = rt61pci_bbp_read,
  187. .write = rt61pci_bbp_write,
  188. .word_base = BBP_BASE,
  189. .word_size = sizeof(u8),
  190. .word_count = BBP_SIZE / sizeof(u8),
  191. },
  192. .rf = {
  193. .read = rt2x00_rf_read,
  194. .write = rt61pci_rf_write,
  195. .word_base = RF_BASE,
  196. .word_size = sizeof(u32),
  197. .word_count = RF_SIZE / sizeof(u32),
  198. },
  199. };
  200. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  201. static int rt61pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  202. {
  203. u32 reg;
  204. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  205. return rt2x00_get_field32(reg, MAC_CSR13_BIT5);
  206. }
  207. #ifdef CONFIG_RT2X00_LIB_LEDS
  208. static void rt61pci_brightness_set(struct led_classdev *led_cdev,
  209. enum led_brightness brightness)
  210. {
  211. struct rt2x00_led *led =
  212. container_of(led_cdev, struct rt2x00_led, led_dev);
  213. unsigned int enabled = brightness != LED_OFF;
  214. unsigned int a_mode =
  215. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  216. unsigned int bg_mode =
  217. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  218. if (led->type == LED_TYPE_RADIO) {
  219. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  220. MCU_LEDCS_RADIO_STATUS, enabled);
  221. rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
  222. (led->rt2x00dev->led_mcu_reg & 0xff),
  223. ((led->rt2x00dev->led_mcu_reg >> 8)));
  224. } else if (led->type == LED_TYPE_ASSOC) {
  225. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  226. MCU_LEDCS_LINK_BG_STATUS, bg_mode);
  227. rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
  228. MCU_LEDCS_LINK_A_STATUS, a_mode);
  229. rt61pci_mcu_request(led->rt2x00dev, MCU_LED, 0xff,
  230. (led->rt2x00dev->led_mcu_reg & 0xff),
  231. ((led->rt2x00dev->led_mcu_reg >> 8)));
  232. } else if (led->type == LED_TYPE_QUALITY) {
  233. /*
  234. * The brightness is divided into 6 levels (0 - 5),
  235. * this means we need to convert the brightness
  236. * argument into the matching level within that range.
  237. */
  238. rt61pci_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  239. brightness / (LED_FULL / 6), 0);
  240. }
  241. }
  242. static int rt61pci_blink_set(struct led_classdev *led_cdev,
  243. unsigned long *delay_on,
  244. unsigned long *delay_off)
  245. {
  246. struct rt2x00_led *led =
  247. container_of(led_cdev, struct rt2x00_led, led_dev);
  248. u32 reg;
  249. rt2x00pci_register_read(led->rt2x00dev, MAC_CSR14, &reg);
  250. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
  251. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
  252. rt2x00pci_register_write(led->rt2x00dev, MAC_CSR14, reg);
  253. return 0;
  254. }
  255. static void rt61pci_init_led(struct rt2x00_dev *rt2x00dev,
  256. struct rt2x00_led *led,
  257. enum led_type type)
  258. {
  259. led->rt2x00dev = rt2x00dev;
  260. led->type = type;
  261. led->led_dev.brightness_set = rt61pci_brightness_set;
  262. led->led_dev.blink_set = rt61pci_blink_set;
  263. led->flags = LED_INITIALIZED;
  264. }
  265. #endif /* CONFIG_RT2X00_LIB_LEDS */
  266. /*
  267. * Configuration handlers.
  268. */
  269. static int rt61pci_config_shared_key(struct rt2x00_dev *rt2x00dev,
  270. struct rt2x00lib_crypto *crypto,
  271. struct ieee80211_key_conf *key)
  272. {
  273. struct hw_key_entry key_entry;
  274. struct rt2x00_field32 field;
  275. u32 mask;
  276. u32 reg;
  277. if (crypto->cmd == SET_KEY) {
  278. /*
  279. * rt2x00lib can't determine the correct free
  280. * key_idx for shared keys. We have 1 register
  281. * with key valid bits. The goal is simple, read
  282. * the register, if that is full we have no slots
  283. * left.
  284. * Note that each BSS is allowed to have up to 4
  285. * shared keys, so put a mask over the allowed
  286. * entries.
  287. */
  288. mask = (0xf << crypto->bssidx);
  289. rt2x00pci_register_read(rt2x00dev, SEC_CSR0, &reg);
  290. reg &= mask;
  291. if (reg && reg == mask)
  292. return -ENOSPC;
  293. key->hw_key_idx += reg ? ffz(reg) : 0;
  294. /*
  295. * Upload key to hardware
  296. */
  297. memcpy(key_entry.key, crypto->key,
  298. sizeof(key_entry.key));
  299. memcpy(key_entry.tx_mic, crypto->tx_mic,
  300. sizeof(key_entry.tx_mic));
  301. memcpy(key_entry.rx_mic, crypto->rx_mic,
  302. sizeof(key_entry.rx_mic));
  303. reg = SHARED_KEY_ENTRY(key->hw_key_idx);
  304. rt2x00pci_register_multiwrite(rt2x00dev, reg,
  305. &key_entry, sizeof(key_entry));
  306. /*
  307. * The cipher types are stored over 2 registers.
  308. * bssidx 0 and 1 keys are stored in SEC_CSR1 and
  309. * bssidx 1 and 2 keys are stored in SEC_CSR5.
  310. * Using the correct defines correctly will cause overhead,
  311. * so just calculate the correct offset.
  312. */
  313. if (key->hw_key_idx < 8) {
  314. field.bit_offset = (3 * key->hw_key_idx);
  315. field.bit_mask = 0x7 << field.bit_offset;
  316. rt2x00pci_register_read(rt2x00dev, SEC_CSR1, &reg);
  317. rt2x00_set_field32(&reg, field, crypto->cipher);
  318. rt2x00pci_register_write(rt2x00dev, SEC_CSR1, reg);
  319. } else {
  320. field.bit_offset = (3 * (key->hw_key_idx - 8));
  321. field.bit_mask = 0x7 << field.bit_offset;
  322. rt2x00pci_register_read(rt2x00dev, SEC_CSR5, &reg);
  323. rt2x00_set_field32(&reg, field, crypto->cipher);
  324. rt2x00pci_register_write(rt2x00dev, SEC_CSR5, reg);
  325. }
  326. /*
  327. * The driver does not support the IV/EIV generation
  328. * in hardware. However it doesn't support the IV/EIV
  329. * inside the ieee80211 frame either, but requires it
  330. * to be provided separately for the descriptor.
  331. * rt2x00lib will cut the IV/EIV data out of all frames
  332. * given to us by mac80211, but we must tell mac80211
  333. * to generate the IV/EIV data.
  334. */
  335. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  336. }
  337. /*
  338. * SEC_CSR0 contains only single-bit fields to indicate
  339. * a particular key is valid. Because using the FIELD32()
  340. * defines directly will cause a lot of overhead, we use
  341. * a calculation to determine the correct bit directly.
  342. */
  343. mask = 1 << key->hw_key_idx;
  344. rt2x00pci_register_read(rt2x00dev, SEC_CSR0, &reg);
  345. if (crypto->cmd == SET_KEY)
  346. reg |= mask;
  347. else if (crypto->cmd == DISABLE_KEY)
  348. reg &= ~mask;
  349. rt2x00pci_register_write(rt2x00dev, SEC_CSR0, reg);
  350. return 0;
  351. }
  352. static int rt61pci_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  353. struct rt2x00lib_crypto *crypto,
  354. struct ieee80211_key_conf *key)
  355. {
  356. struct hw_pairwise_ta_entry addr_entry;
  357. struct hw_key_entry key_entry;
  358. u32 mask;
  359. u32 reg;
  360. if (crypto->cmd == SET_KEY) {
  361. /*
  362. * rt2x00lib can't determine the correct free
  363. * key_idx for pairwise keys. We have 2 registers
  364. * with key valid bits. The goal is simple: read
  365. * the first register. If that is full, move to
  366. * the next register.
  367. * When both registers are full, we drop the key.
  368. * Otherwise, we use the first invalid entry.
  369. */
  370. rt2x00pci_register_read(rt2x00dev, SEC_CSR2, &reg);
  371. if (reg && reg == ~0) {
  372. key->hw_key_idx = 32;
  373. rt2x00pci_register_read(rt2x00dev, SEC_CSR3, &reg);
  374. if (reg && reg == ~0)
  375. return -ENOSPC;
  376. }
  377. key->hw_key_idx += reg ? ffz(reg) : 0;
  378. /*
  379. * Upload key to hardware
  380. */
  381. memcpy(key_entry.key, crypto->key,
  382. sizeof(key_entry.key));
  383. memcpy(key_entry.tx_mic, crypto->tx_mic,
  384. sizeof(key_entry.tx_mic));
  385. memcpy(key_entry.rx_mic, crypto->rx_mic,
  386. sizeof(key_entry.rx_mic));
  387. memset(&addr_entry, 0, sizeof(addr_entry));
  388. memcpy(&addr_entry, crypto->address, ETH_ALEN);
  389. addr_entry.cipher = crypto->cipher;
  390. reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  391. rt2x00pci_register_multiwrite(rt2x00dev, reg,
  392. &key_entry, sizeof(key_entry));
  393. reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
  394. rt2x00pci_register_multiwrite(rt2x00dev, reg,
  395. &addr_entry, sizeof(addr_entry));
  396. /*
  397. * Enable pairwise lookup table for given BSS idx.
  398. * Without this, received frames will not be decrypted
  399. * by the hardware.
  400. */
  401. rt2x00pci_register_read(rt2x00dev, SEC_CSR4, &reg);
  402. reg |= (1 << crypto->bssidx);
  403. rt2x00pci_register_write(rt2x00dev, SEC_CSR4, reg);
  404. /*
  405. * The driver does not support the IV/EIV generation
  406. * in hardware. However it doesn't support the IV/EIV
  407. * inside the ieee80211 frame either, but requires it
  408. * to be provided seperately for the descriptor.
  409. * rt2x00lib will cut the IV/EIV data out of all frames
  410. * given to us by mac80211, but we must tell mac80211
  411. * to generate the IV/EIV data.
  412. */
  413. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  414. }
  415. /*
  416. * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
  417. * a particular key is valid. Because using the FIELD32()
  418. * defines directly will cause a lot of overhead, we use
  419. * a calculation to determine the correct bit directly.
  420. */
  421. if (key->hw_key_idx < 32) {
  422. mask = 1 << key->hw_key_idx;
  423. rt2x00pci_register_read(rt2x00dev, SEC_CSR2, &reg);
  424. if (crypto->cmd == SET_KEY)
  425. reg |= mask;
  426. else if (crypto->cmd == DISABLE_KEY)
  427. reg &= ~mask;
  428. rt2x00pci_register_write(rt2x00dev, SEC_CSR2, reg);
  429. } else {
  430. mask = 1 << (key->hw_key_idx - 32);
  431. rt2x00pci_register_read(rt2x00dev, SEC_CSR3, &reg);
  432. if (crypto->cmd == SET_KEY)
  433. reg |= mask;
  434. else if (crypto->cmd == DISABLE_KEY)
  435. reg &= ~mask;
  436. rt2x00pci_register_write(rt2x00dev, SEC_CSR3, reg);
  437. }
  438. return 0;
  439. }
  440. static void rt61pci_config_filter(struct rt2x00_dev *rt2x00dev,
  441. const unsigned int filter_flags)
  442. {
  443. u32 reg;
  444. /*
  445. * Start configuration steps.
  446. * Note that the version error will always be dropped
  447. * and broadcast frames will always be accepted since
  448. * there is no filter for it at this time.
  449. */
  450. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  451. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  452. !(filter_flags & FIF_FCSFAIL));
  453. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  454. !(filter_flags & FIF_PLCPFAIL));
  455. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  456. !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
  457. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  458. !(filter_flags & FIF_PROMISC_IN_BSS));
  459. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  460. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  461. !rt2x00dev->intf_ap_count);
  462. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  463. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  464. !(filter_flags & FIF_ALLMULTI));
  465. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  466. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
  467. !(filter_flags & FIF_CONTROL));
  468. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  469. }
  470. static void rt61pci_config_intf(struct rt2x00_dev *rt2x00dev,
  471. struct rt2x00_intf *intf,
  472. struct rt2x00intf_conf *conf,
  473. const unsigned int flags)
  474. {
  475. unsigned int beacon_base;
  476. u32 reg;
  477. if (flags & CONFIG_UPDATE_TYPE) {
  478. /*
  479. * Clear current synchronisation setup.
  480. * For the Beacon base registers, we only need to clear
  481. * the first byte since that byte contains the VALID and OWNER
  482. * bits which (when set to 0) will invalidate the entire beacon.
  483. */
  484. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  485. rt2x00pci_register_write(rt2x00dev, beacon_base, 0);
  486. /*
  487. * Enable synchronisation.
  488. */
  489. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  490. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  491. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
  492. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  493. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  494. }
  495. if (flags & CONFIG_UPDATE_MAC) {
  496. reg = le32_to_cpu(conf->mac[1]);
  497. rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  498. conf->mac[1] = cpu_to_le32(reg);
  499. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR2,
  500. conf->mac, sizeof(conf->mac));
  501. }
  502. if (flags & CONFIG_UPDATE_BSSID) {
  503. reg = le32_to_cpu(conf->bssid[1]);
  504. rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
  505. conf->bssid[1] = cpu_to_le32(reg);
  506. rt2x00pci_register_multiwrite(rt2x00dev, MAC_CSR4,
  507. conf->bssid, sizeof(conf->bssid));
  508. }
  509. }
  510. static void rt61pci_config_erp(struct rt2x00_dev *rt2x00dev,
  511. struct rt2x00lib_erp *erp)
  512. {
  513. u32 reg;
  514. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  515. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
  516. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  517. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  518. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  519. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  520. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  521. !!erp->short_preamble);
  522. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  523. rt2x00pci_register_write(rt2x00dev, TXRX_CSR5, erp->basic_rates);
  524. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  525. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  526. erp->beacon_int * 16);
  527. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  528. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  529. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
  530. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  531. rt2x00pci_register_read(rt2x00dev, MAC_CSR8, &reg);
  532. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
  533. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  534. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
  535. rt2x00pci_register_write(rt2x00dev, MAC_CSR8, reg);
  536. }
  537. static void rt61pci_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  538. struct antenna_setup *ant)
  539. {
  540. u8 r3;
  541. u8 r4;
  542. u8 r77;
  543. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  544. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  545. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  546. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF5325));
  547. /*
  548. * Configure the RX antenna.
  549. */
  550. switch (ant->rx) {
  551. case ANTENNA_HW_DIVERSITY:
  552. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  553. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  554. (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ));
  555. break;
  556. case ANTENNA_A:
  557. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  558. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  559. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  560. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  561. else
  562. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  563. break;
  564. case ANTENNA_B:
  565. default:
  566. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  567. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  568. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
  569. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  570. else
  571. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  572. break;
  573. }
  574. rt61pci_bbp_write(rt2x00dev, 77, r77);
  575. rt61pci_bbp_write(rt2x00dev, 3, r3);
  576. rt61pci_bbp_write(rt2x00dev, 4, r4);
  577. }
  578. static void rt61pci_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  579. struct antenna_setup *ant)
  580. {
  581. u8 r3;
  582. u8 r4;
  583. u8 r77;
  584. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  585. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  586. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  587. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, rt2x00_rf(rt2x00dev, RF2529));
  588. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  589. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  590. /*
  591. * Configure the RX antenna.
  592. */
  593. switch (ant->rx) {
  594. case ANTENNA_HW_DIVERSITY:
  595. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  596. break;
  597. case ANTENNA_A:
  598. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  599. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  600. break;
  601. case ANTENNA_B:
  602. default:
  603. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  604. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  605. break;
  606. }
  607. rt61pci_bbp_write(rt2x00dev, 77, r77);
  608. rt61pci_bbp_write(rt2x00dev, 3, r3);
  609. rt61pci_bbp_write(rt2x00dev, 4, r4);
  610. }
  611. static void rt61pci_config_antenna_2529_rx(struct rt2x00_dev *rt2x00dev,
  612. const int p1, const int p2)
  613. {
  614. u32 reg;
  615. rt2x00pci_register_read(rt2x00dev, MAC_CSR13, &reg);
  616. rt2x00_set_field32(&reg, MAC_CSR13_BIT4, p1);
  617. rt2x00_set_field32(&reg, MAC_CSR13_BIT12, 0);
  618. rt2x00_set_field32(&reg, MAC_CSR13_BIT3, !p2);
  619. rt2x00_set_field32(&reg, MAC_CSR13_BIT11, 0);
  620. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, reg);
  621. }
  622. static void rt61pci_config_antenna_2529(struct rt2x00_dev *rt2x00dev,
  623. struct antenna_setup *ant)
  624. {
  625. u8 r3;
  626. u8 r4;
  627. u8 r77;
  628. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  629. rt61pci_bbp_read(rt2x00dev, 4, &r4);
  630. rt61pci_bbp_read(rt2x00dev, 77, &r77);
  631. /*
  632. * Configure the RX antenna.
  633. */
  634. switch (ant->rx) {
  635. case ANTENNA_A:
  636. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  637. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  638. rt61pci_config_antenna_2529_rx(rt2x00dev, 0, 0);
  639. break;
  640. case ANTENNA_HW_DIVERSITY:
  641. /*
  642. * FIXME: Antenna selection for the rf 2529 is very confusing
  643. * in the legacy driver. Just default to antenna B until the
  644. * legacy code can be properly translated into rt2x00 code.
  645. */
  646. case ANTENNA_B:
  647. default:
  648. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  649. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  650. rt61pci_config_antenna_2529_rx(rt2x00dev, 1, 1);
  651. break;
  652. }
  653. rt61pci_bbp_write(rt2x00dev, 77, r77);
  654. rt61pci_bbp_write(rt2x00dev, 3, r3);
  655. rt61pci_bbp_write(rt2x00dev, 4, r4);
  656. }
  657. struct antenna_sel {
  658. u8 word;
  659. /*
  660. * value[0] -> non-LNA
  661. * value[1] -> LNA
  662. */
  663. u8 value[2];
  664. };
  665. static const struct antenna_sel antenna_sel_a[] = {
  666. { 96, { 0x58, 0x78 } },
  667. { 104, { 0x38, 0x48 } },
  668. { 75, { 0xfe, 0x80 } },
  669. { 86, { 0xfe, 0x80 } },
  670. { 88, { 0xfe, 0x80 } },
  671. { 35, { 0x60, 0x60 } },
  672. { 97, { 0x58, 0x58 } },
  673. { 98, { 0x58, 0x58 } },
  674. };
  675. static const struct antenna_sel antenna_sel_bg[] = {
  676. { 96, { 0x48, 0x68 } },
  677. { 104, { 0x2c, 0x3c } },
  678. { 75, { 0xfe, 0x80 } },
  679. { 86, { 0xfe, 0x80 } },
  680. { 88, { 0xfe, 0x80 } },
  681. { 35, { 0x50, 0x50 } },
  682. { 97, { 0x48, 0x48 } },
  683. { 98, { 0x48, 0x48 } },
  684. };
  685. static void rt61pci_config_ant(struct rt2x00_dev *rt2x00dev,
  686. struct antenna_setup *ant)
  687. {
  688. const struct antenna_sel *sel;
  689. unsigned int lna;
  690. unsigned int i;
  691. u32 reg;
  692. /*
  693. * We should never come here because rt2x00lib is supposed
  694. * to catch this and send us the correct antenna explicitely.
  695. */
  696. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  697. ant->tx == ANTENNA_SW_DIVERSITY);
  698. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  699. sel = antenna_sel_a;
  700. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  701. } else {
  702. sel = antenna_sel_bg;
  703. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  704. }
  705. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  706. rt61pci_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  707. rt2x00pci_register_read(rt2x00dev, PHY_CSR0, &reg);
  708. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  709. rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  710. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  711. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  712. rt2x00pci_register_write(rt2x00dev, PHY_CSR0, reg);
  713. if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325))
  714. rt61pci_config_antenna_5x(rt2x00dev, ant);
  715. else if (rt2x00_rf(rt2x00dev, RF2527))
  716. rt61pci_config_antenna_2x(rt2x00dev, ant);
  717. else if (rt2x00_rf(rt2x00dev, RF2529)) {
  718. if (test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags))
  719. rt61pci_config_antenna_2x(rt2x00dev, ant);
  720. else
  721. rt61pci_config_antenna_2529(rt2x00dev, ant);
  722. }
  723. }
  724. static void rt61pci_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  725. struct rt2x00lib_conf *libconf)
  726. {
  727. u16 eeprom;
  728. short lna_gain = 0;
  729. if (libconf->conf->channel->band == IEEE80211_BAND_2GHZ) {
  730. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  731. lna_gain += 14;
  732. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  733. lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  734. } else {
  735. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  736. lna_gain += 14;
  737. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  738. lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  739. }
  740. rt2x00dev->lna_gain = lna_gain;
  741. }
  742. static void rt61pci_config_channel(struct rt2x00_dev *rt2x00dev,
  743. struct rf_channel *rf, const int txpower)
  744. {
  745. u8 r3;
  746. u8 r94;
  747. u8 smart;
  748. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  749. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  750. smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
  751. rt61pci_bbp_read(rt2x00dev, 3, &r3);
  752. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  753. rt61pci_bbp_write(rt2x00dev, 3, r3);
  754. r94 = 6;
  755. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  756. r94 += txpower - MAX_TXPOWER;
  757. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  758. r94 += txpower;
  759. rt61pci_bbp_write(rt2x00dev, 94, r94);
  760. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  761. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  762. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  763. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  764. udelay(200);
  765. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  766. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  767. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  768. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  769. udelay(200);
  770. rt61pci_rf_write(rt2x00dev, 1, rf->rf1);
  771. rt61pci_rf_write(rt2x00dev, 2, rf->rf2);
  772. rt61pci_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  773. rt61pci_rf_write(rt2x00dev, 4, rf->rf4);
  774. msleep(1);
  775. }
  776. static void rt61pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  777. const int txpower)
  778. {
  779. struct rf_channel rf;
  780. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  781. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  782. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  783. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  784. rt61pci_config_channel(rt2x00dev, &rf, txpower);
  785. }
  786. static void rt61pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  787. struct rt2x00lib_conf *libconf)
  788. {
  789. u32 reg;
  790. rt2x00pci_register_read(rt2x00dev, TXRX_CSR4, &reg);
  791. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
  792. libconf->conf->long_frame_max_tx_count);
  793. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
  794. libconf->conf->short_frame_max_tx_count);
  795. rt2x00pci_register_write(rt2x00dev, TXRX_CSR4, reg);
  796. }
  797. static void rt61pci_config_ps(struct rt2x00_dev *rt2x00dev,
  798. struct rt2x00lib_conf *libconf)
  799. {
  800. enum dev_state state =
  801. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  802. STATE_SLEEP : STATE_AWAKE;
  803. u32 reg;
  804. if (state == STATE_SLEEP) {
  805. rt2x00pci_register_read(rt2x00dev, MAC_CSR11, &reg);
  806. rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
  807. rt2x00dev->beacon_int - 10);
  808. rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
  809. libconf->conf->listen_interval - 1);
  810. rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);
  811. /* We must first disable autowake before it can be enabled */
  812. rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
  813. rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
  814. rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
  815. rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
  816. rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000005);
  817. rt2x00pci_register_write(rt2x00dev, IO_CNTL_CSR, 0x0000001c);
  818. rt2x00pci_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000060);
  819. rt61pci_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 0);
  820. } else {
  821. rt2x00pci_register_read(rt2x00dev, MAC_CSR11, &reg);
  822. rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
  823. rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
  824. rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
  825. rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
  826. rt2x00pci_register_write(rt2x00dev, MAC_CSR11, reg);
  827. rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007);
  828. rt2x00pci_register_write(rt2x00dev, IO_CNTL_CSR, 0x00000018);
  829. rt2x00pci_register_write(rt2x00dev, PCI_USEC_CSR, 0x00000020);
  830. rt61pci_mcu_request(rt2x00dev, MCU_WAKEUP, 0xff, 0, 0);
  831. }
  832. }
  833. static void rt61pci_config(struct rt2x00_dev *rt2x00dev,
  834. struct rt2x00lib_conf *libconf,
  835. const unsigned int flags)
  836. {
  837. /* Always recalculate LNA gain before changing configuration */
  838. rt61pci_config_lna_gain(rt2x00dev, libconf);
  839. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  840. rt61pci_config_channel(rt2x00dev, &libconf->rf,
  841. libconf->conf->power_level);
  842. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  843. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  844. rt61pci_config_txpower(rt2x00dev, libconf->conf->power_level);
  845. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  846. rt61pci_config_retry_limit(rt2x00dev, libconf);
  847. if (flags & IEEE80211_CONF_CHANGE_PS)
  848. rt61pci_config_ps(rt2x00dev, libconf);
  849. }
  850. /*
  851. * Link tuning
  852. */
  853. static void rt61pci_link_stats(struct rt2x00_dev *rt2x00dev,
  854. struct link_qual *qual)
  855. {
  856. u32 reg;
  857. /*
  858. * Update FCS error count from register.
  859. */
  860. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  861. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  862. /*
  863. * Update False CCA count from register.
  864. */
  865. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  866. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  867. }
  868. static inline void rt61pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  869. struct link_qual *qual, u8 vgc_level)
  870. {
  871. if (qual->vgc_level != vgc_level) {
  872. rt61pci_bbp_write(rt2x00dev, 17, vgc_level);
  873. qual->vgc_level = vgc_level;
  874. qual->vgc_level_reg = vgc_level;
  875. }
  876. }
  877. static void rt61pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  878. struct link_qual *qual)
  879. {
  880. rt61pci_set_vgc(rt2x00dev, qual, 0x20);
  881. }
  882. static void rt61pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  883. struct link_qual *qual, const u32 count)
  884. {
  885. u8 up_bound;
  886. u8 low_bound;
  887. /*
  888. * Determine r17 bounds.
  889. */
  890. if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
  891. low_bound = 0x28;
  892. up_bound = 0x48;
  893. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  894. low_bound += 0x10;
  895. up_bound += 0x10;
  896. }
  897. } else {
  898. low_bound = 0x20;
  899. up_bound = 0x40;
  900. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  901. low_bound += 0x10;
  902. up_bound += 0x10;
  903. }
  904. }
  905. /*
  906. * If we are not associated, we should go straight to the
  907. * dynamic CCA tuning.
  908. */
  909. if (!rt2x00dev->intf_associated)
  910. goto dynamic_cca_tune;
  911. /*
  912. * Special big-R17 for very short distance
  913. */
  914. if (qual->rssi >= -35) {
  915. rt61pci_set_vgc(rt2x00dev, qual, 0x60);
  916. return;
  917. }
  918. /*
  919. * Special big-R17 for short distance
  920. */
  921. if (qual->rssi >= -58) {
  922. rt61pci_set_vgc(rt2x00dev, qual, up_bound);
  923. return;
  924. }
  925. /*
  926. * Special big-R17 for middle-short distance
  927. */
  928. if (qual->rssi >= -66) {
  929. rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x10);
  930. return;
  931. }
  932. /*
  933. * Special mid-R17 for middle distance
  934. */
  935. if (qual->rssi >= -74) {
  936. rt61pci_set_vgc(rt2x00dev, qual, low_bound + 0x08);
  937. return;
  938. }
  939. /*
  940. * Special case: Change up_bound based on the rssi.
  941. * Lower up_bound when rssi is weaker then -74 dBm.
  942. */
  943. up_bound -= 2 * (-74 - qual->rssi);
  944. if (low_bound > up_bound)
  945. up_bound = low_bound;
  946. if (qual->vgc_level > up_bound) {
  947. rt61pci_set_vgc(rt2x00dev, qual, up_bound);
  948. return;
  949. }
  950. dynamic_cca_tune:
  951. /*
  952. * r17 does not yet exceed upper limit, continue and base
  953. * the r17 tuning on the false CCA count.
  954. */
  955. if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
  956. rt61pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  957. else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
  958. rt61pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  959. }
  960. /*
  961. * Firmware functions
  962. */
  963. static char *rt61pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  964. {
  965. u16 chip;
  966. char *fw_name;
  967. pci_read_config_word(to_pci_dev(rt2x00dev->dev), PCI_DEVICE_ID, &chip);
  968. switch (chip) {
  969. case RT2561_PCI_ID:
  970. fw_name = FIRMWARE_RT2561;
  971. break;
  972. case RT2561s_PCI_ID:
  973. fw_name = FIRMWARE_RT2561s;
  974. break;
  975. case RT2661_PCI_ID:
  976. fw_name = FIRMWARE_RT2661;
  977. break;
  978. default:
  979. fw_name = NULL;
  980. break;
  981. }
  982. return fw_name;
  983. }
  984. static int rt61pci_check_firmware(struct rt2x00_dev *rt2x00dev,
  985. const u8 *data, const size_t len)
  986. {
  987. u16 fw_crc;
  988. u16 crc;
  989. /*
  990. * Only support 8kb firmware files.
  991. */
  992. if (len != 8192)
  993. return FW_BAD_LENGTH;
  994. /*
  995. * The last 2 bytes in the firmware array are the crc checksum itself.
  996. * This means that we should never pass those 2 bytes to the crc
  997. * algorithm.
  998. */
  999. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  1000. /*
  1001. * Use the crc itu-t algorithm.
  1002. */
  1003. crc = crc_itu_t(0, data, len - 2);
  1004. crc = crc_itu_t_byte(crc, 0);
  1005. crc = crc_itu_t_byte(crc, 0);
  1006. return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
  1007. }
  1008. static int rt61pci_load_firmware(struct rt2x00_dev *rt2x00dev,
  1009. const u8 *data, const size_t len)
  1010. {
  1011. int i;
  1012. u32 reg;
  1013. /*
  1014. * Wait for stable hardware.
  1015. */
  1016. for (i = 0; i < 100; i++) {
  1017. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  1018. if (reg)
  1019. break;
  1020. msleep(1);
  1021. }
  1022. if (!reg) {
  1023. ERROR(rt2x00dev, "Unstable hardware.\n");
  1024. return -EBUSY;
  1025. }
  1026. /*
  1027. * Prepare MCU and mailbox for firmware loading.
  1028. */
  1029. reg = 0;
  1030. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  1031. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  1032. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  1033. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1034. rt2x00pci_register_write(rt2x00dev, HOST_CMD_CSR, 0);
  1035. /*
  1036. * Write firmware to device.
  1037. */
  1038. reg = 0;
  1039. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 1);
  1040. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 1);
  1041. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  1042. rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  1043. data, len);
  1044. rt2x00_set_field32(&reg, MCU_CNTL_CSR_SELECT_BANK, 0);
  1045. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  1046. rt2x00_set_field32(&reg, MCU_CNTL_CSR_RESET, 0);
  1047. rt2x00pci_register_write(rt2x00dev, MCU_CNTL_CSR, reg);
  1048. for (i = 0; i < 100; i++) {
  1049. rt2x00pci_register_read(rt2x00dev, MCU_CNTL_CSR, &reg);
  1050. if (rt2x00_get_field32(reg, MCU_CNTL_CSR_READY))
  1051. break;
  1052. msleep(1);
  1053. }
  1054. if (i == 100) {
  1055. ERROR(rt2x00dev, "MCU Control register not ready.\n");
  1056. return -EBUSY;
  1057. }
  1058. /*
  1059. * Hardware needs another millisecond before it is ready.
  1060. */
  1061. msleep(1);
  1062. /*
  1063. * Reset MAC and BBP registers.
  1064. */
  1065. reg = 0;
  1066. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  1067. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  1068. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1069. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1070. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  1071. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  1072. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1073. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1074. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  1075. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1076. return 0;
  1077. }
  1078. /*
  1079. * Initialization functions.
  1080. */
  1081. static bool rt61pci_get_entry_state(struct queue_entry *entry)
  1082. {
  1083. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1084. u32 word;
  1085. if (entry->queue->qid == QID_RX) {
  1086. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1087. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  1088. } else {
  1089. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1090. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1091. rt2x00_get_field32(word, TXD_W0_VALID));
  1092. }
  1093. }
  1094. static void rt61pci_clear_entry(struct queue_entry *entry)
  1095. {
  1096. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1097. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1098. u32 word;
  1099. if (entry->queue->qid == QID_RX) {
  1100. rt2x00_desc_read(entry_priv->desc, 5, &word);
  1101. rt2x00_set_field32(&word, RXD_W5_BUFFER_PHYSICAL_ADDRESS,
  1102. skbdesc->skb_dma);
  1103. rt2x00_desc_write(entry_priv->desc, 5, word);
  1104. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1105. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  1106. rt2x00_desc_write(entry_priv->desc, 0, word);
  1107. } else {
  1108. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1109. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  1110. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  1111. rt2x00_desc_write(entry_priv->desc, 0, word);
  1112. }
  1113. }
  1114. static int rt61pci_init_queues(struct rt2x00_dev *rt2x00dev)
  1115. {
  1116. struct queue_entry_priv_pci *entry_priv;
  1117. u32 reg;
  1118. /*
  1119. * Initialize registers.
  1120. */
  1121. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR0, &reg);
  1122. rt2x00_set_field32(&reg, TX_RING_CSR0_AC0_RING_SIZE,
  1123. rt2x00dev->tx[0].limit);
  1124. rt2x00_set_field32(&reg, TX_RING_CSR0_AC1_RING_SIZE,
  1125. rt2x00dev->tx[1].limit);
  1126. rt2x00_set_field32(&reg, TX_RING_CSR0_AC2_RING_SIZE,
  1127. rt2x00dev->tx[2].limit);
  1128. rt2x00_set_field32(&reg, TX_RING_CSR0_AC3_RING_SIZE,
  1129. rt2x00dev->tx[3].limit);
  1130. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR0, reg);
  1131. rt2x00pci_register_read(rt2x00dev, TX_RING_CSR1, &reg);
  1132. rt2x00_set_field32(&reg, TX_RING_CSR1_TXD_SIZE,
  1133. rt2x00dev->tx[0].desc_size / 4);
  1134. rt2x00pci_register_write(rt2x00dev, TX_RING_CSR1, reg);
  1135. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  1136. rt2x00pci_register_read(rt2x00dev, AC0_BASE_CSR, &reg);
  1137. rt2x00_set_field32(&reg, AC0_BASE_CSR_RING_REGISTER,
  1138. entry_priv->desc_dma);
  1139. rt2x00pci_register_write(rt2x00dev, AC0_BASE_CSR, reg);
  1140. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  1141. rt2x00pci_register_read(rt2x00dev, AC1_BASE_CSR, &reg);
  1142. rt2x00_set_field32(&reg, AC1_BASE_CSR_RING_REGISTER,
  1143. entry_priv->desc_dma);
  1144. rt2x00pci_register_write(rt2x00dev, AC1_BASE_CSR, reg);
  1145. entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
  1146. rt2x00pci_register_read(rt2x00dev, AC2_BASE_CSR, &reg);
  1147. rt2x00_set_field32(&reg, AC2_BASE_CSR_RING_REGISTER,
  1148. entry_priv->desc_dma);
  1149. rt2x00pci_register_write(rt2x00dev, AC2_BASE_CSR, reg);
  1150. entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
  1151. rt2x00pci_register_read(rt2x00dev, AC3_BASE_CSR, &reg);
  1152. rt2x00_set_field32(&reg, AC3_BASE_CSR_RING_REGISTER,
  1153. entry_priv->desc_dma);
  1154. rt2x00pci_register_write(rt2x00dev, AC3_BASE_CSR, reg);
  1155. rt2x00pci_register_read(rt2x00dev, RX_RING_CSR, &reg);
  1156. rt2x00_set_field32(&reg, RX_RING_CSR_RING_SIZE, rt2x00dev->rx->limit);
  1157. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_SIZE,
  1158. rt2x00dev->rx->desc_size / 4);
  1159. rt2x00_set_field32(&reg, RX_RING_CSR_RXD_WRITEBACK_SIZE, 4);
  1160. rt2x00pci_register_write(rt2x00dev, RX_RING_CSR, reg);
  1161. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  1162. rt2x00pci_register_read(rt2x00dev, RX_BASE_CSR, &reg);
  1163. rt2x00_set_field32(&reg, RX_BASE_CSR_RING_REGISTER,
  1164. entry_priv->desc_dma);
  1165. rt2x00pci_register_write(rt2x00dev, RX_BASE_CSR, reg);
  1166. rt2x00pci_register_read(rt2x00dev, TX_DMA_DST_CSR, &reg);
  1167. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC0, 2);
  1168. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC1, 2);
  1169. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC2, 2);
  1170. rt2x00_set_field32(&reg, TX_DMA_DST_CSR_DEST_AC3, 2);
  1171. rt2x00pci_register_write(rt2x00dev, TX_DMA_DST_CSR, reg);
  1172. rt2x00pci_register_read(rt2x00dev, LOAD_TX_RING_CSR, &reg);
  1173. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC0, 1);
  1174. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC1, 1);
  1175. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC2, 1);
  1176. rt2x00_set_field32(&reg, LOAD_TX_RING_CSR_LOAD_TXD_AC3, 1);
  1177. rt2x00pci_register_write(rt2x00dev, LOAD_TX_RING_CSR, reg);
  1178. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  1179. rt2x00_set_field32(&reg, RX_CNTL_CSR_LOAD_RXD, 1);
  1180. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  1181. return 0;
  1182. }
  1183. static int rt61pci_init_registers(struct rt2x00_dev *rt2x00dev)
  1184. {
  1185. u32 reg;
  1186. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1187. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  1188. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  1189. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  1190. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  1191. rt2x00pci_register_read(rt2x00dev, TXRX_CSR1, &reg);
  1192. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  1193. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  1194. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  1195. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  1196. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  1197. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  1198. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  1199. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  1200. rt2x00pci_register_write(rt2x00dev, TXRX_CSR1, reg);
  1201. /*
  1202. * CCK TXD BBP registers
  1203. */
  1204. rt2x00pci_register_read(rt2x00dev, TXRX_CSR2, &reg);
  1205. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  1206. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  1207. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  1208. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  1209. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  1210. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  1211. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  1212. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  1213. rt2x00pci_register_write(rt2x00dev, TXRX_CSR2, reg);
  1214. /*
  1215. * OFDM TXD BBP registers
  1216. */
  1217. rt2x00pci_register_read(rt2x00dev, TXRX_CSR3, &reg);
  1218. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  1219. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  1220. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  1221. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  1222. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  1223. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  1224. rt2x00pci_register_write(rt2x00dev, TXRX_CSR3, reg);
  1225. rt2x00pci_register_read(rt2x00dev, TXRX_CSR7, &reg);
  1226. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  1227. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  1228. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  1229. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  1230. rt2x00pci_register_write(rt2x00dev, TXRX_CSR7, reg);
  1231. rt2x00pci_register_read(rt2x00dev, TXRX_CSR8, &reg);
  1232. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  1233. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  1234. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  1235. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  1236. rt2x00pci_register_write(rt2x00dev, TXRX_CSR8, reg);
  1237. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1238. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
  1239. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
  1240. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
  1241. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
  1242. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  1243. rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
  1244. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  1245. rt2x00pci_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  1246. rt2x00pci_register_write(rt2x00dev, MAC_CSR6, 0x00000fff);
  1247. rt2x00pci_register_read(rt2x00dev, MAC_CSR9, &reg);
  1248. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  1249. rt2x00pci_register_write(rt2x00dev, MAC_CSR9, reg);
  1250. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x0000071c);
  1251. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  1252. return -EBUSY;
  1253. rt2x00pci_register_write(rt2x00dev, MAC_CSR13, 0x0000e000);
  1254. /*
  1255. * Invalidate all Shared Keys (SEC_CSR0),
  1256. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  1257. */
  1258. rt2x00pci_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  1259. rt2x00pci_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  1260. rt2x00pci_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  1261. rt2x00pci_register_write(rt2x00dev, PHY_CSR1, 0x000023b0);
  1262. rt2x00pci_register_write(rt2x00dev, PHY_CSR5, 0x060a100c);
  1263. rt2x00pci_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  1264. rt2x00pci_register_write(rt2x00dev, PHY_CSR7, 0x00000a08);
  1265. rt2x00pci_register_write(rt2x00dev, PCI_CFG_CSR, 0x28ca4404);
  1266. rt2x00pci_register_write(rt2x00dev, TEST_MODE_CSR, 0x00000200);
  1267. rt2x00pci_register_write(rt2x00dev, M2H_CMD_DONE_CSR, 0xffffffff);
  1268. /*
  1269. * Clear all beacons
  1270. * For the Beacon base registers we only need to clear
  1271. * the first byte since that byte contains the VALID and OWNER
  1272. * bits which (when set to 0) will invalidate the entire beacon.
  1273. */
  1274. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1275. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1276. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1277. rt2x00pci_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1278. /*
  1279. * We must clear the error counters.
  1280. * These registers are cleared on read,
  1281. * so we may pass a useless variable to store the value.
  1282. */
  1283. rt2x00pci_register_read(rt2x00dev, STA_CSR0, &reg);
  1284. rt2x00pci_register_read(rt2x00dev, STA_CSR1, &reg);
  1285. rt2x00pci_register_read(rt2x00dev, STA_CSR2, &reg);
  1286. /*
  1287. * Reset MAC and BBP registers.
  1288. */
  1289. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1290. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  1291. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  1292. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1293. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1294. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  1295. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  1296. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1297. rt2x00pci_register_read(rt2x00dev, MAC_CSR1, &reg);
  1298. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  1299. rt2x00pci_register_write(rt2x00dev, MAC_CSR1, reg);
  1300. return 0;
  1301. }
  1302. static int rt61pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1303. {
  1304. unsigned int i;
  1305. u8 value;
  1306. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1307. rt61pci_bbp_read(rt2x00dev, 0, &value);
  1308. if ((value != 0xff) && (value != 0x00))
  1309. return 0;
  1310. udelay(REGISTER_BUSY_DELAY);
  1311. }
  1312. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1313. return -EACCES;
  1314. }
  1315. static int rt61pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  1316. {
  1317. unsigned int i;
  1318. u16 eeprom;
  1319. u8 reg_id;
  1320. u8 value;
  1321. if (unlikely(rt61pci_wait_bbp_ready(rt2x00dev)))
  1322. return -EACCES;
  1323. rt61pci_bbp_write(rt2x00dev, 3, 0x00);
  1324. rt61pci_bbp_write(rt2x00dev, 15, 0x30);
  1325. rt61pci_bbp_write(rt2x00dev, 21, 0xc8);
  1326. rt61pci_bbp_write(rt2x00dev, 22, 0x38);
  1327. rt61pci_bbp_write(rt2x00dev, 23, 0x06);
  1328. rt61pci_bbp_write(rt2x00dev, 24, 0xfe);
  1329. rt61pci_bbp_write(rt2x00dev, 25, 0x0a);
  1330. rt61pci_bbp_write(rt2x00dev, 26, 0x0d);
  1331. rt61pci_bbp_write(rt2x00dev, 34, 0x12);
  1332. rt61pci_bbp_write(rt2x00dev, 37, 0x07);
  1333. rt61pci_bbp_write(rt2x00dev, 39, 0xf8);
  1334. rt61pci_bbp_write(rt2x00dev, 41, 0x60);
  1335. rt61pci_bbp_write(rt2x00dev, 53, 0x10);
  1336. rt61pci_bbp_write(rt2x00dev, 54, 0x18);
  1337. rt61pci_bbp_write(rt2x00dev, 60, 0x10);
  1338. rt61pci_bbp_write(rt2x00dev, 61, 0x04);
  1339. rt61pci_bbp_write(rt2x00dev, 62, 0x04);
  1340. rt61pci_bbp_write(rt2x00dev, 75, 0xfe);
  1341. rt61pci_bbp_write(rt2x00dev, 86, 0xfe);
  1342. rt61pci_bbp_write(rt2x00dev, 88, 0xfe);
  1343. rt61pci_bbp_write(rt2x00dev, 90, 0x0f);
  1344. rt61pci_bbp_write(rt2x00dev, 99, 0x00);
  1345. rt61pci_bbp_write(rt2x00dev, 102, 0x16);
  1346. rt61pci_bbp_write(rt2x00dev, 107, 0x04);
  1347. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1348. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1349. if (eeprom != 0xffff && eeprom != 0x0000) {
  1350. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1351. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1352. rt61pci_bbp_write(rt2x00dev, reg_id, value);
  1353. }
  1354. }
  1355. return 0;
  1356. }
  1357. /*
  1358. * Device state switch handlers.
  1359. */
  1360. static void rt61pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  1361. enum dev_state state)
  1362. {
  1363. u32 reg;
  1364. rt2x00pci_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1365. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  1366. (state == STATE_RADIO_RX_OFF) ||
  1367. (state == STATE_RADIO_RX_OFF_LINK));
  1368. rt2x00pci_register_write(rt2x00dev, TXRX_CSR0, reg);
  1369. }
  1370. static void rt61pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  1371. enum dev_state state)
  1372. {
  1373. int mask = (state == STATE_RADIO_IRQ_OFF);
  1374. u32 reg;
  1375. /*
  1376. * When interrupts are being enabled, the interrupt registers
  1377. * should clear the register to assure a clean state.
  1378. */
  1379. if (state == STATE_RADIO_IRQ_ON) {
  1380. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1381. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1382. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg);
  1383. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg);
  1384. }
  1385. /*
  1386. * Only toggle the interrupts bits we are going to use.
  1387. * Non-checked interrupt bits are disabled by default.
  1388. */
  1389. rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  1390. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDONE, mask);
  1391. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDONE, mask);
  1392. rt2x00_set_field32(&reg, INT_MASK_CSR_ENABLE_MITIGATION, mask);
  1393. rt2x00_set_field32(&reg, INT_MASK_CSR_MITIGATION_PERIOD, 0xff);
  1394. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  1395. rt2x00pci_register_read(rt2x00dev, MCU_INT_MASK_CSR, &reg);
  1396. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_0, mask);
  1397. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_1, mask);
  1398. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_2, mask);
  1399. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_3, mask);
  1400. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_4, mask);
  1401. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_5, mask);
  1402. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_6, mask);
  1403. rt2x00_set_field32(&reg, MCU_INT_MASK_CSR_7, mask);
  1404. rt2x00pci_register_write(rt2x00dev, MCU_INT_MASK_CSR, reg);
  1405. }
  1406. static int rt61pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  1407. {
  1408. u32 reg;
  1409. /*
  1410. * Initialize all registers.
  1411. */
  1412. if (unlikely(rt61pci_init_queues(rt2x00dev) ||
  1413. rt61pci_init_registers(rt2x00dev) ||
  1414. rt61pci_init_bbp(rt2x00dev)))
  1415. return -EIO;
  1416. /*
  1417. * Enable RX.
  1418. */
  1419. rt2x00pci_register_read(rt2x00dev, RX_CNTL_CSR, &reg);
  1420. rt2x00_set_field32(&reg, RX_CNTL_CSR_ENABLE_RX_DMA, 1);
  1421. rt2x00pci_register_write(rt2x00dev, RX_CNTL_CSR, reg);
  1422. return 0;
  1423. }
  1424. static void rt61pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  1425. {
  1426. /*
  1427. * Disable power
  1428. */
  1429. rt2x00pci_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  1430. }
  1431. static int rt61pci_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  1432. {
  1433. u32 reg;
  1434. unsigned int i;
  1435. char put_to_sleep;
  1436. put_to_sleep = (state != STATE_AWAKE);
  1437. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1438. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1439. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1440. rt2x00pci_register_write(rt2x00dev, MAC_CSR12, reg);
  1441. /*
  1442. * Device is not guaranteed to be in the requested state yet.
  1443. * We must wait until the register indicates that the
  1444. * device has entered the correct state.
  1445. */
  1446. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1447. rt2x00pci_register_read(rt2x00dev, MAC_CSR12, &reg);
  1448. state = rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1449. if (state == !put_to_sleep)
  1450. return 0;
  1451. msleep(10);
  1452. }
  1453. return -EBUSY;
  1454. }
  1455. static int rt61pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  1456. enum dev_state state)
  1457. {
  1458. int retval = 0;
  1459. switch (state) {
  1460. case STATE_RADIO_ON:
  1461. retval = rt61pci_enable_radio(rt2x00dev);
  1462. break;
  1463. case STATE_RADIO_OFF:
  1464. rt61pci_disable_radio(rt2x00dev);
  1465. break;
  1466. case STATE_RADIO_RX_ON:
  1467. case STATE_RADIO_RX_ON_LINK:
  1468. case STATE_RADIO_RX_OFF:
  1469. case STATE_RADIO_RX_OFF_LINK:
  1470. rt61pci_toggle_rx(rt2x00dev, state);
  1471. break;
  1472. case STATE_RADIO_IRQ_ON:
  1473. case STATE_RADIO_IRQ_OFF:
  1474. rt61pci_toggle_irq(rt2x00dev, state);
  1475. break;
  1476. case STATE_DEEP_SLEEP:
  1477. case STATE_SLEEP:
  1478. case STATE_STANDBY:
  1479. case STATE_AWAKE:
  1480. retval = rt61pci_set_state(rt2x00dev, state);
  1481. break;
  1482. default:
  1483. retval = -ENOTSUPP;
  1484. break;
  1485. }
  1486. if (unlikely(retval))
  1487. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  1488. state, retval);
  1489. return retval;
  1490. }
  1491. /*
  1492. * TX descriptor initialization
  1493. */
  1494. static void rt61pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1495. struct sk_buff *skb,
  1496. struct txentry_desc *txdesc)
  1497. {
  1498. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  1499. __le32 *txd = skbdesc->desc;
  1500. u32 word;
  1501. /*
  1502. * Start writing the descriptor words.
  1503. */
  1504. rt2x00_desc_read(txd, 1, &word);
  1505. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
  1506. rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
  1507. rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
  1508. rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
  1509. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
  1510. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
  1511. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  1512. rt2x00_set_field32(&word, TXD_W1_BUFFER_COUNT, 1);
  1513. rt2x00_desc_write(txd, 1, word);
  1514. rt2x00_desc_read(txd, 2, &word);
  1515. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
  1516. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
  1517. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
  1518. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
  1519. rt2x00_desc_write(txd, 2, word);
  1520. if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
  1521. _rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
  1522. _rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
  1523. }
  1524. rt2x00_desc_read(txd, 5, &word);
  1525. rt2x00_set_field32(&word, TXD_W5_PID_TYPE, skbdesc->entry->queue->qid);
  1526. rt2x00_set_field32(&word, TXD_W5_PID_SUBTYPE,
  1527. skbdesc->entry->entry_idx);
  1528. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1529. TXPOWER_TO_DEV(rt2x00dev->tx_power));
  1530. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1531. rt2x00_desc_write(txd, 5, word);
  1532. rt2x00_desc_read(txd, 6, &word);
  1533. rt2x00_set_field32(&word, TXD_W6_BUFFER_PHYSICAL_ADDRESS,
  1534. skbdesc->skb_dma);
  1535. rt2x00_desc_write(txd, 6, word);
  1536. if (skbdesc->desc_len > TXINFO_SIZE) {
  1537. rt2x00_desc_read(txd, 11, &word);
  1538. rt2x00_set_field32(&word, TXD_W11_BUFFER_LENGTH0,
  1539. txdesc->length);
  1540. rt2x00_desc_write(txd, 11, word);
  1541. }
  1542. rt2x00_desc_read(txd, 0, &word);
  1543. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1544. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1545. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1546. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1547. rt2x00_set_field32(&word, TXD_W0_ACK,
  1548. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1549. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1550. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1551. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1552. (txdesc->rate_mode == RATE_MODE_OFDM));
  1553. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1554. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1555. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1556. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
  1557. test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
  1558. rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
  1559. test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
  1560. rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
  1561. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
  1562. rt2x00_set_field32(&word, TXD_W0_BURST,
  1563. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  1564. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
  1565. rt2x00_desc_write(txd, 0, word);
  1566. }
  1567. /*
  1568. * TX data initialization
  1569. */
  1570. static void rt61pci_write_beacon(struct queue_entry *entry)
  1571. {
  1572. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1573. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1574. unsigned int beacon_base;
  1575. u32 reg;
  1576. /*
  1577. * Disable beaconing while we are reloading the beacon data,
  1578. * otherwise we might be sending out invalid data.
  1579. */
  1580. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1581. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  1582. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  1583. /*
  1584. * Write entire beacon with descriptor to register.
  1585. */
  1586. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  1587. rt2x00pci_register_multiwrite(rt2x00dev,
  1588. beacon_base,
  1589. skbdesc->desc, skbdesc->desc_len);
  1590. rt2x00pci_register_multiwrite(rt2x00dev,
  1591. beacon_base + skbdesc->desc_len,
  1592. entry->skb->data, entry->skb->len);
  1593. /*
  1594. * Clean up beacon skb.
  1595. */
  1596. dev_kfree_skb_any(entry->skb);
  1597. entry->skb = NULL;
  1598. }
  1599. static void rt61pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1600. const enum data_queue_qid queue)
  1601. {
  1602. u32 reg;
  1603. if (queue == QID_BEACON) {
  1604. /*
  1605. * For Wi-Fi faily generated beacons between participating
  1606. * stations. Set TBTT phase adaptive adjustment step to 8us.
  1607. */
  1608. rt2x00pci_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1609. rt2x00pci_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1610. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1611. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  1612. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  1613. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1614. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, reg);
  1615. }
  1616. return;
  1617. }
  1618. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1619. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC0, (queue == QID_AC_BE));
  1620. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC1, (queue == QID_AC_BK));
  1621. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC2, (queue == QID_AC_VI));
  1622. rt2x00_set_field32(&reg, TX_CNTL_CSR_KICK_TX_AC3, (queue == QID_AC_VO));
  1623. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1624. }
  1625. static void rt61pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  1626. const enum data_queue_qid qid)
  1627. {
  1628. u32 reg;
  1629. if (qid == QID_BEACON) {
  1630. rt2x00pci_register_write(rt2x00dev, TXRX_CSR9, 0);
  1631. return;
  1632. }
  1633. rt2x00pci_register_read(rt2x00dev, TX_CNTL_CSR, &reg);
  1634. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC0, (qid == QID_AC_BE));
  1635. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC1, (qid == QID_AC_BK));
  1636. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC2, (qid == QID_AC_VI));
  1637. rt2x00_set_field32(&reg, TX_CNTL_CSR_ABORT_TX_AC3, (qid == QID_AC_VO));
  1638. rt2x00pci_register_write(rt2x00dev, TX_CNTL_CSR, reg);
  1639. }
  1640. /*
  1641. * RX control handlers
  1642. */
  1643. static int rt61pci_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1644. {
  1645. u8 offset = rt2x00dev->lna_gain;
  1646. u8 lna;
  1647. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1648. switch (lna) {
  1649. case 3:
  1650. offset += 90;
  1651. break;
  1652. case 2:
  1653. offset += 74;
  1654. break;
  1655. case 1:
  1656. offset += 64;
  1657. break;
  1658. default:
  1659. return 0;
  1660. }
  1661. if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
  1662. if (lna == 3 || lna == 2)
  1663. offset += 10;
  1664. }
  1665. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1666. }
  1667. static void rt61pci_fill_rxdone(struct queue_entry *entry,
  1668. struct rxdone_entry_desc *rxdesc)
  1669. {
  1670. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1671. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1672. u32 word0;
  1673. u32 word1;
  1674. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1675. rt2x00_desc_read(entry_priv->desc, 1, &word1);
  1676. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1677. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1678. rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
  1679. rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
  1680. if (rxdesc->cipher != CIPHER_NONE) {
  1681. _rt2x00_desc_read(entry_priv->desc, 2, &rxdesc->iv[0]);
  1682. _rt2x00_desc_read(entry_priv->desc, 3, &rxdesc->iv[1]);
  1683. rxdesc->dev_flags |= RXDONE_CRYPTO_IV;
  1684. _rt2x00_desc_read(entry_priv->desc, 4, &rxdesc->icv);
  1685. rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
  1686. /*
  1687. * Hardware has stripped IV/EIV data from 802.11 frame during
  1688. * decryption. It has provided the data separately but rt2x00lib
  1689. * should decide if it should be reinserted.
  1690. */
  1691. rxdesc->flags |= RX_FLAG_IV_STRIPPED;
  1692. /*
  1693. * FIXME: Legacy driver indicates that the frame does
  1694. * contain the Michael Mic. Unfortunately, in rt2x00
  1695. * the MIC seems to be missing completely...
  1696. */
  1697. rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
  1698. if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
  1699. rxdesc->flags |= RX_FLAG_DECRYPTED;
  1700. else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
  1701. rxdesc->flags |= RX_FLAG_MMIC_ERROR;
  1702. }
  1703. /*
  1704. * Obtain the status about this packet.
  1705. * When frame was received with an OFDM bitrate,
  1706. * the signal is the PLCP value. If it was received with
  1707. * a CCK bitrate the signal is the rate in 100kbit/s.
  1708. */
  1709. rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1710. rxdesc->rssi = rt61pci_agc_to_rssi(rt2x00dev, word1);
  1711. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1712. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1713. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1714. else
  1715. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1716. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1717. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1718. }
  1719. /*
  1720. * Interrupt functions.
  1721. */
  1722. static void rt61pci_txdone(struct rt2x00_dev *rt2x00dev)
  1723. {
  1724. struct data_queue *queue;
  1725. struct queue_entry *entry;
  1726. struct queue_entry *entry_done;
  1727. struct queue_entry_priv_pci *entry_priv;
  1728. struct txdone_entry_desc txdesc;
  1729. u32 word;
  1730. u32 reg;
  1731. u32 old_reg;
  1732. int type;
  1733. int index;
  1734. /*
  1735. * During each loop we will compare the freshly read
  1736. * STA_CSR4 register value with the value read from
  1737. * the previous loop. If the 2 values are equal then
  1738. * we should stop processing because the chance is
  1739. * quite big that the device has been unplugged and
  1740. * we risk going into an endless loop.
  1741. */
  1742. old_reg = 0;
  1743. while (1) {
  1744. rt2x00pci_register_read(rt2x00dev, STA_CSR4, &reg);
  1745. if (!rt2x00_get_field32(reg, STA_CSR4_VALID))
  1746. break;
  1747. if (old_reg == reg)
  1748. break;
  1749. old_reg = reg;
  1750. /*
  1751. * Skip this entry when it contains an invalid
  1752. * queue identication number.
  1753. */
  1754. type = rt2x00_get_field32(reg, STA_CSR4_PID_TYPE);
  1755. queue = rt2x00queue_get_queue(rt2x00dev, type);
  1756. if (unlikely(!queue))
  1757. continue;
  1758. /*
  1759. * Skip this entry when it contains an invalid
  1760. * index number.
  1761. */
  1762. index = rt2x00_get_field32(reg, STA_CSR4_PID_SUBTYPE);
  1763. if (unlikely(index >= queue->limit))
  1764. continue;
  1765. entry = &queue->entries[index];
  1766. entry_priv = entry->priv_data;
  1767. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1768. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1769. !rt2x00_get_field32(word, TXD_W0_VALID))
  1770. return;
  1771. entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1772. while (entry != entry_done) {
  1773. /* Catch up.
  1774. * Just report any entries we missed as failed.
  1775. */
  1776. WARNING(rt2x00dev,
  1777. "TX status report missed for entry %d\n",
  1778. entry_done->entry_idx);
  1779. txdesc.flags = 0;
  1780. __set_bit(TXDONE_UNKNOWN, &txdesc.flags);
  1781. txdesc.retry = 0;
  1782. rt2x00lib_txdone(entry_done, &txdesc);
  1783. entry_done = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1784. }
  1785. /*
  1786. * Obtain the status about this packet.
  1787. */
  1788. txdesc.flags = 0;
  1789. switch (rt2x00_get_field32(reg, STA_CSR4_TX_RESULT)) {
  1790. case 0: /* Success, maybe with retry */
  1791. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1792. break;
  1793. case 6: /* Failure, excessive retries */
  1794. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1795. /* Don't break, this is a failed frame! */
  1796. default: /* Failure */
  1797. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1798. }
  1799. txdesc.retry = rt2x00_get_field32(reg, STA_CSR4_RETRY_COUNT);
  1800. rt2x00lib_txdone(entry, &txdesc);
  1801. }
  1802. }
  1803. static void rt61pci_wakeup(struct rt2x00_dev *rt2x00dev)
  1804. {
  1805. struct ieee80211_conf conf = { .flags = 0 };
  1806. struct rt2x00lib_conf libconf = { .conf = &conf };
  1807. rt61pci_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
  1808. }
  1809. static irqreturn_t rt61pci_interrupt(int irq, void *dev_instance)
  1810. {
  1811. struct rt2x00_dev *rt2x00dev = dev_instance;
  1812. u32 reg_mcu;
  1813. u32 reg;
  1814. /*
  1815. * Get the interrupt sources & saved to local variable.
  1816. * Write register value back to clear pending interrupts.
  1817. */
  1818. rt2x00pci_register_read(rt2x00dev, MCU_INT_SOURCE_CSR, &reg_mcu);
  1819. rt2x00pci_register_write(rt2x00dev, MCU_INT_SOURCE_CSR, reg_mcu);
  1820. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  1821. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  1822. if (!reg && !reg_mcu)
  1823. return IRQ_NONE;
  1824. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1825. return IRQ_HANDLED;
  1826. /*
  1827. * Handle interrupts, walk through all bits
  1828. * and run the tasks, the bits are checked in order of
  1829. * priority.
  1830. */
  1831. /*
  1832. * 1 - Rx ring done interrupt.
  1833. */
  1834. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RXDONE))
  1835. rt2x00pci_rxdone(rt2x00dev);
  1836. /*
  1837. * 2 - Tx ring done interrupt.
  1838. */
  1839. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TXDONE))
  1840. rt61pci_txdone(rt2x00dev);
  1841. /*
  1842. * 3 - Handle MCU command done.
  1843. */
  1844. if (reg_mcu)
  1845. rt2x00pci_register_write(rt2x00dev,
  1846. M2H_CMD_DONE_CSR, 0xffffffff);
  1847. /*
  1848. * 4 - MCU Autowakeup interrupt.
  1849. */
  1850. if (rt2x00_get_field32(reg_mcu, MCU_INT_SOURCE_CSR_TWAKEUP))
  1851. rt61pci_wakeup(rt2x00dev);
  1852. return IRQ_HANDLED;
  1853. }
  1854. /*
  1855. * Device probe functions.
  1856. */
  1857. static int rt61pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1858. {
  1859. struct eeprom_93cx6 eeprom;
  1860. u32 reg;
  1861. u16 word;
  1862. u8 *mac;
  1863. s8 value;
  1864. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1865. eeprom.data = rt2x00dev;
  1866. eeprom.register_read = rt61pci_eepromregister_read;
  1867. eeprom.register_write = rt61pci_eepromregister_write;
  1868. eeprom.width = rt2x00_get_field32(reg, E2PROM_CSR_TYPE_93C46) ?
  1869. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1870. eeprom.reg_data_in = 0;
  1871. eeprom.reg_data_out = 0;
  1872. eeprom.reg_data_clock = 0;
  1873. eeprom.reg_chip_select = 0;
  1874. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1875. EEPROM_SIZE / sizeof(u16));
  1876. /*
  1877. * Start validation of the data that has been read.
  1878. */
  1879. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1880. if (!is_valid_ether_addr(mac)) {
  1881. random_ether_addr(mac);
  1882. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1883. }
  1884. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1885. if (word == 0xffff) {
  1886. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1887. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1888. ANTENNA_B);
  1889. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1890. ANTENNA_B);
  1891. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1892. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1893. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1894. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5225);
  1895. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1896. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1897. }
  1898. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1899. if (word == 0xffff) {
  1900. rt2x00_set_field16(&word, EEPROM_NIC_ENABLE_DIVERSITY, 0);
  1901. rt2x00_set_field16(&word, EEPROM_NIC_TX_DIVERSITY, 0);
  1902. rt2x00_set_field16(&word, EEPROM_NIC_RX_FIXED, 0);
  1903. rt2x00_set_field16(&word, EEPROM_NIC_TX_FIXED, 0);
  1904. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1905. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1906. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1907. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1908. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1909. }
  1910. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1911. if (word == 0xffff) {
  1912. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1913. LED_MODE_DEFAULT);
  1914. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1915. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1916. }
  1917. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1918. if (word == 0xffff) {
  1919. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1920. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1921. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1922. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1923. }
  1924. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1925. if (word == 0xffff) {
  1926. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1927. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1928. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1929. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1930. } else {
  1931. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1932. if (value < -10 || value > 10)
  1933. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1934. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1935. if (value < -10 || value > 10)
  1936. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1937. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1938. }
  1939. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1940. if (word == 0xffff) {
  1941. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1942. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1943. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1944. EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
  1945. } else {
  1946. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1947. if (value < -10 || value > 10)
  1948. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1949. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1950. if (value < -10 || value > 10)
  1951. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1952. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1953. }
  1954. return 0;
  1955. }
  1956. static int rt61pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1957. {
  1958. u32 reg;
  1959. u16 value;
  1960. u16 eeprom;
  1961. /*
  1962. * Read EEPROM word for configuration.
  1963. */
  1964. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1965. /*
  1966. * Identify RF chipset.
  1967. */
  1968. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1969. rt2x00pci_register_read(rt2x00dev, MAC_CSR0, &reg);
  1970. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  1971. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  1972. if (!rt2x00_rf(rt2x00dev, RF5225) &&
  1973. !rt2x00_rf(rt2x00dev, RF5325) &&
  1974. !rt2x00_rf(rt2x00dev, RF2527) &&
  1975. !rt2x00_rf(rt2x00dev, RF2529)) {
  1976. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1977. return -ENODEV;
  1978. }
  1979. /*
  1980. * Determine number of antennas.
  1981. */
  1982. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_NUM) == 2)
  1983. __set_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags);
  1984. /*
  1985. * Identify default antenna configuration.
  1986. */
  1987. rt2x00dev->default_ant.tx =
  1988. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1989. rt2x00dev->default_ant.rx =
  1990. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1991. /*
  1992. * Read the Frame type.
  1993. */
  1994. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1995. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1996. /*
  1997. * Detect if this device has a hardware controlled radio.
  1998. */
  1999. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  2000. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2001. /*
  2002. * Read frequency offset and RF programming sequence.
  2003. */
  2004. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2005. if (rt2x00_get_field16(eeprom, EEPROM_FREQ_SEQ))
  2006. __set_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags);
  2007. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2008. /*
  2009. * Read external LNA informations.
  2010. */
  2011. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2012. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2013. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2014. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2015. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2016. /*
  2017. * When working with a RF2529 chip without double antenna,
  2018. * the antenna settings should be gathered from the NIC
  2019. * eeprom word.
  2020. */
  2021. if (rt2x00_rf(rt2x00dev, RF2529) &&
  2022. !test_bit(CONFIG_DOUBLE_ANTENNA, &rt2x00dev->flags)) {
  2023. rt2x00dev->default_ant.rx =
  2024. ANTENNA_A + rt2x00_get_field16(eeprom, EEPROM_NIC_RX_FIXED);
  2025. rt2x00dev->default_ant.tx =
  2026. ANTENNA_B - rt2x00_get_field16(eeprom, EEPROM_NIC_TX_FIXED);
  2027. if (rt2x00_get_field16(eeprom, EEPROM_NIC_TX_DIVERSITY))
  2028. rt2x00dev->default_ant.tx = ANTENNA_SW_DIVERSITY;
  2029. if (rt2x00_get_field16(eeprom, EEPROM_NIC_ENABLE_DIVERSITY))
  2030. rt2x00dev->default_ant.rx = ANTENNA_SW_DIVERSITY;
  2031. }
  2032. /*
  2033. * Store led settings, for correct led behaviour.
  2034. * If the eeprom value is invalid,
  2035. * switch to default led mode.
  2036. */
  2037. #ifdef CONFIG_RT2X00_LIB_LEDS
  2038. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  2039. value = rt2x00_get_field16(eeprom, EEPROM_LED_LED_MODE);
  2040. rt61pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2041. rt61pci_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2042. if (value == LED_MODE_SIGNAL_STRENGTH)
  2043. rt61pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  2044. LED_TYPE_QUALITY);
  2045. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
  2046. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
  2047. rt2x00_get_field16(eeprom,
  2048. EEPROM_LED_POLARITY_GPIO_0));
  2049. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
  2050. rt2x00_get_field16(eeprom,
  2051. EEPROM_LED_POLARITY_GPIO_1));
  2052. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
  2053. rt2x00_get_field16(eeprom,
  2054. EEPROM_LED_POLARITY_GPIO_2));
  2055. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
  2056. rt2x00_get_field16(eeprom,
  2057. EEPROM_LED_POLARITY_GPIO_3));
  2058. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
  2059. rt2x00_get_field16(eeprom,
  2060. EEPROM_LED_POLARITY_GPIO_4));
  2061. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
  2062. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  2063. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
  2064. rt2x00_get_field16(eeprom,
  2065. EEPROM_LED_POLARITY_RDY_G));
  2066. rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
  2067. rt2x00_get_field16(eeprom,
  2068. EEPROM_LED_POLARITY_RDY_A));
  2069. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2070. return 0;
  2071. }
  2072. /*
  2073. * RF value list for RF5225 & RF5325
  2074. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence disabled
  2075. */
  2076. static const struct rf_channel rf_vals_noseq[] = {
  2077. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  2078. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  2079. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  2080. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  2081. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  2082. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  2083. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  2084. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  2085. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  2086. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  2087. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  2088. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  2089. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  2090. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  2091. /* 802.11 UNI / HyperLan 2 */
  2092. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  2093. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  2094. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  2095. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  2096. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  2097. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  2098. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  2099. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  2100. /* 802.11 HyperLan 2 */
  2101. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  2102. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  2103. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  2104. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  2105. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  2106. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  2107. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  2108. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  2109. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  2110. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  2111. /* 802.11 UNII */
  2112. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  2113. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  2114. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  2115. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  2116. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  2117. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  2118. /* MMAC(Japan)J52 ch 34,38,42,46 */
  2119. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  2120. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  2121. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  2122. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  2123. };
  2124. /*
  2125. * RF value list for RF5225 & RF5325
  2126. * Supports: 2.4 GHz & 5.2 GHz, rf_sequence enabled
  2127. */
  2128. static const struct rf_channel rf_vals_seq[] = {
  2129. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  2130. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  2131. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  2132. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  2133. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  2134. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  2135. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  2136. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  2137. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  2138. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  2139. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  2140. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  2141. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  2142. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  2143. /* 802.11 UNI / HyperLan 2 */
  2144. { 36, 0x00002cd4, 0x0004481a, 0x00098455, 0x000c0a03 },
  2145. { 40, 0x00002cd0, 0x00044682, 0x00098455, 0x000c0a03 },
  2146. { 44, 0x00002cd0, 0x00044686, 0x00098455, 0x000c0a1b },
  2147. { 48, 0x00002cd0, 0x0004468e, 0x00098655, 0x000c0a0b },
  2148. { 52, 0x00002cd0, 0x00044692, 0x00098855, 0x000c0a23 },
  2149. { 56, 0x00002cd0, 0x0004469a, 0x00098c55, 0x000c0a13 },
  2150. { 60, 0x00002cd0, 0x000446a2, 0x00098e55, 0x000c0a03 },
  2151. { 64, 0x00002cd0, 0x000446a6, 0x00099255, 0x000c0a1b },
  2152. /* 802.11 HyperLan 2 */
  2153. { 100, 0x00002cd4, 0x0004489a, 0x000b9855, 0x000c0a03 },
  2154. { 104, 0x00002cd4, 0x000448a2, 0x000b9855, 0x000c0a03 },
  2155. { 108, 0x00002cd4, 0x000448aa, 0x000b9855, 0x000c0a03 },
  2156. { 112, 0x00002cd4, 0x000448b2, 0x000b9a55, 0x000c0a03 },
  2157. { 116, 0x00002cd4, 0x000448ba, 0x000b9a55, 0x000c0a03 },
  2158. { 120, 0x00002cd0, 0x00044702, 0x000b9a55, 0x000c0a03 },
  2159. { 124, 0x00002cd0, 0x00044706, 0x000b9a55, 0x000c0a1b },
  2160. { 128, 0x00002cd0, 0x0004470e, 0x000b9c55, 0x000c0a0b },
  2161. { 132, 0x00002cd0, 0x00044712, 0x000b9c55, 0x000c0a23 },
  2162. { 136, 0x00002cd0, 0x0004471a, 0x000b9e55, 0x000c0a13 },
  2163. /* 802.11 UNII */
  2164. { 140, 0x00002cd0, 0x00044722, 0x000b9e55, 0x000c0a03 },
  2165. { 149, 0x00002cd0, 0x0004472e, 0x000ba255, 0x000c0a1b },
  2166. { 153, 0x00002cd0, 0x00044736, 0x000ba255, 0x000c0a0b },
  2167. { 157, 0x00002cd4, 0x0004490a, 0x000ba255, 0x000c0a17 },
  2168. { 161, 0x00002cd4, 0x00044912, 0x000ba255, 0x000c0a17 },
  2169. { 165, 0x00002cd4, 0x0004491a, 0x000ba255, 0x000c0a17 },
  2170. /* MMAC(Japan)J52 ch 34,38,42,46 */
  2171. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000c0a0b },
  2172. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000c0a13 },
  2173. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000c0a1b },
  2174. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000c0a23 },
  2175. };
  2176. static int rt61pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2177. {
  2178. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2179. struct channel_info *info;
  2180. char *tx_power;
  2181. unsigned int i;
  2182. /*
  2183. * Disable powersaving as default.
  2184. */
  2185. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2186. /*
  2187. * Initialize all hw fields.
  2188. */
  2189. rt2x00dev->hw->flags =
  2190. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2191. IEEE80211_HW_SIGNAL_DBM |
  2192. IEEE80211_HW_SUPPORTS_PS |
  2193. IEEE80211_HW_PS_NULLFUNC_STACK;
  2194. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2195. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2196. rt2x00_eeprom_addr(rt2x00dev,
  2197. EEPROM_MAC_ADDR_0));
  2198. /*
  2199. * Initialize hw_mode information.
  2200. */
  2201. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2202. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2203. if (!test_bit(CONFIG_RF_SEQUENCE, &rt2x00dev->flags)) {
  2204. spec->num_channels = 14;
  2205. spec->channels = rf_vals_noseq;
  2206. } else {
  2207. spec->num_channels = 14;
  2208. spec->channels = rf_vals_seq;
  2209. }
  2210. if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF5325)) {
  2211. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2212. spec->num_channels = ARRAY_SIZE(rf_vals_seq);
  2213. }
  2214. /*
  2215. * Create channel information array
  2216. */
  2217. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2218. if (!info)
  2219. return -ENOMEM;
  2220. spec->channels_info = info;
  2221. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  2222. for (i = 0; i < 14; i++)
  2223. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  2224. if (spec->num_channels > 14) {
  2225. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  2226. for (i = 14; i < spec->num_channels; i++)
  2227. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  2228. }
  2229. return 0;
  2230. }
  2231. static int rt61pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  2232. {
  2233. int retval;
  2234. /*
  2235. * Disable power saving.
  2236. */
  2237. rt2x00pci_register_write(rt2x00dev, SOFT_RESET_CSR, 0x00000007);
  2238. /*
  2239. * Allocate eeprom data.
  2240. */
  2241. retval = rt61pci_validate_eeprom(rt2x00dev);
  2242. if (retval)
  2243. return retval;
  2244. retval = rt61pci_init_eeprom(rt2x00dev);
  2245. if (retval)
  2246. return retval;
  2247. /*
  2248. * Initialize hw specifications.
  2249. */
  2250. retval = rt61pci_probe_hw_mode(rt2x00dev);
  2251. if (retval)
  2252. return retval;
  2253. /*
  2254. * This device has multiple filters for control frames,
  2255. * but has no a separate filter for PS Poll frames.
  2256. */
  2257. __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
  2258. /*
  2259. * This device requires firmware and DMA mapped skbs.
  2260. */
  2261. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  2262. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  2263. if (!modparam_nohwcrypt)
  2264. __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
  2265. /*
  2266. * Set the rssi offset.
  2267. */
  2268. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  2269. return 0;
  2270. }
  2271. /*
  2272. * IEEE80211 stack callback functions.
  2273. */
  2274. static int rt61pci_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2275. const struct ieee80211_tx_queue_params *params)
  2276. {
  2277. struct rt2x00_dev *rt2x00dev = hw->priv;
  2278. struct data_queue *queue;
  2279. struct rt2x00_field32 field;
  2280. int retval;
  2281. u32 reg;
  2282. u32 offset;
  2283. /*
  2284. * First pass the configuration through rt2x00lib, that will
  2285. * update the queue settings and validate the input. After that
  2286. * we are free to update the registers based on the value
  2287. * in the queue parameter.
  2288. */
  2289. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2290. if (retval)
  2291. return retval;
  2292. /*
  2293. * We only need to perform additional register initialization
  2294. * for WMM queues.
  2295. */
  2296. if (queue_idx >= 4)
  2297. return 0;
  2298. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2299. /* Update WMM TXOP register */
  2300. offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
  2301. field.bit_offset = (queue_idx & 1) * 16;
  2302. field.bit_mask = 0xffff << field.bit_offset;
  2303. rt2x00pci_register_read(rt2x00dev, offset, &reg);
  2304. rt2x00_set_field32(&reg, field, queue->txop);
  2305. rt2x00pci_register_write(rt2x00dev, offset, reg);
  2306. /* Update WMM registers */
  2307. field.bit_offset = queue_idx * 4;
  2308. field.bit_mask = 0xf << field.bit_offset;
  2309. rt2x00pci_register_read(rt2x00dev, AIFSN_CSR, &reg);
  2310. rt2x00_set_field32(&reg, field, queue->aifs);
  2311. rt2x00pci_register_write(rt2x00dev, AIFSN_CSR, reg);
  2312. rt2x00pci_register_read(rt2x00dev, CWMIN_CSR, &reg);
  2313. rt2x00_set_field32(&reg, field, queue->cw_min);
  2314. rt2x00pci_register_write(rt2x00dev, CWMIN_CSR, reg);
  2315. rt2x00pci_register_read(rt2x00dev, CWMAX_CSR, &reg);
  2316. rt2x00_set_field32(&reg, field, queue->cw_max);
  2317. rt2x00pci_register_write(rt2x00dev, CWMAX_CSR, reg);
  2318. return 0;
  2319. }
  2320. static u64 rt61pci_get_tsf(struct ieee80211_hw *hw)
  2321. {
  2322. struct rt2x00_dev *rt2x00dev = hw->priv;
  2323. u64 tsf;
  2324. u32 reg;
  2325. rt2x00pci_register_read(rt2x00dev, TXRX_CSR13, &reg);
  2326. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  2327. rt2x00pci_register_read(rt2x00dev, TXRX_CSR12, &reg);
  2328. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  2329. return tsf;
  2330. }
  2331. static const struct ieee80211_ops rt61pci_mac80211_ops = {
  2332. .tx = rt2x00mac_tx,
  2333. .start = rt2x00mac_start,
  2334. .stop = rt2x00mac_stop,
  2335. .add_interface = rt2x00mac_add_interface,
  2336. .remove_interface = rt2x00mac_remove_interface,
  2337. .config = rt2x00mac_config,
  2338. .configure_filter = rt2x00mac_configure_filter,
  2339. .set_tim = rt2x00mac_set_tim,
  2340. .set_key = rt2x00mac_set_key,
  2341. .get_stats = rt2x00mac_get_stats,
  2342. .bss_info_changed = rt2x00mac_bss_info_changed,
  2343. .conf_tx = rt61pci_conf_tx,
  2344. .get_tsf = rt61pci_get_tsf,
  2345. .rfkill_poll = rt2x00mac_rfkill_poll,
  2346. };
  2347. static const struct rt2x00lib_ops rt61pci_rt2x00_ops = {
  2348. .irq_handler = rt61pci_interrupt,
  2349. .probe_hw = rt61pci_probe_hw,
  2350. .get_firmware_name = rt61pci_get_firmware_name,
  2351. .check_firmware = rt61pci_check_firmware,
  2352. .load_firmware = rt61pci_load_firmware,
  2353. .initialize = rt2x00pci_initialize,
  2354. .uninitialize = rt2x00pci_uninitialize,
  2355. .get_entry_state = rt61pci_get_entry_state,
  2356. .clear_entry = rt61pci_clear_entry,
  2357. .set_device_state = rt61pci_set_device_state,
  2358. .rfkill_poll = rt61pci_rfkill_poll,
  2359. .link_stats = rt61pci_link_stats,
  2360. .reset_tuner = rt61pci_reset_tuner,
  2361. .link_tuner = rt61pci_link_tuner,
  2362. .write_tx_desc = rt61pci_write_tx_desc,
  2363. .write_tx_data = rt2x00pci_write_tx_data,
  2364. .write_beacon = rt61pci_write_beacon,
  2365. .kick_tx_queue = rt61pci_kick_tx_queue,
  2366. .kill_tx_queue = rt61pci_kill_tx_queue,
  2367. .fill_rxdone = rt61pci_fill_rxdone,
  2368. .config_shared_key = rt61pci_config_shared_key,
  2369. .config_pairwise_key = rt61pci_config_pairwise_key,
  2370. .config_filter = rt61pci_config_filter,
  2371. .config_intf = rt61pci_config_intf,
  2372. .config_erp = rt61pci_config_erp,
  2373. .config_ant = rt61pci_config_ant,
  2374. .config = rt61pci_config,
  2375. };
  2376. static const struct data_queue_desc rt61pci_queue_rx = {
  2377. .entry_num = RX_ENTRIES,
  2378. .data_size = DATA_FRAME_SIZE,
  2379. .desc_size = RXD_DESC_SIZE,
  2380. .priv_size = sizeof(struct queue_entry_priv_pci),
  2381. };
  2382. static const struct data_queue_desc rt61pci_queue_tx = {
  2383. .entry_num = TX_ENTRIES,
  2384. .data_size = DATA_FRAME_SIZE,
  2385. .desc_size = TXD_DESC_SIZE,
  2386. .priv_size = sizeof(struct queue_entry_priv_pci),
  2387. };
  2388. static const struct data_queue_desc rt61pci_queue_bcn = {
  2389. .entry_num = 4 * BEACON_ENTRIES,
  2390. .data_size = 0, /* No DMA required for beacons */
  2391. .desc_size = TXINFO_SIZE,
  2392. .priv_size = sizeof(struct queue_entry_priv_pci),
  2393. };
  2394. static const struct rt2x00_ops rt61pci_ops = {
  2395. .name = KBUILD_MODNAME,
  2396. .max_sta_intf = 1,
  2397. .max_ap_intf = 4,
  2398. .eeprom_size = EEPROM_SIZE,
  2399. .rf_size = RF_SIZE,
  2400. .tx_queues = NUM_TX_QUEUES,
  2401. .extra_tx_headroom = 0,
  2402. .rx = &rt61pci_queue_rx,
  2403. .tx = &rt61pci_queue_tx,
  2404. .bcn = &rt61pci_queue_bcn,
  2405. .lib = &rt61pci_rt2x00_ops,
  2406. .hw = &rt61pci_mac80211_ops,
  2407. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  2408. .debugfs = &rt61pci_rt2x00debug,
  2409. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  2410. };
  2411. /*
  2412. * RT61pci module information.
  2413. */
  2414. static DEFINE_PCI_DEVICE_TABLE(rt61pci_device_table) = {
  2415. /* RT2561s */
  2416. { PCI_DEVICE(0x1814, 0x0301), PCI_DEVICE_DATA(&rt61pci_ops) },
  2417. /* RT2561 v2 */
  2418. { PCI_DEVICE(0x1814, 0x0302), PCI_DEVICE_DATA(&rt61pci_ops) },
  2419. /* RT2661 */
  2420. { PCI_DEVICE(0x1814, 0x0401), PCI_DEVICE_DATA(&rt61pci_ops) },
  2421. { 0, }
  2422. };
  2423. MODULE_AUTHOR(DRV_PROJECT);
  2424. MODULE_VERSION(DRV_VERSION);
  2425. MODULE_DESCRIPTION("Ralink RT61 PCI & PCMCIA Wireless LAN driver.");
  2426. MODULE_SUPPORTED_DEVICE("Ralink RT2561, RT2561s & RT2661 "
  2427. "PCI & PCMCIA chipset based cards");
  2428. MODULE_DEVICE_TABLE(pci, rt61pci_device_table);
  2429. MODULE_FIRMWARE(FIRMWARE_RT2561);
  2430. MODULE_FIRMWARE(FIRMWARE_RT2561s);
  2431. MODULE_FIRMWARE(FIRMWARE_RT2661);
  2432. MODULE_LICENSE("GPL");
  2433. static struct pci_driver rt61pci_driver = {
  2434. .name = KBUILD_MODNAME,
  2435. .id_table = rt61pci_device_table,
  2436. .probe = rt2x00pci_probe,
  2437. .remove = __devexit_p(rt2x00pci_remove),
  2438. .suspend = rt2x00pci_suspend,
  2439. .resume = rt2x00pci_resume,
  2440. };
  2441. static int __init rt61pci_init(void)
  2442. {
  2443. return pci_register_driver(&rt61pci_driver);
  2444. }
  2445. static void __exit rt61pci_exit(void)
  2446. {
  2447. pci_unregister_driver(&rt61pci_driver);
  2448. }
  2449. module_init(rt61pci_init);
  2450. module_exit(rt61pci_exit);