wm8994.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static const struct wm8958_micd_rate micdet_rates[] = {
  85. { 32768, true, 1, 4 },
  86. { 32768, false, 1, 1 },
  87. { 44100 * 256, true, 7, 10 },
  88. { 44100 * 256, false, 7, 10 },
  89. };
  90. static const struct wm8958_micd_rate jackdet_rates[] = {
  91. { 32768, true, 0, 1 },
  92. { 32768, false, 0, 1 },
  93. { 44100 * 256, true, 10, 10 },
  94. { 44100 * 256, false, 7, 8 },
  95. };
  96. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  97. {
  98. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  99. struct wm8994 *control = wm8994->wm8994;
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. idle = !wm8994->jack_mic;
  105. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  106. if (sysclk & WM8994_SYSCLK_SRC)
  107. sysclk = wm8994->aifclk[1];
  108. else
  109. sysclk = wm8994->aifclk[0];
  110. if (control->pdata.micd_rates) {
  111. rates = control->pdata.micd_rates;
  112. num_rates = control->pdata.num_micd_rates;
  113. } else if (wm8994->jackdet) {
  114. rates = jackdet_rates;
  115. num_rates = ARRAY_SIZE(jackdet_rates);
  116. } else {
  117. rates = micdet_rates;
  118. num_rates = ARRAY_SIZE(micdet_rates);
  119. }
  120. best = 0;
  121. for (i = 0; i < num_rates; i++) {
  122. if (rates[i].idle != idle)
  123. continue;
  124. if (abs(rates[i].sysclk - sysclk) <
  125. abs(rates[best].sysclk - sysclk))
  126. best = i;
  127. else if (rates[best].idle != idle)
  128. best = i;
  129. }
  130. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  131. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  132. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  133. rates[best].start, rates[best].rate, sysclk,
  134. idle ? "idle" : "active");
  135. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  136. WM8958_MICD_BIAS_STARTTIME_MASK |
  137. WM8958_MICD_RATE_MASK, val);
  138. }
  139. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  140. {
  141. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  142. int rate;
  143. int reg1 = 0;
  144. int offset;
  145. if (aif)
  146. offset = 4;
  147. else
  148. offset = 0;
  149. switch (wm8994->sysclk[aif]) {
  150. case WM8994_SYSCLK_MCLK1:
  151. rate = wm8994->mclk[0];
  152. break;
  153. case WM8994_SYSCLK_MCLK2:
  154. reg1 |= 0x8;
  155. rate = wm8994->mclk[1];
  156. break;
  157. case WM8994_SYSCLK_FLL1:
  158. reg1 |= 0x10;
  159. rate = wm8994->fll[0].out;
  160. break;
  161. case WM8994_SYSCLK_FLL2:
  162. reg1 |= 0x18;
  163. rate = wm8994->fll[1].out;
  164. break;
  165. default:
  166. return -EINVAL;
  167. }
  168. if (rate >= 13500000) {
  169. rate /= 2;
  170. reg1 |= WM8994_AIF1CLK_DIV;
  171. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  172. aif + 1, rate);
  173. }
  174. wm8994->aifclk[aif] = rate;
  175. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  176. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  177. reg1);
  178. return 0;
  179. }
  180. static int configure_clock(struct snd_soc_codec *codec)
  181. {
  182. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  183. int change, new;
  184. /* Bring up the AIF clocks first */
  185. configure_aif_clock(codec, 0);
  186. configure_aif_clock(codec, 1);
  187. /* Then switch CLK_SYS over to the higher of them; a change
  188. * can only happen as a result of a clocking change which can
  189. * only be made outside of DAPM so we can safely redo the
  190. * clocking.
  191. */
  192. /* If they're equal it doesn't matter which is used */
  193. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  194. wm8958_micd_set_rate(codec);
  195. return 0;
  196. }
  197. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  198. new = WM8994_SYSCLK_SRC;
  199. else
  200. new = 0;
  201. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  202. WM8994_SYSCLK_SRC, new);
  203. if (change)
  204. snd_soc_dapm_sync(&codec->dapm);
  205. wm8958_micd_set_rate(codec);
  206. return 0;
  207. }
  208. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  209. struct snd_soc_dapm_widget *sink)
  210. {
  211. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  212. const char *clk;
  213. /* Check what we're currently using for CLK_SYS */
  214. if (reg & WM8994_SYSCLK_SRC)
  215. clk = "AIF2CLK";
  216. else
  217. clk = "AIF1CLK";
  218. return strcmp(source->name, clk) == 0;
  219. }
  220. static const char *sidetone_hpf_text[] = {
  221. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  222. };
  223. static const struct soc_enum sidetone_hpf =
  224. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  225. static const char *adc_hpf_text[] = {
  226. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  227. };
  228. static const struct soc_enum aif1adc1_hpf =
  229. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  230. static const struct soc_enum aif1adc2_hpf =
  231. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  232. static const struct soc_enum aif2adc_hpf =
  233. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  234. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  235. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  236. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  237. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  238. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  239. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  240. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  241. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  242. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  243. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  244. .put = wm8994_put_drc_sw, \
  245. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  246. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  247. struct snd_ctl_elem_value *ucontrol)
  248. {
  249. struct soc_mixer_control *mc =
  250. (struct soc_mixer_control *)kcontrol->private_value;
  251. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  252. int mask, ret;
  253. /* Can't enable both ADC and DAC paths simultaneously */
  254. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  255. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  256. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  257. else
  258. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  259. ret = snd_soc_read(codec, mc->reg);
  260. if (ret < 0)
  261. return ret;
  262. if (ret & mask)
  263. return -EINVAL;
  264. return snd_soc_put_volsw(kcontrol, ucontrol);
  265. }
  266. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  267. {
  268. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  269. struct wm8994 *control = wm8994->wm8994;
  270. struct wm8994_pdata *pdata = &control->pdata;
  271. int base = wm8994_drc_base[drc];
  272. int cfg = wm8994->drc_cfg[drc];
  273. int save, i;
  274. /* Save any enables; the configuration should clear them. */
  275. save = snd_soc_read(codec, base);
  276. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  277. WM8994_AIF1ADC1R_DRC_ENA;
  278. for (i = 0; i < WM8994_DRC_REGS; i++)
  279. snd_soc_update_bits(codec, base + i, 0xffff,
  280. pdata->drc_cfgs[cfg].regs[i]);
  281. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  282. WM8994_AIF1ADC1L_DRC_ENA |
  283. WM8994_AIF1ADC1R_DRC_ENA, save);
  284. }
  285. /* Icky as hell but saves code duplication */
  286. static int wm8994_get_drc(const char *name)
  287. {
  288. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  289. return 0;
  290. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  291. return 1;
  292. if (strcmp(name, "AIF2DRC Mode") == 0)
  293. return 2;
  294. return -EINVAL;
  295. }
  296. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  297. struct snd_ctl_elem_value *ucontrol)
  298. {
  299. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  300. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  301. struct wm8994 *control = wm8994->wm8994;
  302. struct wm8994_pdata *pdata = &control->pdata;
  303. int drc = wm8994_get_drc(kcontrol->id.name);
  304. int value = ucontrol->value.integer.value[0];
  305. if (drc < 0)
  306. return drc;
  307. if (value >= pdata->num_drc_cfgs)
  308. return -EINVAL;
  309. wm8994->drc_cfg[drc] = value;
  310. wm8994_set_drc(codec, drc);
  311. return 0;
  312. }
  313. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  314. struct snd_ctl_elem_value *ucontrol)
  315. {
  316. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  317. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  318. int drc = wm8994_get_drc(kcontrol->id.name);
  319. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  320. return 0;
  321. }
  322. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  323. {
  324. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  325. struct wm8994 *control = wm8994->wm8994;
  326. struct wm8994_pdata *pdata = &control->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994 *control = wm8994->wm8994;
  389. struct wm8994_pdata *pdata = &control->pdata;
  390. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  391. int value = ucontrol->value.integer.value[0];
  392. if (block < 0)
  393. return block;
  394. if (value >= pdata->num_retune_mobile_cfgs)
  395. return -EINVAL;
  396. wm8994->retune_mobile_cfg[block] = value;
  397. wm8994_set_retune_mobile(codec, block);
  398. return 0;
  399. }
  400. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  404. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  405. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  406. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  407. return 0;
  408. }
  409. static const char *aif_chan_src_text[] = {
  410. "Left", "Right"
  411. };
  412. static const struct soc_enum aif1adcl_src =
  413. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  414. static const struct soc_enum aif1adcr_src =
  415. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  416. static const struct soc_enum aif2adcl_src =
  417. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  418. static const struct soc_enum aif2adcr_src =
  419. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  420. static const struct soc_enum aif1dacl_src =
  421. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  422. static const struct soc_enum aif1dacr_src =
  423. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  424. static const struct soc_enum aif2dacl_src =
  425. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  426. static const struct soc_enum aif2dacr_src =
  427. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  428. static const char *osr_text[] = {
  429. "Low Power", "High Performance",
  430. };
  431. static const struct soc_enum dac_osr =
  432. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  433. static const struct soc_enum adc_osr =
  434. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  435. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  436. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  437. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  438. 1, 119, 0, digital_tlv),
  439. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  440. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  441. 1, 119, 0, digital_tlv),
  442. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  443. WM8994_AIF2_ADC_RIGHT_VOLUME,
  444. 1, 119, 0, digital_tlv),
  445. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  446. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  447. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  448. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  449. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  450. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  451. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  452. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  453. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  454. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  455. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  456. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  457. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  458. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  459. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  461. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  463. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  464. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  465. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  466. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  467. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  468. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  469. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  470. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  471. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  472. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  473. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  474. 5, 12, 0, st_tlv),
  475. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  476. 0, 12, 0, st_tlv),
  477. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  478. 5, 12, 0, st_tlv),
  479. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  480. 0, 12, 0, st_tlv),
  481. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  482. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  483. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  484. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  485. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  486. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  487. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  488. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  489. SOC_ENUM("ADC OSR", adc_osr),
  490. SOC_ENUM("DAC OSR", dac_osr),
  491. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  492. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  493. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  494. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  495. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  496. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  497. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  498. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  499. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  500. 6, 1, 1, wm_hubs_spkmix_tlv),
  501. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  502. 2, 1, 1, wm_hubs_spkmix_tlv),
  503. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  504. 6, 1, 1, wm_hubs_spkmix_tlv),
  505. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  506. 2, 1, 1, wm_hubs_spkmix_tlv),
  507. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  508. 10, 15, 0, wm8994_3d_tlv),
  509. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  510. 8, 1, 0),
  511. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  512. 10, 15, 0, wm8994_3d_tlv),
  513. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  514. 8, 1, 0),
  515. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  516. 10, 15, 0, wm8994_3d_tlv),
  517. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  518. 8, 1, 0),
  519. };
  520. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  521. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  528. eq_tlv),
  529. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  530. eq_tlv),
  531. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  532. eq_tlv),
  533. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  534. eq_tlv),
  535. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  536. eq_tlv),
  537. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  538. eq_tlv),
  539. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  540. eq_tlv),
  541. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  542. eq_tlv),
  543. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  544. eq_tlv),
  545. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  546. eq_tlv),
  547. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  548. eq_tlv),
  549. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  550. eq_tlv),
  551. };
  552. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  553. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  554. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  555. WM8994_AIF1ADC1R_DRC_ENA),
  556. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  557. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  558. WM8994_AIF1ADC2R_DRC_ENA),
  559. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  560. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  561. WM8994_AIF2ADCR_DRC_ENA),
  562. };
  563. static const char *wm8958_ng_text[] = {
  564. "30ms", "125ms", "250ms", "500ms",
  565. };
  566. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  567. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  568. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  569. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  570. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  571. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  572. static const struct soc_enum wm8958_aif2dac_ng_hold =
  573. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  574. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  575. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  576. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  577. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  578. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  579. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  580. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  581. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  582. 7, 1, ng_tlv),
  583. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  584. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  585. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  586. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  587. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  588. 7, 1, ng_tlv),
  589. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  590. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  591. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  592. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  593. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  594. 7, 1, ng_tlv),
  595. };
  596. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  597. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  598. mixin_boost_tlv),
  599. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  600. mixin_boost_tlv),
  601. };
  602. /* We run all mode setting through a function to enforce audio mode */
  603. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  604. {
  605. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  606. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  607. return;
  608. if (wm8994->active_refcount)
  609. mode = WM1811_JACKDET_MODE_AUDIO;
  610. if (mode == wm8994->jackdet_mode)
  611. return;
  612. wm8994->jackdet_mode = mode;
  613. /* Always use audio mode to detect while the system is active */
  614. if (mode != WM1811_JACKDET_MODE_NONE)
  615. mode = WM1811_JACKDET_MODE_AUDIO;
  616. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  617. WM1811_JACKDET_MODE_MASK, mode);
  618. }
  619. static void active_reference(struct snd_soc_codec *codec)
  620. {
  621. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  622. mutex_lock(&wm8994->accdet_lock);
  623. wm8994->active_refcount++;
  624. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  625. wm8994->active_refcount);
  626. /* If we're using jack detection go into audio mode */
  627. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  628. mutex_unlock(&wm8994->accdet_lock);
  629. }
  630. static void active_dereference(struct snd_soc_codec *codec)
  631. {
  632. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  633. u16 mode;
  634. mutex_lock(&wm8994->accdet_lock);
  635. wm8994->active_refcount--;
  636. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  637. wm8994->active_refcount);
  638. if (wm8994->active_refcount == 0) {
  639. /* Go into appropriate detection only mode */
  640. if (wm8994->jack_mic || wm8994->mic_detecting)
  641. mode = WM1811_JACKDET_MODE_MIC;
  642. else
  643. mode = WM1811_JACKDET_MODE_JACK;
  644. wm1811_jackdet_set_mode(codec, mode);
  645. }
  646. mutex_unlock(&wm8994->accdet_lock);
  647. }
  648. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  649. struct snd_kcontrol *kcontrol, int event)
  650. {
  651. struct snd_soc_codec *codec = w->codec;
  652. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  653. switch (event) {
  654. case SND_SOC_DAPM_PRE_PMU:
  655. return configure_clock(codec);
  656. case SND_SOC_DAPM_POST_PMU:
  657. /*
  658. * JACKDET won't run until we start the clock and it
  659. * only reports deltas, make sure we notify the state
  660. * up the stack on startup. Use a *very* generous
  661. * timeout for paranoia, there's no urgency and we
  662. * don't want false reports.
  663. */
  664. if (wm8994->jackdet && !wm8994->clk_has_run) {
  665. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  666. msecs_to_jiffies(1000));
  667. wm8994->clk_has_run = true;
  668. }
  669. break;
  670. case SND_SOC_DAPM_POST_PMD:
  671. configure_clock(codec);
  672. break;
  673. }
  674. return 0;
  675. }
  676. static void vmid_reference(struct snd_soc_codec *codec)
  677. {
  678. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  679. pm_runtime_get_sync(codec->dev);
  680. wm8994->vmid_refcount++;
  681. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  682. wm8994->vmid_refcount);
  683. if (wm8994->vmid_refcount == 1) {
  684. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  685. WM8994_LINEOUT1_DISCH |
  686. WM8994_LINEOUT2_DISCH, 0);
  687. wm_hubs_vmid_ena(codec);
  688. switch (wm8994->vmid_mode) {
  689. default:
  690. WARN_ON(NULL == "Invalid VMID mode");
  691. case WM8994_VMID_NORMAL:
  692. /* Startup bias, VMID ramp & buffer */
  693. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  694. WM8994_BIAS_SRC |
  695. WM8994_VMID_DISCH |
  696. WM8994_STARTUP_BIAS_ENA |
  697. WM8994_VMID_BUF_ENA |
  698. WM8994_VMID_RAMP_MASK,
  699. WM8994_BIAS_SRC |
  700. WM8994_STARTUP_BIAS_ENA |
  701. WM8994_VMID_BUF_ENA |
  702. (0x2 << WM8994_VMID_RAMP_SHIFT));
  703. /* Main bias enable, VMID=2x40k */
  704. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  705. WM8994_BIAS_ENA |
  706. WM8994_VMID_SEL_MASK,
  707. WM8994_BIAS_ENA | 0x2);
  708. msleep(300);
  709. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  710. WM8994_VMID_RAMP_MASK |
  711. WM8994_BIAS_SRC,
  712. 0);
  713. break;
  714. case WM8994_VMID_FORCE:
  715. /* Startup bias, slow VMID ramp & buffer */
  716. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  717. WM8994_BIAS_SRC |
  718. WM8994_VMID_DISCH |
  719. WM8994_STARTUP_BIAS_ENA |
  720. WM8994_VMID_BUF_ENA |
  721. WM8994_VMID_RAMP_MASK,
  722. WM8994_BIAS_SRC |
  723. WM8994_STARTUP_BIAS_ENA |
  724. WM8994_VMID_BUF_ENA |
  725. (0x2 << WM8994_VMID_RAMP_SHIFT));
  726. /* Main bias enable, VMID=2x40k */
  727. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  728. WM8994_BIAS_ENA |
  729. WM8994_VMID_SEL_MASK,
  730. WM8994_BIAS_ENA | 0x2);
  731. msleep(400);
  732. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  733. WM8994_VMID_RAMP_MASK |
  734. WM8994_BIAS_SRC,
  735. 0);
  736. break;
  737. }
  738. }
  739. }
  740. static void vmid_dereference(struct snd_soc_codec *codec)
  741. {
  742. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  743. wm8994->vmid_refcount--;
  744. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  745. wm8994->vmid_refcount);
  746. if (wm8994->vmid_refcount == 0) {
  747. if (wm8994->hubs.lineout1_se)
  748. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  749. WM8994_LINEOUT1N_ENA |
  750. WM8994_LINEOUT1P_ENA,
  751. WM8994_LINEOUT1N_ENA |
  752. WM8994_LINEOUT1P_ENA);
  753. if (wm8994->hubs.lineout2_se)
  754. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  755. WM8994_LINEOUT2N_ENA |
  756. WM8994_LINEOUT2P_ENA,
  757. WM8994_LINEOUT2N_ENA |
  758. WM8994_LINEOUT2P_ENA);
  759. /* Start discharging VMID */
  760. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  761. WM8994_BIAS_SRC |
  762. WM8994_VMID_DISCH,
  763. WM8994_BIAS_SRC |
  764. WM8994_VMID_DISCH);
  765. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  766. WM8994_VMID_SEL_MASK, 0);
  767. msleep(400);
  768. /* Active discharge */
  769. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  770. WM8994_LINEOUT1_DISCH |
  771. WM8994_LINEOUT2_DISCH,
  772. WM8994_LINEOUT1_DISCH |
  773. WM8994_LINEOUT2_DISCH);
  774. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  775. WM8994_LINEOUT1N_ENA |
  776. WM8994_LINEOUT1P_ENA |
  777. WM8994_LINEOUT2N_ENA |
  778. WM8994_LINEOUT2P_ENA, 0);
  779. /* Switch off startup biases */
  780. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  781. WM8994_BIAS_SRC |
  782. WM8994_STARTUP_BIAS_ENA |
  783. WM8994_VMID_BUF_ENA |
  784. WM8994_VMID_RAMP_MASK, 0);
  785. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  786. WM8994_VMID_SEL_MASK, 0);
  787. }
  788. pm_runtime_put(codec->dev);
  789. }
  790. static int vmid_event(struct snd_soc_dapm_widget *w,
  791. struct snd_kcontrol *kcontrol, int event)
  792. {
  793. struct snd_soc_codec *codec = w->codec;
  794. switch (event) {
  795. case SND_SOC_DAPM_PRE_PMU:
  796. vmid_reference(codec);
  797. break;
  798. case SND_SOC_DAPM_POST_PMD:
  799. vmid_dereference(codec);
  800. break;
  801. }
  802. return 0;
  803. }
  804. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  805. {
  806. int source = 0; /* GCC flow analysis can't track enable */
  807. int reg, reg_r;
  808. /* We also need the same AIF source for L/R and only one path */
  809. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  810. switch (reg) {
  811. case WM8994_AIF2DACL_TO_DAC1L:
  812. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  813. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  814. break;
  815. case WM8994_AIF1DAC2L_TO_DAC1L:
  816. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  817. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  818. break;
  819. case WM8994_AIF1DAC1L_TO_DAC1L:
  820. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  821. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  822. break;
  823. default:
  824. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  825. return false;
  826. }
  827. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  828. if (reg_r != reg) {
  829. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  830. return false;
  831. }
  832. /* Set the source up */
  833. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  834. WM8994_CP_DYN_SRC_SEL_MASK, source);
  835. return true;
  836. }
  837. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  838. struct snd_kcontrol *kcontrol, int event)
  839. {
  840. struct snd_soc_codec *codec = w->codec;
  841. struct wm8994 *control = codec->control_data;
  842. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  843. int i;
  844. int dac;
  845. int adc;
  846. int val;
  847. switch (control->type) {
  848. case WM8994:
  849. case WM8958:
  850. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  851. break;
  852. default:
  853. break;
  854. }
  855. switch (event) {
  856. case SND_SOC_DAPM_PRE_PMU:
  857. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  858. if ((val & WM8994_AIF1ADCL_SRC) &&
  859. (val & WM8994_AIF1ADCR_SRC))
  860. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  861. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  862. !(val & WM8994_AIF1ADCR_SRC))
  863. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  864. else
  865. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  866. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  867. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  868. if ((val & WM8994_AIF1DACL_SRC) &&
  869. (val & WM8994_AIF1DACR_SRC))
  870. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  871. else if (!(val & WM8994_AIF1DACL_SRC) &&
  872. !(val & WM8994_AIF1DACR_SRC))
  873. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  874. else
  875. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  876. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  877. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  878. mask, adc);
  879. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  880. mask, dac);
  881. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  882. WM8994_AIF1DSPCLK_ENA |
  883. WM8994_SYSDSPCLK_ENA,
  884. WM8994_AIF1DSPCLK_ENA |
  885. WM8994_SYSDSPCLK_ENA);
  886. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  887. WM8994_AIF1ADC1R_ENA |
  888. WM8994_AIF1ADC1L_ENA |
  889. WM8994_AIF1ADC2R_ENA |
  890. WM8994_AIF1ADC2L_ENA);
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  892. WM8994_AIF1DAC1R_ENA |
  893. WM8994_AIF1DAC1L_ENA |
  894. WM8994_AIF1DAC2R_ENA |
  895. WM8994_AIF1DAC2L_ENA);
  896. break;
  897. case SND_SOC_DAPM_POST_PMU:
  898. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  899. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  900. snd_soc_read(codec,
  901. wm8994_vu_bits[i].reg));
  902. break;
  903. case SND_SOC_DAPM_PRE_PMD:
  904. case SND_SOC_DAPM_POST_PMD:
  905. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  906. mask, 0);
  907. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  908. mask, 0);
  909. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  910. if (val & WM8994_AIF2DSPCLK_ENA)
  911. val = WM8994_SYSDSPCLK_ENA;
  912. else
  913. val = 0;
  914. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  915. WM8994_SYSDSPCLK_ENA |
  916. WM8994_AIF1DSPCLK_ENA, val);
  917. break;
  918. }
  919. return 0;
  920. }
  921. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  922. struct snd_kcontrol *kcontrol, int event)
  923. {
  924. struct snd_soc_codec *codec = w->codec;
  925. int i;
  926. int dac;
  927. int adc;
  928. int val;
  929. switch (event) {
  930. case SND_SOC_DAPM_PRE_PMU:
  931. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  932. if ((val & WM8994_AIF2ADCL_SRC) &&
  933. (val & WM8994_AIF2ADCR_SRC))
  934. adc = WM8994_AIF2ADCR_ENA;
  935. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  936. !(val & WM8994_AIF2ADCR_SRC))
  937. adc = WM8994_AIF2ADCL_ENA;
  938. else
  939. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  940. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  941. if ((val & WM8994_AIF2DACL_SRC) &&
  942. (val & WM8994_AIF2DACR_SRC))
  943. dac = WM8994_AIF2DACR_ENA;
  944. else if (!(val & WM8994_AIF2DACL_SRC) &&
  945. !(val & WM8994_AIF2DACR_SRC))
  946. dac = WM8994_AIF2DACL_ENA;
  947. else
  948. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  949. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  950. WM8994_AIF2ADCL_ENA |
  951. WM8994_AIF2ADCR_ENA, adc);
  952. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  953. WM8994_AIF2DACL_ENA |
  954. WM8994_AIF2DACR_ENA, dac);
  955. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  956. WM8994_AIF2DSPCLK_ENA |
  957. WM8994_SYSDSPCLK_ENA,
  958. WM8994_AIF2DSPCLK_ENA |
  959. WM8994_SYSDSPCLK_ENA);
  960. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  961. WM8994_AIF2ADCL_ENA |
  962. WM8994_AIF2ADCR_ENA,
  963. WM8994_AIF2ADCL_ENA |
  964. WM8994_AIF2ADCR_ENA);
  965. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  966. WM8994_AIF2DACL_ENA |
  967. WM8994_AIF2DACR_ENA,
  968. WM8994_AIF2DACL_ENA |
  969. WM8994_AIF2DACR_ENA);
  970. break;
  971. case SND_SOC_DAPM_POST_PMU:
  972. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  973. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  974. snd_soc_read(codec,
  975. wm8994_vu_bits[i].reg));
  976. break;
  977. case SND_SOC_DAPM_PRE_PMD:
  978. case SND_SOC_DAPM_POST_PMD:
  979. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  980. WM8994_AIF2DACL_ENA |
  981. WM8994_AIF2DACR_ENA, 0);
  982. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  983. WM8994_AIF2ADCL_ENA |
  984. WM8994_AIF2ADCR_ENA, 0);
  985. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  986. if (val & WM8994_AIF1DSPCLK_ENA)
  987. val = WM8994_SYSDSPCLK_ENA;
  988. else
  989. val = 0;
  990. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  991. WM8994_SYSDSPCLK_ENA |
  992. WM8994_AIF2DSPCLK_ENA, val);
  993. break;
  994. }
  995. return 0;
  996. }
  997. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  998. struct snd_kcontrol *kcontrol, int event)
  999. {
  1000. struct snd_soc_codec *codec = w->codec;
  1001. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1002. switch (event) {
  1003. case SND_SOC_DAPM_PRE_PMU:
  1004. wm8994->aif1clk_enable = 1;
  1005. break;
  1006. case SND_SOC_DAPM_POST_PMD:
  1007. wm8994->aif1clk_disable = 1;
  1008. break;
  1009. }
  1010. return 0;
  1011. }
  1012. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1013. struct snd_kcontrol *kcontrol, int event)
  1014. {
  1015. struct snd_soc_codec *codec = w->codec;
  1016. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1017. switch (event) {
  1018. case SND_SOC_DAPM_PRE_PMU:
  1019. wm8994->aif2clk_enable = 1;
  1020. break;
  1021. case SND_SOC_DAPM_POST_PMD:
  1022. wm8994->aif2clk_disable = 1;
  1023. break;
  1024. }
  1025. return 0;
  1026. }
  1027. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1028. struct snd_kcontrol *kcontrol, int event)
  1029. {
  1030. struct snd_soc_codec *codec = w->codec;
  1031. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1032. switch (event) {
  1033. case SND_SOC_DAPM_PRE_PMU:
  1034. if (wm8994->aif1clk_enable) {
  1035. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1036. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1037. WM8994_AIF1CLK_ENA_MASK,
  1038. WM8994_AIF1CLK_ENA);
  1039. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1040. wm8994->aif1clk_enable = 0;
  1041. }
  1042. if (wm8994->aif2clk_enable) {
  1043. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1044. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1045. WM8994_AIF2CLK_ENA_MASK,
  1046. WM8994_AIF2CLK_ENA);
  1047. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1048. wm8994->aif2clk_enable = 0;
  1049. }
  1050. break;
  1051. }
  1052. /* We may also have postponed startup of DSP, handle that. */
  1053. wm8958_aif_ev(w, kcontrol, event);
  1054. return 0;
  1055. }
  1056. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1057. struct snd_kcontrol *kcontrol, int event)
  1058. {
  1059. struct snd_soc_codec *codec = w->codec;
  1060. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1061. switch (event) {
  1062. case SND_SOC_DAPM_POST_PMD:
  1063. if (wm8994->aif1clk_disable) {
  1064. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1065. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1066. WM8994_AIF1CLK_ENA_MASK, 0);
  1067. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1068. wm8994->aif1clk_disable = 0;
  1069. }
  1070. if (wm8994->aif2clk_disable) {
  1071. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1072. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1073. WM8994_AIF2CLK_ENA_MASK, 0);
  1074. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1075. wm8994->aif2clk_disable = 0;
  1076. }
  1077. break;
  1078. }
  1079. return 0;
  1080. }
  1081. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1082. struct snd_kcontrol *kcontrol, int event)
  1083. {
  1084. late_enable_ev(w, kcontrol, event);
  1085. return 0;
  1086. }
  1087. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1088. struct snd_kcontrol *kcontrol, int event)
  1089. {
  1090. late_enable_ev(w, kcontrol, event);
  1091. return 0;
  1092. }
  1093. static int dac_ev(struct snd_soc_dapm_widget *w,
  1094. struct snd_kcontrol *kcontrol, int event)
  1095. {
  1096. struct snd_soc_codec *codec = w->codec;
  1097. unsigned int mask = 1 << w->shift;
  1098. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1099. mask, mask);
  1100. return 0;
  1101. }
  1102. static const char *adc_mux_text[] = {
  1103. "ADC",
  1104. "DMIC",
  1105. };
  1106. static const struct soc_enum adc_enum =
  1107. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1108. static const struct snd_kcontrol_new adcl_mux =
  1109. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1110. static const struct snd_kcontrol_new adcr_mux =
  1111. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1112. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1113. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1114. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1115. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1116. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1117. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1118. };
  1119. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1120. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1121. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1122. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1123. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1124. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1125. };
  1126. /* Debugging; dump chip status after DAPM transitions */
  1127. static int post_ev(struct snd_soc_dapm_widget *w,
  1128. struct snd_kcontrol *kcontrol, int event)
  1129. {
  1130. struct snd_soc_codec *codec = w->codec;
  1131. dev_dbg(codec->dev, "SRC status: %x\n",
  1132. snd_soc_read(codec,
  1133. WM8994_RATE_STATUS));
  1134. return 0;
  1135. }
  1136. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1137. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1138. 1, 1, 0),
  1139. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1140. 0, 1, 0),
  1141. };
  1142. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1143. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1144. 1, 1, 0),
  1145. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1146. 0, 1, 0),
  1147. };
  1148. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1149. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1150. 1, 1, 0),
  1151. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1152. 0, 1, 0),
  1153. };
  1154. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1155. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1156. 1, 1, 0),
  1157. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1158. 0, 1, 0),
  1159. };
  1160. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1161. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1162. 5, 1, 0),
  1163. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1164. 4, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1166. 2, 1, 0),
  1167. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1168. 1, 1, 0),
  1169. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1170. 0, 1, 0),
  1171. };
  1172. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1173. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1174. 5, 1, 0),
  1175. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1176. 4, 1, 0),
  1177. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1178. 2, 1, 0),
  1179. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1180. 1, 1, 0),
  1181. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1182. 0, 1, 0),
  1183. };
  1184. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1185. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1186. .info = snd_soc_info_volsw, \
  1187. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1188. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1189. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1190. struct snd_ctl_elem_value *ucontrol)
  1191. {
  1192. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1193. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1194. struct snd_soc_codec *codec = w->codec;
  1195. int ret;
  1196. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1197. wm_hubs_update_class_w(codec);
  1198. return ret;
  1199. }
  1200. static const struct snd_kcontrol_new dac1l_mix[] = {
  1201. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1202. 5, 1, 0),
  1203. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1204. 4, 1, 0),
  1205. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1206. 2, 1, 0),
  1207. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1208. 1, 1, 0),
  1209. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1210. 0, 1, 0),
  1211. };
  1212. static const struct snd_kcontrol_new dac1r_mix[] = {
  1213. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1214. 5, 1, 0),
  1215. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1216. 4, 1, 0),
  1217. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1218. 2, 1, 0),
  1219. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1220. 1, 1, 0),
  1221. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1222. 0, 1, 0),
  1223. };
  1224. static const char *sidetone_text[] = {
  1225. "ADC/DMIC1", "DMIC2",
  1226. };
  1227. static const struct soc_enum sidetone1_enum =
  1228. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1229. static const struct snd_kcontrol_new sidetone1_mux =
  1230. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1231. static const struct soc_enum sidetone2_enum =
  1232. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1233. static const struct snd_kcontrol_new sidetone2_mux =
  1234. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1235. static const char *aif1dac_text[] = {
  1236. "AIF1DACDAT", "AIF3DACDAT",
  1237. };
  1238. static const struct soc_enum aif1dac_enum =
  1239. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1240. static const struct snd_kcontrol_new aif1dac_mux =
  1241. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1242. static const char *aif2dac_text[] = {
  1243. "AIF2DACDAT", "AIF3DACDAT",
  1244. };
  1245. static const struct soc_enum aif2dac_enum =
  1246. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1247. static const struct snd_kcontrol_new aif2dac_mux =
  1248. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1249. static const char *aif2adc_text[] = {
  1250. "AIF2ADCDAT", "AIF3DACDAT",
  1251. };
  1252. static const struct soc_enum aif2adc_enum =
  1253. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1254. static const struct snd_kcontrol_new aif2adc_mux =
  1255. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1256. static const char *aif3adc_text[] = {
  1257. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1258. };
  1259. static const struct soc_enum wm8994_aif3adc_enum =
  1260. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1261. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1262. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1263. static const struct soc_enum wm8958_aif3adc_enum =
  1264. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1265. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1266. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1267. static const char *mono_pcm_out_text[] = {
  1268. "None", "AIF2ADCL", "AIF2ADCR",
  1269. };
  1270. static const struct soc_enum mono_pcm_out_enum =
  1271. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1272. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1273. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1274. static const char *aif2dac_src_text[] = {
  1275. "AIF2", "AIF3",
  1276. };
  1277. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1278. static const struct soc_enum aif2dacl_src_enum =
  1279. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1280. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1281. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1282. static const struct soc_enum aif2dacr_src_enum =
  1283. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1284. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1285. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1286. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1287. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1288. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1289. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1290. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1291. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1292. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1293. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1294. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1295. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1296. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1297. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1298. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1299. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1300. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1301. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1302. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1303. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1304. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1305. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1306. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1307. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1310. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1311. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1312. };
  1313. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1314. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1315. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1316. SND_SOC_DAPM_PRE_PMD),
  1317. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1318. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1319. SND_SOC_DAPM_PRE_PMD),
  1320. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1321. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1322. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1323. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1324. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1325. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1326. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1327. };
  1328. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1329. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1330. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1331. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1332. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1333. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1334. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1335. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1336. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1337. };
  1338. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1339. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1340. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1341. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1342. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1343. };
  1344. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1345. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1346. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1347. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1348. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1349. };
  1350. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1351. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1352. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1353. };
  1354. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1355. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1356. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1357. SND_SOC_DAPM_INPUT("Clock"),
  1358. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1359. SND_SOC_DAPM_PRE_PMU),
  1360. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1361. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1362. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1363. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1364. SND_SOC_DAPM_PRE_PMD),
  1365. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1366. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1367. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1368. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1369. 0, SND_SOC_NOPM, 9, 0),
  1370. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1371. 0, SND_SOC_NOPM, 8, 0),
  1372. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1373. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1374. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1375. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1376. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1377. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1378. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1379. 0, SND_SOC_NOPM, 11, 0),
  1380. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1381. 0, SND_SOC_NOPM, 10, 0),
  1382. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1383. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1384. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1385. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1386. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1387. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1388. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1389. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1390. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1391. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1392. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1393. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1394. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1395. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1396. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1397. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1398. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1399. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1400. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1401. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1402. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1403. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1404. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1405. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1406. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1407. SND_SOC_NOPM, 13, 0),
  1408. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1409. SND_SOC_NOPM, 12, 0),
  1410. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1411. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1412. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1413. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1414. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1415. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1416. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1417. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1418. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1419. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1420. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1421. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1422. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1423. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1426. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1427. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1428. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1429. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1430. /* Power is done with the muxes since the ADC power also controls the
  1431. * downsampling chain, the chip will automatically manage the analogue
  1432. * specific portions.
  1433. */
  1434. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1435. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1436. SND_SOC_DAPM_POST("Debug log", post_ev),
  1437. };
  1438. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1439. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1440. };
  1441. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1442. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1443. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1444. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1445. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1446. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1447. };
  1448. static const struct snd_soc_dapm_route intercon[] = {
  1449. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1450. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1451. { "DSP1CLK", NULL, "CLK_SYS" },
  1452. { "DSP2CLK", NULL, "CLK_SYS" },
  1453. { "DSPINTCLK", NULL, "CLK_SYS" },
  1454. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1455. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1456. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1457. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1458. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1459. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1460. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1461. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1462. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1463. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1464. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1465. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1466. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1467. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1468. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1469. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1470. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1471. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1472. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1473. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1474. { "AIF2ADCL", NULL, "AIF2CLK" },
  1475. { "AIF2ADCL", NULL, "DSP2CLK" },
  1476. { "AIF2ADCR", NULL, "AIF2CLK" },
  1477. { "AIF2ADCR", NULL, "DSP2CLK" },
  1478. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1479. { "AIF2DACL", NULL, "AIF2CLK" },
  1480. { "AIF2DACL", NULL, "DSP2CLK" },
  1481. { "AIF2DACR", NULL, "AIF2CLK" },
  1482. { "AIF2DACR", NULL, "DSP2CLK" },
  1483. { "AIF2DACR", NULL, "DSPINTCLK" },
  1484. { "DMIC1L", NULL, "DMIC1DAT" },
  1485. { "DMIC1L", NULL, "CLK_SYS" },
  1486. { "DMIC1R", NULL, "DMIC1DAT" },
  1487. { "DMIC1R", NULL, "CLK_SYS" },
  1488. { "DMIC2L", NULL, "DMIC2DAT" },
  1489. { "DMIC2L", NULL, "CLK_SYS" },
  1490. { "DMIC2R", NULL, "DMIC2DAT" },
  1491. { "DMIC2R", NULL, "CLK_SYS" },
  1492. { "ADCL", NULL, "AIF1CLK" },
  1493. { "ADCL", NULL, "DSP1CLK" },
  1494. { "ADCL", NULL, "DSPINTCLK" },
  1495. { "ADCR", NULL, "AIF1CLK" },
  1496. { "ADCR", NULL, "DSP1CLK" },
  1497. { "ADCR", NULL, "DSPINTCLK" },
  1498. { "ADCL Mux", "ADC", "ADCL" },
  1499. { "ADCL Mux", "DMIC", "DMIC1L" },
  1500. { "ADCR Mux", "ADC", "ADCR" },
  1501. { "ADCR Mux", "DMIC", "DMIC1R" },
  1502. { "DAC1L", NULL, "AIF1CLK" },
  1503. { "DAC1L", NULL, "DSP1CLK" },
  1504. { "DAC1L", NULL, "DSPINTCLK" },
  1505. { "DAC1R", NULL, "AIF1CLK" },
  1506. { "DAC1R", NULL, "DSP1CLK" },
  1507. { "DAC1R", NULL, "DSPINTCLK" },
  1508. { "DAC2L", NULL, "AIF2CLK" },
  1509. { "DAC2L", NULL, "DSP2CLK" },
  1510. { "DAC2L", NULL, "DSPINTCLK" },
  1511. { "DAC2R", NULL, "AIF2DACR" },
  1512. { "DAC2R", NULL, "AIF2CLK" },
  1513. { "DAC2R", NULL, "DSP2CLK" },
  1514. { "DAC2R", NULL, "DSPINTCLK" },
  1515. { "TOCLK", NULL, "CLK_SYS" },
  1516. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1517. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1518. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1519. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1520. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1521. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1522. /* AIF1 outputs */
  1523. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1524. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1525. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1526. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1527. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1528. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1529. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1530. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1531. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1532. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1533. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1534. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1535. /* Pin level routing for AIF3 */
  1536. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1537. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1538. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1539. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1540. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1541. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1542. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1543. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1544. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1545. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1546. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1547. /* DAC1 inputs */
  1548. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1549. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1550. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1551. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1552. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1553. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1554. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1555. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1556. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1557. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1558. /* DAC2/AIF2 outputs */
  1559. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1560. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1561. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1562. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1563. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1564. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1565. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1566. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1567. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1568. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1569. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1570. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1571. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1572. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1573. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1574. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1575. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1576. /* AIF3 output */
  1577. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1578. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1579. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1580. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1581. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1582. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1583. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1584. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1585. /* Sidetone */
  1586. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1587. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1588. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1589. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1590. /* Output stages */
  1591. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1592. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1593. { "SPKL", "DAC1 Switch", "DAC1L" },
  1594. { "SPKL", "DAC2 Switch", "DAC2L" },
  1595. { "SPKR", "DAC1 Switch", "DAC1R" },
  1596. { "SPKR", "DAC2 Switch", "DAC2R" },
  1597. { "Left Headphone Mux", "DAC", "DAC1L" },
  1598. { "Right Headphone Mux", "DAC", "DAC1R" },
  1599. };
  1600. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1601. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1602. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1603. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1604. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1605. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1606. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1607. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1608. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1609. };
  1610. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1611. { "DAC1L", NULL, "DAC1L Mixer" },
  1612. { "DAC1R", NULL, "DAC1R Mixer" },
  1613. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1614. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1615. };
  1616. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1617. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1618. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1619. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1620. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1621. { "MICBIAS1", NULL, "CLK_SYS" },
  1622. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1623. { "MICBIAS2", NULL, "CLK_SYS" },
  1624. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1625. };
  1626. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1627. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1628. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1629. { "MICBIAS1", NULL, "VMID" },
  1630. { "MICBIAS2", NULL, "VMID" },
  1631. };
  1632. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1633. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1634. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1635. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1636. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1637. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1638. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1639. { "AIF3DACDAT", NULL, "AIF3" },
  1640. { "AIF3ADCDAT", NULL, "AIF3" },
  1641. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1642. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1643. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1644. };
  1645. /* The size in bits of the FLL divide multiplied by 10
  1646. * to allow rounding later */
  1647. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1648. struct fll_div {
  1649. u16 outdiv;
  1650. u16 n;
  1651. u16 k;
  1652. u16 clk_ref_div;
  1653. u16 fll_fratio;
  1654. };
  1655. static int wm8994_get_fll_config(struct fll_div *fll,
  1656. int freq_in, int freq_out)
  1657. {
  1658. u64 Kpart;
  1659. unsigned int K, Ndiv, Nmod;
  1660. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1661. /* Scale the input frequency down to <= 13.5MHz */
  1662. fll->clk_ref_div = 0;
  1663. while (freq_in > 13500000) {
  1664. fll->clk_ref_div++;
  1665. freq_in /= 2;
  1666. if (fll->clk_ref_div > 3)
  1667. return -EINVAL;
  1668. }
  1669. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1670. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1671. fll->outdiv = 3;
  1672. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1673. fll->outdiv++;
  1674. if (fll->outdiv > 63)
  1675. return -EINVAL;
  1676. }
  1677. freq_out *= fll->outdiv + 1;
  1678. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1679. if (freq_in > 1000000) {
  1680. fll->fll_fratio = 0;
  1681. } else if (freq_in > 256000) {
  1682. fll->fll_fratio = 1;
  1683. freq_in *= 2;
  1684. } else if (freq_in > 128000) {
  1685. fll->fll_fratio = 2;
  1686. freq_in *= 4;
  1687. } else if (freq_in > 64000) {
  1688. fll->fll_fratio = 3;
  1689. freq_in *= 8;
  1690. } else {
  1691. fll->fll_fratio = 4;
  1692. freq_in *= 16;
  1693. }
  1694. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1695. /* Now, calculate N.K */
  1696. Ndiv = freq_out / freq_in;
  1697. fll->n = Ndiv;
  1698. Nmod = freq_out % freq_in;
  1699. pr_debug("Nmod=%d\n", Nmod);
  1700. /* Calculate fractional part - scale up so we can round. */
  1701. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1702. do_div(Kpart, freq_in);
  1703. K = Kpart & 0xFFFFFFFF;
  1704. if ((K % 10) >= 5)
  1705. K += 5;
  1706. /* Move down to proper range now rounding is done */
  1707. fll->k = K / 10;
  1708. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1709. return 0;
  1710. }
  1711. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1712. unsigned int freq_in, unsigned int freq_out)
  1713. {
  1714. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1715. struct wm8994 *control = wm8994->wm8994;
  1716. int reg_offset, ret;
  1717. struct fll_div fll;
  1718. u16 reg, clk1, aif_reg, aif_src;
  1719. unsigned long timeout;
  1720. bool was_enabled;
  1721. switch (id) {
  1722. case WM8994_FLL1:
  1723. reg_offset = 0;
  1724. id = 0;
  1725. aif_src = 0x10;
  1726. break;
  1727. case WM8994_FLL2:
  1728. reg_offset = 0x20;
  1729. id = 1;
  1730. aif_src = 0x18;
  1731. break;
  1732. default:
  1733. return -EINVAL;
  1734. }
  1735. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1736. was_enabled = reg & WM8994_FLL1_ENA;
  1737. switch (src) {
  1738. case 0:
  1739. /* Allow no source specification when stopping */
  1740. if (freq_out)
  1741. return -EINVAL;
  1742. src = wm8994->fll[id].src;
  1743. break;
  1744. case WM8994_FLL_SRC_MCLK1:
  1745. case WM8994_FLL_SRC_MCLK2:
  1746. case WM8994_FLL_SRC_LRCLK:
  1747. case WM8994_FLL_SRC_BCLK:
  1748. break;
  1749. case WM8994_FLL_SRC_INTERNAL:
  1750. freq_in = 12000000;
  1751. freq_out = 12000000;
  1752. break;
  1753. default:
  1754. return -EINVAL;
  1755. }
  1756. /* Are we changing anything? */
  1757. if (wm8994->fll[id].src == src &&
  1758. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1759. return 0;
  1760. /* If we're stopping the FLL redo the old config - no
  1761. * registers will actually be written but we avoid GCC flow
  1762. * analysis bugs spewing warnings.
  1763. */
  1764. if (freq_out)
  1765. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1766. else
  1767. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1768. wm8994->fll[id].out);
  1769. if (ret < 0)
  1770. return ret;
  1771. /* Make sure that we're not providing SYSCLK right now */
  1772. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1773. if (clk1 & WM8994_SYSCLK_SRC)
  1774. aif_reg = WM8994_AIF2_CLOCKING_1;
  1775. else
  1776. aif_reg = WM8994_AIF1_CLOCKING_1;
  1777. reg = snd_soc_read(codec, aif_reg);
  1778. if ((reg & WM8994_AIF1CLK_ENA) &&
  1779. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1780. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1781. id + 1);
  1782. return -EBUSY;
  1783. }
  1784. /* We always need to disable the FLL while reconfiguring */
  1785. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1786. WM8994_FLL1_ENA, 0);
  1787. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1788. freq_in == freq_out && freq_out) {
  1789. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1790. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1791. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1792. goto out;
  1793. }
  1794. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1795. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1796. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1797. WM8994_FLL1_OUTDIV_MASK |
  1798. WM8994_FLL1_FRATIO_MASK, reg);
  1799. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1800. WM8994_FLL1_K_MASK, fll.k);
  1801. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1802. WM8994_FLL1_N_MASK,
  1803. fll.n << WM8994_FLL1_N_SHIFT);
  1804. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1805. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1806. WM8994_FLL1_REFCLK_DIV_MASK |
  1807. WM8994_FLL1_REFCLK_SRC_MASK,
  1808. ((src == WM8994_FLL_SRC_INTERNAL)
  1809. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1810. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1811. (src - 1));
  1812. /* Clear any pending completion from a previous failure */
  1813. try_wait_for_completion(&wm8994->fll_locked[id]);
  1814. /* Enable (with fractional mode if required) */
  1815. if (freq_out) {
  1816. /* Enable VMID if we need it */
  1817. if (!was_enabled) {
  1818. active_reference(codec);
  1819. switch (control->type) {
  1820. case WM8994:
  1821. vmid_reference(codec);
  1822. break;
  1823. case WM8958:
  1824. if (wm8994->revision < 1)
  1825. vmid_reference(codec);
  1826. break;
  1827. default:
  1828. break;
  1829. }
  1830. }
  1831. reg = WM8994_FLL1_ENA;
  1832. if (fll.k)
  1833. reg |= WM8994_FLL1_FRAC;
  1834. if (src == WM8994_FLL_SRC_INTERNAL)
  1835. reg |= WM8994_FLL1_OSC_ENA;
  1836. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1837. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1838. WM8994_FLL1_FRAC, reg);
  1839. if (wm8994->fll_locked_irq) {
  1840. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1841. msecs_to_jiffies(10));
  1842. if (timeout == 0)
  1843. dev_warn(codec->dev,
  1844. "Timed out waiting for FLL lock\n");
  1845. } else {
  1846. msleep(5);
  1847. }
  1848. } else {
  1849. if (was_enabled) {
  1850. switch (control->type) {
  1851. case WM8994:
  1852. vmid_dereference(codec);
  1853. break;
  1854. case WM8958:
  1855. if (wm8994->revision < 1)
  1856. vmid_dereference(codec);
  1857. break;
  1858. default:
  1859. break;
  1860. }
  1861. active_dereference(codec);
  1862. }
  1863. }
  1864. out:
  1865. wm8994->fll[id].in = freq_in;
  1866. wm8994->fll[id].out = freq_out;
  1867. wm8994->fll[id].src = src;
  1868. configure_clock(codec);
  1869. /*
  1870. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1871. * for detection.
  1872. */
  1873. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1874. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1875. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1876. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1877. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1878. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1879. }
  1880. return 0;
  1881. }
  1882. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1883. {
  1884. struct completion *completion = data;
  1885. complete(completion);
  1886. return IRQ_HANDLED;
  1887. }
  1888. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1889. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1890. unsigned int freq_in, unsigned int freq_out)
  1891. {
  1892. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1893. }
  1894. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1895. int clk_id, unsigned int freq, int dir)
  1896. {
  1897. struct snd_soc_codec *codec = dai->codec;
  1898. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1899. int i;
  1900. switch (dai->id) {
  1901. case 1:
  1902. case 2:
  1903. break;
  1904. default:
  1905. /* AIF3 shares clocking with AIF1/2 */
  1906. return -EINVAL;
  1907. }
  1908. switch (clk_id) {
  1909. case WM8994_SYSCLK_MCLK1:
  1910. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1911. wm8994->mclk[0] = freq;
  1912. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1913. dai->id, freq);
  1914. break;
  1915. case WM8994_SYSCLK_MCLK2:
  1916. /* TODO: Set GPIO AF */
  1917. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1918. wm8994->mclk[1] = freq;
  1919. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1920. dai->id, freq);
  1921. break;
  1922. case WM8994_SYSCLK_FLL1:
  1923. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1924. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1925. break;
  1926. case WM8994_SYSCLK_FLL2:
  1927. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1928. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1929. break;
  1930. case WM8994_SYSCLK_OPCLK:
  1931. /* Special case - a division (times 10) is given and
  1932. * no effect on main clocking.
  1933. */
  1934. if (freq) {
  1935. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1936. if (opclk_divs[i] == freq)
  1937. break;
  1938. if (i == ARRAY_SIZE(opclk_divs))
  1939. return -EINVAL;
  1940. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1941. WM8994_OPCLK_DIV_MASK, i);
  1942. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1943. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1944. } else {
  1945. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1946. WM8994_OPCLK_ENA, 0);
  1947. }
  1948. default:
  1949. return -EINVAL;
  1950. }
  1951. configure_clock(codec);
  1952. /*
  1953. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1954. * for detection.
  1955. */
  1956. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1957. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1958. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1959. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1960. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1961. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1962. }
  1963. return 0;
  1964. }
  1965. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1966. enum snd_soc_bias_level level)
  1967. {
  1968. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1969. struct wm8994 *control = wm8994->wm8994;
  1970. wm_hubs_set_bias_level(codec, level);
  1971. switch (level) {
  1972. case SND_SOC_BIAS_ON:
  1973. break;
  1974. case SND_SOC_BIAS_PREPARE:
  1975. /* MICBIAS into regulating mode */
  1976. switch (control->type) {
  1977. case WM8958:
  1978. case WM1811:
  1979. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1980. WM8958_MICB1_MODE, 0);
  1981. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1982. WM8958_MICB2_MODE, 0);
  1983. break;
  1984. default:
  1985. break;
  1986. }
  1987. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1988. active_reference(codec);
  1989. break;
  1990. case SND_SOC_BIAS_STANDBY:
  1991. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1992. switch (control->type) {
  1993. case WM8958:
  1994. if (wm8994->revision == 0) {
  1995. /* Optimise performance for rev A */
  1996. snd_soc_update_bits(codec,
  1997. WM8958_CHARGE_PUMP_2,
  1998. WM8958_CP_DISCH,
  1999. WM8958_CP_DISCH);
  2000. }
  2001. break;
  2002. default:
  2003. break;
  2004. }
  2005. /* Discharge LINEOUT1 & 2 */
  2006. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2007. WM8994_LINEOUT1_DISCH |
  2008. WM8994_LINEOUT2_DISCH,
  2009. WM8994_LINEOUT1_DISCH |
  2010. WM8994_LINEOUT2_DISCH);
  2011. }
  2012. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2013. active_dereference(codec);
  2014. /* MICBIAS into bypass mode on newer devices */
  2015. switch (control->type) {
  2016. case WM8958:
  2017. case WM1811:
  2018. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2019. WM8958_MICB1_MODE,
  2020. WM8958_MICB1_MODE);
  2021. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2022. WM8958_MICB2_MODE,
  2023. WM8958_MICB2_MODE);
  2024. break;
  2025. default:
  2026. break;
  2027. }
  2028. break;
  2029. case SND_SOC_BIAS_OFF:
  2030. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2031. wm8994->cur_fw = NULL;
  2032. break;
  2033. }
  2034. codec->dapm.bias_level = level;
  2035. return 0;
  2036. }
  2037. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2038. {
  2039. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2040. switch (mode) {
  2041. case WM8994_VMID_NORMAL:
  2042. if (wm8994->hubs.lineout1_se) {
  2043. snd_soc_dapm_disable_pin(&codec->dapm,
  2044. "LINEOUT1N Driver");
  2045. snd_soc_dapm_disable_pin(&codec->dapm,
  2046. "LINEOUT1P Driver");
  2047. }
  2048. if (wm8994->hubs.lineout2_se) {
  2049. snd_soc_dapm_disable_pin(&codec->dapm,
  2050. "LINEOUT2N Driver");
  2051. snd_soc_dapm_disable_pin(&codec->dapm,
  2052. "LINEOUT2P Driver");
  2053. }
  2054. /* Do the sync with the old mode to allow it to clean up */
  2055. snd_soc_dapm_sync(&codec->dapm);
  2056. wm8994->vmid_mode = mode;
  2057. break;
  2058. case WM8994_VMID_FORCE:
  2059. if (wm8994->hubs.lineout1_se) {
  2060. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2061. "LINEOUT1N Driver");
  2062. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2063. "LINEOUT1P Driver");
  2064. }
  2065. if (wm8994->hubs.lineout2_se) {
  2066. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2067. "LINEOUT2N Driver");
  2068. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2069. "LINEOUT2P Driver");
  2070. }
  2071. wm8994->vmid_mode = mode;
  2072. snd_soc_dapm_sync(&codec->dapm);
  2073. break;
  2074. default:
  2075. return -EINVAL;
  2076. }
  2077. return 0;
  2078. }
  2079. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2080. {
  2081. struct snd_soc_codec *codec = dai->codec;
  2082. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2083. struct wm8994 *control = wm8994->wm8994;
  2084. int ms_reg;
  2085. int aif1_reg;
  2086. int ms = 0;
  2087. int aif1 = 0;
  2088. switch (dai->id) {
  2089. case 1:
  2090. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2091. aif1_reg = WM8994_AIF1_CONTROL_1;
  2092. break;
  2093. case 2:
  2094. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2095. aif1_reg = WM8994_AIF2_CONTROL_1;
  2096. break;
  2097. default:
  2098. return -EINVAL;
  2099. }
  2100. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2101. case SND_SOC_DAIFMT_CBS_CFS:
  2102. break;
  2103. case SND_SOC_DAIFMT_CBM_CFM:
  2104. ms = WM8994_AIF1_MSTR;
  2105. break;
  2106. default:
  2107. return -EINVAL;
  2108. }
  2109. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2110. case SND_SOC_DAIFMT_DSP_B:
  2111. aif1 |= WM8994_AIF1_LRCLK_INV;
  2112. case SND_SOC_DAIFMT_DSP_A:
  2113. aif1 |= 0x18;
  2114. break;
  2115. case SND_SOC_DAIFMT_I2S:
  2116. aif1 |= 0x10;
  2117. break;
  2118. case SND_SOC_DAIFMT_RIGHT_J:
  2119. break;
  2120. case SND_SOC_DAIFMT_LEFT_J:
  2121. aif1 |= 0x8;
  2122. break;
  2123. default:
  2124. return -EINVAL;
  2125. }
  2126. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2127. case SND_SOC_DAIFMT_DSP_A:
  2128. case SND_SOC_DAIFMT_DSP_B:
  2129. /* frame inversion not valid for DSP modes */
  2130. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2131. case SND_SOC_DAIFMT_NB_NF:
  2132. break;
  2133. case SND_SOC_DAIFMT_IB_NF:
  2134. aif1 |= WM8994_AIF1_BCLK_INV;
  2135. break;
  2136. default:
  2137. return -EINVAL;
  2138. }
  2139. break;
  2140. case SND_SOC_DAIFMT_I2S:
  2141. case SND_SOC_DAIFMT_RIGHT_J:
  2142. case SND_SOC_DAIFMT_LEFT_J:
  2143. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2144. case SND_SOC_DAIFMT_NB_NF:
  2145. break;
  2146. case SND_SOC_DAIFMT_IB_IF:
  2147. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2148. break;
  2149. case SND_SOC_DAIFMT_IB_NF:
  2150. aif1 |= WM8994_AIF1_BCLK_INV;
  2151. break;
  2152. case SND_SOC_DAIFMT_NB_IF:
  2153. aif1 |= WM8994_AIF1_LRCLK_INV;
  2154. break;
  2155. default:
  2156. return -EINVAL;
  2157. }
  2158. break;
  2159. default:
  2160. return -EINVAL;
  2161. }
  2162. /* The AIF2 format configuration needs to be mirrored to AIF3
  2163. * on WM8958 if it's in use so just do it all the time. */
  2164. switch (control->type) {
  2165. case WM1811:
  2166. case WM8958:
  2167. if (dai->id == 2)
  2168. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2169. WM8994_AIF1_LRCLK_INV |
  2170. WM8958_AIF3_FMT_MASK, aif1);
  2171. break;
  2172. default:
  2173. break;
  2174. }
  2175. snd_soc_update_bits(codec, aif1_reg,
  2176. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2177. WM8994_AIF1_FMT_MASK,
  2178. aif1);
  2179. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2180. ms);
  2181. return 0;
  2182. }
  2183. static struct {
  2184. int val, rate;
  2185. } srs[] = {
  2186. { 0, 8000 },
  2187. { 1, 11025 },
  2188. { 2, 12000 },
  2189. { 3, 16000 },
  2190. { 4, 22050 },
  2191. { 5, 24000 },
  2192. { 6, 32000 },
  2193. { 7, 44100 },
  2194. { 8, 48000 },
  2195. { 9, 88200 },
  2196. { 10, 96000 },
  2197. };
  2198. static int fs_ratios[] = {
  2199. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2200. };
  2201. static int bclk_divs[] = {
  2202. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2203. 640, 880, 960, 1280, 1760, 1920
  2204. };
  2205. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2206. struct snd_pcm_hw_params *params,
  2207. struct snd_soc_dai *dai)
  2208. {
  2209. struct snd_soc_codec *codec = dai->codec;
  2210. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2211. int aif1_reg;
  2212. int aif2_reg;
  2213. int bclk_reg;
  2214. int lrclk_reg;
  2215. int rate_reg;
  2216. int aif1 = 0;
  2217. int aif2 = 0;
  2218. int bclk = 0;
  2219. int lrclk = 0;
  2220. int rate_val = 0;
  2221. int id = dai->id - 1;
  2222. int i, cur_val, best_val, bclk_rate, best;
  2223. switch (dai->id) {
  2224. case 1:
  2225. aif1_reg = WM8994_AIF1_CONTROL_1;
  2226. aif2_reg = WM8994_AIF1_CONTROL_2;
  2227. bclk_reg = WM8994_AIF1_BCLK;
  2228. rate_reg = WM8994_AIF1_RATE;
  2229. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2230. wm8994->lrclk_shared[0]) {
  2231. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2232. } else {
  2233. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2234. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2235. }
  2236. break;
  2237. case 2:
  2238. aif1_reg = WM8994_AIF2_CONTROL_1;
  2239. aif2_reg = WM8994_AIF2_CONTROL_2;
  2240. bclk_reg = WM8994_AIF2_BCLK;
  2241. rate_reg = WM8994_AIF2_RATE;
  2242. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2243. wm8994->lrclk_shared[1]) {
  2244. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2245. } else {
  2246. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2247. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2248. }
  2249. break;
  2250. default:
  2251. return -EINVAL;
  2252. }
  2253. bclk_rate = params_rate(params) * 4;
  2254. switch (params_format(params)) {
  2255. case SNDRV_PCM_FORMAT_S16_LE:
  2256. bclk_rate *= 16;
  2257. break;
  2258. case SNDRV_PCM_FORMAT_S20_3LE:
  2259. bclk_rate *= 20;
  2260. aif1 |= 0x20;
  2261. break;
  2262. case SNDRV_PCM_FORMAT_S24_LE:
  2263. bclk_rate *= 24;
  2264. aif1 |= 0x40;
  2265. break;
  2266. case SNDRV_PCM_FORMAT_S32_LE:
  2267. bclk_rate *= 32;
  2268. aif1 |= 0x60;
  2269. break;
  2270. default:
  2271. return -EINVAL;
  2272. }
  2273. /* Try to find an appropriate sample rate; look for an exact match. */
  2274. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2275. if (srs[i].rate == params_rate(params))
  2276. break;
  2277. if (i == ARRAY_SIZE(srs))
  2278. return -EINVAL;
  2279. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2280. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2281. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2282. dai->id, wm8994->aifclk[id], bclk_rate);
  2283. if (params_channels(params) == 1 &&
  2284. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2285. aif2 |= WM8994_AIF1_MONO;
  2286. if (wm8994->aifclk[id] == 0) {
  2287. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2288. return -EINVAL;
  2289. }
  2290. /* AIFCLK/fs ratio; look for a close match in either direction */
  2291. best = 0;
  2292. best_val = abs((fs_ratios[0] * params_rate(params))
  2293. - wm8994->aifclk[id]);
  2294. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2295. cur_val = abs((fs_ratios[i] * params_rate(params))
  2296. - wm8994->aifclk[id]);
  2297. if (cur_val >= best_val)
  2298. continue;
  2299. best = i;
  2300. best_val = cur_val;
  2301. }
  2302. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2303. dai->id, fs_ratios[best]);
  2304. rate_val |= best;
  2305. /* We may not get quite the right frequency if using
  2306. * approximate clocks so look for the closest match that is
  2307. * higher than the target (we need to ensure that there enough
  2308. * BCLKs to clock out the samples).
  2309. */
  2310. best = 0;
  2311. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2312. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2313. if (cur_val < 0) /* BCLK table is sorted */
  2314. break;
  2315. best = i;
  2316. }
  2317. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2318. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2319. bclk_divs[best], bclk_rate);
  2320. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2321. lrclk = bclk_rate / params_rate(params);
  2322. if (!lrclk) {
  2323. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2324. bclk_rate);
  2325. return -EINVAL;
  2326. }
  2327. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2328. lrclk, bclk_rate / lrclk);
  2329. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2330. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2331. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2332. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2333. lrclk);
  2334. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2335. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2336. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2337. switch (dai->id) {
  2338. case 1:
  2339. wm8994->dac_rates[0] = params_rate(params);
  2340. wm8994_set_retune_mobile(codec, 0);
  2341. wm8994_set_retune_mobile(codec, 1);
  2342. break;
  2343. case 2:
  2344. wm8994->dac_rates[1] = params_rate(params);
  2345. wm8994_set_retune_mobile(codec, 2);
  2346. break;
  2347. }
  2348. }
  2349. return 0;
  2350. }
  2351. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2352. struct snd_pcm_hw_params *params,
  2353. struct snd_soc_dai *dai)
  2354. {
  2355. struct snd_soc_codec *codec = dai->codec;
  2356. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2357. struct wm8994 *control = wm8994->wm8994;
  2358. int aif1_reg;
  2359. int aif1 = 0;
  2360. switch (dai->id) {
  2361. case 3:
  2362. switch (control->type) {
  2363. case WM1811:
  2364. case WM8958:
  2365. aif1_reg = WM8958_AIF3_CONTROL_1;
  2366. break;
  2367. default:
  2368. return 0;
  2369. }
  2370. default:
  2371. return 0;
  2372. }
  2373. switch (params_format(params)) {
  2374. case SNDRV_PCM_FORMAT_S16_LE:
  2375. break;
  2376. case SNDRV_PCM_FORMAT_S20_3LE:
  2377. aif1 |= 0x20;
  2378. break;
  2379. case SNDRV_PCM_FORMAT_S24_LE:
  2380. aif1 |= 0x40;
  2381. break;
  2382. case SNDRV_PCM_FORMAT_S32_LE:
  2383. aif1 |= 0x60;
  2384. break;
  2385. default:
  2386. return -EINVAL;
  2387. }
  2388. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2389. }
  2390. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2391. {
  2392. struct snd_soc_codec *codec = codec_dai->codec;
  2393. int mute_reg;
  2394. int reg;
  2395. switch (codec_dai->id) {
  2396. case 1:
  2397. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2398. break;
  2399. case 2:
  2400. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2401. break;
  2402. default:
  2403. return -EINVAL;
  2404. }
  2405. if (mute)
  2406. reg = WM8994_AIF1DAC1_MUTE;
  2407. else
  2408. reg = 0;
  2409. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2410. return 0;
  2411. }
  2412. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2413. {
  2414. struct snd_soc_codec *codec = codec_dai->codec;
  2415. int reg, val, mask;
  2416. switch (codec_dai->id) {
  2417. case 1:
  2418. reg = WM8994_AIF1_MASTER_SLAVE;
  2419. mask = WM8994_AIF1_TRI;
  2420. break;
  2421. case 2:
  2422. reg = WM8994_AIF2_MASTER_SLAVE;
  2423. mask = WM8994_AIF2_TRI;
  2424. break;
  2425. default:
  2426. return -EINVAL;
  2427. }
  2428. if (tristate)
  2429. val = mask;
  2430. else
  2431. val = 0;
  2432. return snd_soc_update_bits(codec, reg, mask, val);
  2433. }
  2434. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2435. {
  2436. struct snd_soc_codec *codec = dai->codec;
  2437. /* Disable the pulls on the AIF if we're using it to save power. */
  2438. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2439. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2440. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2441. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2442. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2443. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2444. return 0;
  2445. }
  2446. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2447. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2448. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2449. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2450. .set_sysclk = wm8994_set_dai_sysclk,
  2451. .set_fmt = wm8994_set_dai_fmt,
  2452. .hw_params = wm8994_hw_params,
  2453. .digital_mute = wm8994_aif_mute,
  2454. .set_pll = wm8994_set_fll,
  2455. .set_tristate = wm8994_set_tristate,
  2456. };
  2457. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2458. .set_sysclk = wm8994_set_dai_sysclk,
  2459. .set_fmt = wm8994_set_dai_fmt,
  2460. .hw_params = wm8994_hw_params,
  2461. .digital_mute = wm8994_aif_mute,
  2462. .set_pll = wm8994_set_fll,
  2463. .set_tristate = wm8994_set_tristate,
  2464. };
  2465. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2466. .hw_params = wm8994_aif3_hw_params,
  2467. };
  2468. static struct snd_soc_dai_driver wm8994_dai[] = {
  2469. {
  2470. .name = "wm8994-aif1",
  2471. .id = 1,
  2472. .playback = {
  2473. .stream_name = "AIF1 Playback",
  2474. .channels_min = 1,
  2475. .channels_max = 2,
  2476. .rates = WM8994_RATES,
  2477. .formats = WM8994_FORMATS,
  2478. .sig_bits = 24,
  2479. },
  2480. .capture = {
  2481. .stream_name = "AIF1 Capture",
  2482. .channels_min = 1,
  2483. .channels_max = 2,
  2484. .rates = WM8994_RATES,
  2485. .formats = WM8994_FORMATS,
  2486. .sig_bits = 24,
  2487. },
  2488. .ops = &wm8994_aif1_dai_ops,
  2489. },
  2490. {
  2491. .name = "wm8994-aif2",
  2492. .id = 2,
  2493. .playback = {
  2494. .stream_name = "AIF2 Playback",
  2495. .channels_min = 1,
  2496. .channels_max = 2,
  2497. .rates = WM8994_RATES,
  2498. .formats = WM8994_FORMATS,
  2499. .sig_bits = 24,
  2500. },
  2501. .capture = {
  2502. .stream_name = "AIF2 Capture",
  2503. .channels_min = 1,
  2504. .channels_max = 2,
  2505. .rates = WM8994_RATES,
  2506. .formats = WM8994_FORMATS,
  2507. .sig_bits = 24,
  2508. },
  2509. .probe = wm8994_aif2_probe,
  2510. .ops = &wm8994_aif2_dai_ops,
  2511. },
  2512. {
  2513. .name = "wm8994-aif3",
  2514. .id = 3,
  2515. .playback = {
  2516. .stream_name = "AIF3 Playback",
  2517. .channels_min = 1,
  2518. .channels_max = 2,
  2519. .rates = WM8994_RATES,
  2520. .formats = WM8994_FORMATS,
  2521. .sig_bits = 24,
  2522. },
  2523. .capture = {
  2524. .stream_name = "AIF3 Capture",
  2525. .channels_min = 1,
  2526. .channels_max = 2,
  2527. .rates = WM8994_RATES,
  2528. .formats = WM8994_FORMATS,
  2529. .sig_bits = 24,
  2530. },
  2531. .ops = &wm8994_aif3_dai_ops,
  2532. }
  2533. };
  2534. #ifdef CONFIG_PM
  2535. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2536. {
  2537. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2538. int i, ret;
  2539. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2540. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2541. sizeof(struct wm8994_fll_config));
  2542. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2543. if (ret < 0)
  2544. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2545. i + 1, ret);
  2546. }
  2547. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2548. return 0;
  2549. }
  2550. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2551. {
  2552. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2553. struct wm8994 *control = wm8994->wm8994;
  2554. int i, ret;
  2555. unsigned int val, mask;
  2556. if (wm8994->revision < 4) {
  2557. /* force a HW read */
  2558. ret = regmap_read(control->regmap,
  2559. WM8994_POWER_MANAGEMENT_5, &val);
  2560. /* modify the cache only */
  2561. codec->cache_only = 1;
  2562. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2563. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2564. val &= mask;
  2565. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2566. mask, val);
  2567. codec->cache_only = 0;
  2568. }
  2569. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2570. if (!wm8994->fll_suspend[i].out)
  2571. continue;
  2572. ret = _wm8994_set_fll(codec, i + 1,
  2573. wm8994->fll_suspend[i].src,
  2574. wm8994->fll_suspend[i].in,
  2575. wm8994->fll_suspend[i].out);
  2576. if (ret < 0)
  2577. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2578. i + 1, ret);
  2579. }
  2580. return 0;
  2581. }
  2582. #else
  2583. #define wm8994_codec_suspend NULL
  2584. #define wm8994_codec_resume NULL
  2585. #endif
  2586. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2587. {
  2588. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2589. struct wm8994 *control = wm8994->wm8994;
  2590. struct wm8994_pdata *pdata = &control->pdata;
  2591. struct snd_kcontrol_new controls[] = {
  2592. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2593. wm8994->retune_mobile_enum,
  2594. wm8994_get_retune_mobile_enum,
  2595. wm8994_put_retune_mobile_enum),
  2596. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2597. wm8994->retune_mobile_enum,
  2598. wm8994_get_retune_mobile_enum,
  2599. wm8994_put_retune_mobile_enum),
  2600. SOC_ENUM_EXT("AIF2 EQ Mode",
  2601. wm8994->retune_mobile_enum,
  2602. wm8994_get_retune_mobile_enum,
  2603. wm8994_put_retune_mobile_enum),
  2604. };
  2605. int ret, i, j;
  2606. const char **t;
  2607. /* We need an array of texts for the enum API but the number
  2608. * of texts is likely to be less than the number of
  2609. * configurations due to the sample rate dependency of the
  2610. * configurations. */
  2611. wm8994->num_retune_mobile_texts = 0;
  2612. wm8994->retune_mobile_texts = NULL;
  2613. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2614. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2615. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2616. wm8994->retune_mobile_texts[j]) == 0)
  2617. break;
  2618. }
  2619. if (j != wm8994->num_retune_mobile_texts)
  2620. continue;
  2621. /* Expand the array... */
  2622. t = krealloc(wm8994->retune_mobile_texts,
  2623. sizeof(char *) *
  2624. (wm8994->num_retune_mobile_texts + 1),
  2625. GFP_KERNEL);
  2626. if (t == NULL)
  2627. continue;
  2628. /* ...store the new entry... */
  2629. t[wm8994->num_retune_mobile_texts] =
  2630. pdata->retune_mobile_cfgs[i].name;
  2631. /* ...and remember the new version. */
  2632. wm8994->num_retune_mobile_texts++;
  2633. wm8994->retune_mobile_texts = t;
  2634. }
  2635. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2636. wm8994->num_retune_mobile_texts);
  2637. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2638. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2639. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2640. ARRAY_SIZE(controls));
  2641. if (ret != 0)
  2642. dev_err(wm8994->hubs.codec->dev,
  2643. "Failed to add ReTune Mobile controls: %d\n", ret);
  2644. }
  2645. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2646. {
  2647. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2648. struct wm8994 *control = wm8994->wm8994;
  2649. struct wm8994_pdata *pdata = &control->pdata;
  2650. int ret, i;
  2651. if (!pdata)
  2652. return;
  2653. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2654. pdata->lineout2_diff,
  2655. pdata->lineout1fb,
  2656. pdata->lineout2fb,
  2657. pdata->jd_scthr,
  2658. pdata->jd_thr,
  2659. pdata->micb1_delay,
  2660. pdata->micb2_delay,
  2661. pdata->micbias1_lvl,
  2662. pdata->micbias2_lvl);
  2663. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2664. if (pdata->num_drc_cfgs) {
  2665. struct snd_kcontrol_new controls[] = {
  2666. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2667. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2668. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2669. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2670. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2671. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2672. };
  2673. /* We need an array of texts for the enum API */
  2674. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2675. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2676. if (!wm8994->drc_texts) {
  2677. dev_err(wm8994->hubs.codec->dev,
  2678. "Failed to allocate %d DRC config texts\n",
  2679. pdata->num_drc_cfgs);
  2680. return;
  2681. }
  2682. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2683. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2684. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2685. wm8994->drc_enum.texts = wm8994->drc_texts;
  2686. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2687. ARRAY_SIZE(controls));
  2688. for (i = 0; i < WM8994_NUM_DRC; i++)
  2689. wm8994_set_drc(codec, i);
  2690. } else {
  2691. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2692. wm8994_drc_controls,
  2693. ARRAY_SIZE(wm8994_drc_controls));
  2694. }
  2695. if (ret != 0)
  2696. dev_err(wm8994->hubs.codec->dev,
  2697. "Failed to add DRC mode controls: %d\n", ret);
  2698. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2699. pdata->num_retune_mobile_cfgs);
  2700. if (pdata->num_retune_mobile_cfgs)
  2701. wm8994_handle_retune_mobile_pdata(wm8994);
  2702. else
  2703. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2704. ARRAY_SIZE(wm8994_eq_controls));
  2705. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2706. if (pdata->micbias[i]) {
  2707. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2708. pdata->micbias[i] & 0xffff);
  2709. }
  2710. }
  2711. }
  2712. /**
  2713. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2714. *
  2715. * @codec: WM8994 codec
  2716. * @jack: jack to report detection events on
  2717. * @micbias: microphone bias to detect on
  2718. *
  2719. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2720. * being used to bring out signals to the processor then only platform
  2721. * data configuration is needed for WM8994 and processor GPIOs should
  2722. * be configured using snd_soc_jack_add_gpios() instead.
  2723. *
  2724. * Configuration of detection levels is available via the micbias1_lvl
  2725. * and micbias2_lvl platform data members.
  2726. */
  2727. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2728. int micbias)
  2729. {
  2730. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2731. struct wm8994_micdet *micdet;
  2732. struct wm8994 *control = wm8994->wm8994;
  2733. int reg, ret;
  2734. if (control->type != WM8994) {
  2735. dev_warn(codec->dev, "Not a WM8994\n");
  2736. return -EINVAL;
  2737. }
  2738. switch (micbias) {
  2739. case 1:
  2740. micdet = &wm8994->micdet[0];
  2741. if (jack)
  2742. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2743. "MICBIAS1");
  2744. else
  2745. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2746. "MICBIAS1");
  2747. break;
  2748. case 2:
  2749. micdet = &wm8994->micdet[1];
  2750. if (jack)
  2751. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2752. "MICBIAS1");
  2753. else
  2754. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2755. "MICBIAS1");
  2756. break;
  2757. default:
  2758. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2759. return -EINVAL;
  2760. }
  2761. if (ret != 0)
  2762. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2763. micbias, ret);
  2764. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2765. micbias, jack);
  2766. /* Store the configuration */
  2767. micdet->jack = jack;
  2768. micdet->detecting = true;
  2769. /* If either of the jacks is set up then enable detection */
  2770. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2771. reg = WM8994_MICD_ENA;
  2772. else
  2773. reg = 0;
  2774. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2775. /* enable MICDET and MICSHRT deboune */
  2776. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2777. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2778. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2779. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2780. snd_soc_dapm_sync(&codec->dapm);
  2781. return 0;
  2782. }
  2783. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2784. static void wm8994_mic_work(struct work_struct *work)
  2785. {
  2786. struct wm8994_priv *priv = container_of(work,
  2787. struct wm8994_priv,
  2788. mic_work.work);
  2789. struct regmap *regmap = priv->wm8994->regmap;
  2790. struct device *dev = priv->wm8994->dev;
  2791. unsigned int reg;
  2792. int ret;
  2793. int report;
  2794. pm_runtime_get_sync(dev);
  2795. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2796. if (ret < 0) {
  2797. dev_err(dev, "Failed to read microphone status: %d\n",
  2798. ret);
  2799. pm_runtime_put(dev);
  2800. return;
  2801. }
  2802. dev_dbg(dev, "Microphone status: %x\n", reg);
  2803. report = 0;
  2804. if (reg & WM8994_MIC1_DET_STS) {
  2805. if (priv->micdet[0].detecting)
  2806. report = SND_JACK_HEADSET;
  2807. }
  2808. if (reg & WM8994_MIC1_SHRT_STS) {
  2809. if (priv->micdet[0].detecting)
  2810. report = SND_JACK_HEADPHONE;
  2811. else
  2812. report |= SND_JACK_BTN_0;
  2813. }
  2814. if (report)
  2815. priv->micdet[0].detecting = false;
  2816. else
  2817. priv->micdet[0].detecting = true;
  2818. snd_soc_jack_report(priv->micdet[0].jack, report,
  2819. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2820. report = 0;
  2821. if (reg & WM8994_MIC2_DET_STS) {
  2822. if (priv->micdet[1].detecting)
  2823. report = SND_JACK_HEADSET;
  2824. }
  2825. if (reg & WM8994_MIC2_SHRT_STS) {
  2826. if (priv->micdet[1].detecting)
  2827. report = SND_JACK_HEADPHONE;
  2828. else
  2829. report |= SND_JACK_BTN_0;
  2830. }
  2831. if (report)
  2832. priv->micdet[1].detecting = false;
  2833. else
  2834. priv->micdet[1].detecting = true;
  2835. snd_soc_jack_report(priv->micdet[1].jack, report,
  2836. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2837. pm_runtime_put(dev);
  2838. }
  2839. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2840. {
  2841. struct wm8994_priv *priv = data;
  2842. struct snd_soc_codec *codec = priv->hubs.codec;
  2843. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2844. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2845. #endif
  2846. pm_wakeup_event(codec->dev, 300);
  2847. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2848. return IRQ_HANDLED;
  2849. }
  2850. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2851. {
  2852. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2853. if (!wm8994->jackdet)
  2854. return;
  2855. mutex_lock(&wm8994->accdet_lock);
  2856. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2857. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2858. mutex_unlock(&wm8994->accdet_lock);
  2859. if (wm8994->wm8994->pdata.jd_ext_cap)
  2860. snd_soc_dapm_disable_pin(&codec->dapm,
  2861. "MICBIAS2");
  2862. }
  2863. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2864. {
  2865. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2866. int report;
  2867. report = 0;
  2868. if (status & 0x4)
  2869. report |= SND_JACK_BTN_0;
  2870. if (status & 0x8)
  2871. report |= SND_JACK_BTN_1;
  2872. if (status & 0x10)
  2873. report |= SND_JACK_BTN_2;
  2874. if (status & 0x20)
  2875. report |= SND_JACK_BTN_3;
  2876. if (status & 0x40)
  2877. report |= SND_JACK_BTN_4;
  2878. if (status & 0x80)
  2879. report |= SND_JACK_BTN_5;
  2880. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2881. wm8994->btn_mask);
  2882. }
  2883. static void wm8958_mic_id(struct snd_soc_codec *codec, u16 status)
  2884. {
  2885. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2886. /* Either nothing present or just starting detection */
  2887. if (!(status & WM8958_MICD_STS)) {
  2888. /* If nothing present then clear our statuses */
  2889. dev_dbg(codec->dev, "Detected open circuit\n");
  2890. wm8994->jack_mic = false;
  2891. wm8994->mic_detecting = true;
  2892. wm1811_micd_stop(codec);
  2893. wm8958_micd_set_rate(codec);
  2894. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2895. wm8994->btn_mask |
  2896. SND_JACK_HEADSET);
  2897. return;
  2898. }
  2899. /* If the measurement is showing a high impedence we've got a
  2900. * microphone.
  2901. */
  2902. if (status & 0x600) {
  2903. dev_dbg(codec->dev, "Detected microphone\n");
  2904. wm8994->mic_detecting = false;
  2905. wm8994->jack_mic = true;
  2906. wm8958_micd_set_rate(codec);
  2907. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2908. SND_JACK_HEADSET);
  2909. }
  2910. if (status & 0xfc) {
  2911. dev_dbg(codec->dev, "Detected headphone\n");
  2912. wm8994->mic_detecting = false;
  2913. wm8958_micd_set_rate(codec);
  2914. /* If we have jackdet that will detect removal */
  2915. wm1811_micd_stop(codec);
  2916. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2917. SND_JACK_HEADSET);
  2918. }
  2919. }
  2920. /* Deferred mic detection to allow for extra settling time */
  2921. static void wm1811_mic_work(struct work_struct *work)
  2922. {
  2923. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  2924. mic_work.work);
  2925. struct wm8994 *control = wm8994->wm8994;
  2926. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2927. pm_runtime_get_sync(codec->dev);
  2928. /* If required for an external cap force MICBIAS on */
  2929. if (control->pdata.jd_ext_cap) {
  2930. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2931. "MICBIAS2");
  2932. snd_soc_dapm_sync(&codec->dapm);
  2933. }
  2934. mutex_lock(&wm8994->accdet_lock);
  2935. dev_dbg(codec->dev, "Starting mic detection\n");
  2936. /*
  2937. * Start off measument of microphone impedence to find out
  2938. * what's actually there.
  2939. */
  2940. wm8994->mic_detecting = true;
  2941. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2942. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2943. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2944. mutex_unlock(&wm8994->accdet_lock);
  2945. pm_runtime_put(codec->dev);
  2946. }
  2947. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2948. {
  2949. struct wm8994_priv *wm8994 = data;
  2950. struct wm8994 *control = wm8994->wm8994;
  2951. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2952. int reg, delay;
  2953. bool present;
  2954. pm_runtime_get_sync(codec->dev);
  2955. mutex_lock(&wm8994->accdet_lock);
  2956. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2957. if (reg < 0) {
  2958. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2959. mutex_unlock(&wm8994->accdet_lock);
  2960. pm_runtime_put(codec->dev);
  2961. return IRQ_NONE;
  2962. }
  2963. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2964. present = reg & WM1811_JACKDET_LVL;
  2965. if (present) {
  2966. dev_dbg(codec->dev, "Jack detected\n");
  2967. wm8958_micd_set_rate(codec);
  2968. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2969. WM8958_MICB2_DISCH, 0);
  2970. /* Disable debounce while inserted */
  2971. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2972. WM1811_JACKDET_DB, 0);
  2973. delay = control->pdata.micdet_delay;
  2974. schedule_delayed_work(&wm8994->mic_work,
  2975. msecs_to_jiffies(delay));
  2976. } else {
  2977. dev_dbg(codec->dev, "Jack not detected\n");
  2978. cancel_delayed_work_sync(&wm8994->mic_work);
  2979. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2980. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2981. /* Enable debounce while removed */
  2982. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2983. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2984. wm8994->mic_detecting = false;
  2985. wm8994->jack_mic = false;
  2986. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2987. WM8958_MICD_ENA, 0);
  2988. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2989. }
  2990. mutex_unlock(&wm8994->accdet_lock);
  2991. /* Turn off MICBIAS if it was on for an external cap */
  2992. if (control->pdata.jd_ext_cap && !present)
  2993. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2994. if (present)
  2995. snd_soc_jack_report(wm8994->micdet[0].jack,
  2996. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2997. else
  2998. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2999. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3000. wm8994->btn_mask);
  3001. /* Since we only report deltas force an update, ensures we
  3002. * avoid bootstrapping issues with the core. */
  3003. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3004. pm_runtime_put(codec->dev);
  3005. return IRQ_HANDLED;
  3006. }
  3007. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3008. {
  3009. struct wm8994_priv *wm8994 = container_of(work,
  3010. struct wm8994_priv,
  3011. jackdet_bootstrap.work);
  3012. wm1811_jackdet_irq(0, wm8994);
  3013. }
  3014. /**
  3015. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3016. *
  3017. * @codec: WM8958 codec
  3018. * @jack: jack to report detection events on
  3019. *
  3020. * Enable microphone detection functionality for the WM8958. By
  3021. * default simple detection which supports the detection of up to 6
  3022. * buttons plus video and microphone functionality is supported.
  3023. *
  3024. * The WM8958 has an advanced jack detection facility which is able to
  3025. * support complex accessory detection, especially when used in
  3026. * conjunction with external circuitry. In order to provide maximum
  3027. * flexiblity a callback is provided which allows a completely custom
  3028. * detection algorithm.
  3029. */
  3030. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3031. wm8958_micdet_cb cb, void *cb_data)
  3032. {
  3033. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3034. struct wm8994 *control = wm8994->wm8994;
  3035. u16 micd_lvl_sel;
  3036. switch (control->type) {
  3037. case WM1811:
  3038. case WM8958:
  3039. break;
  3040. default:
  3041. return -EINVAL;
  3042. }
  3043. if (jack) {
  3044. /* No longer supported */
  3045. if (cb)
  3046. return -EINVAL;
  3047. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3048. snd_soc_dapm_sync(&codec->dapm);
  3049. wm8994->micdet[0].jack = jack;
  3050. wm8994->mic_detecting = true;
  3051. wm8994->jack_mic = false;
  3052. wm8958_micd_set_rate(codec);
  3053. /* Detect microphones and short circuits by default */
  3054. if (control->pdata.micd_lvl_sel)
  3055. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3056. else
  3057. micd_lvl_sel = 0x41;
  3058. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3059. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3060. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3061. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3062. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3063. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3064. /*
  3065. * If we can use jack detection start off with that,
  3066. * otherwise jump straight to microphone detection.
  3067. */
  3068. if (wm8994->jackdet) {
  3069. /* Disable debounce for the initial detect */
  3070. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3071. WM1811_JACKDET_DB, 0);
  3072. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3073. WM8958_MICB2_DISCH,
  3074. WM8958_MICB2_DISCH);
  3075. snd_soc_update_bits(codec, WM8994_LDO_1,
  3076. WM8994_LDO1_DISCH, 0);
  3077. wm1811_jackdet_set_mode(codec,
  3078. WM1811_JACKDET_MODE_JACK);
  3079. } else {
  3080. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3081. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3082. }
  3083. } else {
  3084. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3085. WM8958_MICD_ENA, 0);
  3086. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3087. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3088. snd_soc_dapm_sync(&codec->dapm);
  3089. }
  3090. return 0;
  3091. }
  3092. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3093. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3094. {
  3095. struct wm8994_priv *wm8994 = data;
  3096. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3097. int reg, count;
  3098. /*
  3099. * Jack detection may have detected a removal simulataneously
  3100. * with an update of the MICDET status; if so it will have
  3101. * stopped detection and we can ignore this interrupt.
  3102. */
  3103. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3104. return IRQ_HANDLED;
  3105. pm_runtime_get_sync(codec->dev);
  3106. /* We may occasionally read a detection without an impedence
  3107. * range being provided - if that happens loop again.
  3108. */
  3109. count = 10;
  3110. do {
  3111. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3112. if (reg < 0) {
  3113. dev_err(codec->dev,
  3114. "Failed to read mic detect status: %d\n",
  3115. reg);
  3116. pm_runtime_put(codec->dev);
  3117. return IRQ_NONE;
  3118. }
  3119. if (!(reg & WM8958_MICD_VALID)) {
  3120. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3121. goto out;
  3122. }
  3123. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3124. break;
  3125. msleep(1);
  3126. } while (count--);
  3127. if (count == 0)
  3128. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3129. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3130. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3131. #endif
  3132. if (wm8994->mic_detecting)
  3133. wm8958_mic_id(codec, reg);
  3134. else
  3135. wm8958_button_det(codec, reg);
  3136. out:
  3137. pm_runtime_put(codec->dev);
  3138. return IRQ_HANDLED;
  3139. }
  3140. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3141. {
  3142. struct snd_soc_codec *codec = data;
  3143. dev_err(codec->dev, "FIFO error\n");
  3144. return IRQ_HANDLED;
  3145. }
  3146. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3147. {
  3148. struct snd_soc_codec *codec = data;
  3149. dev_err(codec->dev, "Thermal warning\n");
  3150. return IRQ_HANDLED;
  3151. }
  3152. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3153. {
  3154. struct snd_soc_codec *codec = data;
  3155. dev_crit(codec->dev, "Thermal shutdown\n");
  3156. return IRQ_HANDLED;
  3157. }
  3158. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3159. {
  3160. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3161. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3162. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3163. unsigned int reg;
  3164. int ret, i;
  3165. wm8994->hubs.codec = codec;
  3166. codec->control_data = control->regmap;
  3167. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3168. mutex_init(&wm8994->accdet_lock);
  3169. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3170. wm1811_jackdet_bootstrap);
  3171. switch (control->type) {
  3172. case WM8994:
  3173. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3174. break;
  3175. case WM1811:
  3176. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3177. break;
  3178. default:
  3179. break;
  3180. }
  3181. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3182. init_completion(&wm8994->fll_locked[i]);
  3183. wm8994->micdet_irq = control->pdata.micdet_irq;
  3184. pm_runtime_enable(codec->dev);
  3185. pm_runtime_idle(codec->dev);
  3186. /* By default use idle_bias_off, will override for WM8994 */
  3187. codec->dapm.idle_bias_off = 1;
  3188. /* Set revision-specific configuration */
  3189. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3190. switch (control->type) {
  3191. case WM8994:
  3192. /* Single ended line outputs should have VMID on. */
  3193. if (!control->pdata.lineout1_diff ||
  3194. !control->pdata.lineout2_diff)
  3195. codec->dapm.idle_bias_off = 0;
  3196. switch (wm8994->revision) {
  3197. case 2:
  3198. case 3:
  3199. wm8994->hubs.dcs_codes_l = -5;
  3200. wm8994->hubs.dcs_codes_r = -5;
  3201. wm8994->hubs.hp_startup_mode = 1;
  3202. wm8994->hubs.dcs_readback_mode = 1;
  3203. wm8994->hubs.series_startup = 1;
  3204. break;
  3205. default:
  3206. wm8994->hubs.dcs_readback_mode = 2;
  3207. break;
  3208. }
  3209. break;
  3210. case WM8958:
  3211. wm8994->hubs.dcs_readback_mode = 1;
  3212. wm8994->hubs.hp_startup_mode = 1;
  3213. switch (wm8994->revision) {
  3214. case 0:
  3215. break;
  3216. default:
  3217. wm8994->fll_byp = true;
  3218. break;
  3219. }
  3220. break;
  3221. case WM1811:
  3222. wm8994->hubs.dcs_readback_mode = 2;
  3223. wm8994->hubs.no_series_update = 1;
  3224. wm8994->hubs.hp_startup_mode = 1;
  3225. wm8994->hubs.no_cache_dac_hp_direct = true;
  3226. wm8994->fll_byp = true;
  3227. wm8994->hubs.dcs_codes_l = -9;
  3228. wm8994->hubs.dcs_codes_r = -7;
  3229. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3230. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3231. break;
  3232. default:
  3233. break;
  3234. }
  3235. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3236. wm8994_fifo_error, "FIFO error", codec);
  3237. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3238. wm8994_temp_warn, "Thermal warning", codec);
  3239. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3240. wm8994_temp_shut, "Thermal shutdown", codec);
  3241. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3242. wm_hubs_dcs_done, "DC servo done",
  3243. &wm8994->hubs);
  3244. if (ret == 0)
  3245. wm8994->hubs.dcs_done_irq = true;
  3246. switch (control->type) {
  3247. case WM8994:
  3248. if (wm8994->micdet_irq) {
  3249. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3250. wm8994_mic_irq,
  3251. IRQF_TRIGGER_RISING,
  3252. "Mic1 detect",
  3253. wm8994);
  3254. if (ret != 0)
  3255. dev_warn(codec->dev,
  3256. "Failed to request Mic1 detect IRQ: %d\n",
  3257. ret);
  3258. }
  3259. ret = wm8994_request_irq(wm8994->wm8994,
  3260. WM8994_IRQ_MIC1_SHRT,
  3261. wm8994_mic_irq, "Mic 1 short",
  3262. wm8994);
  3263. if (ret != 0)
  3264. dev_warn(codec->dev,
  3265. "Failed to request Mic1 short IRQ: %d\n",
  3266. ret);
  3267. ret = wm8994_request_irq(wm8994->wm8994,
  3268. WM8994_IRQ_MIC2_DET,
  3269. wm8994_mic_irq, "Mic 2 detect",
  3270. wm8994);
  3271. if (ret != 0)
  3272. dev_warn(codec->dev,
  3273. "Failed to request Mic2 detect IRQ: %d\n",
  3274. ret);
  3275. ret = wm8994_request_irq(wm8994->wm8994,
  3276. WM8994_IRQ_MIC2_SHRT,
  3277. wm8994_mic_irq, "Mic 2 short",
  3278. wm8994);
  3279. if (ret != 0)
  3280. dev_warn(codec->dev,
  3281. "Failed to request Mic2 short IRQ: %d\n",
  3282. ret);
  3283. break;
  3284. case WM8958:
  3285. case WM1811:
  3286. if (wm8994->micdet_irq) {
  3287. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3288. wm8958_mic_irq,
  3289. IRQF_TRIGGER_RISING,
  3290. "Mic detect",
  3291. wm8994);
  3292. if (ret != 0)
  3293. dev_warn(codec->dev,
  3294. "Failed to request Mic detect IRQ: %d\n",
  3295. ret);
  3296. } else {
  3297. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3298. wm8958_mic_irq, "Mic detect",
  3299. wm8994);
  3300. }
  3301. }
  3302. switch (control->type) {
  3303. case WM1811:
  3304. if (control->cust_id > 1 || wm8994->revision > 1) {
  3305. ret = wm8994_request_irq(wm8994->wm8994,
  3306. WM8994_IRQ_GPIO(6),
  3307. wm1811_jackdet_irq, "JACKDET",
  3308. wm8994);
  3309. if (ret == 0)
  3310. wm8994->jackdet = true;
  3311. }
  3312. break;
  3313. default:
  3314. break;
  3315. }
  3316. wm8994->fll_locked_irq = true;
  3317. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3318. ret = wm8994_request_irq(wm8994->wm8994,
  3319. WM8994_IRQ_FLL1_LOCK + i,
  3320. wm8994_fll_locked_irq, "FLL lock",
  3321. &wm8994->fll_locked[i]);
  3322. if (ret != 0)
  3323. wm8994->fll_locked_irq = false;
  3324. }
  3325. /* Make sure we can read from the GPIOs if they're inputs */
  3326. pm_runtime_get_sync(codec->dev);
  3327. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3328. * configured on init - if a system wants to do this dynamically
  3329. * at runtime we can deal with that then.
  3330. */
  3331. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3332. if (ret < 0) {
  3333. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3334. goto err_irq;
  3335. }
  3336. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3337. wm8994->lrclk_shared[0] = 1;
  3338. wm8994_dai[0].symmetric_rates = 1;
  3339. } else {
  3340. wm8994->lrclk_shared[0] = 0;
  3341. }
  3342. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3343. if (ret < 0) {
  3344. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3345. goto err_irq;
  3346. }
  3347. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3348. wm8994->lrclk_shared[1] = 1;
  3349. wm8994_dai[1].symmetric_rates = 1;
  3350. } else {
  3351. wm8994->lrclk_shared[1] = 0;
  3352. }
  3353. pm_runtime_put(codec->dev);
  3354. /* Latch volume update bits */
  3355. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3356. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3357. wm8994_vu_bits[i].mask,
  3358. wm8994_vu_bits[i].mask);
  3359. /* Set the low bit of the 3D stereo depth so TLV matches */
  3360. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3361. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3362. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3363. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3364. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3365. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3366. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3367. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3368. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3369. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3370. * use this; it only affects behaviour on idle TDM clock
  3371. * cycles. */
  3372. switch (control->type) {
  3373. case WM8994:
  3374. case WM8958:
  3375. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3376. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3377. break;
  3378. default:
  3379. break;
  3380. }
  3381. /* Put MICBIAS into bypass mode by default on newer devices */
  3382. switch (control->type) {
  3383. case WM8958:
  3384. case WM1811:
  3385. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3386. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3387. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3388. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3389. break;
  3390. default:
  3391. break;
  3392. }
  3393. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3394. wm_hubs_update_class_w(codec);
  3395. wm8994_handle_pdata(wm8994);
  3396. wm_hubs_add_analogue_controls(codec);
  3397. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3398. ARRAY_SIZE(wm8994_snd_controls));
  3399. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3400. ARRAY_SIZE(wm8994_dapm_widgets));
  3401. switch (control->type) {
  3402. case WM8994:
  3403. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3404. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3405. if (wm8994->revision < 4) {
  3406. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3407. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3408. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3409. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3410. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3411. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3412. } else {
  3413. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3414. ARRAY_SIZE(wm8994_lateclk_widgets));
  3415. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3416. ARRAY_SIZE(wm8994_adc_widgets));
  3417. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3418. ARRAY_SIZE(wm8994_dac_widgets));
  3419. }
  3420. break;
  3421. case WM8958:
  3422. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3423. ARRAY_SIZE(wm8958_snd_controls));
  3424. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3425. ARRAY_SIZE(wm8958_dapm_widgets));
  3426. if (wm8994->revision < 1) {
  3427. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3428. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3429. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3430. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3431. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3432. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3433. } else {
  3434. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3435. ARRAY_SIZE(wm8994_lateclk_widgets));
  3436. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3437. ARRAY_SIZE(wm8994_adc_widgets));
  3438. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3439. ARRAY_SIZE(wm8994_dac_widgets));
  3440. }
  3441. break;
  3442. case WM1811:
  3443. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3444. ARRAY_SIZE(wm8958_snd_controls));
  3445. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3446. ARRAY_SIZE(wm8958_dapm_widgets));
  3447. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3448. ARRAY_SIZE(wm8994_lateclk_widgets));
  3449. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3450. ARRAY_SIZE(wm8994_adc_widgets));
  3451. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3452. ARRAY_SIZE(wm8994_dac_widgets));
  3453. break;
  3454. }
  3455. wm_hubs_add_analogue_routes(codec, 0, 0);
  3456. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3457. switch (control->type) {
  3458. case WM8994:
  3459. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3460. ARRAY_SIZE(wm8994_intercon));
  3461. if (wm8994->revision < 4) {
  3462. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3463. ARRAY_SIZE(wm8994_revd_intercon));
  3464. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3465. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3466. } else {
  3467. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3468. ARRAY_SIZE(wm8994_lateclk_intercon));
  3469. }
  3470. break;
  3471. case WM8958:
  3472. if (wm8994->revision < 1) {
  3473. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3474. ARRAY_SIZE(wm8994_intercon));
  3475. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3476. ARRAY_SIZE(wm8994_revd_intercon));
  3477. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3478. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3479. } else {
  3480. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3481. ARRAY_SIZE(wm8994_lateclk_intercon));
  3482. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3483. ARRAY_SIZE(wm8958_intercon));
  3484. }
  3485. wm8958_dsp2_init(codec);
  3486. break;
  3487. case WM1811:
  3488. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3489. ARRAY_SIZE(wm8994_lateclk_intercon));
  3490. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3491. ARRAY_SIZE(wm8958_intercon));
  3492. break;
  3493. }
  3494. return 0;
  3495. err_irq:
  3496. if (wm8994->jackdet)
  3497. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3498. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3499. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3500. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3501. if (wm8994->micdet_irq)
  3502. free_irq(wm8994->micdet_irq, wm8994);
  3503. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3504. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3505. &wm8994->fll_locked[i]);
  3506. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3507. &wm8994->hubs);
  3508. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3509. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3510. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3511. return ret;
  3512. }
  3513. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3514. {
  3515. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3516. struct wm8994 *control = wm8994->wm8994;
  3517. int i;
  3518. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3519. pm_runtime_disable(codec->dev);
  3520. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3521. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3522. &wm8994->fll_locked[i]);
  3523. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3524. &wm8994->hubs);
  3525. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3526. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3527. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3528. if (wm8994->jackdet)
  3529. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3530. switch (control->type) {
  3531. case WM8994:
  3532. if (wm8994->micdet_irq)
  3533. free_irq(wm8994->micdet_irq, wm8994);
  3534. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3535. wm8994);
  3536. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3537. wm8994);
  3538. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3539. wm8994);
  3540. break;
  3541. case WM1811:
  3542. case WM8958:
  3543. if (wm8994->micdet_irq)
  3544. free_irq(wm8994->micdet_irq, wm8994);
  3545. break;
  3546. }
  3547. release_firmware(wm8994->mbc);
  3548. release_firmware(wm8994->mbc_vss);
  3549. release_firmware(wm8994->enh_eq);
  3550. kfree(wm8994->retune_mobile_texts);
  3551. return 0;
  3552. }
  3553. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3554. .probe = wm8994_codec_probe,
  3555. .remove = wm8994_codec_remove,
  3556. .suspend = wm8994_codec_suspend,
  3557. .resume = wm8994_codec_resume,
  3558. .set_bias_level = wm8994_set_bias_level,
  3559. };
  3560. static int __devinit wm8994_probe(struct platform_device *pdev)
  3561. {
  3562. struct wm8994_priv *wm8994;
  3563. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3564. GFP_KERNEL);
  3565. if (wm8994 == NULL)
  3566. return -ENOMEM;
  3567. platform_set_drvdata(pdev, wm8994);
  3568. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3569. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3570. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3571. }
  3572. static int __devexit wm8994_remove(struct platform_device *pdev)
  3573. {
  3574. snd_soc_unregister_codec(&pdev->dev);
  3575. return 0;
  3576. }
  3577. #ifdef CONFIG_PM_SLEEP
  3578. static int wm8994_suspend(struct device *dev)
  3579. {
  3580. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3581. /* Drop down to power saving mode when system is suspended */
  3582. if (wm8994->jackdet && !wm8994->active_refcount)
  3583. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3584. WM1811_JACKDET_MODE_MASK,
  3585. wm8994->jackdet_mode);
  3586. return 0;
  3587. }
  3588. static int wm8994_resume(struct device *dev)
  3589. {
  3590. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3591. if (wm8994->jackdet && wm8994->jackdet_mode)
  3592. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3593. WM1811_JACKDET_MODE_MASK,
  3594. WM1811_JACKDET_MODE_AUDIO);
  3595. return 0;
  3596. }
  3597. #endif
  3598. static const struct dev_pm_ops wm8994_pm_ops = {
  3599. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3600. };
  3601. static struct platform_driver wm8994_codec_driver = {
  3602. .driver = {
  3603. .name = "wm8994-codec",
  3604. .owner = THIS_MODULE,
  3605. .pm = &wm8994_pm_ops,
  3606. },
  3607. .probe = wm8994_probe,
  3608. .remove = __devexit_p(wm8994_remove),
  3609. };
  3610. module_platform_driver(wm8994_codec_driver);
  3611. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3612. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3613. MODULE_LICENSE("GPL");
  3614. MODULE_ALIAS("platform:wm8994-codec");