ixgbe_main.c 126 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2008 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #include <linux/types.h>
  21. #include <linux/module.h>
  22. #include <linux/pci.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/string.h>
  26. #include <linux/in.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/ipv6.h>
  30. #include <net/checksum.h>
  31. #include <net/ip6_checksum.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/if_vlan.h>
  34. #include "ixgbe.h"
  35. #include "ixgbe_common.h"
  36. char ixgbe_driver_name[] = "ixgbe";
  37. static const char ixgbe_driver_string[] =
  38. "Intel(R) 10 Gigabit PCI Express Network Driver";
  39. #define DRV_VERSION "1.3.30-k2"
  40. const char ixgbe_driver_version[] = DRV_VERSION;
  41. static char ixgbe_copyright[] = "Copyright (c) 1999-2007 Intel Corporation.";
  42. static const struct ixgbe_info *ixgbe_info_tbl[] = {
  43. [board_82598] = &ixgbe_82598_info,
  44. };
  45. /* ixgbe_pci_tbl - PCI Device ID Table
  46. *
  47. * Wildcard entries (PCI_ANY_ID) should come last
  48. * Last entry must be all 0s
  49. *
  50. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  51. * Class, Class Mask, private data (not used) }
  52. */
  53. static struct pci_device_id ixgbe_pci_tbl[] = {
  54. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
  55. board_82598 },
  56. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
  57. board_82598 },
  58. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
  59. board_82598 },
  60. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
  61. board_82598 },
  62. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
  63. board_82598 },
  64. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
  65. board_82598 },
  66. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
  67. board_82598 },
  68. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
  69. board_82598 },
  70. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
  71. board_82598 },
  72. /* required last entry */
  73. {0, }
  74. };
  75. MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
  76. #ifdef CONFIG_IXGBE_DCA
  77. static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
  78. void *p);
  79. static struct notifier_block dca_notifier = {
  80. .notifier_call = ixgbe_notify_dca,
  81. .next = NULL,
  82. .priority = 0
  83. };
  84. #endif
  85. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  86. MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
  87. MODULE_LICENSE("GPL");
  88. MODULE_VERSION(DRV_VERSION);
  89. #define DEFAULT_DEBUG_LEVEL_SHIFT 3
  90. static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
  91. {
  92. u32 ctrl_ext;
  93. /* Let firmware take over control of h/w */
  94. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  95. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  96. ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
  97. }
  98. static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
  99. {
  100. u32 ctrl_ext;
  101. /* Let firmware know the driver has taken over */
  102. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  103. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  104. ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
  105. }
  106. static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, u16 int_alloc_entry,
  107. u8 msix_vector)
  108. {
  109. u32 ivar, index;
  110. msix_vector |= IXGBE_IVAR_ALLOC_VAL;
  111. index = (int_alloc_entry >> 2) & 0x1F;
  112. ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR(index));
  113. ivar &= ~(0xFF << (8 * (int_alloc_entry & 0x3)));
  114. ivar |= (msix_vector << (8 * (int_alloc_entry & 0x3)));
  115. IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR(index), ivar);
  116. }
  117. static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
  118. struct ixgbe_tx_buffer
  119. *tx_buffer_info)
  120. {
  121. if (tx_buffer_info->dma) {
  122. pci_unmap_page(adapter->pdev, tx_buffer_info->dma,
  123. tx_buffer_info->length, PCI_DMA_TODEVICE);
  124. tx_buffer_info->dma = 0;
  125. }
  126. if (tx_buffer_info->skb) {
  127. dev_kfree_skb_any(tx_buffer_info->skb);
  128. tx_buffer_info->skb = NULL;
  129. }
  130. /* tx_buffer_info must be completely set up in the transmit path */
  131. }
  132. static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
  133. struct ixgbe_ring *tx_ring,
  134. unsigned int eop)
  135. {
  136. struct ixgbe_hw *hw = &adapter->hw;
  137. u32 head, tail;
  138. /* Detect a transmit hang in hardware, this serializes the
  139. * check with the clearing of time_stamp and movement of eop */
  140. head = IXGBE_READ_REG(hw, tx_ring->head);
  141. tail = IXGBE_READ_REG(hw, tx_ring->tail);
  142. adapter->detect_tx_hung = false;
  143. if ((head != tail) &&
  144. tx_ring->tx_buffer_info[eop].time_stamp &&
  145. time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
  146. !(IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)) {
  147. /* detected Tx unit hang */
  148. union ixgbe_adv_tx_desc *tx_desc;
  149. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
  150. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  151. " Tx Queue <%d>\n"
  152. " TDH, TDT <%x>, <%x>\n"
  153. " next_to_use <%x>\n"
  154. " next_to_clean <%x>\n"
  155. "tx_buffer_info[next_to_clean]\n"
  156. " time_stamp <%lx>\n"
  157. " jiffies <%lx>\n",
  158. tx_ring->queue_index,
  159. head, tail,
  160. tx_ring->next_to_use, eop,
  161. tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
  162. return true;
  163. }
  164. return false;
  165. }
  166. #define IXGBE_MAX_TXD_PWR 14
  167. #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
  168. /* Tx Descriptors needed, worst case */
  169. #define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
  170. (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
  171. #define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
  172. MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
  173. #define GET_TX_HEAD_FROM_RING(ring) (\
  174. *(volatile u32 *) \
  175. ((union ixgbe_adv_tx_desc *)(ring)->desc + (ring)->count))
  176. static void ixgbe_tx_timeout(struct net_device *netdev);
  177. /**
  178. * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
  179. * @adapter: board private structure
  180. * @tx_ring: tx ring to clean
  181. **/
  182. static bool ixgbe_clean_tx_irq(struct ixgbe_adapter *adapter,
  183. struct ixgbe_ring *tx_ring)
  184. {
  185. union ixgbe_adv_tx_desc *tx_desc;
  186. struct ixgbe_tx_buffer *tx_buffer_info;
  187. struct net_device *netdev = adapter->netdev;
  188. struct sk_buff *skb;
  189. unsigned int i;
  190. u32 head, oldhead;
  191. unsigned int count = 0;
  192. unsigned int total_bytes = 0, total_packets = 0;
  193. rmb();
  194. head = GET_TX_HEAD_FROM_RING(tx_ring);
  195. head = le32_to_cpu(head);
  196. i = tx_ring->next_to_clean;
  197. while (1) {
  198. while (i != head) {
  199. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  200. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  201. skb = tx_buffer_info->skb;
  202. if (skb) {
  203. unsigned int segs, bytecount;
  204. /* gso_segs is currently only valid for tcp */
  205. segs = skb_shinfo(skb)->gso_segs ?: 1;
  206. /* multiply data chunks by size of headers */
  207. bytecount = ((segs - 1) * skb_headlen(skb)) +
  208. skb->len;
  209. total_packets += segs;
  210. total_bytes += bytecount;
  211. }
  212. ixgbe_unmap_and_free_tx_resource(adapter,
  213. tx_buffer_info);
  214. i++;
  215. if (i == tx_ring->count)
  216. i = 0;
  217. count++;
  218. if (count == tx_ring->count)
  219. goto done_cleaning;
  220. }
  221. oldhead = head;
  222. rmb();
  223. head = GET_TX_HEAD_FROM_RING(tx_ring);
  224. head = le32_to_cpu(head);
  225. if (head == oldhead)
  226. goto done_cleaning;
  227. } /* while (1) */
  228. done_cleaning:
  229. tx_ring->next_to_clean = i;
  230. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  231. if (unlikely(count && netif_carrier_ok(netdev) &&
  232. (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
  233. /* Make sure that anybody stopping the queue after this
  234. * sees the new next_to_clean.
  235. */
  236. smp_mb();
  237. if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
  238. !test_bit(__IXGBE_DOWN, &adapter->state)) {
  239. netif_wake_subqueue(netdev, tx_ring->queue_index);
  240. ++adapter->restart_queue;
  241. }
  242. }
  243. if (adapter->detect_tx_hung) {
  244. if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
  245. /* schedule immediate reset if we believe we hung */
  246. DPRINTK(PROBE, INFO,
  247. "tx hang %d detected, resetting adapter\n",
  248. adapter->tx_timeout_count + 1);
  249. ixgbe_tx_timeout(adapter->netdev);
  250. }
  251. }
  252. /* re-arm the interrupt */
  253. if ((total_packets >= tx_ring->work_limit) ||
  254. (count == tx_ring->count))
  255. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, tx_ring->v_idx);
  256. tx_ring->total_bytes += total_bytes;
  257. tx_ring->total_packets += total_packets;
  258. tx_ring->stats.bytes += total_bytes;
  259. tx_ring->stats.packets += total_packets;
  260. adapter->net_stats.tx_bytes += total_bytes;
  261. adapter->net_stats.tx_packets += total_packets;
  262. return (total_packets ? true : false);
  263. }
  264. #ifdef CONFIG_IXGBE_DCA
  265. static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
  266. struct ixgbe_ring *rx_ring)
  267. {
  268. u32 rxctrl;
  269. int cpu = get_cpu();
  270. int q = rx_ring - adapter->rx_ring;
  271. if (rx_ring->cpu != cpu) {
  272. rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
  273. rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
  274. rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  275. rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
  276. rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
  277. rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
  278. rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_WRO_EN |
  279. IXGBE_DCA_RXCTRL_DESC_HSRO_EN);
  280. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
  281. rx_ring->cpu = cpu;
  282. }
  283. put_cpu();
  284. }
  285. static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
  286. struct ixgbe_ring *tx_ring)
  287. {
  288. u32 txctrl;
  289. int cpu = get_cpu();
  290. int q = tx_ring - adapter->tx_ring;
  291. if (tx_ring->cpu != cpu) {
  292. txctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q));
  293. txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
  294. txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  295. txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
  296. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q), txctrl);
  297. tx_ring->cpu = cpu;
  298. }
  299. put_cpu();
  300. }
  301. static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
  302. {
  303. int i;
  304. if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
  305. return;
  306. for (i = 0; i < adapter->num_tx_queues; i++) {
  307. adapter->tx_ring[i].cpu = -1;
  308. ixgbe_update_tx_dca(adapter, &adapter->tx_ring[i]);
  309. }
  310. for (i = 0; i < adapter->num_rx_queues; i++) {
  311. adapter->rx_ring[i].cpu = -1;
  312. ixgbe_update_rx_dca(adapter, &adapter->rx_ring[i]);
  313. }
  314. }
  315. static int __ixgbe_notify_dca(struct device *dev, void *data)
  316. {
  317. struct net_device *netdev = dev_get_drvdata(dev);
  318. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  319. unsigned long event = *(unsigned long *)data;
  320. switch (event) {
  321. case DCA_PROVIDER_ADD:
  322. /* if we're already enabled, don't do it again */
  323. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  324. break;
  325. /* Always use CB2 mode, difference is masked
  326. * in the CB driver. */
  327. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
  328. if (dca_add_requester(dev) == 0) {
  329. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  330. ixgbe_setup_dca(adapter);
  331. break;
  332. }
  333. /* Fall Through since DCA is disabled. */
  334. case DCA_PROVIDER_REMOVE:
  335. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  336. dca_remove_requester(dev);
  337. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  338. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  339. }
  340. break;
  341. }
  342. return 0;
  343. }
  344. #endif /* CONFIG_IXGBE_DCA */
  345. /**
  346. * ixgbe_receive_skb - Send a completed packet up the stack
  347. * @adapter: board private structure
  348. * @skb: packet to send up
  349. * @status: hardware indication of status of receive
  350. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  351. * @rx_desc: rx descriptor
  352. **/
  353. static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
  354. struct sk_buff *skb, u8 status,
  355. union ixgbe_adv_rx_desc *rx_desc)
  356. {
  357. struct ixgbe_adapter *adapter = q_vector->adapter;
  358. struct napi_struct *napi = &q_vector->napi;
  359. bool is_vlan = (status & IXGBE_RXD_STAT_VP);
  360. u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
  361. if (skb->ip_summed == CHECKSUM_UNNECESSARY) {
  362. if (adapter->vlgrp && is_vlan && (tag != 0))
  363. vlan_gro_receive(napi, adapter->vlgrp, tag, skb);
  364. else
  365. napi_gro_receive(napi, skb);
  366. } else {
  367. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
  368. if (adapter->vlgrp && is_vlan && (tag != 0))
  369. vlan_hwaccel_receive_skb(skb, adapter->vlgrp, tag);
  370. else
  371. netif_receive_skb(skb);
  372. } else {
  373. if (adapter->vlgrp && is_vlan && (tag != 0))
  374. vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
  375. else
  376. netif_rx(skb);
  377. }
  378. }
  379. }
  380. /**
  381. * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
  382. * @adapter: address of board private structure
  383. * @status_err: hardware indication of status of receive
  384. * @skb: skb currently being received and modified
  385. **/
  386. static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
  387. u32 status_err, struct sk_buff *skb)
  388. {
  389. skb->ip_summed = CHECKSUM_NONE;
  390. /* Rx csum disabled */
  391. if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
  392. return;
  393. /* if IP and error */
  394. if ((status_err & IXGBE_RXD_STAT_IPCS) &&
  395. (status_err & IXGBE_RXDADV_ERR_IPE)) {
  396. adapter->hw_csum_rx_error++;
  397. return;
  398. }
  399. if (!(status_err & IXGBE_RXD_STAT_L4CS))
  400. return;
  401. if (status_err & IXGBE_RXDADV_ERR_TCPE) {
  402. adapter->hw_csum_rx_error++;
  403. return;
  404. }
  405. /* It must be a TCP or UDP packet with a valid checksum */
  406. skb->ip_summed = CHECKSUM_UNNECESSARY;
  407. adapter->hw_csum_rx_good++;
  408. }
  409. /**
  410. * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
  411. * @adapter: address of board private structure
  412. **/
  413. static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
  414. struct ixgbe_ring *rx_ring,
  415. int cleaned_count)
  416. {
  417. struct pci_dev *pdev = adapter->pdev;
  418. union ixgbe_adv_rx_desc *rx_desc;
  419. struct ixgbe_rx_buffer *bi;
  420. unsigned int i;
  421. i = rx_ring->next_to_use;
  422. bi = &rx_ring->rx_buffer_info[i];
  423. while (cleaned_count--) {
  424. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  425. if (!bi->page_dma &&
  426. (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
  427. if (!bi->page) {
  428. bi->page = alloc_page(GFP_ATOMIC);
  429. if (!bi->page) {
  430. adapter->alloc_rx_page_failed++;
  431. goto no_buffers;
  432. }
  433. bi->page_offset = 0;
  434. } else {
  435. /* use a half page if we're re-using */
  436. bi->page_offset ^= (PAGE_SIZE / 2);
  437. }
  438. bi->page_dma = pci_map_page(pdev, bi->page,
  439. bi->page_offset,
  440. (PAGE_SIZE / 2),
  441. PCI_DMA_FROMDEVICE);
  442. }
  443. if (!bi->skb) {
  444. struct sk_buff *skb;
  445. skb = netdev_alloc_skb(adapter->netdev,
  446. (rx_ring->rx_buf_len +
  447. NET_IP_ALIGN));
  448. if (!skb) {
  449. adapter->alloc_rx_buff_failed++;
  450. goto no_buffers;
  451. }
  452. /*
  453. * Make buffer alignment 2 beyond a 16 byte boundary
  454. * this will result in a 16 byte aligned IP header after
  455. * the 14 byte MAC header is removed
  456. */
  457. skb_reserve(skb, NET_IP_ALIGN);
  458. bi->skb = skb;
  459. bi->dma = pci_map_single(pdev, skb->data,
  460. rx_ring->rx_buf_len,
  461. PCI_DMA_FROMDEVICE);
  462. }
  463. /* Refresh the desc even if buffer_addrs didn't change because
  464. * each write-back erases this info. */
  465. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  466. rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
  467. rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
  468. } else {
  469. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
  470. }
  471. i++;
  472. if (i == rx_ring->count)
  473. i = 0;
  474. bi = &rx_ring->rx_buffer_info[i];
  475. }
  476. no_buffers:
  477. if (rx_ring->next_to_use != i) {
  478. rx_ring->next_to_use = i;
  479. if (i-- == 0)
  480. i = (rx_ring->count - 1);
  481. /*
  482. * Force memory writes to complete before letting h/w
  483. * know there are new descriptors to fetch. (Only
  484. * applicable for weak-ordered memory model archs,
  485. * such as IA-64).
  486. */
  487. wmb();
  488. writel(i, adapter->hw.hw_addr + rx_ring->tail);
  489. }
  490. }
  491. static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
  492. {
  493. return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
  494. }
  495. static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
  496. {
  497. return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
  498. }
  499. static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
  500. struct ixgbe_ring *rx_ring,
  501. int *work_done, int work_to_do)
  502. {
  503. struct ixgbe_adapter *adapter = q_vector->adapter;
  504. struct pci_dev *pdev = adapter->pdev;
  505. union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
  506. struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
  507. struct sk_buff *skb;
  508. unsigned int i;
  509. u32 len, staterr;
  510. u16 hdr_info;
  511. bool cleaned = false;
  512. int cleaned_count = 0;
  513. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  514. i = rx_ring->next_to_clean;
  515. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  516. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  517. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  518. while (staterr & IXGBE_RXD_STAT_DD) {
  519. u32 upper_len = 0;
  520. if (*work_done >= work_to_do)
  521. break;
  522. (*work_done)++;
  523. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  524. hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
  525. len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
  526. IXGBE_RXDADV_HDRBUFLEN_SHIFT;
  527. if (hdr_info & IXGBE_RXDADV_SPH)
  528. adapter->rx_hdr_split++;
  529. if (len > IXGBE_RX_HDR_SIZE)
  530. len = IXGBE_RX_HDR_SIZE;
  531. upper_len = le16_to_cpu(rx_desc->wb.upper.length);
  532. } else {
  533. len = le16_to_cpu(rx_desc->wb.upper.length);
  534. }
  535. cleaned = true;
  536. skb = rx_buffer_info->skb;
  537. prefetch(skb->data - NET_IP_ALIGN);
  538. rx_buffer_info->skb = NULL;
  539. if (len && !skb_shinfo(skb)->nr_frags) {
  540. pci_unmap_single(pdev, rx_buffer_info->dma,
  541. rx_ring->rx_buf_len,
  542. PCI_DMA_FROMDEVICE);
  543. skb_put(skb, len);
  544. }
  545. if (upper_len) {
  546. pci_unmap_page(pdev, rx_buffer_info->page_dma,
  547. PAGE_SIZE / 2, PCI_DMA_FROMDEVICE);
  548. rx_buffer_info->page_dma = 0;
  549. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  550. rx_buffer_info->page,
  551. rx_buffer_info->page_offset,
  552. upper_len);
  553. if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
  554. (page_count(rx_buffer_info->page) != 1))
  555. rx_buffer_info->page = NULL;
  556. else
  557. get_page(rx_buffer_info->page);
  558. skb->len += upper_len;
  559. skb->data_len += upper_len;
  560. skb->truesize += upper_len;
  561. }
  562. i++;
  563. if (i == rx_ring->count)
  564. i = 0;
  565. next_buffer = &rx_ring->rx_buffer_info[i];
  566. next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
  567. prefetch(next_rxd);
  568. cleaned_count++;
  569. if (staterr & IXGBE_RXD_STAT_EOP) {
  570. rx_ring->stats.packets++;
  571. rx_ring->stats.bytes += skb->len;
  572. } else {
  573. rx_buffer_info->skb = next_buffer->skb;
  574. rx_buffer_info->dma = next_buffer->dma;
  575. next_buffer->skb = skb;
  576. next_buffer->dma = 0;
  577. adapter->non_eop_descs++;
  578. goto next_desc;
  579. }
  580. if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
  581. dev_kfree_skb_irq(skb);
  582. goto next_desc;
  583. }
  584. ixgbe_rx_checksum(adapter, staterr, skb);
  585. /* probably a little skewed due to removing CRC */
  586. total_rx_bytes += skb->len;
  587. total_rx_packets++;
  588. skb->protocol = eth_type_trans(skb, adapter->netdev);
  589. ixgbe_receive_skb(q_vector, skb, staterr, rx_desc);
  590. next_desc:
  591. rx_desc->wb.upper.status_error = 0;
  592. /* return some buffers to hardware, one at a time is too slow */
  593. if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
  594. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  595. cleaned_count = 0;
  596. }
  597. /* use prefetched values */
  598. rx_desc = next_rxd;
  599. rx_buffer_info = next_buffer;
  600. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  601. }
  602. rx_ring->next_to_clean = i;
  603. cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
  604. if (cleaned_count)
  605. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  606. rx_ring->total_packets += total_rx_packets;
  607. rx_ring->total_bytes += total_rx_bytes;
  608. adapter->net_stats.rx_bytes += total_rx_bytes;
  609. adapter->net_stats.rx_packets += total_rx_packets;
  610. return cleaned;
  611. }
  612. static int ixgbe_clean_rxonly(struct napi_struct *, int);
  613. /**
  614. * ixgbe_configure_msix - Configure MSI-X hardware
  615. * @adapter: board private structure
  616. *
  617. * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
  618. * interrupts.
  619. **/
  620. static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
  621. {
  622. struct ixgbe_q_vector *q_vector;
  623. int i, j, q_vectors, v_idx, r_idx;
  624. u32 mask;
  625. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  626. /* Populate the IVAR table and set the ITR values to the
  627. * corresponding register.
  628. */
  629. for (v_idx = 0; v_idx < q_vectors; v_idx++) {
  630. q_vector = &adapter->q_vector[v_idx];
  631. /* XXX for_each_bit(...) */
  632. r_idx = find_first_bit(q_vector->rxr_idx,
  633. adapter->num_rx_queues);
  634. for (i = 0; i < q_vector->rxr_count; i++) {
  635. j = adapter->rx_ring[r_idx].reg_idx;
  636. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(j), v_idx);
  637. r_idx = find_next_bit(q_vector->rxr_idx,
  638. adapter->num_rx_queues,
  639. r_idx + 1);
  640. }
  641. r_idx = find_first_bit(q_vector->txr_idx,
  642. adapter->num_tx_queues);
  643. for (i = 0; i < q_vector->txr_count; i++) {
  644. j = adapter->tx_ring[r_idx].reg_idx;
  645. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(j), v_idx);
  646. r_idx = find_next_bit(q_vector->txr_idx,
  647. adapter->num_tx_queues,
  648. r_idx + 1);
  649. }
  650. /* if this is a tx only vector halve the interrupt rate */
  651. if (q_vector->txr_count && !q_vector->rxr_count)
  652. q_vector->eitr = (adapter->eitr_param >> 1);
  653. else
  654. /* rx only */
  655. q_vector->eitr = adapter->eitr_param;
  656. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx),
  657. EITR_INTS_PER_SEC_TO_REG(q_vector->eitr));
  658. }
  659. ixgbe_set_ivar(adapter, IXGBE_IVAR_OTHER_CAUSES_INDEX, v_idx);
  660. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
  661. /* set up to autoclear timer, and the vectors */
  662. mask = IXGBE_EIMS_ENABLE_MASK;
  663. mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
  664. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
  665. }
  666. enum latency_range {
  667. lowest_latency = 0,
  668. low_latency = 1,
  669. bulk_latency = 2,
  670. latency_invalid = 255
  671. };
  672. /**
  673. * ixgbe_update_itr - update the dynamic ITR value based on statistics
  674. * @adapter: pointer to adapter
  675. * @eitr: eitr setting (ints per sec) to give last timeslice
  676. * @itr_setting: current throttle rate in ints/second
  677. * @packets: the number of packets during this measurement interval
  678. * @bytes: the number of bytes during this measurement interval
  679. *
  680. * Stores a new ITR value based on packets and byte
  681. * counts during the last interrupt. The advantage of per interrupt
  682. * computation is faster updates and more accurate ITR for the current
  683. * traffic pattern. Constants in this function were computed
  684. * based on theoretical maximum wire speed and thresholds were set based
  685. * on testing data as well as attempting to minimize response time
  686. * while increasing bulk throughput.
  687. * this functionality is controlled by the InterruptThrottleRate module
  688. * parameter (see ixgbe_param.c)
  689. **/
  690. static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
  691. u32 eitr, u8 itr_setting,
  692. int packets, int bytes)
  693. {
  694. unsigned int retval = itr_setting;
  695. u32 timepassed_us;
  696. u64 bytes_perint;
  697. if (packets == 0)
  698. goto update_itr_done;
  699. /* simple throttlerate management
  700. * 0-20MB/s lowest (100000 ints/s)
  701. * 20-100MB/s low (20000 ints/s)
  702. * 100-1249MB/s bulk (8000 ints/s)
  703. */
  704. /* what was last interrupt timeslice? */
  705. timepassed_us = 1000000/eitr;
  706. bytes_perint = bytes / timepassed_us; /* bytes/usec */
  707. switch (itr_setting) {
  708. case lowest_latency:
  709. if (bytes_perint > adapter->eitr_low)
  710. retval = low_latency;
  711. break;
  712. case low_latency:
  713. if (bytes_perint > adapter->eitr_high)
  714. retval = bulk_latency;
  715. else if (bytes_perint <= adapter->eitr_low)
  716. retval = lowest_latency;
  717. break;
  718. case bulk_latency:
  719. if (bytes_perint <= adapter->eitr_high)
  720. retval = low_latency;
  721. break;
  722. }
  723. update_itr_done:
  724. return retval;
  725. }
  726. static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
  727. {
  728. struct ixgbe_adapter *adapter = q_vector->adapter;
  729. struct ixgbe_hw *hw = &adapter->hw;
  730. u32 new_itr;
  731. u8 current_itr, ret_itr;
  732. int i, r_idx, v_idx = ((void *)q_vector - (void *)(adapter->q_vector)) /
  733. sizeof(struct ixgbe_q_vector);
  734. struct ixgbe_ring *rx_ring, *tx_ring;
  735. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  736. for (i = 0; i < q_vector->txr_count; i++) {
  737. tx_ring = &(adapter->tx_ring[r_idx]);
  738. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  739. q_vector->tx_itr,
  740. tx_ring->total_packets,
  741. tx_ring->total_bytes);
  742. /* if the result for this queue would decrease interrupt
  743. * rate for this vector then use that result */
  744. q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
  745. q_vector->tx_itr - 1 : ret_itr);
  746. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  747. r_idx + 1);
  748. }
  749. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  750. for (i = 0; i < q_vector->rxr_count; i++) {
  751. rx_ring = &(adapter->rx_ring[r_idx]);
  752. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  753. q_vector->rx_itr,
  754. rx_ring->total_packets,
  755. rx_ring->total_bytes);
  756. /* if the result for this queue would decrease interrupt
  757. * rate for this vector then use that result */
  758. q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
  759. q_vector->rx_itr - 1 : ret_itr);
  760. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  761. r_idx + 1);
  762. }
  763. current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
  764. switch (current_itr) {
  765. /* counts and packets in update_itr are dependent on these numbers */
  766. case lowest_latency:
  767. new_itr = 100000;
  768. break;
  769. case low_latency:
  770. new_itr = 20000; /* aka hwitr = ~200 */
  771. break;
  772. case bulk_latency:
  773. default:
  774. new_itr = 8000;
  775. break;
  776. }
  777. if (new_itr != q_vector->eitr) {
  778. u32 itr_reg;
  779. /* do an exponential smoothing */
  780. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  781. q_vector->eitr = new_itr;
  782. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  783. /* must write high and low 16 bits to reset counter */
  784. DPRINTK(TX_ERR, DEBUG, "writing eitr(%d): %08X\n", v_idx,
  785. itr_reg);
  786. IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg | (itr_reg)<<16);
  787. }
  788. return;
  789. }
  790. static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
  791. {
  792. struct ixgbe_hw *hw = &adapter->hw;
  793. if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
  794. (eicr & IXGBE_EICR_GPI_SDP1)) {
  795. DPRINTK(PROBE, CRIT, "Fan has stopped, replace the adapter\n");
  796. /* write to clear the interrupt */
  797. IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
  798. }
  799. }
  800. static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
  801. {
  802. struct ixgbe_hw *hw = &adapter->hw;
  803. adapter->lsc_int++;
  804. adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
  805. adapter->link_check_timeout = jiffies;
  806. if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
  807. IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
  808. schedule_work(&adapter->watchdog_task);
  809. }
  810. }
  811. static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
  812. {
  813. struct net_device *netdev = data;
  814. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  815. struct ixgbe_hw *hw = &adapter->hw;
  816. u32 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  817. if (eicr & IXGBE_EICR_LSC)
  818. ixgbe_check_lsc(adapter);
  819. ixgbe_check_fan_failure(adapter, eicr);
  820. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  821. IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
  822. return IRQ_HANDLED;
  823. }
  824. static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
  825. {
  826. struct ixgbe_q_vector *q_vector = data;
  827. struct ixgbe_adapter *adapter = q_vector->adapter;
  828. struct ixgbe_ring *tx_ring;
  829. int i, r_idx;
  830. if (!q_vector->txr_count)
  831. return IRQ_HANDLED;
  832. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  833. for (i = 0; i < q_vector->txr_count; i++) {
  834. tx_ring = &(adapter->tx_ring[r_idx]);
  835. #ifdef CONFIG_IXGBE_DCA
  836. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  837. ixgbe_update_tx_dca(adapter, tx_ring);
  838. #endif
  839. tx_ring->total_bytes = 0;
  840. tx_ring->total_packets = 0;
  841. ixgbe_clean_tx_irq(adapter, tx_ring);
  842. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  843. r_idx + 1);
  844. }
  845. return IRQ_HANDLED;
  846. }
  847. /**
  848. * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
  849. * @irq: unused
  850. * @data: pointer to our q_vector struct for this interrupt vector
  851. **/
  852. static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
  853. {
  854. struct ixgbe_q_vector *q_vector = data;
  855. struct ixgbe_adapter *adapter = q_vector->adapter;
  856. struct ixgbe_ring *rx_ring;
  857. int r_idx;
  858. int i;
  859. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  860. for (i = 0; i < q_vector->rxr_count; i++) {
  861. rx_ring = &(adapter->rx_ring[r_idx]);
  862. rx_ring->total_bytes = 0;
  863. rx_ring->total_packets = 0;
  864. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  865. r_idx + 1);
  866. }
  867. if (!q_vector->rxr_count)
  868. return IRQ_HANDLED;
  869. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  870. rx_ring = &(adapter->rx_ring[r_idx]);
  871. /* disable interrupts on this vector only */
  872. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, rx_ring->v_idx);
  873. napi_schedule(&q_vector->napi);
  874. return IRQ_HANDLED;
  875. }
  876. static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
  877. {
  878. ixgbe_msix_clean_rx(irq, data);
  879. ixgbe_msix_clean_tx(irq, data);
  880. return IRQ_HANDLED;
  881. }
  882. /**
  883. * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
  884. * @napi: napi struct with our devices info in it
  885. * @budget: amount of work driver is allowed to do this pass, in packets
  886. *
  887. * This function is optimized for cleaning one queue only on a single
  888. * q_vector!!!
  889. **/
  890. static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
  891. {
  892. struct ixgbe_q_vector *q_vector =
  893. container_of(napi, struct ixgbe_q_vector, napi);
  894. struct ixgbe_adapter *adapter = q_vector->adapter;
  895. struct ixgbe_ring *rx_ring = NULL;
  896. int work_done = 0;
  897. long r_idx;
  898. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  899. rx_ring = &(adapter->rx_ring[r_idx]);
  900. #ifdef CONFIG_IXGBE_DCA
  901. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  902. ixgbe_update_rx_dca(adapter, rx_ring);
  903. #endif
  904. ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
  905. /* If all Rx work done, exit the polling mode */
  906. if (work_done < budget) {
  907. napi_complete(napi);
  908. if (adapter->itr_setting & 3)
  909. ixgbe_set_itr_msix(q_vector);
  910. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  911. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, rx_ring->v_idx);
  912. }
  913. return work_done;
  914. }
  915. /**
  916. * ixgbe_clean_rxonly_many - msix (aka one shot) rx clean routine
  917. * @napi: napi struct with our devices info in it
  918. * @budget: amount of work driver is allowed to do this pass, in packets
  919. *
  920. * This function will clean more than one rx queue associated with a
  921. * q_vector.
  922. **/
  923. static int ixgbe_clean_rxonly_many(struct napi_struct *napi, int budget)
  924. {
  925. struct ixgbe_q_vector *q_vector =
  926. container_of(napi, struct ixgbe_q_vector, napi);
  927. struct ixgbe_adapter *adapter = q_vector->adapter;
  928. struct ixgbe_ring *rx_ring = NULL;
  929. int work_done = 0, i;
  930. long r_idx;
  931. u16 enable_mask = 0;
  932. /* attempt to distribute budget to each queue fairly, but don't allow
  933. * the budget to go below 1 because we'll exit polling */
  934. budget /= (q_vector->rxr_count ?: 1);
  935. budget = max(budget, 1);
  936. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  937. for (i = 0; i < q_vector->rxr_count; i++) {
  938. rx_ring = &(adapter->rx_ring[r_idx]);
  939. #ifdef CONFIG_IXGBE_DCA
  940. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  941. ixgbe_update_rx_dca(adapter, rx_ring);
  942. #endif
  943. ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
  944. enable_mask |= rx_ring->v_idx;
  945. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  946. r_idx + 1);
  947. }
  948. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  949. rx_ring = &(adapter->rx_ring[r_idx]);
  950. /* If all Rx work done, exit the polling mode */
  951. if (work_done < budget) {
  952. napi_complete(napi);
  953. if (adapter->itr_setting & 3)
  954. ixgbe_set_itr_msix(q_vector);
  955. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  956. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, enable_mask);
  957. return 0;
  958. }
  959. return work_done;
  960. }
  961. static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
  962. int r_idx)
  963. {
  964. a->q_vector[v_idx].adapter = a;
  965. set_bit(r_idx, a->q_vector[v_idx].rxr_idx);
  966. a->q_vector[v_idx].rxr_count++;
  967. a->rx_ring[r_idx].v_idx = 1 << v_idx;
  968. }
  969. static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
  970. int r_idx)
  971. {
  972. a->q_vector[v_idx].adapter = a;
  973. set_bit(r_idx, a->q_vector[v_idx].txr_idx);
  974. a->q_vector[v_idx].txr_count++;
  975. a->tx_ring[r_idx].v_idx = 1 << v_idx;
  976. }
  977. /**
  978. * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
  979. * @adapter: board private structure to initialize
  980. * @vectors: allotted vector count for descriptor rings
  981. *
  982. * This function maps descriptor rings to the queue-specific vectors
  983. * we were allotted through the MSI-X enabling code. Ideally, we'd have
  984. * one vector per ring/queue, but on a constrained vector budget, we
  985. * group the rings as "efficiently" as possible. You would add new
  986. * mapping configurations in here.
  987. **/
  988. static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
  989. int vectors)
  990. {
  991. int v_start = 0;
  992. int rxr_idx = 0, txr_idx = 0;
  993. int rxr_remaining = adapter->num_rx_queues;
  994. int txr_remaining = adapter->num_tx_queues;
  995. int i, j;
  996. int rqpv, tqpv;
  997. int err = 0;
  998. /* No mapping required if MSI-X is disabled. */
  999. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1000. goto out;
  1001. /*
  1002. * The ideal configuration...
  1003. * We have enough vectors to map one per queue.
  1004. */
  1005. if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
  1006. for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
  1007. map_vector_to_rxq(adapter, v_start, rxr_idx);
  1008. for (; txr_idx < txr_remaining; v_start++, txr_idx++)
  1009. map_vector_to_txq(adapter, v_start, txr_idx);
  1010. goto out;
  1011. }
  1012. /*
  1013. * If we don't have enough vectors for a 1-to-1
  1014. * mapping, we'll have to group them so there are
  1015. * multiple queues per vector.
  1016. */
  1017. /* Re-adjusting *qpv takes care of the remainder. */
  1018. for (i = v_start; i < vectors; i++) {
  1019. rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
  1020. for (j = 0; j < rqpv; j++) {
  1021. map_vector_to_rxq(adapter, i, rxr_idx);
  1022. rxr_idx++;
  1023. rxr_remaining--;
  1024. }
  1025. }
  1026. for (i = v_start; i < vectors; i++) {
  1027. tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
  1028. for (j = 0; j < tqpv; j++) {
  1029. map_vector_to_txq(adapter, i, txr_idx);
  1030. txr_idx++;
  1031. txr_remaining--;
  1032. }
  1033. }
  1034. out:
  1035. return err;
  1036. }
  1037. /**
  1038. * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
  1039. * @adapter: board private structure
  1040. *
  1041. * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
  1042. * interrupts from the kernel.
  1043. **/
  1044. static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
  1045. {
  1046. struct net_device *netdev = adapter->netdev;
  1047. irqreturn_t (*handler)(int, void *);
  1048. int i, vector, q_vectors, err;
  1049. int ri=0, ti=0;
  1050. /* Decrement for Other and TCP Timer vectors */
  1051. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1052. /* Map the Tx/Rx rings to the vectors we were allotted. */
  1053. err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
  1054. if (err)
  1055. goto out;
  1056. #define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
  1057. (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
  1058. &ixgbe_msix_clean_many)
  1059. for (vector = 0; vector < q_vectors; vector++) {
  1060. handler = SET_HANDLER(&adapter->q_vector[vector]);
  1061. if(handler == &ixgbe_msix_clean_rx) {
  1062. sprintf(adapter->name[vector], "%s-%s-%d",
  1063. netdev->name, "rx", ri++);
  1064. }
  1065. else if(handler == &ixgbe_msix_clean_tx) {
  1066. sprintf(adapter->name[vector], "%s-%s-%d",
  1067. netdev->name, "tx", ti++);
  1068. }
  1069. else
  1070. sprintf(adapter->name[vector], "%s-%s-%d",
  1071. netdev->name, "TxRx", vector);
  1072. err = request_irq(adapter->msix_entries[vector].vector,
  1073. handler, 0, adapter->name[vector],
  1074. &(adapter->q_vector[vector]));
  1075. if (err) {
  1076. DPRINTK(PROBE, ERR,
  1077. "request_irq failed for MSIX interrupt "
  1078. "Error: %d\n", err);
  1079. goto free_queue_irqs;
  1080. }
  1081. }
  1082. sprintf(adapter->name[vector], "%s:lsc", netdev->name);
  1083. err = request_irq(adapter->msix_entries[vector].vector,
  1084. &ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
  1085. if (err) {
  1086. DPRINTK(PROBE, ERR,
  1087. "request_irq for msix_lsc failed: %d\n", err);
  1088. goto free_queue_irqs;
  1089. }
  1090. return 0;
  1091. free_queue_irqs:
  1092. for (i = vector - 1; i >= 0; i--)
  1093. free_irq(adapter->msix_entries[--vector].vector,
  1094. &(adapter->q_vector[i]));
  1095. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  1096. pci_disable_msix(adapter->pdev);
  1097. kfree(adapter->msix_entries);
  1098. adapter->msix_entries = NULL;
  1099. out:
  1100. return err;
  1101. }
  1102. static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
  1103. {
  1104. struct ixgbe_hw *hw = &adapter->hw;
  1105. struct ixgbe_q_vector *q_vector = adapter->q_vector;
  1106. u8 current_itr;
  1107. u32 new_itr = q_vector->eitr;
  1108. struct ixgbe_ring *rx_ring = &adapter->rx_ring[0];
  1109. struct ixgbe_ring *tx_ring = &adapter->tx_ring[0];
  1110. q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
  1111. q_vector->tx_itr,
  1112. tx_ring->total_packets,
  1113. tx_ring->total_bytes);
  1114. q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
  1115. q_vector->rx_itr,
  1116. rx_ring->total_packets,
  1117. rx_ring->total_bytes);
  1118. current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
  1119. switch (current_itr) {
  1120. /* counts and packets in update_itr are dependent on these numbers */
  1121. case lowest_latency:
  1122. new_itr = 100000;
  1123. break;
  1124. case low_latency:
  1125. new_itr = 20000; /* aka hwitr = ~200 */
  1126. break;
  1127. case bulk_latency:
  1128. new_itr = 8000;
  1129. break;
  1130. default:
  1131. break;
  1132. }
  1133. if (new_itr != q_vector->eitr) {
  1134. u32 itr_reg;
  1135. /* do an exponential smoothing */
  1136. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  1137. q_vector->eitr = new_itr;
  1138. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  1139. /* must write high and low 16 bits to reset counter */
  1140. IXGBE_WRITE_REG(hw, IXGBE_EITR(0), itr_reg | (itr_reg)<<16);
  1141. }
  1142. return;
  1143. }
  1144. /**
  1145. * ixgbe_irq_disable - Mask off interrupt generation on the NIC
  1146. * @adapter: board private structure
  1147. **/
  1148. static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
  1149. {
  1150. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
  1151. IXGBE_WRITE_FLUSH(&adapter->hw);
  1152. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1153. int i;
  1154. for (i = 0; i < adapter->num_msix_vectors; i++)
  1155. synchronize_irq(adapter->msix_entries[i].vector);
  1156. } else {
  1157. synchronize_irq(adapter->pdev->irq);
  1158. }
  1159. }
  1160. /**
  1161. * ixgbe_irq_enable - Enable default interrupt generation settings
  1162. * @adapter: board private structure
  1163. **/
  1164. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
  1165. {
  1166. u32 mask;
  1167. mask = IXGBE_EIMS_ENABLE_MASK;
  1168. if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
  1169. mask |= IXGBE_EIMS_GPI_SDP1;
  1170. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
  1171. IXGBE_WRITE_FLUSH(&adapter->hw);
  1172. }
  1173. /**
  1174. * ixgbe_intr - legacy mode Interrupt Handler
  1175. * @irq: interrupt number
  1176. * @data: pointer to a network interface device structure
  1177. **/
  1178. static irqreturn_t ixgbe_intr(int irq, void *data)
  1179. {
  1180. struct net_device *netdev = data;
  1181. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1182. struct ixgbe_hw *hw = &adapter->hw;
  1183. u32 eicr;
  1184. /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
  1185. * therefore no explict interrupt disable is necessary */
  1186. eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  1187. if (!eicr) {
  1188. /* shared interrupt alert!
  1189. * make sure interrupts are enabled because the read will
  1190. * have disabled interrupts due to EIAM */
  1191. ixgbe_irq_enable(adapter);
  1192. return IRQ_NONE; /* Not our interrupt */
  1193. }
  1194. if (eicr & IXGBE_EICR_LSC)
  1195. ixgbe_check_lsc(adapter);
  1196. ixgbe_check_fan_failure(adapter, eicr);
  1197. if (napi_schedule_prep(&adapter->q_vector[0].napi)) {
  1198. adapter->tx_ring[0].total_packets = 0;
  1199. adapter->tx_ring[0].total_bytes = 0;
  1200. adapter->rx_ring[0].total_packets = 0;
  1201. adapter->rx_ring[0].total_bytes = 0;
  1202. /* would disable interrupts here but EIAM disabled it */
  1203. __napi_schedule(&adapter->q_vector[0].napi);
  1204. }
  1205. return IRQ_HANDLED;
  1206. }
  1207. static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
  1208. {
  1209. int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1210. for (i = 0; i < q_vectors; i++) {
  1211. struct ixgbe_q_vector *q_vector = &adapter->q_vector[i];
  1212. bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
  1213. bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
  1214. q_vector->rxr_count = 0;
  1215. q_vector->txr_count = 0;
  1216. }
  1217. }
  1218. /**
  1219. * ixgbe_request_irq - initialize interrupts
  1220. * @adapter: board private structure
  1221. *
  1222. * Attempts to configure interrupts using the best available
  1223. * capabilities of the hardware and kernel.
  1224. **/
  1225. static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
  1226. {
  1227. struct net_device *netdev = adapter->netdev;
  1228. int err;
  1229. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1230. err = ixgbe_request_msix_irqs(adapter);
  1231. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  1232. err = request_irq(adapter->pdev->irq, &ixgbe_intr, 0,
  1233. netdev->name, netdev);
  1234. } else {
  1235. err = request_irq(adapter->pdev->irq, &ixgbe_intr, IRQF_SHARED,
  1236. netdev->name, netdev);
  1237. }
  1238. if (err)
  1239. DPRINTK(PROBE, ERR, "request_irq failed, Error %d\n", err);
  1240. return err;
  1241. }
  1242. static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
  1243. {
  1244. struct net_device *netdev = adapter->netdev;
  1245. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1246. int i, q_vectors;
  1247. q_vectors = adapter->num_msix_vectors;
  1248. i = q_vectors - 1;
  1249. free_irq(adapter->msix_entries[i].vector, netdev);
  1250. i--;
  1251. for (; i >= 0; i--) {
  1252. free_irq(adapter->msix_entries[i].vector,
  1253. &(adapter->q_vector[i]));
  1254. }
  1255. ixgbe_reset_q_vectors(adapter);
  1256. } else {
  1257. free_irq(adapter->pdev->irq, netdev);
  1258. }
  1259. }
  1260. /**
  1261. * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
  1262. *
  1263. **/
  1264. static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
  1265. {
  1266. struct ixgbe_hw *hw = &adapter->hw;
  1267. IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
  1268. EITR_INTS_PER_SEC_TO_REG(adapter->eitr_param));
  1269. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(0), 0);
  1270. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(0), 0);
  1271. map_vector_to_rxq(adapter, 0, 0);
  1272. map_vector_to_txq(adapter, 0, 0);
  1273. DPRINTK(HW, INFO, "Legacy interrupt IVAR setup done\n");
  1274. }
  1275. /**
  1276. * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
  1277. * @adapter: board private structure
  1278. *
  1279. * Configure the Tx unit of the MAC after a reset.
  1280. **/
  1281. static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
  1282. {
  1283. u64 tdba, tdwba;
  1284. struct ixgbe_hw *hw = &adapter->hw;
  1285. u32 i, j, tdlen, txctrl;
  1286. /* Setup the HW Tx Head and Tail descriptor pointers */
  1287. for (i = 0; i < adapter->num_tx_queues; i++) {
  1288. struct ixgbe_ring *ring = &adapter->tx_ring[i];
  1289. j = ring->reg_idx;
  1290. tdba = ring->dma;
  1291. tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
  1292. IXGBE_WRITE_REG(hw, IXGBE_TDBAL(j),
  1293. (tdba & DMA_32BIT_MASK));
  1294. IXGBE_WRITE_REG(hw, IXGBE_TDBAH(j), (tdba >> 32));
  1295. tdwba = ring->dma +
  1296. (ring->count * sizeof(union ixgbe_adv_tx_desc));
  1297. tdwba |= IXGBE_TDWBAL_HEAD_WB_ENABLE;
  1298. IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(j), tdwba & DMA_32BIT_MASK);
  1299. IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(j), (tdwba >> 32));
  1300. IXGBE_WRITE_REG(hw, IXGBE_TDLEN(j), tdlen);
  1301. IXGBE_WRITE_REG(hw, IXGBE_TDH(j), 0);
  1302. IXGBE_WRITE_REG(hw, IXGBE_TDT(j), 0);
  1303. adapter->tx_ring[i].head = IXGBE_TDH(j);
  1304. adapter->tx_ring[i].tail = IXGBE_TDT(j);
  1305. /* Disable Tx Head Writeback RO bit, since this hoses
  1306. * bookkeeping if things aren't delivered in order.
  1307. */
  1308. txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(j));
  1309. txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
  1310. IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(j), txctrl);
  1311. }
  1312. }
  1313. #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
  1314. static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter, int index)
  1315. {
  1316. struct ixgbe_ring *rx_ring;
  1317. u32 srrctl;
  1318. int queue0;
  1319. unsigned long mask;
  1320. /* program one srrctl register per VMDq index */
  1321. if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
  1322. long shift, len;
  1323. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1324. len = sizeof(adapter->ring_feature[RING_F_VMDQ].mask) * 8;
  1325. shift = find_first_bit(&mask, len);
  1326. queue0 = index & mask;
  1327. index = (index & mask) >> shift;
  1328. /* program one srrctl per RSS queue since RDRXCTL.MVMEN is enabled */
  1329. } else {
  1330. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1331. queue0 = index & mask;
  1332. index = index & mask;
  1333. }
  1334. rx_ring = &adapter->rx_ring[queue0];
  1335. srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
  1336. srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
  1337. srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
  1338. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1339. srrctl |= IXGBE_RXBUFFER_2048 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1340. srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
  1341. srrctl |= ((IXGBE_RX_HDR_SIZE <<
  1342. IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
  1343. IXGBE_SRRCTL_BSIZEHDR_MASK);
  1344. } else {
  1345. srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
  1346. if (rx_ring->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
  1347. srrctl |= IXGBE_RXBUFFER_2048 >>
  1348. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1349. else
  1350. srrctl |= rx_ring->rx_buf_len >>
  1351. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1352. }
  1353. IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
  1354. }
  1355. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  1356. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  1357. /**
  1358. * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
  1359. * @adapter: board private structure
  1360. *
  1361. * Configure the Rx unit of the MAC after a reset.
  1362. **/
  1363. static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
  1364. {
  1365. u64 rdba;
  1366. struct ixgbe_hw *hw = &adapter->hw;
  1367. struct net_device *netdev = adapter->netdev;
  1368. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1369. int i, j;
  1370. u32 rdlen, rxctrl, rxcsum;
  1371. static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
  1372. 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
  1373. 0x6A3E67EA, 0x14364D17, 0x3BED200D};
  1374. u32 fctrl, hlreg0;
  1375. u32 pages;
  1376. u32 reta = 0, mrqc;
  1377. u32 rdrxctl;
  1378. int rx_buf_len;
  1379. /* Decide whether to use packet split mode or not */
  1380. adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
  1381. /* Set the RX buffer length according to the mode */
  1382. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1383. rx_buf_len = IXGBE_RX_HDR_SIZE;
  1384. } else {
  1385. if (netdev->mtu <= ETH_DATA_LEN)
  1386. rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
  1387. else
  1388. rx_buf_len = ALIGN(max_frame, 1024);
  1389. }
  1390. fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  1391. fctrl |= IXGBE_FCTRL_BAM;
  1392. fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
  1393. IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
  1394. hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  1395. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  1396. hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
  1397. else
  1398. hlreg0 |= IXGBE_HLREG0_JUMBOEN;
  1399. IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
  1400. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  1401. rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
  1402. /* disable receives while setting up the descriptors */
  1403. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1404. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  1405. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  1406. * the Base and Length of the Rx Descriptor Ring */
  1407. for (i = 0; i < adapter->num_rx_queues; i++) {
  1408. rdba = adapter->rx_ring[i].dma;
  1409. j = adapter->rx_ring[i].reg_idx;
  1410. IXGBE_WRITE_REG(hw, IXGBE_RDBAL(j), (rdba & DMA_32BIT_MASK));
  1411. IXGBE_WRITE_REG(hw, IXGBE_RDBAH(j), (rdba >> 32));
  1412. IXGBE_WRITE_REG(hw, IXGBE_RDLEN(j), rdlen);
  1413. IXGBE_WRITE_REG(hw, IXGBE_RDH(j), 0);
  1414. IXGBE_WRITE_REG(hw, IXGBE_RDT(j), 0);
  1415. adapter->rx_ring[i].head = IXGBE_RDH(j);
  1416. adapter->rx_ring[i].tail = IXGBE_RDT(j);
  1417. adapter->rx_ring[i].rx_buf_len = rx_buf_len;
  1418. ixgbe_configure_srrctl(adapter, j);
  1419. }
  1420. /*
  1421. * For VMDq support of different descriptor types or
  1422. * buffer sizes through the use of multiple SRRCTL
  1423. * registers, RDRXCTL.MVMEN must be set to 1
  1424. *
  1425. * also, the manual doesn't mention it clearly but DCA hints
  1426. * will only use queue 0's tags unless this bit is set. Side
  1427. * effects of setting this bit are only that SRRCTL must be
  1428. * fully programmed [0..15]
  1429. */
  1430. if (adapter->flags &
  1431. (IXGBE_FLAG_RSS_ENABLED | IXGBE_FLAG_VMDQ_ENABLED)) {
  1432. rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
  1433. rdrxctl |= IXGBE_RDRXCTL_MVMEN;
  1434. IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
  1435. }
  1436. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
  1437. /* Fill out redirection table */
  1438. for (i = 0, j = 0; i < 128; i++, j++) {
  1439. if (j == adapter->ring_feature[RING_F_RSS].indices)
  1440. j = 0;
  1441. /* reta = 4-byte sliding window of
  1442. * 0x00..(indices-1)(indices-1)00..etc. */
  1443. reta = (reta << 8) | (j * 0x11);
  1444. if ((i & 3) == 3)
  1445. IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
  1446. }
  1447. /* Fill out hash function seeds */
  1448. for (i = 0; i < 10; i++)
  1449. IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
  1450. mrqc = IXGBE_MRQC_RSSEN
  1451. /* Perform hash on these packet types */
  1452. | IXGBE_MRQC_RSS_FIELD_IPV4
  1453. | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
  1454. | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
  1455. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP
  1456. | IXGBE_MRQC_RSS_FIELD_IPV6_EX
  1457. | IXGBE_MRQC_RSS_FIELD_IPV6
  1458. | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
  1459. | IXGBE_MRQC_RSS_FIELD_IPV6_UDP
  1460. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP;
  1461. IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
  1462. }
  1463. rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  1464. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED ||
  1465. adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
  1466. /* Disable indicating checksum in descriptor, enables
  1467. * RSS hash */
  1468. rxcsum |= IXGBE_RXCSUM_PCSD;
  1469. }
  1470. if (!(rxcsum & IXGBE_RXCSUM_PCSD)) {
  1471. /* Enable IPv4 payload checksum for UDP fragments
  1472. * if PCSD is not set */
  1473. rxcsum |= IXGBE_RXCSUM_IPPCSE;
  1474. }
  1475. IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
  1476. }
  1477. static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1478. {
  1479. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1480. struct ixgbe_hw *hw = &adapter->hw;
  1481. /* add VID to filter table */
  1482. hw->mac.ops.set_vfta(&adapter->hw, vid, 0, true);
  1483. }
  1484. static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1485. {
  1486. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1487. struct ixgbe_hw *hw = &adapter->hw;
  1488. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1489. ixgbe_irq_disable(adapter);
  1490. vlan_group_set_device(adapter->vlgrp, vid, NULL);
  1491. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1492. ixgbe_irq_enable(adapter);
  1493. /* remove VID from filter table */
  1494. hw->mac.ops.set_vfta(&adapter->hw, vid, 0, false);
  1495. }
  1496. static void ixgbe_vlan_rx_register(struct net_device *netdev,
  1497. struct vlan_group *grp)
  1498. {
  1499. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1500. u32 ctrl;
  1501. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1502. ixgbe_irq_disable(adapter);
  1503. adapter->vlgrp = grp;
  1504. /*
  1505. * For a DCB driver, always enable VLAN tag stripping so we can
  1506. * still receive traffic from a DCB-enabled host even if we're
  1507. * not in DCB mode.
  1508. */
  1509. ctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_VLNCTRL);
  1510. ctrl |= IXGBE_VLNCTRL_VME;
  1511. ctrl &= ~IXGBE_VLNCTRL_CFIEN;
  1512. IXGBE_WRITE_REG(&adapter->hw, IXGBE_VLNCTRL, ctrl);
  1513. ixgbe_vlan_rx_add_vid(netdev, 0);
  1514. if (grp) {
  1515. /* enable VLAN tag insert/strip */
  1516. ctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_VLNCTRL);
  1517. ctrl |= IXGBE_VLNCTRL_VME;
  1518. ctrl &= ~IXGBE_VLNCTRL_CFIEN;
  1519. IXGBE_WRITE_REG(&adapter->hw, IXGBE_VLNCTRL, ctrl);
  1520. }
  1521. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1522. ixgbe_irq_enable(adapter);
  1523. }
  1524. static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
  1525. {
  1526. ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  1527. if (adapter->vlgrp) {
  1528. u16 vid;
  1529. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1530. if (!vlan_group_get_device(adapter->vlgrp, vid))
  1531. continue;
  1532. ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
  1533. }
  1534. }
  1535. }
  1536. static u8 *ixgbe_addr_list_itr(struct ixgbe_hw *hw, u8 **mc_addr_ptr, u32 *vmdq)
  1537. {
  1538. struct dev_mc_list *mc_ptr;
  1539. u8 *addr = *mc_addr_ptr;
  1540. *vmdq = 0;
  1541. mc_ptr = container_of(addr, struct dev_mc_list, dmi_addr[0]);
  1542. if (mc_ptr->next)
  1543. *mc_addr_ptr = mc_ptr->next->dmi_addr;
  1544. else
  1545. *mc_addr_ptr = NULL;
  1546. return addr;
  1547. }
  1548. /**
  1549. * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
  1550. * @netdev: network interface device structure
  1551. *
  1552. * The set_rx_method entry point is called whenever the unicast/multicast
  1553. * address list or the network interface flags are updated. This routine is
  1554. * responsible for configuring the hardware for proper unicast, multicast and
  1555. * promiscuous mode.
  1556. **/
  1557. static void ixgbe_set_rx_mode(struct net_device *netdev)
  1558. {
  1559. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1560. struct ixgbe_hw *hw = &adapter->hw;
  1561. u32 fctrl, vlnctrl;
  1562. u8 *addr_list = NULL;
  1563. int addr_count = 0;
  1564. /* Check for Promiscuous and All Multicast modes */
  1565. fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  1566. vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
  1567. if (netdev->flags & IFF_PROMISC) {
  1568. hw->addr_ctrl.user_set_promisc = 1;
  1569. fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1570. vlnctrl &= ~IXGBE_VLNCTRL_VFE;
  1571. } else {
  1572. if (netdev->flags & IFF_ALLMULTI) {
  1573. fctrl |= IXGBE_FCTRL_MPE;
  1574. fctrl &= ~IXGBE_FCTRL_UPE;
  1575. } else {
  1576. fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1577. }
  1578. vlnctrl |= IXGBE_VLNCTRL_VFE;
  1579. hw->addr_ctrl.user_set_promisc = 0;
  1580. }
  1581. IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
  1582. IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
  1583. /* reprogram secondary unicast list */
  1584. addr_count = netdev->uc_count;
  1585. if (addr_count)
  1586. addr_list = netdev->uc_list->dmi_addr;
  1587. hw->mac.ops.update_uc_addr_list(hw, addr_list, addr_count,
  1588. ixgbe_addr_list_itr);
  1589. /* reprogram multicast list */
  1590. addr_count = netdev->mc_count;
  1591. if (addr_count)
  1592. addr_list = netdev->mc_list->dmi_addr;
  1593. hw->mac.ops.update_mc_addr_list(hw, addr_list, addr_count,
  1594. ixgbe_addr_list_itr);
  1595. }
  1596. static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
  1597. {
  1598. int q_idx;
  1599. struct ixgbe_q_vector *q_vector;
  1600. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1601. /* legacy and MSI only use one vector */
  1602. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1603. q_vectors = 1;
  1604. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1605. struct napi_struct *napi;
  1606. q_vector = &adapter->q_vector[q_idx];
  1607. if (!q_vector->rxr_count)
  1608. continue;
  1609. napi = &q_vector->napi;
  1610. if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) &&
  1611. (q_vector->rxr_count > 1))
  1612. napi->poll = &ixgbe_clean_rxonly_many;
  1613. napi_enable(napi);
  1614. }
  1615. }
  1616. static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
  1617. {
  1618. int q_idx;
  1619. struct ixgbe_q_vector *q_vector;
  1620. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1621. /* legacy and MSI only use one vector */
  1622. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1623. q_vectors = 1;
  1624. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1625. q_vector = &adapter->q_vector[q_idx];
  1626. if (!q_vector->rxr_count)
  1627. continue;
  1628. napi_disable(&q_vector->napi);
  1629. }
  1630. }
  1631. #ifdef CONFIG_IXGBE_DCB
  1632. /*
  1633. * ixgbe_configure_dcb - Configure DCB hardware
  1634. * @adapter: ixgbe adapter struct
  1635. *
  1636. * This is called by the driver on open to configure the DCB hardware.
  1637. * This is also called by the gennetlink interface when reconfiguring
  1638. * the DCB state.
  1639. */
  1640. static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
  1641. {
  1642. struct ixgbe_hw *hw = &adapter->hw;
  1643. u32 txdctl, vlnctrl;
  1644. int i, j;
  1645. ixgbe_dcb_check_config(&adapter->dcb_cfg);
  1646. ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_TX_CONFIG);
  1647. ixgbe_dcb_calculate_tc_credits(&adapter->dcb_cfg, DCB_RX_CONFIG);
  1648. /* reconfigure the hardware */
  1649. ixgbe_dcb_hw_config(&adapter->hw, &adapter->dcb_cfg);
  1650. for (i = 0; i < adapter->num_tx_queues; i++) {
  1651. j = adapter->tx_ring[i].reg_idx;
  1652. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1653. /* PThresh workaround for Tx hang with DFP enabled. */
  1654. txdctl |= 32;
  1655. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
  1656. }
  1657. /* Enable VLAN tag insert/strip */
  1658. vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
  1659. vlnctrl |= IXGBE_VLNCTRL_VME | IXGBE_VLNCTRL_VFE;
  1660. vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
  1661. IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
  1662. hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
  1663. }
  1664. #endif
  1665. static void ixgbe_configure(struct ixgbe_adapter *adapter)
  1666. {
  1667. struct net_device *netdev = adapter->netdev;
  1668. int i;
  1669. ixgbe_set_rx_mode(netdev);
  1670. ixgbe_restore_vlan(adapter);
  1671. #ifdef CONFIG_IXGBE_DCB
  1672. if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
  1673. netif_set_gso_max_size(netdev, 32768);
  1674. ixgbe_configure_dcb(adapter);
  1675. } else {
  1676. netif_set_gso_max_size(netdev, 65536);
  1677. }
  1678. #else
  1679. netif_set_gso_max_size(netdev, 65536);
  1680. #endif
  1681. ixgbe_configure_tx(adapter);
  1682. ixgbe_configure_rx(adapter);
  1683. for (i = 0; i < adapter->num_rx_queues; i++)
  1684. ixgbe_alloc_rx_buffers(adapter, &adapter->rx_ring[i],
  1685. (adapter->rx_ring[i].count - 1));
  1686. }
  1687. static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
  1688. {
  1689. struct net_device *netdev = adapter->netdev;
  1690. struct ixgbe_hw *hw = &adapter->hw;
  1691. int i, j = 0;
  1692. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1693. u32 txdctl, rxdctl, mhadd;
  1694. u32 gpie;
  1695. ixgbe_get_hw_control(adapter);
  1696. if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) ||
  1697. (adapter->flags & IXGBE_FLAG_MSI_ENABLED)) {
  1698. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1699. gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
  1700. IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
  1701. } else {
  1702. /* MSI only */
  1703. gpie = 0;
  1704. }
  1705. /* XXX: to interrupt immediately for EICS writes, enable this */
  1706. /* gpie |= IXGBE_GPIE_EIMEN; */
  1707. IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
  1708. }
  1709. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
  1710. /* legacy interrupts, use EIAM to auto-mask when reading EICR,
  1711. * specifically only auto mask tx and rx interrupts */
  1712. IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
  1713. }
  1714. /* Enable fan failure interrupt if media type is copper */
  1715. if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
  1716. gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
  1717. gpie |= IXGBE_SDP1_GPIEN;
  1718. IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
  1719. }
  1720. mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
  1721. if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
  1722. mhadd &= ~IXGBE_MHADD_MFS_MASK;
  1723. mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
  1724. IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
  1725. }
  1726. for (i = 0; i < adapter->num_tx_queues; i++) {
  1727. j = adapter->tx_ring[i].reg_idx;
  1728. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1729. /* enable WTHRESH=8 descriptors, to encourage burst writeback */
  1730. txdctl |= (8 << 16);
  1731. txdctl |= IXGBE_TXDCTL_ENABLE;
  1732. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
  1733. }
  1734. for (i = 0; i < adapter->num_rx_queues; i++) {
  1735. j = adapter->rx_ring[i].reg_idx;
  1736. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
  1737. /* enable PTHRESH=32 descriptors (half the internal cache)
  1738. * and HTHRESH=0 descriptors (to minimize latency on fetch),
  1739. * this also removes a pesky rx_no_buffer_count increment */
  1740. rxdctl |= 0x0020;
  1741. rxdctl |= IXGBE_RXDCTL_ENABLE;
  1742. IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), rxdctl);
  1743. }
  1744. /* enable all receives */
  1745. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1746. rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
  1747. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxdctl);
  1748. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  1749. ixgbe_configure_msix(adapter);
  1750. else
  1751. ixgbe_configure_msi_and_legacy(adapter);
  1752. ixgbe_napi_add_all(adapter);
  1753. clear_bit(__IXGBE_DOWN, &adapter->state);
  1754. ixgbe_napi_enable_all(adapter);
  1755. /* clear any pending interrupts, may auto mask */
  1756. IXGBE_READ_REG(hw, IXGBE_EICR);
  1757. ixgbe_irq_enable(adapter);
  1758. /* enable transmits */
  1759. netif_tx_start_all_queues(netdev);
  1760. /* bring the link up in the watchdog, this could race with our first
  1761. * link up interrupt but shouldn't be a problem */
  1762. adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
  1763. adapter->link_check_timeout = jiffies;
  1764. mod_timer(&adapter->watchdog_timer, jiffies);
  1765. return 0;
  1766. }
  1767. void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
  1768. {
  1769. WARN_ON(in_interrupt());
  1770. while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
  1771. msleep(1);
  1772. ixgbe_down(adapter);
  1773. ixgbe_up(adapter);
  1774. clear_bit(__IXGBE_RESETTING, &adapter->state);
  1775. }
  1776. int ixgbe_up(struct ixgbe_adapter *adapter)
  1777. {
  1778. /* hardware has been reset, we need to reload some things */
  1779. ixgbe_configure(adapter);
  1780. return ixgbe_up_complete(adapter);
  1781. }
  1782. void ixgbe_reset(struct ixgbe_adapter *adapter)
  1783. {
  1784. struct ixgbe_hw *hw = &adapter->hw;
  1785. if (hw->mac.ops.init_hw(hw))
  1786. dev_err(&adapter->pdev->dev, "Hardware Error\n");
  1787. /* reprogram the RAR[0] in case user changed it. */
  1788. hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
  1789. }
  1790. /**
  1791. * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
  1792. * @adapter: board private structure
  1793. * @rx_ring: ring to free buffers from
  1794. **/
  1795. static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
  1796. struct ixgbe_ring *rx_ring)
  1797. {
  1798. struct pci_dev *pdev = adapter->pdev;
  1799. unsigned long size;
  1800. unsigned int i;
  1801. /* Free all the Rx ring sk_buffs */
  1802. for (i = 0; i < rx_ring->count; i++) {
  1803. struct ixgbe_rx_buffer *rx_buffer_info;
  1804. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  1805. if (rx_buffer_info->dma) {
  1806. pci_unmap_single(pdev, rx_buffer_info->dma,
  1807. rx_ring->rx_buf_len,
  1808. PCI_DMA_FROMDEVICE);
  1809. rx_buffer_info->dma = 0;
  1810. }
  1811. if (rx_buffer_info->skb) {
  1812. dev_kfree_skb(rx_buffer_info->skb);
  1813. rx_buffer_info->skb = NULL;
  1814. }
  1815. if (!rx_buffer_info->page)
  1816. continue;
  1817. pci_unmap_page(pdev, rx_buffer_info->page_dma, PAGE_SIZE / 2,
  1818. PCI_DMA_FROMDEVICE);
  1819. rx_buffer_info->page_dma = 0;
  1820. put_page(rx_buffer_info->page);
  1821. rx_buffer_info->page = NULL;
  1822. rx_buffer_info->page_offset = 0;
  1823. }
  1824. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  1825. memset(rx_ring->rx_buffer_info, 0, size);
  1826. /* Zero out the descriptor ring */
  1827. memset(rx_ring->desc, 0, rx_ring->size);
  1828. rx_ring->next_to_clean = 0;
  1829. rx_ring->next_to_use = 0;
  1830. writel(0, adapter->hw.hw_addr + rx_ring->head);
  1831. writel(0, adapter->hw.hw_addr + rx_ring->tail);
  1832. }
  1833. /**
  1834. * ixgbe_clean_tx_ring - Free Tx Buffers
  1835. * @adapter: board private structure
  1836. * @tx_ring: ring to be cleaned
  1837. **/
  1838. static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
  1839. struct ixgbe_ring *tx_ring)
  1840. {
  1841. struct ixgbe_tx_buffer *tx_buffer_info;
  1842. unsigned long size;
  1843. unsigned int i;
  1844. /* Free all the Tx ring sk_buffs */
  1845. for (i = 0; i < tx_ring->count; i++) {
  1846. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1847. ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
  1848. }
  1849. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  1850. memset(tx_ring->tx_buffer_info, 0, size);
  1851. /* Zero out the descriptor ring */
  1852. memset(tx_ring->desc, 0, tx_ring->size);
  1853. tx_ring->next_to_use = 0;
  1854. tx_ring->next_to_clean = 0;
  1855. writel(0, adapter->hw.hw_addr + tx_ring->head);
  1856. writel(0, adapter->hw.hw_addr + tx_ring->tail);
  1857. }
  1858. /**
  1859. * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
  1860. * @adapter: board private structure
  1861. **/
  1862. static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
  1863. {
  1864. int i;
  1865. for (i = 0; i < adapter->num_rx_queues; i++)
  1866. ixgbe_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1867. }
  1868. /**
  1869. * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
  1870. * @adapter: board private structure
  1871. **/
  1872. static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
  1873. {
  1874. int i;
  1875. for (i = 0; i < adapter->num_tx_queues; i++)
  1876. ixgbe_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1877. }
  1878. void ixgbe_down(struct ixgbe_adapter *adapter)
  1879. {
  1880. struct net_device *netdev = adapter->netdev;
  1881. struct ixgbe_hw *hw = &adapter->hw;
  1882. u32 rxctrl;
  1883. u32 txdctl;
  1884. int i, j;
  1885. /* signal that we are down to the interrupt handler */
  1886. set_bit(__IXGBE_DOWN, &adapter->state);
  1887. /* disable receives */
  1888. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1889. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  1890. netif_tx_disable(netdev);
  1891. IXGBE_WRITE_FLUSH(hw);
  1892. msleep(10);
  1893. netif_tx_stop_all_queues(netdev);
  1894. ixgbe_irq_disable(adapter);
  1895. ixgbe_napi_disable_all(adapter);
  1896. del_timer_sync(&adapter->watchdog_timer);
  1897. cancel_work_sync(&adapter->watchdog_task);
  1898. /* disable transmits in the hardware now that interrupts are off */
  1899. for (i = 0; i < adapter->num_tx_queues; i++) {
  1900. j = adapter->tx_ring[i].reg_idx;
  1901. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1902. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
  1903. (txdctl & ~IXGBE_TXDCTL_ENABLE));
  1904. }
  1905. netif_carrier_off(netdev);
  1906. #ifdef CONFIG_IXGBE_DCA
  1907. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1908. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  1909. dca_remove_requester(&adapter->pdev->dev);
  1910. }
  1911. #endif
  1912. if (!pci_channel_offline(adapter->pdev))
  1913. ixgbe_reset(adapter);
  1914. ixgbe_clean_all_tx_rings(adapter);
  1915. ixgbe_clean_all_rx_rings(adapter);
  1916. #ifdef CONFIG_IXGBE_DCA
  1917. /* since we reset the hardware DCA settings were cleared */
  1918. if (dca_add_requester(&adapter->pdev->dev) == 0) {
  1919. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  1920. /* always use CB2 mode, difference is masked
  1921. * in the CB driver */
  1922. IXGBE_WRITE_REG(hw, IXGBE_DCA_CTRL, 2);
  1923. ixgbe_setup_dca(adapter);
  1924. }
  1925. #endif
  1926. }
  1927. /**
  1928. * ixgbe_poll - NAPI Rx polling callback
  1929. * @napi: structure for representing this polling device
  1930. * @budget: how many packets driver is allowed to clean
  1931. *
  1932. * This function is used for legacy and MSI, NAPI mode
  1933. **/
  1934. static int ixgbe_poll(struct napi_struct *napi, int budget)
  1935. {
  1936. struct ixgbe_q_vector *q_vector = container_of(napi,
  1937. struct ixgbe_q_vector, napi);
  1938. struct ixgbe_adapter *adapter = q_vector->adapter;
  1939. int tx_cleaned, work_done = 0;
  1940. #ifdef CONFIG_IXGBE_DCA
  1941. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1942. ixgbe_update_tx_dca(adapter, adapter->tx_ring);
  1943. ixgbe_update_rx_dca(adapter, adapter->rx_ring);
  1944. }
  1945. #endif
  1946. tx_cleaned = ixgbe_clean_tx_irq(adapter, adapter->tx_ring);
  1947. ixgbe_clean_rx_irq(q_vector, adapter->rx_ring, &work_done, budget);
  1948. if (tx_cleaned)
  1949. work_done = budget;
  1950. /* If budget not fully consumed, exit the polling mode */
  1951. if (work_done < budget) {
  1952. napi_complete(napi);
  1953. if (adapter->itr_setting & 3)
  1954. ixgbe_set_itr(adapter);
  1955. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1956. ixgbe_irq_enable(adapter);
  1957. }
  1958. return work_done;
  1959. }
  1960. /**
  1961. * ixgbe_tx_timeout - Respond to a Tx Hang
  1962. * @netdev: network interface device structure
  1963. **/
  1964. static void ixgbe_tx_timeout(struct net_device *netdev)
  1965. {
  1966. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1967. /* Do the reset outside of interrupt context */
  1968. schedule_work(&adapter->reset_task);
  1969. }
  1970. static void ixgbe_reset_task(struct work_struct *work)
  1971. {
  1972. struct ixgbe_adapter *adapter;
  1973. adapter = container_of(work, struct ixgbe_adapter, reset_task);
  1974. /* If we're already down or resetting, just bail */
  1975. if (test_bit(__IXGBE_DOWN, &adapter->state) ||
  1976. test_bit(__IXGBE_RESETTING, &adapter->state))
  1977. return;
  1978. adapter->tx_timeout_count++;
  1979. ixgbe_reinit_locked(adapter);
  1980. }
  1981. static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
  1982. {
  1983. int nrq = 1, ntq = 1;
  1984. int feature_mask = 0, rss_i, rss_m;
  1985. int dcb_i, dcb_m;
  1986. /* Number of supported queues */
  1987. switch (adapter->hw.mac.type) {
  1988. case ixgbe_mac_82598EB:
  1989. dcb_i = adapter->ring_feature[RING_F_DCB].indices;
  1990. dcb_m = 0;
  1991. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  1992. rss_m = 0;
  1993. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  1994. feature_mask |= IXGBE_FLAG_DCB_ENABLED;
  1995. switch (adapter->flags & feature_mask) {
  1996. case (IXGBE_FLAG_RSS_ENABLED | IXGBE_FLAG_DCB_ENABLED):
  1997. dcb_m = 0x7 << 3;
  1998. rss_i = min(8, rss_i);
  1999. rss_m = 0x7;
  2000. nrq = dcb_i * rss_i;
  2001. ntq = min(MAX_TX_QUEUES, dcb_i * rss_i);
  2002. break;
  2003. case (IXGBE_FLAG_DCB_ENABLED):
  2004. dcb_m = 0x7 << 3;
  2005. nrq = dcb_i;
  2006. ntq = dcb_i;
  2007. break;
  2008. case (IXGBE_FLAG_RSS_ENABLED):
  2009. rss_m = 0xF;
  2010. nrq = rss_i;
  2011. ntq = rss_i;
  2012. break;
  2013. case 0:
  2014. default:
  2015. dcb_i = 0;
  2016. dcb_m = 0;
  2017. rss_i = 0;
  2018. rss_m = 0;
  2019. nrq = 1;
  2020. ntq = 1;
  2021. break;
  2022. }
  2023. /* Sanity check, we should never have zero queues */
  2024. nrq = (nrq ?:1);
  2025. ntq = (ntq ?:1);
  2026. adapter->ring_feature[RING_F_DCB].indices = dcb_i;
  2027. adapter->ring_feature[RING_F_DCB].mask = dcb_m;
  2028. adapter->ring_feature[RING_F_RSS].indices = rss_i;
  2029. adapter->ring_feature[RING_F_RSS].mask = rss_m;
  2030. break;
  2031. default:
  2032. nrq = 1;
  2033. ntq = 1;
  2034. break;
  2035. }
  2036. adapter->num_rx_queues = nrq;
  2037. adapter->num_tx_queues = ntq;
  2038. }
  2039. static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
  2040. int vectors)
  2041. {
  2042. int err, vector_threshold;
  2043. /* We'll want at least 3 (vector_threshold):
  2044. * 1) TxQ[0] Cleanup
  2045. * 2) RxQ[0] Cleanup
  2046. * 3) Other (Link Status Change, etc.)
  2047. * 4) TCP Timer (optional)
  2048. */
  2049. vector_threshold = MIN_MSIX_COUNT;
  2050. /* The more we get, the more we will assign to Tx/Rx Cleanup
  2051. * for the separate queues...where Rx Cleanup >= Tx Cleanup.
  2052. * Right now, we simply care about how many we'll get; we'll
  2053. * set them up later while requesting irq's.
  2054. */
  2055. while (vectors >= vector_threshold) {
  2056. err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  2057. vectors);
  2058. if (!err) /* Success in acquiring all requested vectors. */
  2059. break;
  2060. else if (err < 0)
  2061. vectors = 0; /* Nasty failure, quit now */
  2062. else /* err == number of vectors we should try again with */
  2063. vectors = err;
  2064. }
  2065. if (vectors < vector_threshold) {
  2066. /* Can't allocate enough MSI-X interrupts? Oh well.
  2067. * This just means we'll go with either a single MSI
  2068. * vector or fall back to legacy interrupts.
  2069. */
  2070. DPRINTK(HW, DEBUG, "Unable to allocate MSI-X interrupts\n");
  2071. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  2072. kfree(adapter->msix_entries);
  2073. adapter->msix_entries = NULL;
  2074. adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
  2075. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  2076. ixgbe_set_num_queues(adapter);
  2077. } else {
  2078. adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
  2079. adapter->num_msix_vectors = vectors;
  2080. }
  2081. }
  2082. /**
  2083. * ixgbe_cache_ring_register - Descriptor ring to register mapping
  2084. * @adapter: board private structure to initialize
  2085. *
  2086. * Once we know the feature-set enabled for the device, we'll cache
  2087. * the register offset the descriptor ring is assigned to.
  2088. **/
  2089. static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
  2090. {
  2091. int feature_mask = 0, rss_i;
  2092. int i, txr_idx, rxr_idx;
  2093. int dcb_i;
  2094. /* Number of supported queues */
  2095. switch (adapter->hw.mac.type) {
  2096. case ixgbe_mac_82598EB:
  2097. dcb_i = adapter->ring_feature[RING_F_DCB].indices;
  2098. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  2099. txr_idx = 0;
  2100. rxr_idx = 0;
  2101. feature_mask |= IXGBE_FLAG_DCB_ENABLED;
  2102. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  2103. switch (adapter->flags & feature_mask) {
  2104. case (IXGBE_FLAG_RSS_ENABLED | IXGBE_FLAG_DCB_ENABLED):
  2105. for (i = 0; i < dcb_i; i++) {
  2106. int j;
  2107. /* Rx first */
  2108. for (j = 0; j < adapter->num_rx_queues; j++) {
  2109. adapter->rx_ring[rxr_idx].reg_idx =
  2110. i << 3 | j;
  2111. rxr_idx++;
  2112. }
  2113. /* Tx now */
  2114. for (j = 0; j < adapter->num_tx_queues; j++) {
  2115. adapter->tx_ring[txr_idx].reg_idx =
  2116. i << 2 | (j >> 1);
  2117. if (j & 1)
  2118. txr_idx++;
  2119. }
  2120. }
  2121. case (IXGBE_FLAG_DCB_ENABLED):
  2122. /* the number of queues is assumed to be symmetric */
  2123. for (i = 0; i < dcb_i; i++) {
  2124. adapter->rx_ring[i].reg_idx = i << 3;
  2125. adapter->tx_ring[i].reg_idx = i << 2;
  2126. }
  2127. break;
  2128. case (IXGBE_FLAG_RSS_ENABLED):
  2129. for (i = 0; i < adapter->num_rx_queues; i++)
  2130. adapter->rx_ring[i].reg_idx = i;
  2131. for (i = 0; i < adapter->num_tx_queues; i++)
  2132. adapter->tx_ring[i].reg_idx = i;
  2133. break;
  2134. case 0:
  2135. default:
  2136. break;
  2137. }
  2138. break;
  2139. default:
  2140. break;
  2141. }
  2142. }
  2143. /**
  2144. * ixgbe_alloc_queues - Allocate memory for all rings
  2145. * @adapter: board private structure to initialize
  2146. *
  2147. * We allocate one ring per queue at run-time since we don't know the
  2148. * number of queues at compile-time.
  2149. **/
  2150. static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
  2151. {
  2152. int i;
  2153. adapter->tx_ring = kcalloc(adapter->num_tx_queues,
  2154. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2155. if (!adapter->tx_ring)
  2156. goto err_tx_ring_allocation;
  2157. adapter->rx_ring = kcalloc(adapter->num_rx_queues,
  2158. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2159. if (!adapter->rx_ring)
  2160. goto err_rx_ring_allocation;
  2161. for (i = 0; i < adapter->num_tx_queues; i++) {
  2162. adapter->tx_ring[i].count = adapter->tx_ring_count;
  2163. adapter->tx_ring[i].queue_index = i;
  2164. }
  2165. for (i = 0; i < adapter->num_rx_queues; i++) {
  2166. adapter->rx_ring[i].count = adapter->rx_ring_count;
  2167. adapter->rx_ring[i].queue_index = i;
  2168. }
  2169. ixgbe_cache_ring_register(adapter);
  2170. return 0;
  2171. err_rx_ring_allocation:
  2172. kfree(adapter->tx_ring);
  2173. err_tx_ring_allocation:
  2174. return -ENOMEM;
  2175. }
  2176. /**
  2177. * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
  2178. * @adapter: board private structure to initialize
  2179. *
  2180. * Attempt to configure the interrupts using the best available
  2181. * capabilities of the hardware and the kernel.
  2182. **/
  2183. static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
  2184. {
  2185. int err = 0;
  2186. int vector, v_budget;
  2187. /*
  2188. * It's easy to be greedy for MSI-X vectors, but it really
  2189. * doesn't do us much good if we have a lot more vectors
  2190. * than CPU's. So let's be conservative and only ask for
  2191. * (roughly) twice the number of vectors as there are CPU's.
  2192. */
  2193. v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
  2194. (int)(num_online_cpus() * 2)) + NON_Q_VECTORS;
  2195. /*
  2196. * At the same time, hardware can only support a maximum of
  2197. * MAX_MSIX_COUNT vectors. With features such as RSS and VMDq,
  2198. * we can easily reach upwards of 64 Rx descriptor queues and
  2199. * 32 Tx queues. Thus, we cap it off in those rare cases where
  2200. * the cpu count also exceeds our vector limit.
  2201. */
  2202. v_budget = min(v_budget, MAX_MSIX_COUNT);
  2203. /* A failure in MSI-X entry allocation isn't fatal, but it does
  2204. * mean we disable MSI-X capabilities of the adapter. */
  2205. adapter->msix_entries = kcalloc(v_budget,
  2206. sizeof(struct msix_entry), GFP_KERNEL);
  2207. if (!adapter->msix_entries) {
  2208. adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
  2209. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  2210. ixgbe_set_num_queues(adapter);
  2211. kfree(adapter->tx_ring);
  2212. kfree(adapter->rx_ring);
  2213. err = ixgbe_alloc_queues(adapter);
  2214. if (err) {
  2215. DPRINTK(PROBE, ERR, "Unable to allocate memory "
  2216. "for queues\n");
  2217. goto out;
  2218. }
  2219. goto try_msi;
  2220. }
  2221. for (vector = 0; vector < v_budget; vector++)
  2222. adapter->msix_entries[vector].entry = vector;
  2223. ixgbe_acquire_msix_vectors(adapter, v_budget);
  2224. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  2225. goto out;
  2226. try_msi:
  2227. err = pci_enable_msi(adapter->pdev);
  2228. if (!err) {
  2229. adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
  2230. } else {
  2231. DPRINTK(HW, DEBUG, "Unable to allocate MSI interrupt, "
  2232. "falling back to legacy. Error: %d\n", err);
  2233. /* reset err */
  2234. err = 0;
  2235. }
  2236. out:
  2237. /* Notify the stack of the (possibly) reduced Tx Queue count. */
  2238. adapter->netdev->real_num_tx_queues = adapter->num_tx_queues;
  2239. return err;
  2240. }
  2241. void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
  2242. {
  2243. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2244. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  2245. pci_disable_msix(adapter->pdev);
  2246. kfree(adapter->msix_entries);
  2247. adapter->msix_entries = NULL;
  2248. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  2249. adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
  2250. pci_disable_msi(adapter->pdev);
  2251. }
  2252. return;
  2253. }
  2254. /**
  2255. * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
  2256. * @adapter: board private structure to initialize
  2257. *
  2258. * We determine which interrupt scheme to use based on...
  2259. * - Kernel support (MSI, MSI-X)
  2260. * - which can be user-defined (via MODULE_PARAM)
  2261. * - Hardware queue count (num_*_queues)
  2262. * - defined by miscellaneous hardware support/features (RSS, etc.)
  2263. **/
  2264. int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
  2265. {
  2266. int err;
  2267. /* Number of supported queues */
  2268. ixgbe_set_num_queues(adapter);
  2269. err = ixgbe_alloc_queues(adapter);
  2270. if (err) {
  2271. DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
  2272. goto err_alloc_queues;
  2273. }
  2274. err = ixgbe_set_interrupt_capability(adapter);
  2275. if (err) {
  2276. DPRINTK(PROBE, ERR, "Unable to setup interrupt capabilities\n");
  2277. goto err_set_interrupt;
  2278. }
  2279. DPRINTK(DRV, INFO, "Multiqueue %s: Rx Queue count = %u, "
  2280. "Tx Queue count = %u\n",
  2281. (adapter->num_rx_queues > 1) ? "Enabled" :
  2282. "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
  2283. set_bit(__IXGBE_DOWN, &adapter->state);
  2284. return 0;
  2285. err_set_interrupt:
  2286. kfree(adapter->tx_ring);
  2287. kfree(adapter->rx_ring);
  2288. err_alloc_queues:
  2289. return err;
  2290. }
  2291. /**
  2292. * ixgbe_sfp_timer - worker thread to find a missing module
  2293. * @data: pointer to our adapter struct
  2294. **/
  2295. static void ixgbe_sfp_timer(unsigned long data)
  2296. {
  2297. struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
  2298. /* Do the sfp_timer outside of interrupt context due to the
  2299. * delays that sfp+ detection requires
  2300. */
  2301. schedule_work(&adapter->sfp_task);
  2302. }
  2303. /**
  2304. * ixgbe_sfp_task - worker thread to find a missing module
  2305. * @work: pointer to work_struct containing our data
  2306. **/
  2307. static void ixgbe_sfp_task(struct work_struct *work)
  2308. {
  2309. struct ixgbe_adapter *adapter = container_of(work,
  2310. struct ixgbe_adapter,
  2311. sfp_task);
  2312. struct ixgbe_hw *hw = &adapter->hw;
  2313. if ((hw->phy.type == ixgbe_phy_nl) &&
  2314. (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
  2315. s32 ret = hw->phy.ops.identify_sfp(hw);
  2316. if (ret)
  2317. goto reschedule;
  2318. ret = hw->phy.ops.reset(hw);
  2319. if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
  2320. DPRINTK(PROBE, ERR, "failed to initialize because an "
  2321. "unsupported SFP+ module type was detected.\n"
  2322. "Reload the driver after installing a "
  2323. "supported module.\n");
  2324. unregister_netdev(adapter->netdev);
  2325. } else {
  2326. DPRINTK(PROBE, INFO, "detected SFP+: %d\n",
  2327. hw->phy.sfp_type);
  2328. }
  2329. /* don't need this routine any more */
  2330. clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
  2331. }
  2332. return;
  2333. reschedule:
  2334. if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
  2335. mod_timer(&adapter->sfp_timer,
  2336. round_jiffies(jiffies + (2 * HZ)));
  2337. }
  2338. /**
  2339. * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
  2340. * @adapter: board private structure to initialize
  2341. *
  2342. * ixgbe_sw_init initializes the Adapter private data structure.
  2343. * Fields are initialized based on PCI device information and
  2344. * OS network device settings (MTU size).
  2345. **/
  2346. static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
  2347. {
  2348. struct ixgbe_hw *hw = &adapter->hw;
  2349. struct pci_dev *pdev = adapter->pdev;
  2350. unsigned int rss;
  2351. #ifdef CONFIG_IXGBE_DCB
  2352. int j;
  2353. struct tc_configuration *tc;
  2354. #endif
  2355. /* PCI config space info */
  2356. hw->vendor_id = pdev->vendor;
  2357. hw->device_id = pdev->device;
  2358. hw->revision_id = pdev->revision;
  2359. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2360. hw->subsystem_device_id = pdev->subsystem_device;
  2361. /* Set capability flags */
  2362. rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
  2363. adapter->ring_feature[RING_F_RSS].indices = rss;
  2364. adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
  2365. adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
  2366. #ifdef CONFIG_IXGBE_DCB
  2367. /* Configure DCB traffic classes */
  2368. for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
  2369. tc = &adapter->dcb_cfg.tc_config[j];
  2370. tc->path[DCB_TX_CONFIG].bwg_id = 0;
  2371. tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
  2372. tc->path[DCB_RX_CONFIG].bwg_id = 0;
  2373. tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
  2374. tc->dcb_pfc = pfc_disabled;
  2375. }
  2376. adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
  2377. adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
  2378. adapter->dcb_cfg.rx_pba_cfg = pba_equal;
  2379. adapter->dcb_cfg.round_robin_enable = false;
  2380. adapter->dcb_set_bitmap = 0x00;
  2381. ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
  2382. adapter->ring_feature[RING_F_DCB].indices);
  2383. #endif
  2384. if (hw->mac.ops.get_media_type &&
  2385. (hw->mac.ops.get_media_type(hw) == ixgbe_media_type_copper))
  2386. adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
  2387. /* default flow control settings */
  2388. hw->fc.original_type = ixgbe_fc_none;
  2389. hw->fc.type = ixgbe_fc_none;
  2390. hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
  2391. hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
  2392. hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
  2393. hw->fc.send_xon = true;
  2394. /* select 10G link by default */
  2395. hw->mac.link_mode_select = IXGBE_AUTOC_LMS_10G_LINK_NO_AN;
  2396. /* enable itr by default in dynamic mode */
  2397. adapter->itr_setting = 1;
  2398. adapter->eitr_param = 20000;
  2399. /* set defaults for eitr in MegaBytes */
  2400. adapter->eitr_low = 10;
  2401. adapter->eitr_high = 20;
  2402. /* set default ring sizes */
  2403. adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
  2404. adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
  2405. /* initialize eeprom parameters */
  2406. if (ixgbe_init_eeprom_params_generic(hw)) {
  2407. dev_err(&pdev->dev, "EEPROM initialization failed\n");
  2408. return -EIO;
  2409. }
  2410. /* enable rx csum by default */
  2411. adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
  2412. set_bit(__IXGBE_DOWN, &adapter->state);
  2413. return 0;
  2414. }
  2415. /**
  2416. * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
  2417. * @adapter: board private structure
  2418. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2419. *
  2420. * Return 0 on success, negative on failure
  2421. **/
  2422. int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
  2423. struct ixgbe_ring *tx_ring)
  2424. {
  2425. struct pci_dev *pdev = adapter->pdev;
  2426. int size;
  2427. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  2428. tx_ring->tx_buffer_info = vmalloc(size);
  2429. if (!tx_ring->tx_buffer_info)
  2430. goto err;
  2431. memset(tx_ring->tx_buffer_info, 0, size);
  2432. /* round up to nearest 4K */
  2433. tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc) +
  2434. sizeof(u32);
  2435. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2436. tx_ring->desc = pci_alloc_consistent(pdev, tx_ring->size,
  2437. &tx_ring->dma);
  2438. if (!tx_ring->desc)
  2439. goto err;
  2440. tx_ring->next_to_use = 0;
  2441. tx_ring->next_to_clean = 0;
  2442. tx_ring->work_limit = tx_ring->count;
  2443. return 0;
  2444. err:
  2445. vfree(tx_ring->tx_buffer_info);
  2446. tx_ring->tx_buffer_info = NULL;
  2447. DPRINTK(PROBE, ERR, "Unable to allocate memory for the transmit "
  2448. "descriptor ring\n");
  2449. return -ENOMEM;
  2450. }
  2451. /**
  2452. * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
  2453. * @adapter: board private structure
  2454. *
  2455. * If this function returns with an error, then it's possible one or
  2456. * more of the rings is populated (while the rest are not). It is the
  2457. * callers duty to clean those orphaned rings.
  2458. *
  2459. * Return 0 on success, negative on failure
  2460. **/
  2461. static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
  2462. {
  2463. int i, err = 0;
  2464. for (i = 0; i < adapter->num_tx_queues; i++) {
  2465. err = ixgbe_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  2466. if (!err)
  2467. continue;
  2468. DPRINTK(PROBE, ERR, "Allocation for Tx Queue %u failed\n", i);
  2469. break;
  2470. }
  2471. return err;
  2472. }
  2473. /**
  2474. * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
  2475. * @adapter: board private structure
  2476. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  2477. *
  2478. * Returns 0 on success, negative on failure
  2479. **/
  2480. int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
  2481. struct ixgbe_ring *rx_ring)
  2482. {
  2483. struct pci_dev *pdev = adapter->pdev;
  2484. int size;
  2485. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  2486. rx_ring->rx_buffer_info = vmalloc(size);
  2487. if (!rx_ring->rx_buffer_info) {
  2488. DPRINTK(PROBE, ERR,
  2489. "vmalloc allocation failed for the rx desc ring\n");
  2490. goto alloc_failed;
  2491. }
  2492. memset(rx_ring->rx_buffer_info, 0, size);
  2493. /* Round up to nearest 4K */
  2494. rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
  2495. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2496. rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size, &rx_ring->dma);
  2497. if (!rx_ring->desc) {
  2498. DPRINTK(PROBE, ERR,
  2499. "Memory allocation failed for the rx desc ring\n");
  2500. vfree(rx_ring->rx_buffer_info);
  2501. goto alloc_failed;
  2502. }
  2503. rx_ring->next_to_clean = 0;
  2504. rx_ring->next_to_use = 0;
  2505. return 0;
  2506. alloc_failed:
  2507. return -ENOMEM;
  2508. }
  2509. /**
  2510. * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
  2511. * @adapter: board private structure
  2512. *
  2513. * If this function returns with an error, then it's possible one or
  2514. * more of the rings is populated (while the rest are not). It is the
  2515. * callers duty to clean those orphaned rings.
  2516. *
  2517. * Return 0 on success, negative on failure
  2518. **/
  2519. static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
  2520. {
  2521. int i, err = 0;
  2522. for (i = 0; i < adapter->num_rx_queues; i++) {
  2523. err = ixgbe_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  2524. if (!err)
  2525. continue;
  2526. DPRINTK(PROBE, ERR, "Allocation for Rx Queue %u failed\n", i);
  2527. break;
  2528. }
  2529. return err;
  2530. }
  2531. /**
  2532. * ixgbe_free_tx_resources - Free Tx Resources per Queue
  2533. * @adapter: board private structure
  2534. * @tx_ring: Tx descriptor ring for a specific queue
  2535. *
  2536. * Free all transmit software resources
  2537. **/
  2538. void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
  2539. struct ixgbe_ring *tx_ring)
  2540. {
  2541. struct pci_dev *pdev = adapter->pdev;
  2542. ixgbe_clean_tx_ring(adapter, tx_ring);
  2543. vfree(tx_ring->tx_buffer_info);
  2544. tx_ring->tx_buffer_info = NULL;
  2545. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  2546. tx_ring->desc = NULL;
  2547. }
  2548. /**
  2549. * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
  2550. * @adapter: board private structure
  2551. *
  2552. * Free all transmit software resources
  2553. **/
  2554. static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
  2555. {
  2556. int i;
  2557. for (i = 0; i < adapter->num_tx_queues; i++)
  2558. ixgbe_free_tx_resources(adapter, &adapter->tx_ring[i]);
  2559. }
  2560. /**
  2561. * ixgbe_free_rx_resources - Free Rx Resources
  2562. * @adapter: board private structure
  2563. * @rx_ring: ring to clean the resources from
  2564. *
  2565. * Free all receive software resources
  2566. **/
  2567. void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
  2568. struct ixgbe_ring *rx_ring)
  2569. {
  2570. struct pci_dev *pdev = adapter->pdev;
  2571. ixgbe_clean_rx_ring(adapter, rx_ring);
  2572. vfree(rx_ring->rx_buffer_info);
  2573. rx_ring->rx_buffer_info = NULL;
  2574. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  2575. rx_ring->desc = NULL;
  2576. }
  2577. /**
  2578. * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
  2579. * @adapter: board private structure
  2580. *
  2581. * Free all receive software resources
  2582. **/
  2583. static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
  2584. {
  2585. int i;
  2586. for (i = 0; i < adapter->num_rx_queues; i++)
  2587. ixgbe_free_rx_resources(adapter, &adapter->rx_ring[i]);
  2588. }
  2589. /**
  2590. * ixgbe_change_mtu - Change the Maximum Transfer Unit
  2591. * @netdev: network interface device structure
  2592. * @new_mtu: new value for maximum frame size
  2593. *
  2594. * Returns 0 on success, negative on failure
  2595. **/
  2596. static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
  2597. {
  2598. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2599. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2600. /* MTU < 68 is an error and causes problems on some kernels */
  2601. if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
  2602. return -EINVAL;
  2603. DPRINTK(PROBE, INFO, "changing MTU from %d to %d\n",
  2604. netdev->mtu, new_mtu);
  2605. /* must set new MTU before calling down or up */
  2606. netdev->mtu = new_mtu;
  2607. if (netif_running(netdev))
  2608. ixgbe_reinit_locked(adapter);
  2609. return 0;
  2610. }
  2611. /**
  2612. * ixgbe_open - Called when a network interface is made active
  2613. * @netdev: network interface device structure
  2614. *
  2615. * Returns 0 on success, negative value on failure
  2616. *
  2617. * The open entry point is called when a network interface is made
  2618. * active by the system (IFF_UP). At this point all resources needed
  2619. * for transmit and receive operations are allocated, the interrupt
  2620. * handler is registered with the OS, the watchdog timer is started,
  2621. * and the stack is notified that the interface is ready.
  2622. **/
  2623. static int ixgbe_open(struct net_device *netdev)
  2624. {
  2625. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2626. int err;
  2627. /* disallow open during test */
  2628. if (test_bit(__IXGBE_TESTING, &adapter->state))
  2629. return -EBUSY;
  2630. /* allocate transmit descriptors */
  2631. err = ixgbe_setup_all_tx_resources(adapter);
  2632. if (err)
  2633. goto err_setup_tx;
  2634. /* allocate receive descriptors */
  2635. err = ixgbe_setup_all_rx_resources(adapter);
  2636. if (err)
  2637. goto err_setup_rx;
  2638. ixgbe_configure(adapter);
  2639. err = ixgbe_request_irq(adapter);
  2640. if (err)
  2641. goto err_req_irq;
  2642. err = ixgbe_up_complete(adapter);
  2643. if (err)
  2644. goto err_up;
  2645. netif_tx_start_all_queues(netdev);
  2646. return 0;
  2647. err_up:
  2648. ixgbe_release_hw_control(adapter);
  2649. ixgbe_free_irq(adapter);
  2650. err_req_irq:
  2651. ixgbe_free_all_rx_resources(adapter);
  2652. err_setup_rx:
  2653. ixgbe_free_all_tx_resources(adapter);
  2654. err_setup_tx:
  2655. ixgbe_reset(adapter);
  2656. return err;
  2657. }
  2658. /**
  2659. * ixgbe_close - Disables a network interface
  2660. * @netdev: network interface device structure
  2661. *
  2662. * Returns 0, this is not allowed to fail
  2663. *
  2664. * The close entry point is called when an interface is de-activated
  2665. * by the OS. The hardware is still under the drivers control, but
  2666. * needs to be disabled. A global MAC reset is issued to stop the
  2667. * hardware, and all transmit and receive resources are freed.
  2668. **/
  2669. static int ixgbe_close(struct net_device *netdev)
  2670. {
  2671. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2672. ixgbe_down(adapter);
  2673. ixgbe_free_irq(adapter);
  2674. ixgbe_free_all_tx_resources(adapter);
  2675. ixgbe_free_all_rx_resources(adapter);
  2676. ixgbe_release_hw_control(adapter);
  2677. return 0;
  2678. }
  2679. /**
  2680. * ixgbe_napi_add_all - prep napi structs for use
  2681. * @adapter: private struct
  2682. * helper function to napi_add each possible q_vector->napi
  2683. */
  2684. void ixgbe_napi_add_all(struct ixgbe_adapter *adapter)
  2685. {
  2686. int q_idx, q_vectors;
  2687. struct net_device *netdev = adapter->netdev;
  2688. int (*poll)(struct napi_struct *, int);
  2689. /* check if we already have our netdev->napi_list populated */
  2690. if (&netdev->napi_list != netdev->napi_list.next)
  2691. return;
  2692. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2693. poll = &ixgbe_clean_rxonly;
  2694. /* Only enable as many vectors as we have rx queues. */
  2695. q_vectors = adapter->num_rx_queues;
  2696. } else {
  2697. poll = &ixgbe_poll;
  2698. /* only one q_vector for legacy modes */
  2699. q_vectors = 1;
  2700. }
  2701. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  2702. struct ixgbe_q_vector *q_vector = &adapter->q_vector[q_idx];
  2703. netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
  2704. }
  2705. }
  2706. void ixgbe_napi_del_all(struct ixgbe_adapter *adapter)
  2707. {
  2708. int q_idx;
  2709. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  2710. /* legacy and MSI only use one vector */
  2711. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  2712. q_vectors = 1;
  2713. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  2714. struct ixgbe_q_vector *q_vector = &adapter->q_vector[q_idx];
  2715. if (!q_vector->rxr_count)
  2716. continue;
  2717. netif_napi_del(&q_vector->napi);
  2718. }
  2719. }
  2720. #ifdef CONFIG_PM
  2721. static int ixgbe_resume(struct pci_dev *pdev)
  2722. {
  2723. struct net_device *netdev = pci_get_drvdata(pdev);
  2724. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2725. u32 err;
  2726. pci_set_power_state(pdev, PCI_D0);
  2727. pci_restore_state(pdev);
  2728. err = pci_enable_device(pdev);
  2729. if (err) {
  2730. printk(KERN_ERR "ixgbe: Cannot enable PCI device from "
  2731. "suspend\n");
  2732. return err;
  2733. }
  2734. pci_set_master(pdev);
  2735. pci_enable_wake(pdev, PCI_D3hot, 0);
  2736. pci_enable_wake(pdev, PCI_D3cold, 0);
  2737. err = ixgbe_init_interrupt_scheme(adapter);
  2738. if (err) {
  2739. printk(KERN_ERR "ixgbe: Cannot initialize interrupts for "
  2740. "device\n");
  2741. return err;
  2742. }
  2743. ixgbe_napi_add_all(adapter);
  2744. ixgbe_reset(adapter);
  2745. if (netif_running(netdev)) {
  2746. err = ixgbe_open(adapter->netdev);
  2747. if (err)
  2748. return err;
  2749. }
  2750. netif_device_attach(netdev);
  2751. return 0;
  2752. }
  2753. #endif /* CONFIG_PM */
  2754. static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
  2755. {
  2756. struct net_device *netdev = pci_get_drvdata(pdev);
  2757. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2758. #ifdef CONFIG_PM
  2759. int retval = 0;
  2760. #endif
  2761. netif_device_detach(netdev);
  2762. if (netif_running(netdev)) {
  2763. ixgbe_down(adapter);
  2764. ixgbe_free_irq(adapter);
  2765. ixgbe_free_all_tx_resources(adapter);
  2766. ixgbe_free_all_rx_resources(adapter);
  2767. }
  2768. ixgbe_reset_interrupt_capability(adapter);
  2769. ixgbe_napi_del_all(adapter);
  2770. INIT_LIST_HEAD(&netdev->napi_list);
  2771. kfree(adapter->tx_ring);
  2772. kfree(adapter->rx_ring);
  2773. #ifdef CONFIG_PM
  2774. retval = pci_save_state(pdev);
  2775. if (retval)
  2776. return retval;
  2777. #endif
  2778. pci_enable_wake(pdev, PCI_D3hot, 0);
  2779. pci_enable_wake(pdev, PCI_D3cold, 0);
  2780. ixgbe_release_hw_control(adapter);
  2781. pci_disable_device(pdev);
  2782. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2783. return 0;
  2784. }
  2785. static void ixgbe_shutdown(struct pci_dev *pdev)
  2786. {
  2787. ixgbe_suspend(pdev, PMSG_SUSPEND);
  2788. }
  2789. /**
  2790. * ixgbe_update_stats - Update the board statistics counters.
  2791. * @adapter: board private structure
  2792. **/
  2793. void ixgbe_update_stats(struct ixgbe_adapter *adapter)
  2794. {
  2795. struct ixgbe_hw *hw = &adapter->hw;
  2796. u64 total_mpc = 0;
  2797. u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
  2798. adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
  2799. for (i = 0; i < 8; i++) {
  2800. /* for packet buffers not used, the register should read 0 */
  2801. mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
  2802. missed_rx += mpc;
  2803. adapter->stats.mpc[i] += mpc;
  2804. total_mpc += adapter->stats.mpc[i];
  2805. adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
  2806. adapter->stats.qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
  2807. adapter->stats.qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
  2808. adapter->stats.qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
  2809. adapter->stats.qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
  2810. adapter->stats.pxonrxc[i] += IXGBE_READ_REG(hw,
  2811. IXGBE_PXONRXC(i));
  2812. adapter->stats.pxontxc[i] += IXGBE_READ_REG(hw,
  2813. IXGBE_PXONTXC(i));
  2814. adapter->stats.pxoffrxc[i] += IXGBE_READ_REG(hw,
  2815. IXGBE_PXOFFRXC(i));
  2816. adapter->stats.pxofftxc[i] += IXGBE_READ_REG(hw,
  2817. IXGBE_PXOFFTXC(i));
  2818. }
  2819. adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
  2820. /* work around hardware counting issue */
  2821. adapter->stats.gprc -= missed_rx;
  2822. /* 82598 hardware only has a 32 bit counter in the high register */
  2823. adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
  2824. adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
  2825. adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
  2826. bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
  2827. adapter->stats.bprc += bprc;
  2828. adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
  2829. adapter->stats.mprc -= bprc;
  2830. adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
  2831. adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
  2832. adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
  2833. adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
  2834. adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
  2835. adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
  2836. adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
  2837. adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
  2838. adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
  2839. adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
  2840. lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
  2841. adapter->stats.lxontxc += lxon;
  2842. lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
  2843. adapter->stats.lxofftxc += lxoff;
  2844. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2845. adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
  2846. adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
  2847. /*
  2848. * 82598 errata - tx of flow control packets is included in tx counters
  2849. */
  2850. xon_off_tot = lxon + lxoff;
  2851. adapter->stats.gptc -= xon_off_tot;
  2852. adapter->stats.mptc -= xon_off_tot;
  2853. adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
  2854. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2855. adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
  2856. adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
  2857. adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
  2858. adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
  2859. adapter->stats.ptc64 -= xon_off_tot;
  2860. adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
  2861. adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
  2862. adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
  2863. adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
  2864. adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
  2865. adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
  2866. /* Fill out the OS statistics structure */
  2867. adapter->net_stats.multicast = adapter->stats.mprc;
  2868. /* Rx Errors */
  2869. adapter->net_stats.rx_errors = adapter->stats.crcerrs +
  2870. adapter->stats.rlec;
  2871. adapter->net_stats.rx_dropped = 0;
  2872. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  2873. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  2874. adapter->net_stats.rx_missed_errors = total_mpc;
  2875. }
  2876. /**
  2877. * ixgbe_watchdog - Timer Call-back
  2878. * @data: pointer to adapter cast into an unsigned long
  2879. **/
  2880. static void ixgbe_watchdog(unsigned long data)
  2881. {
  2882. struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
  2883. struct ixgbe_hw *hw = &adapter->hw;
  2884. /* Do the watchdog outside of interrupt context due to the lovely
  2885. * delays that some of the newer hardware requires */
  2886. if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
  2887. /* Cause software interrupt to ensure rx rings are cleaned */
  2888. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2889. u32 eics =
  2890. (1 << (adapter->num_msix_vectors - NON_Q_VECTORS)) - 1;
  2891. IXGBE_WRITE_REG(hw, IXGBE_EICS, eics);
  2892. } else {
  2893. /* For legacy and MSI interrupts don't set any bits that
  2894. * are enabled for EIAM, because this operation would
  2895. * set *both* EIMS and EICS for any bit in EIAM */
  2896. IXGBE_WRITE_REG(hw, IXGBE_EICS,
  2897. (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
  2898. }
  2899. /* Reset the timer */
  2900. mod_timer(&adapter->watchdog_timer,
  2901. round_jiffies(jiffies + 2 * HZ));
  2902. }
  2903. schedule_work(&adapter->watchdog_task);
  2904. }
  2905. /**
  2906. * ixgbe_watchdog_task - worker thread to bring link up
  2907. * @work: pointer to work_struct containing our data
  2908. **/
  2909. static void ixgbe_watchdog_task(struct work_struct *work)
  2910. {
  2911. struct ixgbe_adapter *adapter = container_of(work,
  2912. struct ixgbe_adapter,
  2913. watchdog_task);
  2914. struct net_device *netdev = adapter->netdev;
  2915. struct ixgbe_hw *hw = &adapter->hw;
  2916. u32 link_speed = adapter->link_speed;
  2917. bool link_up = adapter->link_up;
  2918. adapter->flags |= IXGBE_FLAG_IN_WATCHDOG_TASK;
  2919. if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
  2920. hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
  2921. if (link_up ||
  2922. time_after(jiffies, (adapter->link_check_timeout +
  2923. IXGBE_TRY_LINK_TIMEOUT))) {
  2924. IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
  2925. adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
  2926. }
  2927. adapter->link_up = link_up;
  2928. adapter->link_speed = link_speed;
  2929. }
  2930. if (link_up) {
  2931. if (!netif_carrier_ok(netdev)) {
  2932. u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  2933. u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
  2934. #define FLOW_RX (frctl & IXGBE_FCTRL_RFCE)
  2935. #define FLOW_TX (rmcs & IXGBE_RMCS_TFCE_802_3X)
  2936. printk(KERN_INFO "ixgbe: %s NIC Link is Up %s, "
  2937. "Flow Control: %s\n",
  2938. netdev->name,
  2939. (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
  2940. "10 Gbps" :
  2941. (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
  2942. "1 Gbps" : "unknown speed")),
  2943. ((FLOW_RX && FLOW_TX) ? "RX/TX" :
  2944. (FLOW_RX ? "RX" :
  2945. (FLOW_TX ? "TX" : "None"))));
  2946. netif_carrier_on(netdev);
  2947. } else {
  2948. /* Force detection of hung controller */
  2949. adapter->detect_tx_hung = true;
  2950. }
  2951. } else {
  2952. adapter->link_up = false;
  2953. adapter->link_speed = 0;
  2954. if (netif_carrier_ok(netdev)) {
  2955. printk(KERN_INFO "ixgbe: %s NIC Link is Down\n",
  2956. netdev->name);
  2957. netif_carrier_off(netdev);
  2958. }
  2959. }
  2960. ixgbe_update_stats(adapter);
  2961. adapter->flags &= ~IXGBE_FLAG_IN_WATCHDOG_TASK;
  2962. }
  2963. static int ixgbe_tso(struct ixgbe_adapter *adapter,
  2964. struct ixgbe_ring *tx_ring, struct sk_buff *skb,
  2965. u32 tx_flags, u8 *hdr_len)
  2966. {
  2967. struct ixgbe_adv_tx_context_desc *context_desc;
  2968. unsigned int i;
  2969. int err;
  2970. struct ixgbe_tx_buffer *tx_buffer_info;
  2971. u32 vlan_macip_lens = 0, type_tucmd_mlhl;
  2972. u32 mss_l4len_idx, l4len;
  2973. if (skb_is_gso(skb)) {
  2974. if (skb_header_cloned(skb)) {
  2975. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2976. if (err)
  2977. return err;
  2978. }
  2979. l4len = tcp_hdrlen(skb);
  2980. *hdr_len += l4len;
  2981. if (skb->protocol == htons(ETH_P_IP)) {
  2982. struct iphdr *iph = ip_hdr(skb);
  2983. iph->tot_len = 0;
  2984. iph->check = 0;
  2985. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2986. iph->daddr, 0,
  2987. IPPROTO_TCP,
  2988. 0);
  2989. adapter->hw_tso_ctxt++;
  2990. } else if (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6) {
  2991. ipv6_hdr(skb)->payload_len = 0;
  2992. tcp_hdr(skb)->check =
  2993. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2994. &ipv6_hdr(skb)->daddr,
  2995. 0, IPPROTO_TCP, 0);
  2996. adapter->hw_tso6_ctxt++;
  2997. }
  2998. i = tx_ring->next_to_use;
  2999. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  3000. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  3001. /* VLAN MACLEN IPLEN */
  3002. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  3003. vlan_macip_lens |=
  3004. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  3005. vlan_macip_lens |= ((skb_network_offset(skb)) <<
  3006. IXGBE_ADVTXD_MACLEN_SHIFT);
  3007. *hdr_len += skb_network_offset(skb);
  3008. vlan_macip_lens |=
  3009. (skb_transport_header(skb) - skb_network_header(skb));
  3010. *hdr_len +=
  3011. (skb_transport_header(skb) - skb_network_header(skb));
  3012. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  3013. context_desc->seqnum_seed = 0;
  3014. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  3015. type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
  3016. IXGBE_ADVTXD_DTYP_CTXT);
  3017. if (skb->protocol == htons(ETH_P_IP))
  3018. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  3019. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
  3020. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  3021. /* MSS L4LEN IDX */
  3022. mss_l4len_idx =
  3023. (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
  3024. mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
  3025. /* use index 1 for TSO */
  3026. mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  3027. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  3028. tx_buffer_info->time_stamp = jiffies;
  3029. tx_buffer_info->next_to_watch = i;
  3030. i++;
  3031. if (i == tx_ring->count)
  3032. i = 0;
  3033. tx_ring->next_to_use = i;
  3034. return true;
  3035. }
  3036. return false;
  3037. }
  3038. static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
  3039. struct ixgbe_ring *tx_ring,
  3040. struct sk_buff *skb, u32 tx_flags)
  3041. {
  3042. struct ixgbe_adv_tx_context_desc *context_desc;
  3043. unsigned int i;
  3044. struct ixgbe_tx_buffer *tx_buffer_info;
  3045. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  3046. if (skb->ip_summed == CHECKSUM_PARTIAL ||
  3047. (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
  3048. i = tx_ring->next_to_use;
  3049. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  3050. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  3051. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  3052. vlan_macip_lens |=
  3053. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  3054. vlan_macip_lens |= (skb_network_offset(skb) <<
  3055. IXGBE_ADVTXD_MACLEN_SHIFT);
  3056. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3057. vlan_macip_lens |= (skb_transport_header(skb) -
  3058. skb_network_header(skb));
  3059. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  3060. context_desc->seqnum_seed = 0;
  3061. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  3062. IXGBE_ADVTXD_DTYP_CTXT);
  3063. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  3064. switch (skb->protocol) {
  3065. case __constant_htons(ETH_P_IP):
  3066. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  3067. if (ip_hdr(skb)->protocol == IPPROTO_TCP)
  3068. type_tucmd_mlhl |=
  3069. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  3070. break;
  3071. case __constant_htons(ETH_P_IPV6):
  3072. /* XXX what about other V6 headers?? */
  3073. if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
  3074. type_tucmd_mlhl |=
  3075. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  3076. break;
  3077. default:
  3078. if (unlikely(net_ratelimit())) {
  3079. DPRINTK(PROBE, WARNING,
  3080. "partial checksum but proto=%x!\n",
  3081. skb->protocol);
  3082. }
  3083. break;
  3084. }
  3085. }
  3086. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  3087. /* use index zero for tx checksum offload */
  3088. context_desc->mss_l4len_idx = 0;
  3089. tx_buffer_info->time_stamp = jiffies;
  3090. tx_buffer_info->next_to_watch = i;
  3091. adapter->hw_csum_tx_good++;
  3092. i++;
  3093. if (i == tx_ring->count)
  3094. i = 0;
  3095. tx_ring->next_to_use = i;
  3096. return true;
  3097. }
  3098. return false;
  3099. }
  3100. static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
  3101. struct ixgbe_ring *tx_ring,
  3102. struct sk_buff *skb, unsigned int first)
  3103. {
  3104. struct ixgbe_tx_buffer *tx_buffer_info;
  3105. unsigned int len = skb->len;
  3106. unsigned int offset = 0, size, count = 0, i;
  3107. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  3108. unsigned int f;
  3109. len -= skb->data_len;
  3110. i = tx_ring->next_to_use;
  3111. while (len) {
  3112. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  3113. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  3114. tx_buffer_info->length = size;
  3115. tx_buffer_info->dma = pci_map_single(adapter->pdev,
  3116. skb->data + offset,
  3117. size, PCI_DMA_TODEVICE);
  3118. tx_buffer_info->time_stamp = jiffies;
  3119. tx_buffer_info->next_to_watch = i;
  3120. len -= size;
  3121. offset += size;
  3122. count++;
  3123. i++;
  3124. if (i == tx_ring->count)
  3125. i = 0;
  3126. }
  3127. for (f = 0; f < nr_frags; f++) {
  3128. struct skb_frag_struct *frag;
  3129. frag = &skb_shinfo(skb)->frags[f];
  3130. len = frag->size;
  3131. offset = frag->page_offset;
  3132. while (len) {
  3133. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  3134. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  3135. tx_buffer_info->length = size;
  3136. tx_buffer_info->dma = pci_map_page(adapter->pdev,
  3137. frag->page,
  3138. offset,
  3139. size,
  3140. PCI_DMA_TODEVICE);
  3141. tx_buffer_info->time_stamp = jiffies;
  3142. tx_buffer_info->next_to_watch = i;
  3143. len -= size;
  3144. offset += size;
  3145. count++;
  3146. i++;
  3147. if (i == tx_ring->count)
  3148. i = 0;
  3149. }
  3150. }
  3151. if (i == 0)
  3152. i = tx_ring->count - 1;
  3153. else
  3154. i = i - 1;
  3155. tx_ring->tx_buffer_info[i].skb = skb;
  3156. tx_ring->tx_buffer_info[first].next_to_watch = i;
  3157. return count;
  3158. }
  3159. static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
  3160. struct ixgbe_ring *tx_ring,
  3161. int tx_flags, int count, u32 paylen, u8 hdr_len)
  3162. {
  3163. union ixgbe_adv_tx_desc *tx_desc = NULL;
  3164. struct ixgbe_tx_buffer *tx_buffer_info;
  3165. u32 olinfo_status = 0, cmd_type_len = 0;
  3166. unsigned int i;
  3167. u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
  3168. cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
  3169. cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
  3170. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  3171. cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
  3172. if (tx_flags & IXGBE_TX_FLAGS_TSO) {
  3173. cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
  3174. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  3175. IXGBE_ADVTXD_POPTS_SHIFT;
  3176. /* use index 1 context for tso */
  3177. olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  3178. if (tx_flags & IXGBE_TX_FLAGS_IPV4)
  3179. olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
  3180. IXGBE_ADVTXD_POPTS_SHIFT;
  3181. } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
  3182. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  3183. IXGBE_ADVTXD_POPTS_SHIFT;
  3184. olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
  3185. i = tx_ring->next_to_use;
  3186. while (count--) {
  3187. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  3188. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  3189. tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
  3190. tx_desc->read.cmd_type_len =
  3191. cpu_to_le32(cmd_type_len | tx_buffer_info->length);
  3192. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  3193. i++;
  3194. if (i == tx_ring->count)
  3195. i = 0;
  3196. }
  3197. tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
  3198. /*
  3199. * Force memory writes to complete before letting h/w
  3200. * know there are new descriptors to fetch. (Only
  3201. * applicable for weak-ordered memory model archs,
  3202. * such as IA-64).
  3203. */
  3204. wmb();
  3205. tx_ring->next_to_use = i;
  3206. writel(i, adapter->hw.hw_addr + tx_ring->tail);
  3207. }
  3208. static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
  3209. struct ixgbe_ring *tx_ring, int size)
  3210. {
  3211. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3212. netif_stop_subqueue(netdev, tx_ring->queue_index);
  3213. /* Herbert's original patch had:
  3214. * smp_mb__after_netif_stop_queue();
  3215. * but since that doesn't exist yet, just open code it. */
  3216. smp_mb();
  3217. /* We need to check again in a case another CPU has just
  3218. * made room available. */
  3219. if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
  3220. return -EBUSY;
  3221. /* A reprieve! - use start_queue because it doesn't call schedule */
  3222. netif_start_subqueue(netdev, tx_ring->queue_index);
  3223. ++adapter->restart_queue;
  3224. return 0;
  3225. }
  3226. static int ixgbe_maybe_stop_tx(struct net_device *netdev,
  3227. struct ixgbe_ring *tx_ring, int size)
  3228. {
  3229. if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
  3230. return 0;
  3231. return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
  3232. }
  3233. static int ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  3234. {
  3235. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3236. struct ixgbe_ring *tx_ring;
  3237. unsigned int first;
  3238. unsigned int tx_flags = 0;
  3239. u8 hdr_len = 0;
  3240. int r_idx = 0, tso;
  3241. int count = 0;
  3242. unsigned int f;
  3243. r_idx = (adapter->num_tx_queues - 1) & skb->queue_mapping;
  3244. tx_ring = &adapter->tx_ring[r_idx];
  3245. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  3246. tx_flags |= vlan_tx_tag_get(skb);
  3247. if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
  3248. tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
  3249. tx_flags |= (skb->queue_mapping << 13);
  3250. }
  3251. tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
  3252. tx_flags |= IXGBE_TX_FLAGS_VLAN;
  3253. } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
  3254. tx_flags |= (skb->queue_mapping << 13);
  3255. tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
  3256. tx_flags |= IXGBE_TX_FLAGS_VLAN;
  3257. }
  3258. /* three things can cause us to need a context descriptor */
  3259. if (skb_is_gso(skb) ||
  3260. (skb->ip_summed == CHECKSUM_PARTIAL) ||
  3261. (tx_flags & IXGBE_TX_FLAGS_VLAN))
  3262. count++;
  3263. count += TXD_USE_COUNT(skb_headlen(skb));
  3264. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  3265. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  3266. if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
  3267. adapter->tx_busy++;
  3268. return NETDEV_TX_BUSY;
  3269. }
  3270. if (skb->protocol == htons(ETH_P_IP))
  3271. tx_flags |= IXGBE_TX_FLAGS_IPV4;
  3272. first = tx_ring->next_to_use;
  3273. tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
  3274. if (tso < 0) {
  3275. dev_kfree_skb_any(skb);
  3276. return NETDEV_TX_OK;
  3277. }
  3278. if (tso)
  3279. tx_flags |= IXGBE_TX_FLAGS_TSO;
  3280. else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
  3281. (skb->ip_summed == CHECKSUM_PARTIAL))
  3282. tx_flags |= IXGBE_TX_FLAGS_CSUM;
  3283. ixgbe_tx_queue(adapter, tx_ring, tx_flags,
  3284. ixgbe_tx_map(adapter, tx_ring, skb, first),
  3285. skb->len, hdr_len);
  3286. netdev->trans_start = jiffies;
  3287. ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
  3288. return NETDEV_TX_OK;
  3289. }
  3290. /**
  3291. * ixgbe_get_stats - Get System Network Statistics
  3292. * @netdev: network interface device structure
  3293. *
  3294. * Returns the address of the device statistics structure.
  3295. * The statistics are actually updated from the timer callback.
  3296. **/
  3297. static struct net_device_stats *ixgbe_get_stats(struct net_device *netdev)
  3298. {
  3299. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3300. /* only return the current stats */
  3301. return &adapter->net_stats;
  3302. }
  3303. /**
  3304. * ixgbe_set_mac - Change the Ethernet Address of the NIC
  3305. * @netdev: network interface device structure
  3306. * @p: pointer to an address structure
  3307. *
  3308. * Returns 0 on success, negative on failure
  3309. **/
  3310. static int ixgbe_set_mac(struct net_device *netdev, void *p)
  3311. {
  3312. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3313. struct ixgbe_hw *hw = &adapter->hw;
  3314. struct sockaddr *addr = p;
  3315. if (!is_valid_ether_addr(addr->sa_data))
  3316. return -EADDRNOTAVAIL;
  3317. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3318. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3319. hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
  3320. return 0;
  3321. }
  3322. #ifdef CONFIG_NET_POLL_CONTROLLER
  3323. /*
  3324. * Polling 'interrupt' - used by things like netconsole to send skbs
  3325. * without having to re-enable interrupts. It's not called while
  3326. * the interrupt routine is executing.
  3327. */
  3328. static void ixgbe_netpoll(struct net_device *netdev)
  3329. {
  3330. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3331. disable_irq(adapter->pdev->irq);
  3332. adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
  3333. ixgbe_intr(adapter->pdev->irq, netdev);
  3334. adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
  3335. enable_irq(adapter->pdev->irq);
  3336. }
  3337. #endif
  3338. /**
  3339. * ixgbe_link_config - set up initial link with default speed and duplex
  3340. * @hw: pointer to private hardware struct
  3341. *
  3342. * Returns 0 on success, negative on failure
  3343. **/
  3344. static int ixgbe_link_config(struct ixgbe_hw *hw)
  3345. {
  3346. u32 autoneg = IXGBE_LINK_SPEED_10GB_FULL;
  3347. /* must always autoneg for both 1G and 10G link */
  3348. hw->mac.autoneg = true;
  3349. if ((hw->mac.type == ixgbe_mac_82598EB) &&
  3350. (hw->phy.media_type == ixgbe_media_type_copper))
  3351. autoneg = IXGBE_LINK_SPEED_82598_AUTONEG;
  3352. return hw->mac.ops.setup_link_speed(hw, autoneg, true, true);
  3353. }
  3354. static const struct net_device_ops ixgbe_netdev_ops = {
  3355. .ndo_open = ixgbe_open,
  3356. .ndo_stop = ixgbe_close,
  3357. .ndo_start_xmit = ixgbe_xmit_frame,
  3358. .ndo_get_stats = ixgbe_get_stats,
  3359. .ndo_set_multicast_list = ixgbe_set_rx_mode,
  3360. .ndo_validate_addr = eth_validate_addr,
  3361. .ndo_set_mac_address = ixgbe_set_mac,
  3362. .ndo_change_mtu = ixgbe_change_mtu,
  3363. .ndo_tx_timeout = ixgbe_tx_timeout,
  3364. .ndo_vlan_rx_register = ixgbe_vlan_rx_register,
  3365. .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
  3366. .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
  3367. #ifdef CONFIG_NET_POLL_CONTROLLER
  3368. .ndo_poll_controller = ixgbe_netpoll,
  3369. #endif
  3370. };
  3371. /**
  3372. * ixgbe_probe - Device Initialization Routine
  3373. * @pdev: PCI device information struct
  3374. * @ent: entry in ixgbe_pci_tbl
  3375. *
  3376. * Returns 0 on success, negative on failure
  3377. *
  3378. * ixgbe_probe initializes an adapter identified by a pci_dev structure.
  3379. * The OS initialization, configuring of the adapter private structure,
  3380. * and a hardware reset occur.
  3381. **/
  3382. static int __devinit ixgbe_probe(struct pci_dev *pdev,
  3383. const struct pci_device_id *ent)
  3384. {
  3385. struct net_device *netdev;
  3386. struct ixgbe_adapter *adapter = NULL;
  3387. struct ixgbe_hw *hw;
  3388. const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
  3389. static int cards_found;
  3390. int i, err, pci_using_dac;
  3391. u16 link_status, link_speed, link_width;
  3392. u32 part_num, eec;
  3393. err = pci_enable_device(pdev);
  3394. if (err)
  3395. return err;
  3396. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
  3397. !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK)) {
  3398. pci_using_dac = 1;
  3399. } else {
  3400. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3401. if (err) {
  3402. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  3403. if (err) {
  3404. dev_err(&pdev->dev, "No usable DMA "
  3405. "configuration, aborting\n");
  3406. goto err_dma;
  3407. }
  3408. }
  3409. pci_using_dac = 0;
  3410. }
  3411. err = pci_request_regions(pdev, ixgbe_driver_name);
  3412. if (err) {
  3413. dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
  3414. goto err_pci_reg;
  3415. }
  3416. err = pci_enable_pcie_error_reporting(pdev);
  3417. if (err) {
  3418. dev_err(&pdev->dev, "pci_enable_pcie_error_reporting failed "
  3419. "0x%x\n", err);
  3420. /* non-fatal, continue */
  3421. }
  3422. pci_set_master(pdev);
  3423. pci_save_state(pdev);
  3424. netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), MAX_TX_QUEUES);
  3425. if (!netdev) {
  3426. err = -ENOMEM;
  3427. goto err_alloc_etherdev;
  3428. }
  3429. SET_NETDEV_DEV(netdev, &pdev->dev);
  3430. pci_set_drvdata(pdev, netdev);
  3431. adapter = netdev_priv(netdev);
  3432. adapter->netdev = netdev;
  3433. adapter->pdev = pdev;
  3434. hw = &adapter->hw;
  3435. hw->back = adapter;
  3436. adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
  3437. hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
  3438. pci_resource_len(pdev, 0));
  3439. if (!hw->hw_addr) {
  3440. err = -EIO;
  3441. goto err_ioremap;
  3442. }
  3443. for (i = 1; i <= 5; i++) {
  3444. if (pci_resource_len(pdev, i) == 0)
  3445. continue;
  3446. }
  3447. netdev->netdev_ops = &ixgbe_netdev_ops;
  3448. ixgbe_set_ethtool_ops(netdev);
  3449. netdev->watchdog_timeo = 5 * HZ;
  3450. strcpy(netdev->name, pci_name(pdev));
  3451. adapter->bd_number = cards_found;
  3452. /* Setup hw api */
  3453. memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
  3454. hw->mac.type = ii->mac;
  3455. /* EEPROM */
  3456. memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
  3457. eec = IXGBE_READ_REG(hw, IXGBE_EEC);
  3458. /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
  3459. if (!(eec & (1 << 8)))
  3460. hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
  3461. /* PHY */
  3462. memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
  3463. hw->phy.sfp_type = ixgbe_sfp_type_unknown;
  3464. /* set up this timer and work struct before calling get_invariants
  3465. * which might start the timer
  3466. */
  3467. init_timer(&adapter->sfp_timer);
  3468. adapter->sfp_timer.function = &ixgbe_sfp_timer;
  3469. adapter->sfp_timer.data = (unsigned long) adapter;
  3470. INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
  3471. err = ii->get_invariants(hw);
  3472. if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
  3473. /* start a kernel thread to watch for a module to arrive */
  3474. set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
  3475. mod_timer(&adapter->sfp_timer,
  3476. round_jiffies(jiffies + (2 * HZ)));
  3477. err = 0;
  3478. } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
  3479. DPRINTK(PROBE, ERR, "failed to load because an "
  3480. "unsupported SFP+ module type was detected.\n");
  3481. goto err_hw_init;
  3482. } else if (err) {
  3483. goto err_hw_init;
  3484. }
  3485. /* setup the private structure */
  3486. err = ixgbe_sw_init(adapter);
  3487. if (err)
  3488. goto err_sw_init;
  3489. /* reset_hw fills in the perm_addr as well */
  3490. err = hw->mac.ops.reset_hw(hw);
  3491. if (err) {
  3492. dev_err(&adapter->pdev->dev, "HW Init failed: %d\n", err);
  3493. goto err_sw_init;
  3494. }
  3495. netdev->features = NETIF_F_SG |
  3496. NETIF_F_IP_CSUM |
  3497. NETIF_F_HW_VLAN_TX |
  3498. NETIF_F_HW_VLAN_RX |
  3499. NETIF_F_HW_VLAN_FILTER;
  3500. netdev->features |= NETIF_F_IPV6_CSUM;
  3501. netdev->features |= NETIF_F_TSO;
  3502. netdev->features |= NETIF_F_TSO6;
  3503. netdev->features |= NETIF_F_GRO;
  3504. netdev->vlan_features |= NETIF_F_TSO;
  3505. netdev->vlan_features |= NETIF_F_TSO6;
  3506. netdev->vlan_features |= NETIF_F_IP_CSUM;
  3507. netdev->vlan_features |= NETIF_F_SG;
  3508. if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
  3509. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  3510. #ifdef CONFIG_IXGBE_DCB
  3511. netdev->dcbnl_ops = &dcbnl_ops;
  3512. #endif
  3513. if (pci_using_dac)
  3514. netdev->features |= NETIF_F_HIGHDMA;
  3515. /* make sure the EEPROM is good */
  3516. if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
  3517. dev_err(&pdev->dev, "The EEPROM Checksum Is Not Valid\n");
  3518. err = -EIO;
  3519. goto err_eeprom;
  3520. }
  3521. memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
  3522. memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
  3523. if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
  3524. dev_err(&pdev->dev, "invalid MAC address\n");
  3525. err = -EIO;
  3526. goto err_eeprom;
  3527. }
  3528. init_timer(&adapter->watchdog_timer);
  3529. adapter->watchdog_timer.function = &ixgbe_watchdog;
  3530. adapter->watchdog_timer.data = (unsigned long)adapter;
  3531. INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
  3532. INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
  3533. err = ixgbe_init_interrupt_scheme(adapter);
  3534. if (err)
  3535. goto err_sw_init;
  3536. /* print bus type/speed/width info */
  3537. pci_read_config_word(pdev, IXGBE_PCI_LINK_STATUS, &link_status);
  3538. link_speed = link_status & IXGBE_PCI_LINK_SPEED;
  3539. link_width = link_status & IXGBE_PCI_LINK_WIDTH;
  3540. dev_info(&pdev->dev, "(PCI Express:%s:%s) %pM\n",
  3541. ((link_speed == IXGBE_PCI_LINK_SPEED_5000) ? "5.0Gb/s" :
  3542. (link_speed == IXGBE_PCI_LINK_SPEED_2500) ? "2.5Gb/s" :
  3543. "Unknown"),
  3544. ((link_width == IXGBE_PCI_LINK_WIDTH_8) ? "Width x8" :
  3545. (link_width == IXGBE_PCI_LINK_WIDTH_4) ? "Width x4" :
  3546. (link_width == IXGBE_PCI_LINK_WIDTH_2) ? "Width x2" :
  3547. (link_width == IXGBE_PCI_LINK_WIDTH_1) ? "Width x1" :
  3548. "Unknown"),
  3549. netdev->dev_addr);
  3550. ixgbe_read_pba_num_generic(hw, &part_num);
  3551. dev_info(&pdev->dev, "MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
  3552. hw->mac.type, hw->phy.type,
  3553. (part_num >> 8), (part_num & 0xff));
  3554. if (link_width <= IXGBE_PCI_LINK_WIDTH_4) {
  3555. dev_warn(&pdev->dev, "PCI-Express bandwidth available for "
  3556. "this card is not sufficient for optimal "
  3557. "performance.\n");
  3558. dev_warn(&pdev->dev, "For optimal performance a x8 "
  3559. "PCI-Express slot is required.\n");
  3560. }
  3561. /* reset the hardware with the new settings */
  3562. hw->mac.ops.start_hw(hw);
  3563. /* link_config depends on start_hw being called at least once */
  3564. err = ixgbe_link_config(hw);
  3565. if (err) {
  3566. dev_err(&pdev->dev, "setup_link_speed FAILED %d\n", err);
  3567. goto err_register;
  3568. }
  3569. netif_carrier_off(netdev);
  3570. strcpy(netdev->name, "eth%d");
  3571. err = register_netdev(netdev);
  3572. if (err)
  3573. goto err_register;
  3574. #ifdef CONFIG_IXGBE_DCA
  3575. if (dca_add_requester(&pdev->dev) == 0) {
  3576. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  3577. /* always use CB2 mode, difference is masked
  3578. * in the CB driver */
  3579. IXGBE_WRITE_REG(hw, IXGBE_DCA_CTRL, 2);
  3580. ixgbe_setup_dca(adapter);
  3581. }
  3582. #endif
  3583. dev_info(&pdev->dev, "Intel(R) 10 Gigabit Network Connection\n");
  3584. cards_found++;
  3585. return 0;
  3586. err_register:
  3587. ixgbe_release_hw_control(adapter);
  3588. err_hw_init:
  3589. err_sw_init:
  3590. ixgbe_reset_interrupt_capability(adapter);
  3591. err_eeprom:
  3592. clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
  3593. del_timer_sync(&adapter->sfp_timer);
  3594. cancel_work_sync(&adapter->sfp_task);
  3595. iounmap(hw->hw_addr);
  3596. err_ioremap:
  3597. free_netdev(netdev);
  3598. err_alloc_etherdev:
  3599. pci_release_regions(pdev);
  3600. err_pci_reg:
  3601. err_dma:
  3602. pci_disable_device(pdev);
  3603. return err;
  3604. }
  3605. /**
  3606. * ixgbe_remove - Device Removal Routine
  3607. * @pdev: PCI device information struct
  3608. *
  3609. * ixgbe_remove is called by the PCI subsystem to alert the driver
  3610. * that it should release a PCI device. The could be caused by a
  3611. * Hot-Plug event, or because the driver is going to be removed from
  3612. * memory.
  3613. **/
  3614. static void __devexit ixgbe_remove(struct pci_dev *pdev)
  3615. {
  3616. struct net_device *netdev = pci_get_drvdata(pdev);
  3617. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3618. int err;
  3619. set_bit(__IXGBE_DOWN, &adapter->state);
  3620. /* clear the module not found bit to make sure the worker won't
  3621. * reschedule
  3622. */
  3623. clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
  3624. del_timer_sync(&adapter->watchdog_timer);
  3625. del_timer_sync(&adapter->sfp_timer);
  3626. cancel_work_sync(&adapter->watchdog_task);
  3627. cancel_work_sync(&adapter->sfp_task);
  3628. flush_scheduled_work();
  3629. #ifdef CONFIG_IXGBE_DCA
  3630. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  3631. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  3632. dca_remove_requester(&pdev->dev);
  3633. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  3634. }
  3635. #endif
  3636. if (netdev->reg_state == NETREG_REGISTERED)
  3637. unregister_netdev(netdev);
  3638. ixgbe_reset_interrupt_capability(adapter);
  3639. ixgbe_release_hw_control(adapter);
  3640. iounmap(adapter->hw.hw_addr);
  3641. pci_release_regions(pdev);
  3642. DPRINTK(PROBE, INFO, "complete\n");
  3643. kfree(adapter->tx_ring);
  3644. kfree(adapter->rx_ring);
  3645. free_netdev(netdev);
  3646. err = pci_disable_pcie_error_reporting(pdev);
  3647. if (err)
  3648. dev_err(&pdev->dev,
  3649. "pci_disable_pcie_error_reporting failed 0x%x\n", err);
  3650. pci_disable_device(pdev);
  3651. }
  3652. /**
  3653. * ixgbe_io_error_detected - called when PCI error is detected
  3654. * @pdev: Pointer to PCI device
  3655. * @state: The current pci connection state
  3656. *
  3657. * This function is called after a PCI bus error affecting
  3658. * this device has been detected.
  3659. */
  3660. static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
  3661. pci_channel_state_t state)
  3662. {
  3663. struct net_device *netdev = pci_get_drvdata(pdev);
  3664. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3665. netif_device_detach(netdev);
  3666. if (netif_running(netdev))
  3667. ixgbe_down(adapter);
  3668. pci_disable_device(pdev);
  3669. /* Request a slot reset. */
  3670. return PCI_ERS_RESULT_NEED_RESET;
  3671. }
  3672. /**
  3673. * ixgbe_io_slot_reset - called after the pci bus has been reset.
  3674. * @pdev: Pointer to PCI device
  3675. *
  3676. * Restart the card from scratch, as if from a cold-boot.
  3677. */
  3678. static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
  3679. {
  3680. struct net_device *netdev = pci_get_drvdata(pdev);
  3681. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3682. pci_ers_result_t result;
  3683. int err;
  3684. if (pci_enable_device(pdev)) {
  3685. DPRINTK(PROBE, ERR,
  3686. "Cannot re-enable PCI device after reset.\n");
  3687. result = PCI_ERS_RESULT_DISCONNECT;
  3688. } else {
  3689. pci_set_master(pdev);
  3690. pci_restore_state(pdev);
  3691. pci_enable_wake(pdev, PCI_D3hot, 0);
  3692. pci_enable_wake(pdev, PCI_D3cold, 0);
  3693. ixgbe_reset(adapter);
  3694. result = PCI_ERS_RESULT_RECOVERED;
  3695. }
  3696. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  3697. if (err) {
  3698. dev_err(&pdev->dev,
  3699. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n", err);
  3700. /* non-fatal, continue */
  3701. }
  3702. return result;
  3703. }
  3704. /**
  3705. * ixgbe_io_resume - called when traffic can start flowing again.
  3706. * @pdev: Pointer to PCI device
  3707. *
  3708. * This callback is called when the error recovery driver tells us that
  3709. * its OK to resume normal operation.
  3710. */
  3711. static void ixgbe_io_resume(struct pci_dev *pdev)
  3712. {
  3713. struct net_device *netdev = pci_get_drvdata(pdev);
  3714. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3715. if (netif_running(netdev)) {
  3716. if (ixgbe_up(adapter)) {
  3717. DPRINTK(PROBE, INFO, "ixgbe_up failed after reset\n");
  3718. return;
  3719. }
  3720. }
  3721. netif_device_attach(netdev);
  3722. }
  3723. static struct pci_error_handlers ixgbe_err_handler = {
  3724. .error_detected = ixgbe_io_error_detected,
  3725. .slot_reset = ixgbe_io_slot_reset,
  3726. .resume = ixgbe_io_resume,
  3727. };
  3728. static struct pci_driver ixgbe_driver = {
  3729. .name = ixgbe_driver_name,
  3730. .id_table = ixgbe_pci_tbl,
  3731. .probe = ixgbe_probe,
  3732. .remove = __devexit_p(ixgbe_remove),
  3733. #ifdef CONFIG_PM
  3734. .suspend = ixgbe_suspend,
  3735. .resume = ixgbe_resume,
  3736. #endif
  3737. .shutdown = ixgbe_shutdown,
  3738. .err_handler = &ixgbe_err_handler
  3739. };
  3740. /**
  3741. * ixgbe_init_module - Driver Registration Routine
  3742. *
  3743. * ixgbe_init_module is the first routine called when the driver is
  3744. * loaded. All it does is register with the PCI subsystem.
  3745. **/
  3746. static int __init ixgbe_init_module(void)
  3747. {
  3748. int ret;
  3749. printk(KERN_INFO "%s: %s - version %s\n", ixgbe_driver_name,
  3750. ixgbe_driver_string, ixgbe_driver_version);
  3751. printk(KERN_INFO "%s: %s\n", ixgbe_driver_name, ixgbe_copyright);
  3752. #ifdef CONFIG_IXGBE_DCA
  3753. dca_register_notify(&dca_notifier);
  3754. #endif
  3755. ret = pci_register_driver(&ixgbe_driver);
  3756. return ret;
  3757. }
  3758. module_init(ixgbe_init_module);
  3759. /**
  3760. * ixgbe_exit_module - Driver Exit Cleanup Routine
  3761. *
  3762. * ixgbe_exit_module is called just before the driver is removed
  3763. * from memory.
  3764. **/
  3765. static void __exit ixgbe_exit_module(void)
  3766. {
  3767. #ifdef CONFIG_IXGBE_DCA
  3768. dca_unregister_notify(&dca_notifier);
  3769. #endif
  3770. pci_unregister_driver(&ixgbe_driver);
  3771. }
  3772. #ifdef CONFIG_IXGBE_DCA
  3773. static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
  3774. void *p)
  3775. {
  3776. int ret_val;
  3777. ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
  3778. __ixgbe_notify_dca);
  3779. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  3780. }
  3781. #endif /* CONFIG_IXGBE_DCA */
  3782. module_exit(ixgbe_exit_module);
  3783. /* ixgbe_main.c */