gpio.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  44. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  45. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  46. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP730 specific GPIO registers
  66. */
  67. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  68. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  69. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  70. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  71. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  72. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  73. #define OMAP730_GPIO_DATA_INPUT 0x00
  74. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP730_GPIO_DIR_CONTROL 0x08
  76. #define OMAP730_GPIO_INT_CONTROL 0x0c
  77. #define OMAP730_GPIO_INT_MASK 0x10
  78. #define OMAP730_GPIO_INT_STATUS 0x14
  79. /*
  80. * OMAP850 specific GPIO registers
  81. */
  82. #define OMAP850_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  83. #define OMAP850_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  84. #define OMAP850_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  85. #define OMAP850_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  86. #define OMAP850_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  87. #define OMAP850_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  88. #define OMAP850_GPIO_DATA_INPUT 0x00
  89. #define OMAP850_GPIO_DATA_OUTPUT 0x04
  90. #define OMAP850_GPIO_DIR_CONTROL 0x08
  91. #define OMAP850_GPIO_INT_CONTROL 0x0c
  92. #define OMAP850_GPIO_INT_MASK 0x10
  93. #define OMAP850_GPIO_INT_STATUS 0x14
  94. /*
  95. * omap24xx specific GPIO registers
  96. */
  97. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  98. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  99. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  100. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  101. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  102. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  103. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  104. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  105. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  106. #define OMAP24XX_GPIO_REVISION 0x0000
  107. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  108. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  109. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  110. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  111. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  112. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  113. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  114. #define OMAP24XX_GPIO_CTRL 0x0030
  115. #define OMAP24XX_GPIO_OE 0x0034
  116. #define OMAP24XX_GPIO_DATAIN 0x0038
  117. #define OMAP24XX_GPIO_DATAOUT 0x003c
  118. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  119. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  120. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  121. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  122. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  123. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  124. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  125. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  126. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  127. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  128. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  129. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  130. #define OMAP4_GPIO_REVISION 0x0000
  131. #define OMAP4_GPIO_SYSCONFIG 0x0010
  132. #define OMAP4_GPIO_EOI 0x0020
  133. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  134. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  135. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  136. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  137. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  138. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  139. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  140. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  141. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  142. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  143. #define OMAP4_GPIO_SYSSTATUS 0x0104
  144. #define OMAP4_GPIO_CTRL 0x0130
  145. #define OMAP4_GPIO_OE 0x0134
  146. #define OMAP4_GPIO_DATAIN 0x0138
  147. #define OMAP4_GPIO_DATAOUT 0x013c
  148. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  149. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  150. #define OMAP4_GPIO_RISINGDETECT 0x0148
  151. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  152. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  153. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  154. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  155. #define OMAP4_GPIO_SETDATAOUT 0x0194
  156. /*
  157. * omap34xx specific GPIO registers
  158. */
  159. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  160. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  161. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  162. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  163. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  164. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  165. /*
  166. * OMAP44XX specific GPIO registers
  167. */
  168. #define OMAP44XX_GPIO1_BASE IO_ADDRESS(0x4a310000)
  169. #define OMAP44XX_GPIO2_BASE IO_ADDRESS(0x48055000)
  170. #define OMAP44XX_GPIO3_BASE IO_ADDRESS(0x48057000)
  171. #define OMAP44XX_GPIO4_BASE IO_ADDRESS(0x48059000)
  172. #define OMAP44XX_GPIO5_BASE IO_ADDRESS(0x4805B000)
  173. #define OMAP44XX_GPIO6_BASE IO_ADDRESS(0x4805D000)
  174. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  175. struct gpio_bank {
  176. void __iomem *base;
  177. u16 irq;
  178. u16 virtual_irq_start;
  179. int method;
  180. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  181. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  182. u32 suspend_wakeup;
  183. u32 saved_wakeup;
  184. #endif
  185. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  186. defined(CONFIG_ARCH_OMAP4)
  187. u32 non_wakeup_gpios;
  188. u32 enabled_non_wakeup_gpios;
  189. u32 saved_datain;
  190. u32 saved_fallingdetect;
  191. u32 saved_risingdetect;
  192. #endif
  193. u32 level_mask;
  194. spinlock_t lock;
  195. struct gpio_chip chip;
  196. struct clk *dbck;
  197. };
  198. #define METHOD_MPUIO 0
  199. #define METHOD_GPIO_1510 1
  200. #define METHOD_GPIO_1610 2
  201. #define METHOD_GPIO_730 3
  202. #define METHOD_GPIO_850 4
  203. #define METHOD_GPIO_24XX 5
  204. #ifdef CONFIG_ARCH_OMAP16XX
  205. static struct gpio_bank gpio_bank_1610[5] = {
  206. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  207. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  209. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  211. };
  212. #endif
  213. #ifdef CONFIG_ARCH_OMAP15XX
  214. static struct gpio_bank gpio_bank_1510[2] = {
  215. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  216. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  217. };
  218. #endif
  219. #ifdef CONFIG_ARCH_OMAP730
  220. static struct gpio_bank gpio_bank_730[7] = {
  221. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  222. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  223. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  224. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  225. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  226. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  227. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP850
  231. static struct gpio_bank gpio_bank_850[7] = {
  232. { OMAP_MPUIO_BASE, INT_850_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  233. { OMAP850_GPIO1_BASE, INT_850_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_850 },
  234. { OMAP850_GPIO2_BASE, INT_850_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_850 },
  235. { OMAP850_GPIO3_BASE, INT_850_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_850 },
  236. { OMAP850_GPIO4_BASE, INT_850_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_850 },
  237. { OMAP850_GPIO5_BASE, INT_850_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_850 },
  238. { OMAP850_GPIO6_BASE, INT_850_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_850 },
  239. };
  240. #endif
  241. #ifdef CONFIG_ARCH_OMAP24XX
  242. static struct gpio_bank gpio_bank_242x[4] = {
  243. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  245. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  247. };
  248. static struct gpio_bank gpio_bank_243x[5] = {
  249. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  250. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  251. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  252. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  253. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  254. };
  255. #endif
  256. #ifdef CONFIG_ARCH_OMAP34XX
  257. static struct gpio_bank gpio_bank_34xx[6] = {
  258. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  259. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  260. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  261. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  262. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  263. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  264. };
  265. #endif
  266. #ifdef CONFIG_ARCH_OMAP4
  267. static struct gpio_bank gpio_bank_44xx[6] = {
  268. { OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE, \
  269. METHOD_GPIO_24XX },
  270. { OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32, \
  271. METHOD_GPIO_24XX },
  272. { OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64, \
  273. METHOD_GPIO_24XX },
  274. { OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96, \
  275. METHOD_GPIO_24XX },
  276. { OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
  277. METHOD_GPIO_24XX },
  278. { OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
  279. METHOD_GPIO_24XX },
  280. };
  281. #endif
  282. static struct gpio_bank *gpio_bank;
  283. static int gpio_bank_count;
  284. static inline struct gpio_bank *get_gpio_bank(int gpio)
  285. {
  286. if (cpu_is_omap15xx()) {
  287. if (OMAP_GPIO_IS_MPUIO(gpio))
  288. return &gpio_bank[0];
  289. return &gpio_bank[1];
  290. }
  291. if (cpu_is_omap16xx()) {
  292. if (OMAP_GPIO_IS_MPUIO(gpio))
  293. return &gpio_bank[0];
  294. return &gpio_bank[1 + (gpio >> 4)];
  295. }
  296. if (cpu_is_omap7xx()) {
  297. if (OMAP_GPIO_IS_MPUIO(gpio))
  298. return &gpio_bank[0];
  299. return &gpio_bank[1 + (gpio >> 5)];
  300. }
  301. if (cpu_is_omap24xx())
  302. return &gpio_bank[gpio >> 5];
  303. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  304. return &gpio_bank[gpio >> 5];
  305. BUG();
  306. return NULL;
  307. }
  308. static inline int get_gpio_index(int gpio)
  309. {
  310. if (cpu_is_omap7xx())
  311. return gpio & 0x1f;
  312. if (cpu_is_omap24xx())
  313. return gpio & 0x1f;
  314. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  315. return gpio & 0x1f;
  316. return gpio & 0x0f;
  317. }
  318. static inline int gpio_valid(int gpio)
  319. {
  320. if (gpio < 0)
  321. return -1;
  322. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  323. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  324. return -1;
  325. return 0;
  326. }
  327. if (cpu_is_omap15xx() && gpio < 16)
  328. return 0;
  329. if ((cpu_is_omap16xx()) && gpio < 64)
  330. return 0;
  331. if (cpu_is_omap7xx() && gpio < 192)
  332. return 0;
  333. if (cpu_is_omap24xx() && gpio < 128)
  334. return 0;
  335. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  336. return 0;
  337. return -1;
  338. }
  339. static int check_gpio(int gpio)
  340. {
  341. if (unlikely(gpio_valid(gpio)) < 0) {
  342. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  343. dump_stack();
  344. return -1;
  345. }
  346. return 0;
  347. }
  348. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  349. {
  350. void __iomem *reg = bank->base;
  351. u32 l;
  352. switch (bank->method) {
  353. #ifdef CONFIG_ARCH_OMAP1
  354. case METHOD_MPUIO:
  355. reg += OMAP_MPUIO_IO_CNTL;
  356. break;
  357. #endif
  358. #ifdef CONFIG_ARCH_OMAP15XX
  359. case METHOD_GPIO_1510:
  360. reg += OMAP1510_GPIO_DIR_CONTROL;
  361. break;
  362. #endif
  363. #ifdef CONFIG_ARCH_OMAP16XX
  364. case METHOD_GPIO_1610:
  365. reg += OMAP1610_GPIO_DIRECTION;
  366. break;
  367. #endif
  368. #ifdef CONFIG_ARCH_OMAP730
  369. case METHOD_GPIO_730:
  370. reg += OMAP730_GPIO_DIR_CONTROL;
  371. break;
  372. #endif
  373. #ifdef CONFIG_ARCH_OMAP850
  374. case METHOD_GPIO_850:
  375. reg += OMAP850_GPIO_DIR_CONTROL;
  376. break;
  377. #endif
  378. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  379. case METHOD_GPIO_24XX:
  380. reg += OMAP24XX_GPIO_OE;
  381. break;
  382. #endif
  383. #if defined(CONFIG_ARCH_OMAP4)
  384. case METHOD_GPIO_24XX:
  385. reg += OMAP4_GPIO_OE;
  386. break;
  387. #endif
  388. default:
  389. WARN_ON(1);
  390. return;
  391. }
  392. l = __raw_readl(reg);
  393. if (is_input)
  394. l |= 1 << gpio;
  395. else
  396. l &= ~(1 << gpio);
  397. __raw_writel(l, reg);
  398. }
  399. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  400. {
  401. void __iomem *reg = bank->base;
  402. u32 l = 0;
  403. switch (bank->method) {
  404. #ifdef CONFIG_ARCH_OMAP1
  405. case METHOD_MPUIO:
  406. reg += OMAP_MPUIO_OUTPUT;
  407. l = __raw_readl(reg);
  408. if (enable)
  409. l |= 1 << gpio;
  410. else
  411. l &= ~(1 << gpio);
  412. break;
  413. #endif
  414. #ifdef CONFIG_ARCH_OMAP15XX
  415. case METHOD_GPIO_1510:
  416. reg += OMAP1510_GPIO_DATA_OUTPUT;
  417. l = __raw_readl(reg);
  418. if (enable)
  419. l |= 1 << gpio;
  420. else
  421. l &= ~(1 << gpio);
  422. break;
  423. #endif
  424. #ifdef CONFIG_ARCH_OMAP16XX
  425. case METHOD_GPIO_1610:
  426. if (enable)
  427. reg += OMAP1610_GPIO_SET_DATAOUT;
  428. else
  429. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  430. l = 1 << gpio;
  431. break;
  432. #endif
  433. #ifdef CONFIG_ARCH_OMAP730
  434. case METHOD_GPIO_730:
  435. reg += OMAP730_GPIO_DATA_OUTPUT;
  436. l = __raw_readl(reg);
  437. if (enable)
  438. l |= 1 << gpio;
  439. else
  440. l &= ~(1 << gpio);
  441. break;
  442. #endif
  443. #ifdef CONFIG_ARCH_OMAP850
  444. case METHOD_GPIO_850:
  445. reg += OMAP850_GPIO_DATA_OUTPUT;
  446. l = __raw_readl(reg);
  447. if (enable)
  448. l |= 1 << gpio;
  449. else
  450. l &= ~(1 << gpio);
  451. break;
  452. #endif
  453. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  454. case METHOD_GPIO_24XX:
  455. if (enable)
  456. reg += OMAP24XX_GPIO_SETDATAOUT;
  457. else
  458. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  459. l = 1 << gpio;
  460. break;
  461. #endif
  462. #ifdef CONFIG_ARCH_OMAP4
  463. case METHOD_GPIO_24XX:
  464. if (enable)
  465. reg += OMAP4_GPIO_SETDATAOUT;
  466. else
  467. reg += OMAP4_GPIO_CLEARDATAOUT;
  468. l = 1 << gpio;
  469. break;
  470. #endif
  471. default:
  472. WARN_ON(1);
  473. return;
  474. }
  475. __raw_writel(l, reg);
  476. }
  477. static int __omap_get_gpio_datain(int gpio)
  478. {
  479. struct gpio_bank *bank;
  480. void __iomem *reg;
  481. if (check_gpio(gpio) < 0)
  482. return -EINVAL;
  483. bank = get_gpio_bank(gpio);
  484. reg = bank->base;
  485. switch (bank->method) {
  486. #ifdef CONFIG_ARCH_OMAP1
  487. case METHOD_MPUIO:
  488. reg += OMAP_MPUIO_INPUT_LATCH;
  489. break;
  490. #endif
  491. #ifdef CONFIG_ARCH_OMAP15XX
  492. case METHOD_GPIO_1510:
  493. reg += OMAP1510_GPIO_DATA_INPUT;
  494. break;
  495. #endif
  496. #ifdef CONFIG_ARCH_OMAP16XX
  497. case METHOD_GPIO_1610:
  498. reg += OMAP1610_GPIO_DATAIN;
  499. break;
  500. #endif
  501. #ifdef CONFIG_ARCH_OMAP730
  502. case METHOD_GPIO_730:
  503. reg += OMAP730_GPIO_DATA_INPUT;
  504. break;
  505. #endif
  506. #ifdef CONFIG_ARCH_OMAP850
  507. case METHOD_GPIO_850:
  508. reg += OMAP850_GPIO_DATA_INPUT;
  509. break;
  510. #endif
  511. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  512. case METHOD_GPIO_24XX:
  513. reg += OMAP24XX_GPIO_DATAIN;
  514. break;
  515. #endif
  516. #ifdef CONFIG_ARCH_OMAP4
  517. case METHOD_GPIO_24XX:
  518. reg += OMAP4_GPIO_DATAIN;
  519. break;
  520. #endif
  521. default:
  522. return -EINVAL;
  523. }
  524. return (__raw_readl(reg)
  525. & (1 << get_gpio_index(gpio))) != 0;
  526. }
  527. #define MOD_REG_BIT(reg, bit_mask, set) \
  528. do { \
  529. int l = __raw_readl(base + reg); \
  530. if (set) l |= bit_mask; \
  531. else l &= ~bit_mask; \
  532. __raw_writel(l, base + reg); \
  533. } while(0)
  534. void omap_set_gpio_debounce(int gpio, int enable)
  535. {
  536. struct gpio_bank *bank;
  537. void __iomem *reg;
  538. unsigned long flags;
  539. u32 val, l = 1 << get_gpio_index(gpio);
  540. if (cpu_class_is_omap1())
  541. return;
  542. bank = get_gpio_bank(gpio);
  543. reg = bank->base;
  544. #ifdef CONFIG_ARCH_OMAP4
  545. reg += OMAP4_GPIO_DEBOUNCENABLE;
  546. #else
  547. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  548. #endif
  549. spin_lock_irqsave(&bank->lock, flags);
  550. val = __raw_readl(reg);
  551. if (enable && !(val & l))
  552. val |= l;
  553. else if (!enable && (val & l))
  554. val &= ~l;
  555. else
  556. goto done;
  557. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  558. if (enable)
  559. clk_enable(bank->dbck);
  560. else
  561. clk_disable(bank->dbck);
  562. }
  563. __raw_writel(val, reg);
  564. done:
  565. spin_unlock_irqrestore(&bank->lock, flags);
  566. }
  567. EXPORT_SYMBOL(omap_set_gpio_debounce);
  568. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  569. {
  570. struct gpio_bank *bank;
  571. void __iomem *reg;
  572. if (cpu_class_is_omap1())
  573. return;
  574. bank = get_gpio_bank(gpio);
  575. reg = bank->base;
  576. enc_time &= 0xff;
  577. #ifdef CONFIG_ARCH_OMAP4
  578. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  579. #else
  580. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  581. #endif
  582. __raw_writel(enc_time, reg);
  583. }
  584. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  585. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  586. defined(CONFIG_ARCH_OMAP4)
  587. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  588. int trigger)
  589. {
  590. void __iomem *base = bank->base;
  591. u32 gpio_bit = 1 << gpio;
  592. u32 val;
  593. if (cpu_is_omap44xx()) {
  594. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  595. trigger & IRQ_TYPE_LEVEL_LOW);
  596. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  597. trigger & IRQ_TYPE_LEVEL_HIGH);
  598. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  599. trigger & IRQ_TYPE_EDGE_RISING);
  600. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  601. trigger & IRQ_TYPE_EDGE_FALLING);
  602. } else {
  603. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  604. trigger & IRQ_TYPE_LEVEL_LOW);
  605. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  606. trigger & IRQ_TYPE_LEVEL_HIGH);
  607. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  608. trigger & IRQ_TYPE_EDGE_RISING);
  609. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  610. trigger & IRQ_TYPE_EDGE_FALLING);
  611. }
  612. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  613. if (cpu_is_omap44xx()) {
  614. if (trigger != 0)
  615. __raw_writel(1 << gpio, bank->base+
  616. OMAP4_GPIO_IRQWAKEN0);
  617. else {
  618. val = __raw_readl(bank->base +
  619. OMAP4_GPIO_IRQWAKEN0);
  620. __raw_writel(val & (~(1 << gpio)), bank->base +
  621. OMAP4_GPIO_IRQWAKEN0);
  622. }
  623. } else {
  624. if (trigger != 0)
  625. __raw_writel(1 << gpio, bank->base
  626. + OMAP24XX_GPIO_SETWKUENA);
  627. else
  628. __raw_writel(1 << gpio, bank->base
  629. + OMAP24XX_GPIO_CLEARWKUENA);
  630. }
  631. } else {
  632. if (trigger != 0)
  633. bank->enabled_non_wakeup_gpios |= gpio_bit;
  634. else
  635. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  636. }
  637. if (cpu_is_omap44xx()) {
  638. bank->level_mask =
  639. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  640. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  641. } else {
  642. bank->level_mask =
  643. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  644. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  645. }
  646. }
  647. #endif
  648. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  649. {
  650. void __iomem *reg = bank->base;
  651. u32 l = 0;
  652. switch (bank->method) {
  653. #ifdef CONFIG_ARCH_OMAP1
  654. case METHOD_MPUIO:
  655. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  656. l = __raw_readl(reg);
  657. if (trigger & IRQ_TYPE_EDGE_RISING)
  658. l |= 1 << gpio;
  659. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  660. l &= ~(1 << gpio);
  661. else
  662. goto bad;
  663. break;
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP15XX
  666. case METHOD_GPIO_1510:
  667. reg += OMAP1510_GPIO_INT_CONTROL;
  668. l = __raw_readl(reg);
  669. if (trigger & IRQ_TYPE_EDGE_RISING)
  670. l |= 1 << gpio;
  671. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  672. l &= ~(1 << gpio);
  673. else
  674. goto bad;
  675. break;
  676. #endif
  677. #ifdef CONFIG_ARCH_OMAP16XX
  678. case METHOD_GPIO_1610:
  679. if (gpio & 0x08)
  680. reg += OMAP1610_GPIO_EDGE_CTRL2;
  681. else
  682. reg += OMAP1610_GPIO_EDGE_CTRL1;
  683. gpio &= 0x07;
  684. l = __raw_readl(reg);
  685. l &= ~(3 << (gpio << 1));
  686. if (trigger & IRQ_TYPE_EDGE_RISING)
  687. l |= 2 << (gpio << 1);
  688. if (trigger & IRQ_TYPE_EDGE_FALLING)
  689. l |= 1 << (gpio << 1);
  690. if (trigger)
  691. /* Enable wake-up during idle for dynamic tick */
  692. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  693. else
  694. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  695. break;
  696. #endif
  697. #ifdef CONFIG_ARCH_OMAP730
  698. case METHOD_GPIO_730:
  699. reg += OMAP730_GPIO_INT_CONTROL;
  700. l = __raw_readl(reg);
  701. if (trigger & IRQ_TYPE_EDGE_RISING)
  702. l |= 1 << gpio;
  703. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  704. l &= ~(1 << gpio);
  705. else
  706. goto bad;
  707. break;
  708. #endif
  709. #ifdef CONFIG_ARCH_OMAP850
  710. case METHOD_GPIO_850:
  711. reg += OMAP850_GPIO_INT_CONTROL;
  712. l = __raw_readl(reg);
  713. if (trigger & IRQ_TYPE_EDGE_RISING)
  714. l |= 1 << gpio;
  715. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  716. l &= ~(1 << gpio);
  717. else
  718. goto bad;
  719. break;
  720. #endif
  721. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  722. defined(CONFIG_ARCH_OMAP4)
  723. case METHOD_GPIO_24XX:
  724. set_24xx_gpio_triggering(bank, gpio, trigger);
  725. break;
  726. #endif
  727. default:
  728. goto bad;
  729. }
  730. __raw_writel(l, reg);
  731. return 0;
  732. bad:
  733. return -EINVAL;
  734. }
  735. static int gpio_irq_type(unsigned irq, unsigned type)
  736. {
  737. struct gpio_bank *bank;
  738. unsigned gpio;
  739. int retval;
  740. unsigned long flags;
  741. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  742. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  743. else
  744. gpio = irq - IH_GPIO_BASE;
  745. if (check_gpio(gpio) < 0)
  746. return -EINVAL;
  747. if (type & ~IRQ_TYPE_SENSE_MASK)
  748. return -EINVAL;
  749. /* OMAP1 allows only only edge triggering */
  750. if (!cpu_class_is_omap2()
  751. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  752. return -EINVAL;
  753. bank = get_irq_chip_data(irq);
  754. spin_lock_irqsave(&bank->lock, flags);
  755. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  756. if (retval == 0) {
  757. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  758. irq_desc[irq].status |= type;
  759. }
  760. spin_unlock_irqrestore(&bank->lock, flags);
  761. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  762. __set_irq_handler_unlocked(irq, handle_level_irq);
  763. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  764. __set_irq_handler_unlocked(irq, handle_edge_irq);
  765. return retval;
  766. }
  767. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  768. {
  769. void __iomem *reg = bank->base;
  770. switch (bank->method) {
  771. #ifdef CONFIG_ARCH_OMAP1
  772. case METHOD_MPUIO:
  773. /* MPUIO irqstatus is reset by reading the status register,
  774. * so do nothing here */
  775. return;
  776. #endif
  777. #ifdef CONFIG_ARCH_OMAP15XX
  778. case METHOD_GPIO_1510:
  779. reg += OMAP1510_GPIO_INT_STATUS;
  780. break;
  781. #endif
  782. #ifdef CONFIG_ARCH_OMAP16XX
  783. case METHOD_GPIO_1610:
  784. reg += OMAP1610_GPIO_IRQSTATUS1;
  785. break;
  786. #endif
  787. #ifdef CONFIG_ARCH_OMAP730
  788. case METHOD_GPIO_730:
  789. reg += OMAP730_GPIO_INT_STATUS;
  790. break;
  791. #endif
  792. #ifdef CONFIG_ARCH_OMAP850
  793. case METHOD_GPIO_850:
  794. reg += OMAP850_GPIO_INT_STATUS;
  795. break;
  796. #endif
  797. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  798. case METHOD_GPIO_24XX:
  799. reg += OMAP24XX_GPIO_IRQSTATUS1;
  800. break;
  801. #endif
  802. #if defined(CONFIG_ARCH_OMAP4)
  803. case METHOD_GPIO_24XX:
  804. reg += OMAP4_GPIO_IRQSTATUS0;
  805. break;
  806. #endif
  807. default:
  808. WARN_ON(1);
  809. return;
  810. }
  811. __raw_writel(gpio_mask, reg);
  812. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  813. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  814. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  815. #endif
  816. #if defined(CONFIG_ARCH_OMAP4)
  817. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  818. #endif
  819. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  820. __raw_writel(gpio_mask, reg);
  821. /* Flush posted write for the irq status to avoid spurious interrupts */
  822. __raw_readl(reg);
  823. }
  824. }
  825. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  826. {
  827. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  828. }
  829. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  830. {
  831. void __iomem *reg = bank->base;
  832. int inv = 0;
  833. u32 l;
  834. u32 mask;
  835. switch (bank->method) {
  836. #ifdef CONFIG_ARCH_OMAP1
  837. case METHOD_MPUIO:
  838. reg += OMAP_MPUIO_GPIO_MASKIT;
  839. mask = 0xffff;
  840. inv = 1;
  841. break;
  842. #endif
  843. #ifdef CONFIG_ARCH_OMAP15XX
  844. case METHOD_GPIO_1510:
  845. reg += OMAP1510_GPIO_INT_MASK;
  846. mask = 0xffff;
  847. inv = 1;
  848. break;
  849. #endif
  850. #ifdef CONFIG_ARCH_OMAP16XX
  851. case METHOD_GPIO_1610:
  852. reg += OMAP1610_GPIO_IRQENABLE1;
  853. mask = 0xffff;
  854. break;
  855. #endif
  856. #ifdef CONFIG_ARCH_OMAP730
  857. case METHOD_GPIO_730:
  858. reg += OMAP730_GPIO_INT_MASK;
  859. mask = 0xffffffff;
  860. inv = 1;
  861. break;
  862. #endif
  863. #ifdef CONFIG_ARCH_OMAP850
  864. case METHOD_GPIO_850:
  865. reg += OMAP850_GPIO_INT_MASK;
  866. mask = 0xffffffff;
  867. inv = 1;
  868. break;
  869. #endif
  870. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  871. case METHOD_GPIO_24XX:
  872. reg += OMAP24XX_GPIO_IRQENABLE1;
  873. mask = 0xffffffff;
  874. break;
  875. #endif
  876. #if defined(CONFIG_ARCH_OMAP4)
  877. case METHOD_GPIO_24XX:
  878. reg += OMAP4_GPIO_IRQSTATUSSET0;
  879. mask = 0xffffffff;
  880. break;
  881. #endif
  882. default:
  883. WARN_ON(1);
  884. return 0;
  885. }
  886. l = __raw_readl(reg);
  887. if (inv)
  888. l = ~l;
  889. l &= mask;
  890. return l;
  891. }
  892. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  893. {
  894. void __iomem *reg = bank->base;
  895. u32 l;
  896. switch (bank->method) {
  897. #ifdef CONFIG_ARCH_OMAP1
  898. case METHOD_MPUIO:
  899. reg += OMAP_MPUIO_GPIO_MASKIT;
  900. l = __raw_readl(reg);
  901. if (enable)
  902. l &= ~(gpio_mask);
  903. else
  904. l |= gpio_mask;
  905. break;
  906. #endif
  907. #ifdef CONFIG_ARCH_OMAP15XX
  908. case METHOD_GPIO_1510:
  909. reg += OMAP1510_GPIO_INT_MASK;
  910. l = __raw_readl(reg);
  911. if (enable)
  912. l &= ~(gpio_mask);
  913. else
  914. l |= gpio_mask;
  915. break;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP16XX
  918. case METHOD_GPIO_1610:
  919. if (enable)
  920. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  921. else
  922. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  923. l = gpio_mask;
  924. break;
  925. #endif
  926. #ifdef CONFIG_ARCH_OMAP730
  927. case METHOD_GPIO_730:
  928. reg += OMAP730_GPIO_INT_MASK;
  929. l = __raw_readl(reg);
  930. if (enable)
  931. l &= ~(gpio_mask);
  932. else
  933. l |= gpio_mask;
  934. break;
  935. #endif
  936. #ifdef CONFIG_ARCH_OMAP850
  937. case METHOD_GPIO_850:
  938. reg += OMAP850_GPIO_INT_MASK;
  939. l = __raw_readl(reg);
  940. if (enable)
  941. l &= ~(gpio_mask);
  942. else
  943. l |= gpio_mask;
  944. break;
  945. #endif
  946. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  947. case METHOD_GPIO_24XX:
  948. if (enable)
  949. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  950. else
  951. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  952. l = gpio_mask;
  953. break;
  954. #endif
  955. #ifdef CONFIG_ARCH_OMAP4
  956. case METHOD_GPIO_24XX:
  957. if (enable)
  958. reg += OMAP4_GPIO_IRQSTATUSSET0;
  959. else
  960. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  961. l = gpio_mask;
  962. break;
  963. #endif
  964. default:
  965. WARN_ON(1);
  966. return;
  967. }
  968. __raw_writel(l, reg);
  969. }
  970. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  971. {
  972. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  973. }
  974. /*
  975. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  976. * 1510 does not seem to have a wake-up register. If JTAG is connected
  977. * to the target, system will wake up always on GPIO events. While
  978. * system is running all registered GPIO interrupts need to have wake-up
  979. * enabled. When system is suspended, only selected GPIO interrupts need
  980. * to have wake-up enabled.
  981. */
  982. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  983. {
  984. unsigned long flags;
  985. switch (bank->method) {
  986. #ifdef CONFIG_ARCH_OMAP16XX
  987. case METHOD_MPUIO:
  988. case METHOD_GPIO_1610:
  989. spin_lock_irqsave(&bank->lock, flags);
  990. if (enable)
  991. bank->suspend_wakeup |= (1 << gpio);
  992. else
  993. bank->suspend_wakeup &= ~(1 << gpio);
  994. spin_unlock_irqrestore(&bank->lock, flags);
  995. return 0;
  996. #endif
  997. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  998. defined(CONFIG_ARCH_OMAP4)
  999. case METHOD_GPIO_24XX:
  1000. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1001. printk(KERN_ERR "Unable to modify wakeup on "
  1002. "non-wakeup GPIO%d\n",
  1003. (bank - gpio_bank) * 32 + gpio);
  1004. return -EINVAL;
  1005. }
  1006. spin_lock_irqsave(&bank->lock, flags);
  1007. if (enable)
  1008. bank->suspend_wakeup |= (1 << gpio);
  1009. else
  1010. bank->suspend_wakeup &= ~(1 << gpio);
  1011. spin_unlock_irqrestore(&bank->lock, flags);
  1012. return 0;
  1013. #endif
  1014. default:
  1015. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1016. bank->method);
  1017. return -EINVAL;
  1018. }
  1019. }
  1020. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1021. {
  1022. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1023. _set_gpio_irqenable(bank, gpio, 0);
  1024. _clear_gpio_irqstatus(bank, gpio);
  1025. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1026. }
  1027. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1028. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1029. {
  1030. unsigned int gpio = irq - IH_GPIO_BASE;
  1031. struct gpio_bank *bank;
  1032. int retval;
  1033. if (check_gpio(gpio) < 0)
  1034. return -ENODEV;
  1035. bank = get_irq_chip_data(irq);
  1036. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1037. return retval;
  1038. }
  1039. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1040. {
  1041. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1042. unsigned long flags;
  1043. spin_lock_irqsave(&bank->lock, flags);
  1044. /* Set trigger to none. You need to enable the desired trigger with
  1045. * request_irq() or set_irq_type().
  1046. */
  1047. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1048. #ifdef CONFIG_ARCH_OMAP15XX
  1049. if (bank->method == METHOD_GPIO_1510) {
  1050. void __iomem *reg;
  1051. /* Claim the pin for MPU */
  1052. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1053. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1054. }
  1055. #endif
  1056. spin_unlock_irqrestore(&bank->lock, flags);
  1057. return 0;
  1058. }
  1059. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1060. {
  1061. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1062. unsigned long flags;
  1063. spin_lock_irqsave(&bank->lock, flags);
  1064. #ifdef CONFIG_ARCH_OMAP16XX
  1065. if (bank->method == METHOD_GPIO_1610) {
  1066. /* Disable wake-up during idle for dynamic tick */
  1067. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1068. __raw_writel(1 << offset, reg);
  1069. }
  1070. #endif
  1071. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1072. defined(CONFIG_ARCH_OMAP4)
  1073. if (bank->method == METHOD_GPIO_24XX) {
  1074. /* Disable wake-up during idle for dynamic tick */
  1075. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1076. __raw_writel(1 << offset, reg);
  1077. }
  1078. #endif
  1079. _reset_gpio(bank, bank->chip.base + offset);
  1080. spin_unlock_irqrestore(&bank->lock, flags);
  1081. }
  1082. /*
  1083. * We need to unmask the GPIO bank interrupt as soon as possible to
  1084. * avoid missing GPIO interrupts for other lines in the bank.
  1085. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1086. * in the bank to avoid missing nested interrupts for a GPIO line.
  1087. * If we wait to unmask individual GPIO lines in the bank after the
  1088. * line's interrupt handler has been run, we may miss some nested
  1089. * interrupts.
  1090. */
  1091. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1092. {
  1093. void __iomem *isr_reg = NULL;
  1094. u32 isr;
  1095. unsigned int gpio_irq;
  1096. struct gpio_bank *bank;
  1097. u32 retrigger = 0;
  1098. int unmasked = 0;
  1099. desc->chip->ack(irq);
  1100. bank = get_irq_data(irq);
  1101. #ifdef CONFIG_ARCH_OMAP1
  1102. if (bank->method == METHOD_MPUIO)
  1103. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1104. #endif
  1105. #ifdef CONFIG_ARCH_OMAP15XX
  1106. if (bank->method == METHOD_GPIO_1510)
  1107. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1108. #endif
  1109. #if defined(CONFIG_ARCH_OMAP16XX)
  1110. if (bank->method == METHOD_GPIO_1610)
  1111. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1112. #endif
  1113. #ifdef CONFIG_ARCH_OMAP730
  1114. if (bank->method == METHOD_GPIO_730)
  1115. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  1116. #endif
  1117. #ifdef CONFIG_ARCH_OMAP850
  1118. if (bank->method == METHOD_GPIO_850)
  1119. isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
  1120. #endif
  1121. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1122. if (bank->method == METHOD_GPIO_24XX)
  1123. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1124. #endif
  1125. #if defined(CONFIG_ARCH_OMAP4)
  1126. if (bank->method == METHOD_GPIO_24XX)
  1127. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1128. #endif
  1129. while(1) {
  1130. u32 isr_saved, level_mask = 0;
  1131. u32 enabled;
  1132. enabled = _get_gpio_irqbank_mask(bank);
  1133. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1134. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1135. isr &= 0x0000ffff;
  1136. if (cpu_class_is_omap2()) {
  1137. level_mask = bank->level_mask & enabled;
  1138. }
  1139. /* clear edge sensitive interrupts before handler(s) are
  1140. called so that we don't miss any interrupt occurred while
  1141. executing them */
  1142. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1143. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1144. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1145. /* if there is only edge sensitive GPIO pin interrupts
  1146. configured, we could unmask GPIO bank interrupt immediately */
  1147. if (!level_mask && !unmasked) {
  1148. unmasked = 1;
  1149. desc->chip->unmask(irq);
  1150. }
  1151. isr |= retrigger;
  1152. retrigger = 0;
  1153. if (!isr)
  1154. break;
  1155. gpio_irq = bank->virtual_irq_start;
  1156. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1157. if (!(isr & 1))
  1158. continue;
  1159. generic_handle_irq(gpio_irq);
  1160. }
  1161. }
  1162. /* if bank has any level sensitive GPIO pin interrupt
  1163. configured, we must unmask the bank interrupt only after
  1164. handler(s) are executed in order to avoid spurious bank
  1165. interrupt */
  1166. if (!unmasked)
  1167. desc->chip->unmask(irq);
  1168. }
  1169. static void gpio_irq_shutdown(unsigned int irq)
  1170. {
  1171. unsigned int gpio = irq - IH_GPIO_BASE;
  1172. struct gpio_bank *bank = get_irq_chip_data(irq);
  1173. _reset_gpio(bank, gpio);
  1174. }
  1175. static void gpio_ack_irq(unsigned int irq)
  1176. {
  1177. unsigned int gpio = irq - IH_GPIO_BASE;
  1178. struct gpio_bank *bank = get_irq_chip_data(irq);
  1179. _clear_gpio_irqstatus(bank, gpio);
  1180. }
  1181. static void gpio_mask_irq(unsigned int irq)
  1182. {
  1183. unsigned int gpio = irq - IH_GPIO_BASE;
  1184. struct gpio_bank *bank = get_irq_chip_data(irq);
  1185. _set_gpio_irqenable(bank, gpio, 0);
  1186. }
  1187. static void gpio_unmask_irq(unsigned int irq)
  1188. {
  1189. unsigned int gpio = irq - IH_GPIO_BASE;
  1190. struct gpio_bank *bank = get_irq_chip_data(irq);
  1191. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1192. /* For level-triggered GPIOs, the clearing must be done after
  1193. * the HW source is cleared, thus after the handler has run */
  1194. if (bank->level_mask & irq_mask) {
  1195. _set_gpio_irqenable(bank, gpio, 0);
  1196. _clear_gpio_irqstatus(bank, gpio);
  1197. }
  1198. _set_gpio_irqenable(bank, gpio, 1);
  1199. }
  1200. static struct irq_chip gpio_irq_chip = {
  1201. .name = "GPIO",
  1202. .shutdown = gpio_irq_shutdown,
  1203. .ack = gpio_ack_irq,
  1204. .mask = gpio_mask_irq,
  1205. .unmask = gpio_unmask_irq,
  1206. .set_type = gpio_irq_type,
  1207. .set_wake = gpio_wake_enable,
  1208. };
  1209. /*---------------------------------------------------------------------*/
  1210. #ifdef CONFIG_ARCH_OMAP1
  1211. /* MPUIO uses the always-on 32k clock */
  1212. static void mpuio_ack_irq(unsigned int irq)
  1213. {
  1214. /* The ISR is reset automatically, so do nothing here. */
  1215. }
  1216. static void mpuio_mask_irq(unsigned int irq)
  1217. {
  1218. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1219. struct gpio_bank *bank = get_irq_chip_data(irq);
  1220. _set_gpio_irqenable(bank, gpio, 0);
  1221. }
  1222. static void mpuio_unmask_irq(unsigned int irq)
  1223. {
  1224. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1225. struct gpio_bank *bank = get_irq_chip_data(irq);
  1226. _set_gpio_irqenable(bank, gpio, 1);
  1227. }
  1228. static struct irq_chip mpuio_irq_chip = {
  1229. .name = "MPUIO",
  1230. .ack = mpuio_ack_irq,
  1231. .mask = mpuio_mask_irq,
  1232. .unmask = mpuio_unmask_irq,
  1233. .set_type = gpio_irq_type,
  1234. #ifdef CONFIG_ARCH_OMAP16XX
  1235. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1236. .set_wake = gpio_wake_enable,
  1237. #endif
  1238. };
  1239. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1240. #ifdef CONFIG_ARCH_OMAP16XX
  1241. #include <linux/platform_device.h>
  1242. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1243. {
  1244. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1245. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1246. unsigned long flags;
  1247. spin_lock_irqsave(&bank->lock, flags);
  1248. bank->saved_wakeup = __raw_readl(mask_reg);
  1249. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1250. spin_unlock_irqrestore(&bank->lock, flags);
  1251. return 0;
  1252. }
  1253. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1254. {
  1255. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1256. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1257. unsigned long flags;
  1258. spin_lock_irqsave(&bank->lock, flags);
  1259. __raw_writel(bank->saved_wakeup, mask_reg);
  1260. spin_unlock_irqrestore(&bank->lock, flags);
  1261. return 0;
  1262. }
  1263. /* use platform_driver for this, now that there's no longer any
  1264. * point to sys_device (other than not disturbing old code).
  1265. */
  1266. static struct platform_driver omap_mpuio_driver = {
  1267. .suspend_late = omap_mpuio_suspend_late,
  1268. .resume_early = omap_mpuio_resume_early,
  1269. .driver = {
  1270. .name = "mpuio",
  1271. },
  1272. };
  1273. static struct platform_device omap_mpuio_device = {
  1274. .name = "mpuio",
  1275. .id = -1,
  1276. .dev = {
  1277. .driver = &omap_mpuio_driver.driver,
  1278. }
  1279. /* could list the /proc/iomem resources */
  1280. };
  1281. static inline void mpuio_init(void)
  1282. {
  1283. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1284. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1285. (void) platform_device_register(&omap_mpuio_device);
  1286. }
  1287. #else
  1288. static inline void mpuio_init(void) {}
  1289. #endif /* 16xx */
  1290. #else
  1291. extern struct irq_chip mpuio_irq_chip;
  1292. #define bank_is_mpuio(bank) 0
  1293. static inline void mpuio_init(void) {}
  1294. #endif
  1295. /*---------------------------------------------------------------------*/
  1296. /* REVISIT these are stupid implementations! replace by ones that
  1297. * don't switch on METHOD_* and which mostly avoid spinlocks
  1298. */
  1299. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1300. {
  1301. struct gpio_bank *bank;
  1302. unsigned long flags;
  1303. bank = container_of(chip, struct gpio_bank, chip);
  1304. spin_lock_irqsave(&bank->lock, flags);
  1305. _set_gpio_direction(bank, offset, 1);
  1306. spin_unlock_irqrestore(&bank->lock, flags);
  1307. return 0;
  1308. }
  1309. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1310. {
  1311. return __omap_get_gpio_datain(chip->base + offset);
  1312. }
  1313. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1314. {
  1315. struct gpio_bank *bank;
  1316. unsigned long flags;
  1317. bank = container_of(chip, struct gpio_bank, chip);
  1318. spin_lock_irqsave(&bank->lock, flags);
  1319. _set_gpio_dataout(bank, offset, value);
  1320. _set_gpio_direction(bank, offset, 0);
  1321. spin_unlock_irqrestore(&bank->lock, flags);
  1322. return 0;
  1323. }
  1324. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1325. {
  1326. struct gpio_bank *bank;
  1327. unsigned long flags;
  1328. bank = container_of(chip, struct gpio_bank, chip);
  1329. spin_lock_irqsave(&bank->lock, flags);
  1330. _set_gpio_dataout(bank, offset, value);
  1331. spin_unlock_irqrestore(&bank->lock, flags);
  1332. }
  1333. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1334. {
  1335. struct gpio_bank *bank;
  1336. bank = container_of(chip, struct gpio_bank, chip);
  1337. return bank->virtual_irq_start + offset;
  1338. }
  1339. /*---------------------------------------------------------------------*/
  1340. static int initialized;
  1341. #if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
  1342. static struct clk * gpio_ick;
  1343. #endif
  1344. #if defined(CONFIG_ARCH_OMAP2)
  1345. static struct clk * gpio_fck;
  1346. #endif
  1347. #if defined(CONFIG_ARCH_OMAP2430)
  1348. static struct clk * gpio5_ick;
  1349. static struct clk * gpio5_fck;
  1350. #endif
  1351. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1352. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1353. #endif
  1354. /* This lock class tells lockdep that GPIO irqs are in a different
  1355. * category than their parents, so it won't report false recursion.
  1356. */
  1357. static struct lock_class_key gpio_lock_class;
  1358. static int __init _omap_gpio_init(void)
  1359. {
  1360. int i;
  1361. int gpio = 0;
  1362. struct gpio_bank *bank;
  1363. char clk_name[11];
  1364. initialized = 1;
  1365. #if defined(CONFIG_ARCH_OMAP1)
  1366. if (cpu_is_omap15xx()) {
  1367. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1368. if (IS_ERR(gpio_ick))
  1369. printk("Could not get arm_gpio_ck\n");
  1370. else
  1371. clk_enable(gpio_ick);
  1372. }
  1373. #endif
  1374. #if defined(CONFIG_ARCH_OMAP2)
  1375. if (cpu_class_is_omap2()) {
  1376. gpio_ick = clk_get(NULL, "gpios_ick");
  1377. if (IS_ERR(gpio_ick))
  1378. printk("Could not get gpios_ick\n");
  1379. else
  1380. clk_enable(gpio_ick);
  1381. gpio_fck = clk_get(NULL, "gpios_fck");
  1382. if (IS_ERR(gpio_fck))
  1383. printk("Could not get gpios_fck\n");
  1384. else
  1385. clk_enable(gpio_fck);
  1386. /*
  1387. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1388. */
  1389. #if defined(CONFIG_ARCH_OMAP2430)
  1390. if (cpu_is_omap2430()) {
  1391. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1392. if (IS_ERR(gpio5_ick))
  1393. printk("Could not get gpio5_ick\n");
  1394. else
  1395. clk_enable(gpio5_ick);
  1396. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1397. if (IS_ERR(gpio5_fck))
  1398. printk("Could not get gpio5_fck\n");
  1399. else
  1400. clk_enable(gpio5_fck);
  1401. }
  1402. #endif
  1403. }
  1404. #endif
  1405. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1406. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1407. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1408. sprintf(clk_name, "gpio%d_ick", i + 1);
  1409. gpio_iclks[i] = clk_get(NULL, clk_name);
  1410. if (IS_ERR(gpio_iclks[i]))
  1411. printk(KERN_ERR "Could not get %s\n", clk_name);
  1412. else
  1413. clk_enable(gpio_iclks[i]);
  1414. }
  1415. }
  1416. #endif
  1417. #ifdef CONFIG_ARCH_OMAP15XX
  1418. if (cpu_is_omap15xx()) {
  1419. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1420. gpio_bank_count = 2;
  1421. gpio_bank = gpio_bank_1510;
  1422. }
  1423. #endif
  1424. #if defined(CONFIG_ARCH_OMAP16XX)
  1425. if (cpu_is_omap16xx()) {
  1426. u32 rev;
  1427. gpio_bank_count = 5;
  1428. gpio_bank = gpio_bank_1610;
  1429. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1430. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1431. (rev >> 4) & 0x0f, rev & 0x0f);
  1432. }
  1433. #endif
  1434. #ifdef CONFIG_ARCH_OMAP730
  1435. if (cpu_is_omap730()) {
  1436. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1437. gpio_bank_count = 7;
  1438. gpio_bank = gpio_bank_730;
  1439. }
  1440. #endif
  1441. #ifdef CONFIG_ARCH_OMAP850
  1442. if (cpu_is_omap850()) {
  1443. printk(KERN_INFO "OMAP850 GPIO hardware\n");
  1444. gpio_bank_count = 7;
  1445. gpio_bank = gpio_bank_850;
  1446. }
  1447. #endif
  1448. #ifdef CONFIG_ARCH_OMAP24XX
  1449. if (cpu_is_omap242x()) {
  1450. int rev;
  1451. gpio_bank_count = 4;
  1452. gpio_bank = gpio_bank_242x;
  1453. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1454. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1455. (rev >> 4) & 0x0f, rev & 0x0f);
  1456. }
  1457. if (cpu_is_omap243x()) {
  1458. int rev;
  1459. gpio_bank_count = 5;
  1460. gpio_bank = gpio_bank_243x;
  1461. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1462. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1463. (rev >> 4) & 0x0f, rev & 0x0f);
  1464. }
  1465. #endif
  1466. #ifdef CONFIG_ARCH_OMAP34XX
  1467. if (cpu_is_omap34xx()) {
  1468. int rev;
  1469. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1470. gpio_bank = gpio_bank_34xx;
  1471. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1472. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1473. (rev >> 4) & 0x0f, rev & 0x0f);
  1474. }
  1475. #endif
  1476. #ifdef CONFIG_ARCH_OMAP4
  1477. if (cpu_is_omap44xx()) {
  1478. int rev;
  1479. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1480. gpio_bank = gpio_bank_44xx;
  1481. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1482. printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
  1483. (rev >> 4) & 0x0f, rev & 0x0f);
  1484. }
  1485. #endif
  1486. for (i = 0; i < gpio_bank_count; i++) {
  1487. int j, gpio_count = 16;
  1488. bank = &gpio_bank[i];
  1489. spin_lock_init(&bank->lock);
  1490. if (bank_is_mpuio(bank))
  1491. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1492. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1493. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1494. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1495. }
  1496. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1497. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1498. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1499. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1500. }
  1501. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
  1502. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1503. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1504. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1505. }
  1506. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1507. defined(CONFIG_ARCH_OMAP4)
  1508. if (bank->method == METHOD_GPIO_24XX) {
  1509. static const u32 non_wakeup_gpios[] = {
  1510. 0xe203ffc0, 0x08700040
  1511. };
  1512. if (cpu_is_omap44xx()) {
  1513. __raw_writel(0xffffffff, bank->base +
  1514. OMAP4_GPIO_IRQSTATUSCLR0);
  1515. __raw_writew(0x0015, bank->base +
  1516. OMAP4_GPIO_SYSCONFIG);
  1517. __raw_writel(0x00000000, bank->base +
  1518. OMAP4_GPIO_DEBOUNCENABLE);
  1519. /* Initialize interface clock ungated, module enabled */
  1520. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1521. } else {
  1522. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1523. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1524. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1525. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
  1526. /* Initialize interface clock ungated, module enabled */
  1527. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1528. }
  1529. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1530. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1531. gpio_count = 32;
  1532. }
  1533. #endif
  1534. /* REVISIT eventually switch from OMAP-specific gpio structs
  1535. * over to the generic ones
  1536. */
  1537. bank->chip.request = omap_gpio_request;
  1538. bank->chip.free = omap_gpio_free;
  1539. bank->chip.direction_input = gpio_input;
  1540. bank->chip.get = gpio_get;
  1541. bank->chip.direction_output = gpio_output;
  1542. bank->chip.set = gpio_set;
  1543. bank->chip.to_irq = gpio_2irq;
  1544. if (bank_is_mpuio(bank)) {
  1545. bank->chip.label = "mpuio";
  1546. #ifdef CONFIG_ARCH_OMAP16XX
  1547. bank->chip.dev = &omap_mpuio_device.dev;
  1548. #endif
  1549. bank->chip.base = OMAP_MPUIO(0);
  1550. } else {
  1551. bank->chip.label = "gpio";
  1552. bank->chip.base = gpio;
  1553. gpio += gpio_count;
  1554. }
  1555. bank->chip.ngpio = gpio_count;
  1556. gpiochip_add(&bank->chip);
  1557. for (j = bank->virtual_irq_start;
  1558. j < bank->virtual_irq_start + gpio_count; j++) {
  1559. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1560. set_irq_chip_data(j, bank);
  1561. if (bank_is_mpuio(bank))
  1562. set_irq_chip(j, &mpuio_irq_chip);
  1563. else
  1564. set_irq_chip(j, &gpio_irq_chip);
  1565. set_irq_handler(j, handle_simple_irq);
  1566. set_irq_flags(j, IRQF_VALID);
  1567. }
  1568. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1569. set_irq_data(bank->irq, bank);
  1570. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1571. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1572. bank->dbck = clk_get(NULL, clk_name);
  1573. if (IS_ERR(bank->dbck))
  1574. printk(KERN_ERR "Could not get %s\n", clk_name);
  1575. }
  1576. }
  1577. /* Enable system clock for GPIO module.
  1578. * The CAM_CLK_CTRL *is* really the right place. */
  1579. if (cpu_is_omap16xx())
  1580. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1581. /* Enable autoidle for the OCP interface */
  1582. if (cpu_is_omap24xx())
  1583. omap_writel(1 << 0, 0x48019010);
  1584. if (cpu_is_omap34xx())
  1585. omap_writel(1 << 0, 0x48306814);
  1586. return 0;
  1587. }
  1588. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1589. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1590. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1591. {
  1592. int i;
  1593. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1594. return 0;
  1595. for (i = 0; i < gpio_bank_count; i++) {
  1596. struct gpio_bank *bank = &gpio_bank[i];
  1597. void __iomem *wake_status;
  1598. void __iomem *wake_clear;
  1599. void __iomem *wake_set;
  1600. unsigned long flags;
  1601. switch (bank->method) {
  1602. #ifdef CONFIG_ARCH_OMAP16XX
  1603. case METHOD_GPIO_1610:
  1604. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1605. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1606. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1607. break;
  1608. #endif
  1609. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1610. case METHOD_GPIO_24XX:
  1611. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1612. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1613. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1614. break;
  1615. #endif
  1616. #ifdef CONFIG_ARCH_OMAP4
  1617. case METHOD_GPIO_24XX:
  1618. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1619. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1620. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1621. break;
  1622. #endif
  1623. default:
  1624. continue;
  1625. }
  1626. spin_lock_irqsave(&bank->lock, flags);
  1627. bank->saved_wakeup = __raw_readl(wake_status);
  1628. __raw_writel(0xffffffff, wake_clear);
  1629. __raw_writel(bank->suspend_wakeup, wake_set);
  1630. spin_unlock_irqrestore(&bank->lock, flags);
  1631. }
  1632. return 0;
  1633. }
  1634. static int omap_gpio_resume(struct sys_device *dev)
  1635. {
  1636. int i;
  1637. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1638. return 0;
  1639. for (i = 0; i < gpio_bank_count; i++) {
  1640. struct gpio_bank *bank = &gpio_bank[i];
  1641. void __iomem *wake_clear;
  1642. void __iomem *wake_set;
  1643. unsigned long flags;
  1644. switch (bank->method) {
  1645. #ifdef CONFIG_ARCH_OMAP16XX
  1646. case METHOD_GPIO_1610:
  1647. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1648. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1649. break;
  1650. #endif
  1651. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1652. case METHOD_GPIO_24XX:
  1653. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1654. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1655. break;
  1656. #endif
  1657. #ifdef CONFIG_ARCH_OMAP4
  1658. case METHOD_GPIO_24XX:
  1659. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1660. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1661. break;
  1662. #endif
  1663. default:
  1664. continue;
  1665. }
  1666. spin_lock_irqsave(&bank->lock, flags);
  1667. __raw_writel(0xffffffff, wake_clear);
  1668. __raw_writel(bank->saved_wakeup, wake_set);
  1669. spin_unlock_irqrestore(&bank->lock, flags);
  1670. }
  1671. return 0;
  1672. }
  1673. static struct sysdev_class omap_gpio_sysclass = {
  1674. .name = "gpio",
  1675. .suspend = omap_gpio_suspend,
  1676. .resume = omap_gpio_resume,
  1677. };
  1678. static struct sys_device omap_gpio_device = {
  1679. .id = 0,
  1680. .cls = &omap_gpio_sysclass,
  1681. };
  1682. #endif
  1683. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
  1684. defined(CONFIG_ARCH_OMAP4)
  1685. static int workaround_enabled;
  1686. void omap2_gpio_prepare_for_retention(void)
  1687. {
  1688. int i, c = 0;
  1689. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1690. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1691. for (i = 0; i < gpio_bank_count; i++) {
  1692. struct gpio_bank *bank = &gpio_bank[i];
  1693. u32 l1, l2;
  1694. if (!(bank->enabled_non_wakeup_gpios))
  1695. continue;
  1696. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1697. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1698. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1699. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1700. #endif
  1701. #ifdef CONFIG_ARCH_OMAP4
  1702. bank->saved_datain = __raw_readl(bank->base +
  1703. OMAP4_GPIO_DATAIN);
  1704. l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
  1705. l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
  1706. #endif
  1707. bank->saved_fallingdetect = l1;
  1708. bank->saved_risingdetect = l2;
  1709. l1 &= ~bank->enabled_non_wakeup_gpios;
  1710. l2 &= ~bank->enabled_non_wakeup_gpios;
  1711. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1712. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1713. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1714. #endif
  1715. #ifdef CONFIG_ARCH_OMAP4
  1716. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1717. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1718. #endif
  1719. c++;
  1720. }
  1721. if (!c) {
  1722. workaround_enabled = 0;
  1723. return;
  1724. }
  1725. workaround_enabled = 1;
  1726. }
  1727. void omap2_gpio_resume_after_retention(void)
  1728. {
  1729. int i;
  1730. if (!workaround_enabled)
  1731. return;
  1732. for (i = 0; i < gpio_bank_count; i++) {
  1733. struct gpio_bank *bank = &gpio_bank[i];
  1734. u32 l;
  1735. if (!(bank->enabled_non_wakeup_gpios))
  1736. continue;
  1737. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1738. __raw_writel(bank->saved_fallingdetect,
  1739. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1740. __raw_writel(bank->saved_risingdetect,
  1741. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1742. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1743. #endif
  1744. #ifdef CONFIG_ARCH_OMAP4
  1745. __raw_writel(bank->saved_fallingdetect,
  1746. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1747. __raw_writel(bank->saved_risingdetect,
  1748. bank->base + OMAP4_GPIO_RISINGDETECT);
  1749. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1750. #endif
  1751. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1752. * state. If so, generate an IRQ by software. This is
  1753. * horribly racy, but it's the best we can do to work around
  1754. * this silicon bug. */
  1755. l ^= bank->saved_datain;
  1756. l &= bank->non_wakeup_gpios;
  1757. if (l) {
  1758. u32 old0, old1;
  1759. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1760. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1761. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1762. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1763. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1764. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1765. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1766. #endif
  1767. #ifdef CONFIG_ARCH_OMAP4
  1768. old0 = __raw_readl(bank->base +
  1769. OMAP4_GPIO_LEVELDETECT0);
  1770. old1 = __raw_readl(bank->base +
  1771. OMAP4_GPIO_LEVELDETECT1);
  1772. __raw_writel(old0 | l, bank->base +
  1773. OMAP4_GPIO_LEVELDETECT0);
  1774. __raw_writel(old1 | l, bank->base +
  1775. OMAP4_GPIO_LEVELDETECT1);
  1776. __raw_writel(old0, bank->base +
  1777. OMAP4_GPIO_LEVELDETECT0);
  1778. __raw_writel(old1, bank->base +
  1779. OMAP4_GPIO_LEVELDETECT1);
  1780. #endif
  1781. }
  1782. }
  1783. }
  1784. #endif
  1785. /*
  1786. * This may get called early from board specific init
  1787. * for boards that have interrupts routed via FPGA.
  1788. */
  1789. int __init omap_gpio_init(void)
  1790. {
  1791. if (!initialized)
  1792. return _omap_gpio_init();
  1793. else
  1794. return 0;
  1795. }
  1796. static int __init omap_gpio_sysinit(void)
  1797. {
  1798. int ret = 0;
  1799. if (!initialized)
  1800. ret = _omap_gpio_init();
  1801. mpuio_init();
  1802. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1803. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1804. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1805. if (ret == 0) {
  1806. ret = sysdev_class_register(&omap_gpio_sysclass);
  1807. if (ret == 0)
  1808. ret = sysdev_register(&omap_gpio_device);
  1809. }
  1810. }
  1811. #endif
  1812. return ret;
  1813. }
  1814. arch_initcall(omap_gpio_sysinit);
  1815. #ifdef CONFIG_DEBUG_FS
  1816. #include <linux/debugfs.h>
  1817. #include <linux/seq_file.h>
  1818. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1819. {
  1820. void __iomem *reg = bank->base;
  1821. switch (bank->method) {
  1822. case METHOD_MPUIO:
  1823. reg += OMAP_MPUIO_IO_CNTL;
  1824. break;
  1825. case METHOD_GPIO_1510:
  1826. reg += OMAP1510_GPIO_DIR_CONTROL;
  1827. break;
  1828. case METHOD_GPIO_1610:
  1829. reg += OMAP1610_GPIO_DIRECTION;
  1830. break;
  1831. case METHOD_GPIO_730:
  1832. reg += OMAP730_GPIO_DIR_CONTROL;
  1833. break;
  1834. case METHOD_GPIO_850:
  1835. reg += OMAP850_GPIO_DIR_CONTROL;
  1836. break;
  1837. case METHOD_GPIO_24XX:
  1838. reg += OMAP24XX_GPIO_OE;
  1839. break;
  1840. }
  1841. return __raw_readl(reg) & mask;
  1842. }
  1843. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1844. {
  1845. unsigned i, j, gpio;
  1846. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1847. struct gpio_bank *bank = gpio_bank + i;
  1848. unsigned bankwidth = 16;
  1849. u32 mask = 1;
  1850. if (bank_is_mpuio(bank))
  1851. gpio = OMAP_MPUIO(0);
  1852. else if (cpu_class_is_omap2() || cpu_is_omap730() ||
  1853. cpu_is_omap850())
  1854. bankwidth = 32;
  1855. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1856. unsigned irq, value, is_in, irqstat;
  1857. const char *label;
  1858. label = gpiochip_is_requested(&bank->chip, j);
  1859. if (!label)
  1860. continue;
  1861. irq = bank->virtual_irq_start + j;
  1862. value = gpio_get_value(gpio);
  1863. is_in = gpio_is_input(bank, mask);
  1864. if (bank_is_mpuio(bank))
  1865. seq_printf(s, "MPUIO %2d ", j);
  1866. else
  1867. seq_printf(s, "GPIO %3d ", gpio);
  1868. seq_printf(s, "(%-20.20s): %s %s",
  1869. label,
  1870. is_in ? "in " : "out",
  1871. value ? "hi" : "lo");
  1872. /* FIXME for at least omap2, show pullup/pulldown state */
  1873. irqstat = irq_desc[irq].status;
  1874. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1875. defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
  1876. if (is_in && ((bank->suspend_wakeup & mask)
  1877. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1878. char *trigger = NULL;
  1879. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1880. case IRQ_TYPE_EDGE_FALLING:
  1881. trigger = "falling";
  1882. break;
  1883. case IRQ_TYPE_EDGE_RISING:
  1884. trigger = "rising";
  1885. break;
  1886. case IRQ_TYPE_EDGE_BOTH:
  1887. trigger = "bothedge";
  1888. break;
  1889. case IRQ_TYPE_LEVEL_LOW:
  1890. trigger = "low";
  1891. break;
  1892. case IRQ_TYPE_LEVEL_HIGH:
  1893. trigger = "high";
  1894. break;
  1895. case IRQ_TYPE_NONE:
  1896. trigger = "(?)";
  1897. break;
  1898. }
  1899. seq_printf(s, ", irq-%d %-8s%s",
  1900. irq, trigger,
  1901. (bank->suspend_wakeup & mask)
  1902. ? " wakeup" : "");
  1903. }
  1904. #endif
  1905. seq_printf(s, "\n");
  1906. }
  1907. if (bank_is_mpuio(bank)) {
  1908. seq_printf(s, "\n");
  1909. gpio = 0;
  1910. }
  1911. }
  1912. return 0;
  1913. }
  1914. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1915. {
  1916. return single_open(file, dbg_gpio_show, &inode->i_private);
  1917. }
  1918. static const struct file_operations debug_fops = {
  1919. .open = dbg_gpio_open,
  1920. .read = seq_read,
  1921. .llseek = seq_lseek,
  1922. .release = single_release,
  1923. };
  1924. static int __init omap_gpio_debuginit(void)
  1925. {
  1926. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1927. NULL, NULL, &debug_fops);
  1928. return 0;
  1929. }
  1930. late_initcall(omap_gpio_debuginit);
  1931. #endif