base.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. /******************\
  59. * Internal defines *
  60. \******************/
  61. /* Module info */
  62. MODULE_AUTHOR("Jiri Slaby");
  63. MODULE_AUTHOR("Nick Kossifidis");
  64. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  65. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  66. MODULE_LICENSE("Dual BSD/GPL");
  67. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  68. /* Known PCI ids */
  69. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  70. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  71. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  72. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  73. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  74. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  75. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  76. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  77. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  78. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  79. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  80. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  81. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  85. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  86. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  87. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  88. { 0 }
  89. };
  90. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  91. /* Known SREVs */
  92. static struct ath5k_srev_name srev_names[] = {
  93. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  94. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  95. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  96. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  97. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  98. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  99. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  100. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  101. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  102. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  103. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  104. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  105. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  106. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  107. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  108. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  109. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  110. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  111. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  112. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  113. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  114. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  115. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  116. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  117. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  118. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  119. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  120. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  121. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  122. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  123. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  127. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  128. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  129. };
  130. static struct ieee80211_rate ath5k_rates[] = {
  131. { .bitrate = 10,
  132. .hw_value = ATH5K_RATE_CODE_1M, },
  133. { .bitrate = 20,
  134. .hw_value = ATH5K_RATE_CODE_2M,
  135. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  136. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  137. { .bitrate = 55,
  138. .hw_value = ATH5K_RATE_CODE_5_5M,
  139. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  140. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  141. { .bitrate = 110,
  142. .hw_value = ATH5K_RATE_CODE_11M,
  143. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  144. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  145. { .bitrate = 60,
  146. .hw_value = ATH5K_RATE_CODE_6M,
  147. .flags = 0 },
  148. { .bitrate = 90,
  149. .hw_value = ATH5K_RATE_CODE_9M,
  150. .flags = 0 },
  151. { .bitrate = 120,
  152. .hw_value = ATH5K_RATE_CODE_12M,
  153. .flags = 0 },
  154. { .bitrate = 180,
  155. .hw_value = ATH5K_RATE_CODE_18M,
  156. .flags = 0 },
  157. { .bitrate = 240,
  158. .hw_value = ATH5K_RATE_CODE_24M,
  159. .flags = 0 },
  160. { .bitrate = 360,
  161. .hw_value = ATH5K_RATE_CODE_36M,
  162. .flags = 0 },
  163. { .bitrate = 480,
  164. .hw_value = ATH5K_RATE_CODE_48M,
  165. .flags = 0 },
  166. { .bitrate = 540,
  167. .hw_value = ATH5K_RATE_CODE_54M,
  168. .flags = 0 },
  169. /* XR missing */
  170. };
  171. /*
  172. * Prototypes - PCI stack related functions
  173. */
  174. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  175. const struct pci_device_id *id);
  176. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  177. #ifdef CONFIG_PM
  178. static int ath5k_pci_suspend(struct pci_dev *pdev,
  179. pm_message_t state);
  180. static int ath5k_pci_resume(struct pci_dev *pdev);
  181. #else
  182. #define ath5k_pci_suspend NULL
  183. #define ath5k_pci_resume NULL
  184. #endif /* CONFIG_PM */
  185. static struct pci_driver ath5k_pci_driver = {
  186. .name = "ath5k_pci",
  187. .id_table = ath5k_pci_id_table,
  188. .probe = ath5k_pci_probe,
  189. .remove = __devexit_p(ath5k_pci_remove),
  190. .suspend = ath5k_pci_suspend,
  191. .resume = ath5k_pci_resume,
  192. };
  193. /*
  194. * Prototypes - MAC 802.11 stack related functions
  195. */
  196. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  197. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  198. static int ath5k_reset_wake(struct ath5k_softc *sc);
  199. static int ath5k_start(struct ieee80211_hw *hw);
  200. static void ath5k_stop(struct ieee80211_hw *hw);
  201. static int ath5k_add_interface(struct ieee80211_hw *hw,
  202. struct ieee80211_if_init_conf *conf);
  203. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  204. struct ieee80211_if_init_conf *conf);
  205. static int ath5k_config(struct ieee80211_hw *hw,
  206. struct ieee80211_conf *conf);
  207. static int ath5k_config_interface(struct ieee80211_hw *hw,
  208. struct ieee80211_vif *vif,
  209. struct ieee80211_if_conf *conf);
  210. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  211. unsigned int changed_flags,
  212. unsigned int *new_flags,
  213. int mc_count, struct dev_mc_list *mclist);
  214. static int ath5k_set_key(struct ieee80211_hw *hw,
  215. enum set_key_cmd cmd,
  216. const u8 *local_addr, const u8 *addr,
  217. struct ieee80211_key_conf *key);
  218. static int ath5k_get_stats(struct ieee80211_hw *hw,
  219. struct ieee80211_low_level_stats *stats);
  220. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_tx_queue_stats *stats);
  222. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  223. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  224. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  225. struct sk_buff *skb);
  226. static struct ieee80211_ops ath5k_hw_ops = {
  227. .tx = ath5k_tx,
  228. .start = ath5k_start,
  229. .stop = ath5k_stop,
  230. .add_interface = ath5k_add_interface,
  231. .remove_interface = ath5k_remove_interface,
  232. .config = ath5k_config,
  233. .config_interface = ath5k_config_interface,
  234. .configure_filter = ath5k_configure_filter,
  235. .set_key = ath5k_set_key,
  236. .get_stats = ath5k_get_stats,
  237. .conf_tx = NULL,
  238. .get_tx_stats = ath5k_get_tx_stats,
  239. .get_tsf = ath5k_get_tsf,
  240. .reset_tsf = ath5k_reset_tsf,
  241. };
  242. /*
  243. * Prototypes - Internal functions
  244. */
  245. /* Attach detach */
  246. static int ath5k_attach(struct pci_dev *pdev,
  247. struct ieee80211_hw *hw);
  248. static void ath5k_detach(struct pci_dev *pdev,
  249. struct ieee80211_hw *hw);
  250. /* Channel/mode setup */
  251. static inline short ath5k_ieee2mhz(short chan);
  252. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  253. struct ieee80211_channel *channels,
  254. unsigned int mode,
  255. unsigned int max);
  256. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  257. static int ath5k_chan_set(struct ath5k_softc *sc,
  258. struct ieee80211_channel *chan);
  259. static void ath5k_setcurmode(struct ath5k_softc *sc,
  260. unsigned int mode);
  261. static void ath5k_mode_setup(struct ath5k_softc *sc);
  262. /* Descriptor setup */
  263. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  264. struct pci_dev *pdev);
  265. static void ath5k_desc_free(struct ath5k_softc *sc,
  266. struct pci_dev *pdev);
  267. /* Buffers setup */
  268. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  269. struct ath5k_buf *bf);
  270. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  271. struct ath5k_buf *bf);
  272. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  273. struct ath5k_buf *bf)
  274. {
  275. BUG_ON(!bf);
  276. if (!bf->skb)
  277. return;
  278. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  279. PCI_DMA_TODEVICE);
  280. dev_kfree_skb_any(bf->skb);
  281. bf->skb = NULL;
  282. }
  283. /* Queues setup */
  284. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  285. int qtype, int subtype);
  286. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  287. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  288. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  289. struct ath5k_txq *txq);
  290. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  291. static void ath5k_txq_release(struct ath5k_softc *sc);
  292. /* Rx handling */
  293. static int ath5k_rx_start(struct ath5k_softc *sc);
  294. static void ath5k_rx_stop(struct ath5k_softc *sc);
  295. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  296. struct ath5k_desc *ds,
  297. struct sk_buff *skb,
  298. struct ath5k_rx_status *rs);
  299. static void ath5k_tasklet_rx(unsigned long data);
  300. /* Tx handling */
  301. static void ath5k_tx_processq(struct ath5k_softc *sc,
  302. struct ath5k_txq *txq);
  303. static void ath5k_tasklet_tx(unsigned long data);
  304. /* Beacon handling */
  305. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  306. struct ath5k_buf *bf);
  307. static void ath5k_beacon_send(struct ath5k_softc *sc);
  308. static void ath5k_beacon_config(struct ath5k_softc *sc);
  309. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  310. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  311. {
  312. u64 tsf = ath5k_hw_get_tsf64(ah);
  313. if ((tsf & 0x7fff) < rstamp)
  314. tsf -= 0x8000;
  315. return (tsf & ~0x7fff) | rstamp;
  316. }
  317. /* Interrupt handling */
  318. static int ath5k_init(struct ath5k_softc *sc);
  319. static int ath5k_stop_locked(struct ath5k_softc *sc);
  320. static int ath5k_stop_hw(struct ath5k_softc *sc);
  321. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  322. static void ath5k_tasklet_reset(unsigned long data);
  323. static void ath5k_calibrate(unsigned long data);
  324. /* LED functions */
  325. static int ath5k_init_leds(struct ath5k_softc *sc);
  326. static void ath5k_led_enable(struct ath5k_softc *sc);
  327. static void ath5k_led_off(struct ath5k_softc *sc);
  328. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  329. /*
  330. * Module init/exit functions
  331. */
  332. static int __init
  333. init_ath5k_pci(void)
  334. {
  335. int ret;
  336. ath5k_debug_init();
  337. ret = pci_register_driver(&ath5k_pci_driver);
  338. if (ret) {
  339. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  340. return ret;
  341. }
  342. return 0;
  343. }
  344. static void __exit
  345. exit_ath5k_pci(void)
  346. {
  347. pci_unregister_driver(&ath5k_pci_driver);
  348. ath5k_debug_finish();
  349. }
  350. module_init(init_ath5k_pci);
  351. module_exit(exit_ath5k_pci);
  352. /********************\
  353. * PCI Initialization *
  354. \********************/
  355. static const char *
  356. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  357. {
  358. const char *name = "xxxxx";
  359. unsigned int i;
  360. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  361. if (srev_names[i].sr_type != type)
  362. continue;
  363. if ((val & 0xf0) == srev_names[i].sr_val)
  364. name = srev_names[i].sr_name;
  365. if ((val & 0xff) == srev_names[i].sr_val) {
  366. name = srev_names[i].sr_name;
  367. break;
  368. }
  369. }
  370. return name;
  371. }
  372. static int __devinit
  373. ath5k_pci_probe(struct pci_dev *pdev,
  374. const struct pci_device_id *id)
  375. {
  376. void __iomem *mem;
  377. struct ath5k_softc *sc;
  378. struct ieee80211_hw *hw;
  379. int ret;
  380. u8 csz;
  381. ret = pci_enable_device(pdev);
  382. if (ret) {
  383. dev_err(&pdev->dev, "can't enable device\n");
  384. goto err;
  385. }
  386. /* XXX 32-bit addressing only */
  387. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  388. if (ret) {
  389. dev_err(&pdev->dev, "32-bit DMA not available\n");
  390. goto err_dis;
  391. }
  392. /*
  393. * Cache line size is used to size and align various
  394. * structures used to communicate with the hardware.
  395. */
  396. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  397. if (csz == 0) {
  398. /*
  399. * Linux 2.4.18 (at least) writes the cache line size
  400. * register as a 16-bit wide register which is wrong.
  401. * We must have this setup properly for rx buffer
  402. * DMA to work so force a reasonable value here if it
  403. * comes up zero.
  404. */
  405. csz = L1_CACHE_BYTES / sizeof(u32);
  406. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  407. }
  408. /*
  409. * The default setting of latency timer yields poor results,
  410. * set it to the value used by other systems. It may be worth
  411. * tweaking this setting more.
  412. */
  413. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  414. /* Enable bus mastering */
  415. pci_set_master(pdev);
  416. /*
  417. * Disable the RETRY_TIMEOUT register (0x41) to keep
  418. * PCI Tx retries from interfering with C3 CPU state.
  419. */
  420. pci_write_config_byte(pdev, 0x41, 0);
  421. ret = pci_request_region(pdev, 0, "ath5k");
  422. if (ret) {
  423. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  424. goto err_dis;
  425. }
  426. mem = pci_iomap(pdev, 0, 0);
  427. if (!mem) {
  428. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  429. ret = -EIO;
  430. goto err_reg;
  431. }
  432. /*
  433. * Allocate hw (mac80211 main struct)
  434. * and hw->priv (driver private data)
  435. */
  436. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  437. if (hw == NULL) {
  438. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  439. ret = -ENOMEM;
  440. goto err_map;
  441. }
  442. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  443. /* Initialize driver private data */
  444. SET_IEEE80211_DEV(hw, &pdev->dev);
  445. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  446. IEEE80211_HW_SIGNAL_DBM |
  447. IEEE80211_HW_NOISE_DBM;
  448. hw->wiphy->interface_modes =
  449. BIT(NL80211_IFTYPE_STATION) |
  450. BIT(NL80211_IFTYPE_ADHOC) |
  451. BIT(NL80211_IFTYPE_MESH_POINT);
  452. hw->extra_tx_headroom = 2;
  453. hw->channel_change_time = 5000;
  454. sc = hw->priv;
  455. sc->hw = hw;
  456. sc->pdev = pdev;
  457. ath5k_debug_init_device(sc);
  458. /*
  459. * Mark the device as detached to avoid processing
  460. * interrupts until setup is complete.
  461. */
  462. __set_bit(ATH_STAT_INVALID, sc->status);
  463. sc->iobase = mem; /* So we can unmap it on detach */
  464. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  465. sc->opmode = NL80211_IFTYPE_STATION;
  466. mutex_init(&sc->lock);
  467. spin_lock_init(&sc->rxbuflock);
  468. spin_lock_init(&sc->txbuflock);
  469. spin_lock_init(&sc->block);
  470. /* Set private data */
  471. pci_set_drvdata(pdev, hw);
  472. /* Setup interrupt handler */
  473. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  474. if (ret) {
  475. ATH5K_ERR(sc, "request_irq failed\n");
  476. goto err_free;
  477. }
  478. /* Initialize device */
  479. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  480. if (IS_ERR(sc->ah)) {
  481. ret = PTR_ERR(sc->ah);
  482. goto err_irq;
  483. }
  484. /* Finish private driver data initialization */
  485. ret = ath5k_attach(pdev, hw);
  486. if (ret)
  487. goto err_ah;
  488. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  489. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  490. sc->ah->ah_mac_srev,
  491. sc->ah->ah_phy_revision);
  492. if (!sc->ah->ah_single_chip) {
  493. /* Single chip radio (!RF5111) */
  494. if (sc->ah->ah_radio_5ghz_revision &&
  495. !sc->ah->ah_radio_2ghz_revision) {
  496. /* No 5GHz support -> report 2GHz radio */
  497. if (!test_bit(AR5K_MODE_11A,
  498. sc->ah->ah_capabilities.cap_mode)) {
  499. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  500. ath5k_chip_name(AR5K_VERSION_RAD,
  501. sc->ah->ah_radio_5ghz_revision),
  502. sc->ah->ah_radio_5ghz_revision);
  503. /* No 2GHz support (5110 and some
  504. * 5Ghz only cards) -> report 5Ghz radio */
  505. } else if (!test_bit(AR5K_MODE_11B,
  506. sc->ah->ah_capabilities.cap_mode)) {
  507. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  508. ath5k_chip_name(AR5K_VERSION_RAD,
  509. sc->ah->ah_radio_5ghz_revision),
  510. sc->ah->ah_radio_5ghz_revision);
  511. /* Multiband radio */
  512. } else {
  513. ATH5K_INFO(sc, "RF%s multiband radio found"
  514. " (0x%x)\n",
  515. ath5k_chip_name(AR5K_VERSION_RAD,
  516. sc->ah->ah_radio_5ghz_revision),
  517. sc->ah->ah_radio_5ghz_revision);
  518. }
  519. }
  520. /* Multi chip radio (RF5111 - RF2111) ->
  521. * report both 2GHz/5GHz radios */
  522. else if (sc->ah->ah_radio_5ghz_revision &&
  523. sc->ah->ah_radio_2ghz_revision){
  524. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  525. ath5k_chip_name(AR5K_VERSION_RAD,
  526. sc->ah->ah_radio_5ghz_revision),
  527. sc->ah->ah_radio_5ghz_revision);
  528. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  529. ath5k_chip_name(AR5K_VERSION_RAD,
  530. sc->ah->ah_radio_2ghz_revision),
  531. sc->ah->ah_radio_2ghz_revision);
  532. }
  533. }
  534. /* ready to process interrupts */
  535. __clear_bit(ATH_STAT_INVALID, sc->status);
  536. return 0;
  537. err_ah:
  538. ath5k_hw_detach(sc->ah);
  539. err_irq:
  540. free_irq(pdev->irq, sc);
  541. err_free:
  542. ieee80211_free_hw(hw);
  543. err_map:
  544. pci_iounmap(pdev, mem);
  545. err_reg:
  546. pci_release_region(pdev, 0);
  547. err_dis:
  548. pci_disable_device(pdev);
  549. err:
  550. return ret;
  551. }
  552. static void __devexit
  553. ath5k_pci_remove(struct pci_dev *pdev)
  554. {
  555. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  556. struct ath5k_softc *sc = hw->priv;
  557. ath5k_debug_finish_device(sc);
  558. ath5k_detach(pdev, hw);
  559. ath5k_hw_detach(sc->ah);
  560. free_irq(pdev->irq, sc);
  561. pci_iounmap(pdev, sc->iobase);
  562. pci_release_region(pdev, 0);
  563. pci_disable_device(pdev);
  564. ieee80211_free_hw(hw);
  565. }
  566. #ifdef CONFIG_PM
  567. static int
  568. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  569. {
  570. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  571. struct ath5k_softc *sc = hw->priv;
  572. ath5k_led_off(sc);
  573. ath5k_stop_hw(sc);
  574. free_irq(pdev->irq, sc);
  575. pci_save_state(pdev);
  576. pci_disable_device(pdev);
  577. pci_set_power_state(pdev, PCI_D3hot);
  578. return 0;
  579. }
  580. static int
  581. ath5k_pci_resume(struct pci_dev *pdev)
  582. {
  583. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  584. struct ath5k_softc *sc = hw->priv;
  585. struct ath5k_hw *ah = sc->ah;
  586. int i, err;
  587. pci_restore_state(pdev);
  588. err = pci_enable_device(pdev);
  589. if (err)
  590. return err;
  591. /*
  592. * Suspend/Resume resets the PCI configuration space, so we have to
  593. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  594. * PCI Tx retries from interfering with C3 CPU state
  595. */
  596. pci_write_config_byte(pdev, 0x41, 0);
  597. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  598. if (err) {
  599. ATH5K_ERR(sc, "request_irq failed\n");
  600. goto err_no_irq;
  601. }
  602. err = ath5k_init(sc);
  603. if (err)
  604. goto err_irq;
  605. ath5k_led_enable(sc);
  606. /*
  607. * Reset the key cache since some parts do not
  608. * reset the contents on initial power up or resume.
  609. *
  610. * FIXME: This may need to be revisited when mac80211 becomes
  611. * aware of suspend/resume.
  612. */
  613. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  614. ath5k_hw_reset_key(ah, i);
  615. return 0;
  616. err_irq:
  617. free_irq(pdev->irq, sc);
  618. err_no_irq:
  619. pci_disable_device(pdev);
  620. return err;
  621. }
  622. #endif /* CONFIG_PM */
  623. /***********************\
  624. * Driver Initialization *
  625. \***********************/
  626. static int
  627. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  628. {
  629. struct ath5k_softc *sc = hw->priv;
  630. struct ath5k_hw *ah = sc->ah;
  631. u8 mac[ETH_ALEN];
  632. unsigned int i;
  633. int ret;
  634. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  635. /*
  636. * Check if the MAC has multi-rate retry support.
  637. * We do this by trying to setup a fake extended
  638. * descriptor. MAC's that don't have support will
  639. * return false w/o doing anything. MAC's that do
  640. * support it will return true w/o doing anything.
  641. */
  642. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  643. if (ret < 0)
  644. goto err;
  645. if (ret > 0)
  646. __set_bit(ATH_STAT_MRRETRY, sc->status);
  647. /*
  648. * Reset the key cache since some parts do not
  649. * reset the contents on initial power up.
  650. */
  651. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  652. ath5k_hw_reset_key(ah, i);
  653. /*
  654. * Collect the channel list. The 802.11 layer
  655. * is resposible for filtering this list based
  656. * on settings like the phy mode and regulatory
  657. * domain restrictions.
  658. */
  659. ret = ath5k_setup_bands(hw);
  660. if (ret) {
  661. ATH5K_ERR(sc, "can't get channels\n");
  662. goto err;
  663. }
  664. /* NB: setup here so ath5k_rate_update is happy */
  665. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  666. ath5k_setcurmode(sc, AR5K_MODE_11A);
  667. else
  668. ath5k_setcurmode(sc, AR5K_MODE_11B);
  669. /*
  670. * Allocate tx+rx descriptors and populate the lists.
  671. */
  672. ret = ath5k_desc_alloc(sc, pdev);
  673. if (ret) {
  674. ATH5K_ERR(sc, "can't allocate descriptors\n");
  675. goto err;
  676. }
  677. /*
  678. * Allocate hardware transmit queues: one queue for
  679. * beacon frames and one data queue for each QoS
  680. * priority. Note that hw functions handle reseting
  681. * these queues at the needed time.
  682. */
  683. ret = ath5k_beaconq_setup(ah);
  684. if (ret < 0) {
  685. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  686. goto err_desc;
  687. }
  688. sc->bhalq = ret;
  689. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  690. if (IS_ERR(sc->txq)) {
  691. ATH5K_ERR(sc, "can't setup xmit queue\n");
  692. ret = PTR_ERR(sc->txq);
  693. goto err_bhal;
  694. }
  695. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  696. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  697. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  698. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  699. ath5k_hw_get_lladdr(ah, mac);
  700. SET_IEEE80211_PERM_ADDR(hw, mac);
  701. /* All MAC address bits matter for ACKs */
  702. memset(sc->bssidmask, 0xff, ETH_ALEN);
  703. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  704. ret = ieee80211_register_hw(hw);
  705. if (ret) {
  706. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  707. goto err_queues;
  708. }
  709. ath5k_init_leds(sc);
  710. return 0;
  711. err_queues:
  712. ath5k_txq_release(sc);
  713. err_bhal:
  714. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  715. err_desc:
  716. ath5k_desc_free(sc, pdev);
  717. err:
  718. return ret;
  719. }
  720. static void
  721. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  722. {
  723. struct ath5k_softc *sc = hw->priv;
  724. /*
  725. * NB: the order of these is important:
  726. * o call the 802.11 layer before detaching ath5k_hw to
  727. * insure callbacks into the driver to delete global
  728. * key cache entries can be handled
  729. * o reclaim the tx queue data structures after calling
  730. * the 802.11 layer as we'll get called back to reclaim
  731. * node state and potentially want to use them
  732. * o to cleanup the tx queues the hal is called, so detach
  733. * it last
  734. * XXX: ??? detach ath5k_hw ???
  735. * Other than that, it's straightforward...
  736. */
  737. ieee80211_unregister_hw(hw);
  738. ath5k_desc_free(sc, pdev);
  739. ath5k_txq_release(sc);
  740. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  741. ath5k_unregister_leds(sc);
  742. /*
  743. * NB: can't reclaim these until after ieee80211_ifdetach
  744. * returns because we'll get called back to reclaim node
  745. * state and potentially want to use them.
  746. */
  747. }
  748. /********************\
  749. * Channel/mode setup *
  750. \********************/
  751. /*
  752. * Convert IEEE channel number to MHz frequency.
  753. */
  754. static inline short
  755. ath5k_ieee2mhz(short chan)
  756. {
  757. if (chan <= 14 || chan >= 27)
  758. return ieee80211chan2mhz(chan);
  759. else
  760. return 2212 + chan * 20;
  761. }
  762. static unsigned int
  763. ath5k_copy_channels(struct ath5k_hw *ah,
  764. struct ieee80211_channel *channels,
  765. unsigned int mode,
  766. unsigned int max)
  767. {
  768. unsigned int i, count, size, chfreq, freq, ch;
  769. if (!test_bit(mode, ah->ah_modes))
  770. return 0;
  771. switch (mode) {
  772. case AR5K_MODE_11A:
  773. case AR5K_MODE_11A_TURBO:
  774. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  775. size = 220 ;
  776. chfreq = CHANNEL_5GHZ;
  777. break;
  778. case AR5K_MODE_11B:
  779. case AR5K_MODE_11G:
  780. case AR5K_MODE_11G_TURBO:
  781. size = 26;
  782. chfreq = CHANNEL_2GHZ;
  783. break;
  784. default:
  785. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  786. return 0;
  787. }
  788. for (i = 0, count = 0; i < size && max > 0; i++) {
  789. ch = i + 1 ;
  790. freq = ath5k_ieee2mhz(ch);
  791. /* Check if channel is supported by the chipset */
  792. if (!ath5k_channel_ok(ah, freq, chfreq))
  793. continue;
  794. /* Write channel info and increment counter */
  795. channels[count].center_freq = freq;
  796. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  797. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  798. switch (mode) {
  799. case AR5K_MODE_11A:
  800. case AR5K_MODE_11G:
  801. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  802. break;
  803. case AR5K_MODE_11A_TURBO:
  804. case AR5K_MODE_11G_TURBO:
  805. channels[count].hw_value = chfreq |
  806. CHANNEL_OFDM | CHANNEL_TURBO;
  807. break;
  808. case AR5K_MODE_11B:
  809. channels[count].hw_value = CHANNEL_B;
  810. }
  811. count++;
  812. max--;
  813. }
  814. return count;
  815. }
  816. static void
  817. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  818. {
  819. u8 i;
  820. for (i = 0; i < AR5K_MAX_RATES; i++)
  821. sc->rate_idx[b->band][i] = -1;
  822. for (i = 0; i < b->n_bitrates; i++) {
  823. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  824. if (b->bitrates[i].hw_value_short)
  825. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  826. }
  827. }
  828. static int
  829. ath5k_setup_bands(struct ieee80211_hw *hw)
  830. {
  831. struct ath5k_softc *sc = hw->priv;
  832. struct ath5k_hw *ah = sc->ah;
  833. struct ieee80211_supported_band *sband;
  834. int max_c, count_c = 0;
  835. int i;
  836. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  837. max_c = ARRAY_SIZE(sc->channels);
  838. /* 2GHz band */
  839. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  840. sband->band = IEEE80211_BAND_2GHZ;
  841. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  842. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  843. /* G mode */
  844. memcpy(sband->bitrates, &ath5k_rates[0],
  845. sizeof(struct ieee80211_rate) * 12);
  846. sband->n_bitrates = 12;
  847. sband->channels = sc->channels;
  848. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  849. AR5K_MODE_11G, max_c);
  850. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  851. count_c = sband->n_channels;
  852. max_c -= count_c;
  853. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  854. /* B mode */
  855. memcpy(sband->bitrates, &ath5k_rates[0],
  856. sizeof(struct ieee80211_rate) * 4);
  857. sband->n_bitrates = 4;
  858. /* 5211 only supports B rates and uses 4bit rate codes
  859. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  860. * fix them up here:
  861. */
  862. if (ah->ah_version == AR5K_AR5211) {
  863. for (i = 0; i < 4; i++) {
  864. sband->bitrates[i].hw_value =
  865. sband->bitrates[i].hw_value & 0xF;
  866. sband->bitrates[i].hw_value_short =
  867. sband->bitrates[i].hw_value_short & 0xF;
  868. }
  869. }
  870. sband->channels = sc->channels;
  871. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  872. AR5K_MODE_11B, max_c);
  873. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  874. count_c = sband->n_channels;
  875. max_c -= count_c;
  876. }
  877. ath5k_setup_rate_idx(sc, sband);
  878. /* 5GHz band, A mode */
  879. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  880. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  881. sband->band = IEEE80211_BAND_5GHZ;
  882. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  883. memcpy(sband->bitrates, &ath5k_rates[4],
  884. sizeof(struct ieee80211_rate) * 8);
  885. sband->n_bitrates = 8;
  886. sband->channels = &sc->channels[count_c];
  887. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  888. AR5K_MODE_11A, max_c);
  889. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  890. }
  891. ath5k_setup_rate_idx(sc, sband);
  892. ath5k_debug_dump_bands(sc);
  893. return 0;
  894. }
  895. /*
  896. * Set/change channels. If the channel is really being changed,
  897. * it's done by reseting the chip. To accomplish this we must
  898. * first cleanup any pending DMA, then restart stuff after a la
  899. * ath5k_init.
  900. */
  901. static int
  902. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  903. {
  904. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  905. sc->curchan->center_freq, chan->center_freq);
  906. if (chan->center_freq != sc->curchan->center_freq ||
  907. chan->hw_value != sc->curchan->hw_value) {
  908. sc->curchan = chan;
  909. sc->curband = &sc->sbands[chan->band];
  910. /*
  911. * To switch channels clear any pending DMA operations;
  912. * wait long enough for the RX fifo to drain, reset the
  913. * hardware at the new frequency, and then re-enable
  914. * the relevant bits of the h/w.
  915. */
  916. return ath5k_reset(sc, true, true);
  917. }
  918. return 0;
  919. }
  920. static void
  921. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  922. {
  923. sc->curmode = mode;
  924. if (mode == AR5K_MODE_11A) {
  925. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  926. } else {
  927. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  928. }
  929. }
  930. static void
  931. ath5k_mode_setup(struct ath5k_softc *sc)
  932. {
  933. struct ath5k_hw *ah = sc->ah;
  934. u32 rfilt;
  935. /* configure rx filter */
  936. rfilt = sc->filter_flags;
  937. ath5k_hw_set_rx_filter(ah, rfilt);
  938. if (ath5k_hw_hasbssidmask(ah))
  939. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  940. /* configure operational mode */
  941. ath5k_hw_set_opmode(ah);
  942. ath5k_hw_set_mcast_filter(ah, 0, 0);
  943. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  944. }
  945. static inline int
  946. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  947. {
  948. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  949. return sc->rate_idx[sc->curband->band][hw_rix];
  950. }
  951. /***************\
  952. * Buffers setup *
  953. \***************/
  954. static int
  955. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  956. {
  957. struct ath5k_hw *ah = sc->ah;
  958. struct sk_buff *skb = bf->skb;
  959. struct ath5k_desc *ds;
  960. if (likely(skb == NULL)) {
  961. unsigned int off;
  962. /*
  963. * Allocate buffer with headroom_needed space for the
  964. * fake physical layer header at the start.
  965. */
  966. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  967. if (unlikely(skb == NULL)) {
  968. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  969. sc->rxbufsize + sc->cachelsz - 1);
  970. return -ENOMEM;
  971. }
  972. /*
  973. * Cache-line-align. This is important (for the
  974. * 5210 at least) as not doing so causes bogus data
  975. * in rx'd frames.
  976. */
  977. off = ((unsigned long)skb->data) % sc->cachelsz;
  978. if (off != 0)
  979. skb_reserve(skb, sc->cachelsz - off);
  980. bf->skb = skb;
  981. bf->skbaddr = pci_map_single(sc->pdev,
  982. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  983. if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
  984. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  985. dev_kfree_skb(skb);
  986. bf->skb = NULL;
  987. return -ENOMEM;
  988. }
  989. }
  990. /*
  991. * Setup descriptors. For receive we always terminate
  992. * the descriptor list with a self-linked entry so we'll
  993. * not get overrun under high load (as can happen with a
  994. * 5212 when ANI processing enables PHY error frames).
  995. *
  996. * To insure the last descriptor is self-linked we create
  997. * each descriptor as self-linked and add it to the end. As
  998. * each additional descriptor is added the previous self-linked
  999. * entry is ``fixed'' naturally. This should be safe even
  1000. * if DMA is happening. When processing RX interrupts we
  1001. * never remove/process the last, self-linked, entry on the
  1002. * descriptor list. This insures the hardware always has
  1003. * someplace to write a new frame.
  1004. */
  1005. ds = bf->desc;
  1006. ds->ds_link = bf->daddr; /* link to self */
  1007. ds->ds_data = bf->skbaddr;
  1008. ah->ah_setup_rx_desc(ah, ds,
  1009. skb_tailroom(skb), /* buffer size */
  1010. 0);
  1011. if (sc->rxlink != NULL)
  1012. *sc->rxlink = bf->daddr;
  1013. sc->rxlink = &ds->ds_link;
  1014. return 0;
  1015. }
  1016. static int
  1017. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1018. {
  1019. struct ath5k_hw *ah = sc->ah;
  1020. struct ath5k_txq *txq = sc->txq;
  1021. struct ath5k_desc *ds = bf->desc;
  1022. struct sk_buff *skb = bf->skb;
  1023. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1024. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1025. int ret;
  1026. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1027. /* XXX endianness */
  1028. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1029. PCI_DMA_TODEVICE);
  1030. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1031. flags |= AR5K_TXDESC_NOACK;
  1032. pktlen = skb->len;
  1033. if (info->control.hw_key) {
  1034. keyidx = info->control.hw_key->hw_key_idx;
  1035. pktlen += info->control.icv_len;
  1036. }
  1037. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1038. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1039. (sc->power_level * 2),
  1040. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1041. info->control.retry_limit, keyidx, 0, flags, 0, 0);
  1042. if (ret)
  1043. goto err_unmap;
  1044. ds->ds_link = 0;
  1045. ds->ds_data = bf->skbaddr;
  1046. spin_lock_bh(&txq->lock);
  1047. list_add_tail(&bf->list, &txq->q);
  1048. sc->tx_stats[txq->qnum].len++;
  1049. if (txq->link == NULL) /* is this first packet? */
  1050. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1051. else /* no, so only link it */
  1052. *txq->link = bf->daddr;
  1053. txq->link = &ds->ds_link;
  1054. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1055. mmiowb();
  1056. spin_unlock_bh(&txq->lock);
  1057. return 0;
  1058. err_unmap:
  1059. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1060. return ret;
  1061. }
  1062. /*******************\
  1063. * Descriptors setup *
  1064. \*******************/
  1065. static int
  1066. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1067. {
  1068. struct ath5k_desc *ds;
  1069. struct ath5k_buf *bf;
  1070. dma_addr_t da;
  1071. unsigned int i;
  1072. int ret;
  1073. /* allocate descriptors */
  1074. sc->desc_len = sizeof(struct ath5k_desc) *
  1075. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1076. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1077. if (sc->desc == NULL) {
  1078. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1079. ret = -ENOMEM;
  1080. goto err;
  1081. }
  1082. ds = sc->desc;
  1083. da = sc->desc_daddr;
  1084. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1085. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1086. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1087. sizeof(struct ath5k_buf), GFP_KERNEL);
  1088. if (bf == NULL) {
  1089. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1090. ret = -ENOMEM;
  1091. goto err_free;
  1092. }
  1093. sc->bufptr = bf;
  1094. INIT_LIST_HEAD(&sc->rxbuf);
  1095. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1096. bf->desc = ds;
  1097. bf->daddr = da;
  1098. list_add_tail(&bf->list, &sc->rxbuf);
  1099. }
  1100. INIT_LIST_HEAD(&sc->txbuf);
  1101. sc->txbuf_len = ATH_TXBUF;
  1102. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1103. da += sizeof(*ds)) {
  1104. bf->desc = ds;
  1105. bf->daddr = da;
  1106. list_add_tail(&bf->list, &sc->txbuf);
  1107. }
  1108. /* beacon buffer */
  1109. bf->desc = ds;
  1110. bf->daddr = da;
  1111. sc->bbuf = bf;
  1112. return 0;
  1113. err_free:
  1114. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1115. err:
  1116. sc->desc = NULL;
  1117. return ret;
  1118. }
  1119. static void
  1120. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1121. {
  1122. struct ath5k_buf *bf;
  1123. ath5k_txbuf_free(sc, sc->bbuf);
  1124. list_for_each_entry(bf, &sc->txbuf, list)
  1125. ath5k_txbuf_free(sc, bf);
  1126. list_for_each_entry(bf, &sc->rxbuf, list)
  1127. ath5k_txbuf_free(sc, bf);
  1128. /* Free memory associated with all descriptors */
  1129. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1130. kfree(sc->bufptr);
  1131. sc->bufptr = NULL;
  1132. }
  1133. /**************\
  1134. * Queues setup *
  1135. \**************/
  1136. static struct ath5k_txq *
  1137. ath5k_txq_setup(struct ath5k_softc *sc,
  1138. int qtype, int subtype)
  1139. {
  1140. struct ath5k_hw *ah = sc->ah;
  1141. struct ath5k_txq *txq;
  1142. struct ath5k_txq_info qi = {
  1143. .tqi_subtype = subtype,
  1144. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1145. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1146. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1147. };
  1148. int qnum;
  1149. /*
  1150. * Enable interrupts only for EOL and DESC conditions.
  1151. * We mark tx descriptors to receive a DESC interrupt
  1152. * when a tx queue gets deep; otherwise waiting for the
  1153. * EOL to reap descriptors. Note that this is done to
  1154. * reduce interrupt load and this only defers reaping
  1155. * descriptors, never transmitting frames. Aside from
  1156. * reducing interrupts this also permits more concurrency.
  1157. * The only potential downside is if the tx queue backs
  1158. * up in which case the top half of the kernel may backup
  1159. * due to a lack of tx descriptors.
  1160. */
  1161. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1162. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1163. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1164. if (qnum < 0) {
  1165. /*
  1166. * NB: don't print a message, this happens
  1167. * normally on parts with too few tx queues
  1168. */
  1169. return ERR_PTR(qnum);
  1170. }
  1171. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1172. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1173. qnum, ARRAY_SIZE(sc->txqs));
  1174. ath5k_hw_release_tx_queue(ah, qnum);
  1175. return ERR_PTR(-EINVAL);
  1176. }
  1177. txq = &sc->txqs[qnum];
  1178. if (!txq->setup) {
  1179. txq->qnum = qnum;
  1180. txq->link = NULL;
  1181. INIT_LIST_HEAD(&txq->q);
  1182. spin_lock_init(&txq->lock);
  1183. txq->setup = true;
  1184. }
  1185. return &sc->txqs[qnum];
  1186. }
  1187. static int
  1188. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1189. {
  1190. struct ath5k_txq_info qi = {
  1191. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1192. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1193. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1194. /* NB: for dynamic turbo, don't enable any other interrupts */
  1195. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1196. };
  1197. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1198. }
  1199. static int
  1200. ath5k_beaconq_config(struct ath5k_softc *sc)
  1201. {
  1202. struct ath5k_hw *ah = sc->ah;
  1203. struct ath5k_txq_info qi;
  1204. int ret;
  1205. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1206. if (ret)
  1207. return ret;
  1208. if (sc->opmode == NL80211_IFTYPE_AP ||
  1209. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1210. /*
  1211. * Always burst out beacon and CAB traffic
  1212. * (aifs = cwmin = cwmax = 0)
  1213. */
  1214. qi.tqi_aifs = 0;
  1215. qi.tqi_cw_min = 0;
  1216. qi.tqi_cw_max = 0;
  1217. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1218. /*
  1219. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1220. */
  1221. qi.tqi_aifs = 0;
  1222. qi.tqi_cw_min = 0;
  1223. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1224. }
  1225. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1226. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1227. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1228. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1229. if (ret) {
  1230. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1231. "hardware queue!\n", __func__);
  1232. return ret;
  1233. }
  1234. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1235. }
  1236. static void
  1237. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1238. {
  1239. struct ath5k_buf *bf, *bf0;
  1240. /*
  1241. * NB: this assumes output has been stopped and
  1242. * we do not need to block ath5k_tx_tasklet
  1243. */
  1244. spin_lock_bh(&txq->lock);
  1245. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1246. ath5k_debug_printtxbuf(sc, bf);
  1247. ath5k_txbuf_free(sc, bf);
  1248. spin_lock_bh(&sc->txbuflock);
  1249. sc->tx_stats[txq->qnum].len--;
  1250. list_move_tail(&bf->list, &sc->txbuf);
  1251. sc->txbuf_len++;
  1252. spin_unlock_bh(&sc->txbuflock);
  1253. }
  1254. txq->link = NULL;
  1255. spin_unlock_bh(&txq->lock);
  1256. }
  1257. /*
  1258. * Drain the transmit queues and reclaim resources.
  1259. */
  1260. static void
  1261. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1262. {
  1263. struct ath5k_hw *ah = sc->ah;
  1264. unsigned int i;
  1265. /* XXX return value */
  1266. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1267. /* don't touch the hardware if marked invalid */
  1268. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1269. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1270. ath5k_hw_get_txdp(ah, sc->bhalq));
  1271. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1272. if (sc->txqs[i].setup) {
  1273. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1274. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1275. "link %p\n",
  1276. sc->txqs[i].qnum,
  1277. ath5k_hw_get_txdp(ah,
  1278. sc->txqs[i].qnum),
  1279. sc->txqs[i].link);
  1280. }
  1281. }
  1282. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1283. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1284. if (sc->txqs[i].setup)
  1285. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1286. }
  1287. static void
  1288. ath5k_txq_release(struct ath5k_softc *sc)
  1289. {
  1290. struct ath5k_txq *txq = sc->txqs;
  1291. unsigned int i;
  1292. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1293. if (txq->setup) {
  1294. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1295. txq->setup = false;
  1296. }
  1297. }
  1298. /*************\
  1299. * RX Handling *
  1300. \*************/
  1301. /*
  1302. * Enable the receive h/w following a reset.
  1303. */
  1304. static int
  1305. ath5k_rx_start(struct ath5k_softc *sc)
  1306. {
  1307. struct ath5k_hw *ah = sc->ah;
  1308. struct ath5k_buf *bf;
  1309. int ret;
  1310. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1311. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1312. sc->cachelsz, sc->rxbufsize);
  1313. sc->rxlink = NULL;
  1314. spin_lock_bh(&sc->rxbuflock);
  1315. list_for_each_entry(bf, &sc->rxbuf, list) {
  1316. ret = ath5k_rxbuf_setup(sc, bf);
  1317. if (ret != 0) {
  1318. spin_unlock_bh(&sc->rxbuflock);
  1319. goto err;
  1320. }
  1321. }
  1322. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1323. spin_unlock_bh(&sc->rxbuflock);
  1324. ath5k_hw_set_rxdp(ah, bf->daddr);
  1325. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1326. ath5k_mode_setup(sc); /* set filters, etc. */
  1327. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1328. return 0;
  1329. err:
  1330. return ret;
  1331. }
  1332. /*
  1333. * Disable the receive h/w in preparation for a reset.
  1334. */
  1335. static void
  1336. ath5k_rx_stop(struct ath5k_softc *sc)
  1337. {
  1338. struct ath5k_hw *ah = sc->ah;
  1339. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1340. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1341. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1342. ath5k_debug_printrxbuffs(sc, ah);
  1343. sc->rxlink = NULL; /* just in case */
  1344. }
  1345. static unsigned int
  1346. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1347. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1348. {
  1349. struct ieee80211_hdr *hdr = (void *)skb->data;
  1350. unsigned int keyix, hlen;
  1351. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1352. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1353. return RX_FLAG_DECRYPTED;
  1354. /* Apparently when a default key is used to decrypt the packet
  1355. the hw does not set the index used to decrypt. In such cases
  1356. get the index from the packet. */
  1357. hlen = ieee80211_hdrlen(hdr->frame_control);
  1358. if (ieee80211_has_protected(hdr->frame_control) &&
  1359. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1360. skb->len >= hlen + 4) {
  1361. keyix = skb->data[hlen + 3] >> 6;
  1362. if (test_bit(keyix, sc->keymap))
  1363. return RX_FLAG_DECRYPTED;
  1364. }
  1365. return 0;
  1366. }
  1367. static void
  1368. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1369. struct ieee80211_rx_status *rxs)
  1370. {
  1371. u64 tsf, bc_tstamp;
  1372. u32 hw_tu;
  1373. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1374. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1375. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1376. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1377. /*
  1378. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1379. * have updated the local TSF. We have to work around various
  1380. * hardware bugs, though...
  1381. */
  1382. tsf = ath5k_hw_get_tsf64(sc->ah);
  1383. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1384. hw_tu = TSF_TO_TU(tsf);
  1385. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1386. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1387. (unsigned long long)bc_tstamp,
  1388. (unsigned long long)rxs->mactime,
  1389. (unsigned long long)(rxs->mactime - bc_tstamp),
  1390. (unsigned long long)tsf);
  1391. /*
  1392. * Sometimes the HW will give us a wrong tstamp in the rx
  1393. * status, causing the timestamp extension to go wrong.
  1394. * (This seems to happen especially with beacon frames bigger
  1395. * than 78 byte (incl. FCS))
  1396. * But we know that the receive timestamp must be later than the
  1397. * timestamp of the beacon since HW must have synced to that.
  1398. *
  1399. * NOTE: here we assume mactime to be after the frame was
  1400. * received, not like mac80211 which defines it at the start.
  1401. */
  1402. if (bc_tstamp > rxs->mactime) {
  1403. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1404. "fixing mactime from %llx to %llx\n",
  1405. (unsigned long long)rxs->mactime,
  1406. (unsigned long long)tsf);
  1407. rxs->mactime = tsf;
  1408. }
  1409. /*
  1410. * Local TSF might have moved higher than our beacon timers,
  1411. * in that case we have to update them to continue sending
  1412. * beacons. This also takes care of synchronizing beacon sending
  1413. * times with other stations.
  1414. */
  1415. if (hw_tu >= sc->nexttbtt)
  1416. ath5k_beacon_update_timers(sc, bc_tstamp);
  1417. }
  1418. }
  1419. static void
  1420. ath5k_tasklet_rx(unsigned long data)
  1421. {
  1422. struct ieee80211_rx_status rxs = {};
  1423. struct ath5k_rx_status rs = {};
  1424. struct sk_buff *skb;
  1425. struct ath5k_softc *sc = (void *)data;
  1426. struct ath5k_buf *bf, *bf_last;
  1427. struct ath5k_desc *ds;
  1428. int ret;
  1429. int hdrlen;
  1430. int pad;
  1431. spin_lock(&sc->rxbuflock);
  1432. if (list_empty(&sc->rxbuf)) {
  1433. ATH5K_WARN(sc, "empty rx buf pool\n");
  1434. goto unlock;
  1435. }
  1436. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1437. do {
  1438. rxs.flag = 0;
  1439. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1440. BUG_ON(bf->skb == NULL);
  1441. skb = bf->skb;
  1442. ds = bf->desc;
  1443. /*
  1444. * last buffer must not be freed to ensure proper hardware
  1445. * function. When the hardware finishes also a packet next to
  1446. * it, we are sure, it doesn't use it anymore and we can go on.
  1447. */
  1448. if (bf_last == bf)
  1449. bf->flags |= 1;
  1450. if (bf->flags) {
  1451. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1452. struct ath5k_buf, list);
  1453. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1454. &rs);
  1455. if (ret)
  1456. break;
  1457. bf->flags &= ~1;
  1458. /* skip the overwritten one (even status is martian) */
  1459. goto next;
  1460. }
  1461. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1462. if (unlikely(ret == -EINPROGRESS))
  1463. break;
  1464. else if (unlikely(ret)) {
  1465. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1466. spin_unlock(&sc->rxbuflock);
  1467. return;
  1468. }
  1469. if (unlikely(rs.rs_more)) {
  1470. ATH5K_WARN(sc, "unsupported jumbo\n");
  1471. goto next;
  1472. }
  1473. if (unlikely(rs.rs_status)) {
  1474. if (rs.rs_status & AR5K_RXERR_PHY)
  1475. goto next;
  1476. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1477. /*
  1478. * Decrypt error. If the error occurred
  1479. * because there was no hardware key, then
  1480. * let the frame through so the upper layers
  1481. * can process it. This is necessary for 5210
  1482. * parts which have no way to setup a ``clear''
  1483. * key cache entry.
  1484. *
  1485. * XXX do key cache faulting
  1486. */
  1487. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1488. !(rs.rs_status & AR5K_RXERR_CRC))
  1489. goto accept;
  1490. }
  1491. if (rs.rs_status & AR5K_RXERR_MIC) {
  1492. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1493. goto accept;
  1494. }
  1495. /* let crypto-error packets fall through in MNTR */
  1496. if ((rs.rs_status &
  1497. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1498. sc->opmode != NL80211_IFTYPE_MONITOR)
  1499. goto next;
  1500. }
  1501. accept:
  1502. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1503. PCI_DMA_FROMDEVICE);
  1504. bf->skb = NULL;
  1505. skb_put(skb, rs.rs_datalen);
  1506. /*
  1507. * the hardware adds a padding to 4 byte boundaries between
  1508. * the header and the payload data if the header length is
  1509. * not multiples of 4 - remove it
  1510. */
  1511. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1512. if (hdrlen & 3) {
  1513. pad = hdrlen % 4;
  1514. memmove(skb->data + pad, skb->data, hdrlen);
  1515. skb_pull(skb, pad);
  1516. }
  1517. /*
  1518. * always extend the mac timestamp, since this information is
  1519. * also needed for proper IBSS merging.
  1520. *
  1521. * XXX: it might be too late to do it here, since rs_tstamp is
  1522. * 15bit only. that means TSF extension has to be done within
  1523. * 32768usec (about 32ms). it might be necessary to move this to
  1524. * the interrupt handler, like it is done in madwifi.
  1525. *
  1526. * Unfortunately we don't know when the hardware takes the rx
  1527. * timestamp (beginning of phy frame, data frame, end of rx?).
  1528. * The only thing we know is that it is hardware specific...
  1529. * On AR5213 it seems the rx timestamp is at the end of the
  1530. * frame, but i'm not sure.
  1531. *
  1532. * NOTE: mac80211 defines mactime at the beginning of the first
  1533. * data symbol. Since we don't have any time references it's
  1534. * impossible to comply to that. This affects IBSS merge only
  1535. * right now, so it's not too bad...
  1536. */
  1537. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1538. rxs.flag |= RX_FLAG_TSFT;
  1539. rxs.freq = sc->curchan->center_freq;
  1540. rxs.band = sc->curband->band;
  1541. rxs.noise = sc->ah->ah_noise_floor;
  1542. rxs.signal = rxs.noise + rs.rs_rssi;
  1543. rxs.qual = rs.rs_rssi * 100 / 64;
  1544. rxs.antenna = rs.rs_antenna;
  1545. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1546. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1547. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1548. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1549. rxs.flag |= RX_FLAG_SHORTPRE;
  1550. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1551. /* check beacons in IBSS mode */
  1552. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1553. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1554. __ieee80211_rx(sc->hw, skb, &rxs);
  1555. next:
  1556. list_move_tail(&bf->list, &sc->rxbuf);
  1557. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1558. unlock:
  1559. spin_unlock(&sc->rxbuflock);
  1560. }
  1561. /*************\
  1562. * TX Handling *
  1563. \*************/
  1564. static void
  1565. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1566. {
  1567. struct ath5k_tx_status ts = {};
  1568. struct ath5k_buf *bf, *bf0;
  1569. struct ath5k_desc *ds;
  1570. struct sk_buff *skb;
  1571. struct ieee80211_tx_info *info;
  1572. int ret;
  1573. spin_lock(&txq->lock);
  1574. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1575. ds = bf->desc;
  1576. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1577. if (unlikely(ret == -EINPROGRESS))
  1578. break;
  1579. else if (unlikely(ret)) {
  1580. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1581. ret, txq->qnum);
  1582. break;
  1583. }
  1584. skb = bf->skb;
  1585. info = IEEE80211_SKB_CB(skb);
  1586. bf->skb = NULL;
  1587. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1588. PCI_DMA_TODEVICE);
  1589. info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
  1590. if (unlikely(ts.ts_status)) {
  1591. sc->ll_stats.dot11ACKFailureCount++;
  1592. if (ts.ts_status & AR5K_TXERR_XRETRY)
  1593. info->status.excessive_retries = 1;
  1594. else if (ts.ts_status & AR5K_TXERR_FILT)
  1595. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1596. } else {
  1597. info->flags |= IEEE80211_TX_STAT_ACK;
  1598. info->status.ack_signal = ts.ts_rssi;
  1599. }
  1600. ieee80211_tx_status(sc->hw, skb);
  1601. sc->tx_stats[txq->qnum].count++;
  1602. spin_lock(&sc->txbuflock);
  1603. sc->tx_stats[txq->qnum].len--;
  1604. list_move_tail(&bf->list, &sc->txbuf);
  1605. sc->txbuf_len++;
  1606. spin_unlock(&sc->txbuflock);
  1607. }
  1608. if (likely(list_empty(&txq->q)))
  1609. txq->link = NULL;
  1610. spin_unlock(&txq->lock);
  1611. if (sc->txbuf_len > ATH_TXBUF / 5)
  1612. ieee80211_wake_queues(sc->hw);
  1613. }
  1614. static void
  1615. ath5k_tasklet_tx(unsigned long data)
  1616. {
  1617. struct ath5k_softc *sc = (void *)data;
  1618. ath5k_tx_processq(sc, sc->txq);
  1619. }
  1620. /*****************\
  1621. * Beacon handling *
  1622. \*****************/
  1623. /*
  1624. * Setup the beacon frame for transmit.
  1625. */
  1626. static int
  1627. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1628. {
  1629. struct sk_buff *skb = bf->skb;
  1630. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1631. struct ath5k_hw *ah = sc->ah;
  1632. struct ath5k_desc *ds;
  1633. int ret, antenna = 0;
  1634. u32 flags;
  1635. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1636. PCI_DMA_TODEVICE);
  1637. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1638. "skbaddr %llx\n", skb, skb->data, skb->len,
  1639. (unsigned long long)bf->skbaddr);
  1640. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1641. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1642. return -EIO;
  1643. }
  1644. ds = bf->desc;
  1645. flags = AR5K_TXDESC_NOACK;
  1646. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1647. ds->ds_link = bf->daddr; /* self-linked */
  1648. flags |= AR5K_TXDESC_VEOL;
  1649. /*
  1650. * Let hardware handle antenna switching if txantenna is not set
  1651. */
  1652. } else {
  1653. ds->ds_link = 0;
  1654. /*
  1655. * Switch antenna every 4 beacons if txantenna is not set
  1656. * XXX assumes two antennas
  1657. */
  1658. if (antenna == 0)
  1659. antenna = sc->bsent & 4 ? 2 : 1;
  1660. }
  1661. ds->ds_data = bf->skbaddr;
  1662. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1663. ieee80211_get_hdrlen_from_skb(skb),
  1664. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1665. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1666. 1, AR5K_TXKEYIX_INVALID,
  1667. antenna, flags, 0, 0);
  1668. if (ret)
  1669. goto err_unmap;
  1670. return 0;
  1671. err_unmap:
  1672. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1673. return ret;
  1674. }
  1675. /*
  1676. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1677. * frame contents are done as needed and the slot time is
  1678. * also adjusted based on current state.
  1679. *
  1680. * this is usually called from interrupt context (ath5k_intr())
  1681. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1682. * can be called from a tasklet and user context
  1683. */
  1684. static void
  1685. ath5k_beacon_send(struct ath5k_softc *sc)
  1686. {
  1687. struct ath5k_buf *bf = sc->bbuf;
  1688. struct ath5k_hw *ah = sc->ah;
  1689. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1690. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1691. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1692. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1693. return;
  1694. }
  1695. /*
  1696. * Check if the previous beacon has gone out. If
  1697. * not don't don't try to post another, skip this
  1698. * period and wait for the next. Missed beacons
  1699. * indicate a problem and should not occur. If we
  1700. * miss too many consecutive beacons reset the device.
  1701. */
  1702. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1703. sc->bmisscount++;
  1704. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1705. "missed %u consecutive beacons\n", sc->bmisscount);
  1706. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1707. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1708. "stuck beacon time (%u missed)\n",
  1709. sc->bmisscount);
  1710. tasklet_schedule(&sc->restq);
  1711. }
  1712. return;
  1713. }
  1714. if (unlikely(sc->bmisscount != 0)) {
  1715. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1716. "resume beacon xmit after %u misses\n",
  1717. sc->bmisscount);
  1718. sc->bmisscount = 0;
  1719. }
  1720. /*
  1721. * Stop any current dma and put the new frame on the queue.
  1722. * This should never fail since we check above that no frames
  1723. * are still pending on the queue.
  1724. */
  1725. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1726. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1727. /* NB: hw still stops DMA, so proceed */
  1728. }
  1729. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1730. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1731. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1732. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1733. sc->bsent++;
  1734. }
  1735. /**
  1736. * ath5k_beacon_update_timers - update beacon timers
  1737. *
  1738. * @sc: struct ath5k_softc pointer we are operating on
  1739. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1740. * beacon timer update based on the current HW TSF.
  1741. *
  1742. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1743. * of a received beacon or the current local hardware TSF and write it to the
  1744. * beacon timer registers.
  1745. *
  1746. * This is called in a variety of situations, e.g. when a beacon is received,
  1747. * when a TSF update has been detected, but also when an new IBSS is created or
  1748. * when we otherwise know we have to update the timers, but we keep it in this
  1749. * function to have it all together in one place.
  1750. */
  1751. static void
  1752. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1753. {
  1754. struct ath5k_hw *ah = sc->ah;
  1755. u32 nexttbtt, intval, hw_tu, bc_tu;
  1756. u64 hw_tsf;
  1757. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1758. if (WARN_ON(!intval))
  1759. return;
  1760. /* beacon TSF converted to TU */
  1761. bc_tu = TSF_TO_TU(bc_tsf);
  1762. /* current TSF converted to TU */
  1763. hw_tsf = ath5k_hw_get_tsf64(ah);
  1764. hw_tu = TSF_TO_TU(hw_tsf);
  1765. #define FUDGE 3
  1766. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1767. if (bc_tsf == -1) {
  1768. /*
  1769. * no beacons received, called internally.
  1770. * just need to refresh timers based on HW TSF.
  1771. */
  1772. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1773. } else if (bc_tsf == 0) {
  1774. /*
  1775. * no beacon received, probably called by ath5k_reset_tsf().
  1776. * reset TSF to start with 0.
  1777. */
  1778. nexttbtt = intval;
  1779. intval |= AR5K_BEACON_RESET_TSF;
  1780. } else if (bc_tsf > hw_tsf) {
  1781. /*
  1782. * beacon received, SW merge happend but HW TSF not yet updated.
  1783. * not possible to reconfigure timers yet, but next time we
  1784. * receive a beacon with the same BSSID, the hardware will
  1785. * automatically update the TSF and then we need to reconfigure
  1786. * the timers.
  1787. */
  1788. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1789. "need to wait for HW TSF sync\n");
  1790. return;
  1791. } else {
  1792. /*
  1793. * most important case for beacon synchronization between STA.
  1794. *
  1795. * beacon received and HW TSF has been already updated by HW.
  1796. * update next TBTT based on the TSF of the beacon, but make
  1797. * sure it is ahead of our local TSF timer.
  1798. */
  1799. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1800. }
  1801. #undef FUDGE
  1802. sc->nexttbtt = nexttbtt;
  1803. intval |= AR5K_BEACON_ENA;
  1804. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1805. /*
  1806. * debugging output last in order to preserve the time critical aspect
  1807. * of this function
  1808. */
  1809. if (bc_tsf == -1)
  1810. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1811. "reconfigured timers based on HW TSF\n");
  1812. else if (bc_tsf == 0)
  1813. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1814. "reset HW TSF and timers\n");
  1815. else
  1816. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1817. "updated timers based on beacon TSF\n");
  1818. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1819. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1820. (unsigned long long) bc_tsf,
  1821. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1822. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1823. intval & AR5K_BEACON_PERIOD,
  1824. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1825. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1826. }
  1827. /**
  1828. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1829. *
  1830. * @sc: struct ath5k_softc pointer we are operating on
  1831. *
  1832. * When operating in station mode we want to receive a BMISS interrupt when we
  1833. * stop seeing beacons from the AP we've associated with so we can look for
  1834. * another AP to associate with.
  1835. *
  1836. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1837. * interrupts to detect TSF updates only.
  1838. *
  1839. * AP mode is missing.
  1840. */
  1841. static void
  1842. ath5k_beacon_config(struct ath5k_softc *sc)
  1843. {
  1844. struct ath5k_hw *ah = sc->ah;
  1845. ath5k_hw_set_imr(ah, 0);
  1846. sc->bmisscount = 0;
  1847. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1848. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1849. sc->imask |= AR5K_INT_BMISS;
  1850. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1851. /*
  1852. * In IBSS mode we use a self-linked tx descriptor and let the
  1853. * hardware send the beacons automatically. We have to load it
  1854. * only once here.
  1855. * We use the SWBA interrupt only to keep track of the beacon
  1856. * timers in order to detect automatic TSF updates.
  1857. */
  1858. ath5k_beaconq_config(sc);
  1859. sc->imask |= AR5K_INT_SWBA;
  1860. if (ath5k_hw_hasveol(ah)) {
  1861. spin_lock(&sc->block);
  1862. ath5k_beacon_send(sc);
  1863. spin_unlock(&sc->block);
  1864. }
  1865. }
  1866. /* TODO else AP */
  1867. ath5k_hw_set_imr(ah, sc->imask);
  1868. }
  1869. /********************\
  1870. * Interrupt handling *
  1871. \********************/
  1872. static int
  1873. ath5k_init(struct ath5k_softc *sc)
  1874. {
  1875. int ret;
  1876. mutex_lock(&sc->lock);
  1877. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1878. /*
  1879. * Stop anything previously setup. This is safe
  1880. * no matter this is the first time through or not.
  1881. */
  1882. ath5k_stop_locked(sc);
  1883. /*
  1884. * The basic interface to setting the hardware in a good
  1885. * state is ``reset''. On return the hardware is known to
  1886. * be powered up and with interrupts disabled. This must
  1887. * be followed by initialization of the appropriate bits
  1888. * and then setup of the interrupt mask.
  1889. */
  1890. sc->curchan = sc->hw->conf.channel;
  1891. sc->curband = &sc->sbands[sc->curchan->band];
  1892. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1893. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
  1894. AR5K_INT_MIB;
  1895. ret = ath5k_reset(sc, false, false);
  1896. if (ret)
  1897. goto done;
  1898. /* Set ack to be sent at low bit-rates */
  1899. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1900. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1901. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1902. ret = 0;
  1903. done:
  1904. mmiowb();
  1905. mutex_unlock(&sc->lock);
  1906. return ret;
  1907. }
  1908. static int
  1909. ath5k_stop_locked(struct ath5k_softc *sc)
  1910. {
  1911. struct ath5k_hw *ah = sc->ah;
  1912. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1913. test_bit(ATH_STAT_INVALID, sc->status));
  1914. /*
  1915. * Shutdown the hardware and driver:
  1916. * stop output from above
  1917. * disable interrupts
  1918. * turn off timers
  1919. * turn off the radio
  1920. * clear transmit machinery
  1921. * clear receive machinery
  1922. * drain and release tx queues
  1923. * reclaim beacon resources
  1924. * power down hardware
  1925. *
  1926. * Note that some of this work is not possible if the
  1927. * hardware is gone (invalid).
  1928. */
  1929. ieee80211_stop_queues(sc->hw);
  1930. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1931. ath5k_led_off(sc);
  1932. ath5k_hw_set_imr(ah, 0);
  1933. synchronize_irq(sc->pdev->irq);
  1934. }
  1935. ath5k_txq_cleanup(sc);
  1936. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  1937. ath5k_rx_stop(sc);
  1938. ath5k_hw_phy_disable(ah);
  1939. } else
  1940. sc->rxlink = NULL;
  1941. return 0;
  1942. }
  1943. /*
  1944. * Stop the device, grabbing the top-level lock to protect
  1945. * against concurrent entry through ath5k_init (which can happen
  1946. * if another thread does a system call and the thread doing the
  1947. * stop is preempted).
  1948. */
  1949. static int
  1950. ath5k_stop_hw(struct ath5k_softc *sc)
  1951. {
  1952. int ret;
  1953. mutex_lock(&sc->lock);
  1954. ret = ath5k_stop_locked(sc);
  1955. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  1956. /*
  1957. * Set the chip in full sleep mode. Note that we are
  1958. * careful to do this only when bringing the interface
  1959. * completely to a stop. When the chip is in this state
  1960. * it must be carefully woken up or references to
  1961. * registers in the PCI clock domain may freeze the bus
  1962. * (and system). This varies by chip and is mostly an
  1963. * issue with newer parts that go to sleep more quickly.
  1964. */
  1965. if (sc->ah->ah_mac_srev >= 0x78) {
  1966. /*
  1967. * XXX
  1968. * don't put newer MAC revisions > 7.8 to sleep because
  1969. * of the above mentioned problems
  1970. */
  1971. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  1972. "not putting device to sleep\n");
  1973. } else {
  1974. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1975. "putting device to full sleep\n");
  1976. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  1977. }
  1978. }
  1979. ath5k_txbuf_free(sc, sc->bbuf);
  1980. mmiowb();
  1981. mutex_unlock(&sc->lock);
  1982. del_timer_sync(&sc->calib_tim);
  1983. tasklet_kill(&sc->rxtq);
  1984. tasklet_kill(&sc->txtq);
  1985. tasklet_kill(&sc->restq);
  1986. return ret;
  1987. }
  1988. static irqreturn_t
  1989. ath5k_intr(int irq, void *dev_id)
  1990. {
  1991. struct ath5k_softc *sc = dev_id;
  1992. struct ath5k_hw *ah = sc->ah;
  1993. enum ath5k_int status;
  1994. unsigned int counter = 1000;
  1995. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1996. !ath5k_hw_is_intr_pending(ah)))
  1997. return IRQ_NONE;
  1998. do {
  1999. /*
  2000. * Figure out the reason(s) for the interrupt. Note
  2001. * that get_isr returns a pseudo-ISR that may include
  2002. * bits we haven't explicitly enabled so we mask the
  2003. * value to insure we only process bits we requested.
  2004. */
  2005. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2006. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2007. status, sc->imask);
  2008. status &= sc->imask; /* discard unasked for bits */
  2009. if (unlikely(status & AR5K_INT_FATAL)) {
  2010. /*
  2011. * Fatal errors are unrecoverable.
  2012. * Typically these are caused by DMA errors.
  2013. */
  2014. tasklet_schedule(&sc->restq);
  2015. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2016. tasklet_schedule(&sc->restq);
  2017. } else {
  2018. if (status & AR5K_INT_SWBA) {
  2019. /*
  2020. * Software beacon alert--time to send a beacon.
  2021. * Handle beacon transmission directly; deferring
  2022. * this is too slow to meet timing constraints
  2023. * under load.
  2024. *
  2025. * In IBSS mode we use this interrupt just to
  2026. * keep track of the next TBTT (target beacon
  2027. * transmission time) in order to detect wether
  2028. * automatic TSF updates happened.
  2029. */
  2030. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2031. /* XXX: only if VEOL suppported */
  2032. u64 tsf = ath5k_hw_get_tsf64(ah);
  2033. sc->nexttbtt += sc->bintval;
  2034. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2035. "SWBA nexttbtt: %x hw_tu: %x "
  2036. "TSF: %llx\n",
  2037. sc->nexttbtt,
  2038. TSF_TO_TU(tsf),
  2039. (unsigned long long) tsf);
  2040. } else {
  2041. spin_lock(&sc->block);
  2042. ath5k_beacon_send(sc);
  2043. spin_unlock(&sc->block);
  2044. }
  2045. }
  2046. if (status & AR5K_INT_RXEOL) {
  2047. /*
  2048. * NB: the hardware should re-read the link when
  2049. * RXE bit is written, but it doesn't work at
  2050. * least on older hardware revs.
  2051. */
  2052. sc->rxlink = NULL;
  2053. }
  2054. if (status & AR5K_INT_TXURN) {
  2055. /* bump tx trigger level */
  2056. ath5k_hw_update_tx_triglevel(ah, true);
  2057. }
  2058. if (status & AR5K_INT_RX)
  2059. tasklet_schedule(&sc->rxtq);
  2060. if (status & AR5K_INT_TX)
  2061. tasklet_schedule(&sc->txtq);
  2062. if (status & AR5K_INT_BMISS) {
  2063. }
  2064. if (status & AR5K_INT_MIB) {
  2065. /*
  2066. * These stats are also used for ANI i think
  2067. * so how about updating them more often ?
  2068. */
  2069. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2070. }
  2071. }
  2072. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2073. if (unlikely(!counter))
  2074. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2075. return IRQ_HANDLED;
  2076. }
  2077. static void
  2078. ath5k_tasklet_reset(unsigned long data)
  2079. {
  2080. struct ath5k_softc *sc = (void *)data;
  2081. ath5k_reset_wake(sc);
  2082. }
  2083. /*
  2084. * Periodically recalibrate the PHY to account
  2085. * for temperature/environment changes.
  2086. */
  2087. static void
  2088. ath5k_calibrate(unsigned long data)
  2089. {
  2090. struct ath5k_softc *sc = (void *)data;
  2091. struct ath5k_hw *ah = sc->ah;
  2092. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2093. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2094. sc->curchan->hw_value);
  2095. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2096. /*
  2097. * Rfgain is out of bounds, reset the chip
  2098. * to load new gain values.
  2099. */
  2100. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2101. ath5k_reset_wake(sc);
  2102. }
  2103. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2104. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2105. ieee80211_frequency_to_channel(
  2106. sc->curchan->center_freq));
  2107. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2108. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2109. }
  2110. /***************\
  2111. * LED functions *
  2112. \***************/
  2113. static void
  2114. ath5k_led_enable(struct ath5k_softc *sc)
  2115. {
  2116. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2117. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2118. ath5k_led_off(sc);
  2119. }
  2120. }
  2121. static void
  2122. ath5k_led_on(struct ath5k_softc *sc)
  2123. {
  2124. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2125. return;
  2126. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2127. }
  2128. static void
  2129. ath5k_led_off(struct ath5k_softc *sc)
  2130. {
  2131. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2132. return;
  2133. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2134. }
  2135. static void
  2136. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2137. enum led_brightness brightness)
  2138. {
  2139. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2140. led_dev);
  2141. if (brightness == LED_OFF)
  2142. ath5k_led_off(led->sc);
  2143. else
  2144. ath5k_led_on(led->sc);
  2145. }
  2146. static int
  2147. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2148. const char *name, char *trigger)
  2149. {
  2150. int err;
  2151. led->sc = sc;
  2152. strncpy(led->name, name, sizeof(led->name));
  2153. led->led_dev.name = led->name;
  2154. led->led_dev.default_trigger = trigger;
  2155. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2156. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2157. if (err)
  2158. {
  2159. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2160. led->sc = NULL;
  2161. }
  2162. return err;
  2163. }
  2164. static void
  2165. ath5k_unregister_led(struct ath5k_led *led)
  2166. {
  2167. if (!led->sc)
  2168. return;
  2169. led_classdev_unregister(&led->led_dev);
  2170. ath5k_led_off(led->sc);
  2171. led->sc = NULL;
  2172. }
  2173. static void
  2174. ath5k_unregister_leds(struct ath5k_softc *sc)
  2175. {
  2176. ath5k_unregister_led(&sc->rx_led);
  2177. ath5k_unregister_led(&sc->tx_led);
  2178. }
  2179. static int
  2180. ath5k_init_leds(struct ath5k_softc *sc)
  2181. {
  2182. int ret = 0;
  2183. struct ieee80211_hw *hw = sc->hw;
  2184. struct pci_dev *pdev = sc->pdev;
  2185. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2186. /*
  2187. * Auto-enable soft led processing for IBM cards and for
  2188. * 5211 minipci cards.
  2189. */
  2190. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2191. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2192. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2193. sc->led_pin = 0;
  2194. sc->led_on = 0; /* active low */
  2195. }
  2196. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2197. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2198. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2199. sc->led_pin = 1;
  2200. sc->led_on = 1; /* active high */
  2201. }
  2202. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2203. goto out;
  2204. ath5k_led_enable(sc);
  2205. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2206. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2207. ieee80211_get_rx_led_name(hw));
  2208. if (ret)
  2209. goto out;
  2210. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2211. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2212. ieee80211_get_tx_led_name(hw));
  2213. out:
  2214. return ret;
  2215. }
  2216. /********************\
  2217. * Mac80211 functions *
  2218. \********************/
  2219. static int
  2220. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2221. {
  2222. struct ath5k_softc *sc = hw->priv;
  2223. struct ath5k_buf *bf;
  2224. unsigned long flags;
  2225. int hdrlen;
  2226. int pad;
  2227. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2228. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2229. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2230. /*
  2231. * the hardware expects the header padded to 4 byte boundaries
  2232. * if this is not the case we add the padding after the header
  2233. */
  2234. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2235. if (hdrlen & 3) {
  2236. pad = hdrlen % 4;
  2237. if (skb_headroom(skb) < pad) {
  2238. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2239. " headroom to pad %d\n", hdrlen, pad);
  2240. return -1;
  2241. }
  2242. skb_push(skb, pad);
  2243. memmove(skb->data, skb->data+pad, hdrlen);
  2244. }
  2245. spin_lock_irqsave(&sc->txbuflock, flags);
  2246. if (list_empty(&sc->txbuf)) {
  2247. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2248. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2249. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2250. return -1;
  2251. }
  2252. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2253. list_del(&bf->list);
  2254. sc->txbuf_len--;
  2255. if (list_empty(&sc->txbuf))
  2256. ieee80211_stop_queues(hw);
  2257. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2258. bf->skb = skb;
  2259. if (ath5k_txbuf_setup(sc, bf)) {
  2260. bf->skb = NULL;
  2261. spin_lock_irqsave(&sc->txbuflock, flags);
  2262. list_add_tail(&bf->list, &sc->txbuf);
  2263. sc->txbuf_len++;
  2264. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2265. dev_kfree_skb_any(skb);
  2266. return 0;
  2267. }
  2268. return 0;
  2269. }
  2270. static int
  2271. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2272. {
  2273. struct ath5k_hw *ah = sc->ah;
  2274. int ret;
  2275. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2276. if (stop) {
  2277. ath5k_hw_set_imr(ah, 0);
  2278. ath5k_txq_cleanup(sc);
  2279. ath5k_rx_stop(sc);
  2280. }
  2281. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2282. if (ret) {
  2283. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2284. goto err;
  2285. }
  2286. /*
  2287. * This is needed only to setup initial state
  2288. * but it's best done after a reset.
  2289. */
  2290. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2291. ret = ath5k_rx_start(sc);
  2292. if (ret) {
  2293. ATH5K_ERR(sc, "can't start recv logic\n");
  2294. goto err;
  2295. }
  2296. /*
  2297. * Change channels and update the h/w rate map if we're switching;
  2298. * e.g. 11a to 11b/g.
  2299. *
  2300. * We may be doing a reset in response to an ioctl that changes the
  2301. * channel so update any state that might change as a result.
  2302. *
  2303. * XXX needed?
  2304. */
  2305. /* ath5k_chan_change(sc, c); */
  2306. ath5k_beacon_config(sc);
  2307. /* intrs are enabled by ath5k_beacon_config */
  2308. return 0;
  2309. err:
  2310. return ret;
  2311. }
  2312. static int
  2313. ath5k_reset_wake(struct ath5k_softc *sc)
  2314. {
  2315. int ret;
  2316. ret = ath5k_reset(sc, true, true);
  2317. if (!ret)
  2318. ieee80211_wake_queues(sc->hw);
  2319. return ret;
  2320. }
  2321. static int ath5k_start(struct ieee80211_hw *hw)
  2322. {
  2323. return ath5k_init(hw->priv);
  2324. }
  2325. static void ath5k_stop(struct ieee80211_hw *hw)
  2326. {
  2327. ath5k_stop_hw(hw->priv);
  2328. }
  2329. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2330. struct ieee80211_if_init_conf *conf)
  2331. {
  2332. struct ath5k_softc *sc = hw->priv;
  2333. int ret;
  2334. mutex_lock(&sc->lock);
  2335. if (sc->vif) {
  2336. ret = 0;
  2337. goto end;
  2338. }
  2339. sc->vif = conf->vif;
  2340. switch (conf->type) {
  2341. case NL80211_IFTYPE_STATION:
  2342. case NL80211_IFTYPE_ADHOC:
  2343. case NL80211_IFTYPE_MONITOR:
  2344. sc->opmode = conf->type;
  2345. break;
  2346. default:
  2347. ret = -EOPNOTSUPP;
  2348. goto end;
  2349. }
  2350. /* Set to a reasonable value. Note that this will
  2351. * be set to mac80211's value at ath5k_config(). */
  2352. sc->bintval = 1000;
  2353. ret = 0;
  2354. end:
  2355. mutex_unlock(&sc->lock);
  2356. return ret;
  2357. }
  2358. static void
  2359. ath5k_remove_interface(struct ieee80211_hw *hw,
  2360. struct ieee80211_if_init_conf *conf)
  2361. {
  2362. struct ath5k_softc *sc = hw->priv;
  2363. mutex_lock(&sc->lock);
  2364. if (sc->vif != conf->vif)
  2365. goto end;
  2366. sc->vif = NULL;
  2367. end:
  2368. mutex_unlock(&sc->lock);
  2369. }
  2370. /*
  2371. * TODO: Phy disable/diversity etc
  2372. */
  2373. static int
  2374. ath5k_config(struct ieee80211_hw *hw,
  2375. struct ieee80211_conf *conf)
  2376. {
  2377. struct ath5k_softc *sc = hw->priv;
  2378. sc->bintval = conf->beacon_int;
  2379. sc->power_level = conf->power_level;
  2380. return ath5k_chan_set(sc, conf->channel);
  2381. }
  2382. static int
  2383. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2384. struct ieee80211_if_conf *conf)
  2385. {
  2386. struct ath5k_softc *sc = hw->priv;
  2387. struct ath5k_hw *ah = sc->ah;
  2388. int ret;
  2389. mutex_lock(&sc->lock);
  2390. if (sc->vif != vif) {
  2391. ret = -EIO;
  2392. goto unlock;
  2393. }
  2394. if (conf->bssid) {
  2395. /* Cache for later use during resets */
  2396. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2397. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2398. * a clean way of letting us retrieve this yet. */
  2399. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2400. mmiowb();
  2401. }
  2402. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2403. vif->type == NL80211_IFTYPE_ADHOC) {
  2404. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2405. if (!beacon) {
  2406. ret = -ENOMEM;
  2407. goto unlock;
  2408. }
  2409. /* call old handler for now */
  2410. ath5k_beacon_update(hw, beacon);
  2411. }
  2412. mutex_unlock(&sc->lock);
  2413. return ath5k_reset_wake(sc);
  2414. unlock:
  2415. mutex_unlock(&sc->lock);
  2416. return ret;
  2417. }
  2418. #define SUPPORTED_FIF_FLAGS \
  2419. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2420. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2421. FIF_BCN_PRBRESP_PROMISC
  2422. /*
  2423. * o always accept unicast, broadcast, and multicast traffic
  2424. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2425. * says it should be
  2426. * o maintain current state of phy ofdm or phy cck error reception.
  2427. * If the hardware detects any of these type of errors then
  2428. * ath5k_hw_get_rx_filter() will pass to us the respective
  2429. * hardware filters to be able to receive these type of frames.
  2430. * o probe request frames are accepted only when operating in
  2431. * hostap, adhoc, or monitor modes
  2432. * o enable promiscuous mode according to the interface state
  2433. * o accept beacons:
  2434. * - when operating in adhoc mode so the 802.11 layer creates
  2435. * node table entries for peers,
  2436. * - when operating in station mode for collecting rssi data when
  2437. * the station is otherwise quiet, or
  2438. * - when scanning
  2439. */
  2440. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2441. unsigned int changed_flags,
  2442. unsigned int *new_flags,
  2443. int mc_count, struct dev_mc_list *mclist)
  2444. {
  2445. struct ath5k_softc *sc = hw->priv;
  2446. struct ath5k_hw *ah = sc->ah;
  2447. u32 mfilt[2], val, rfilt;
  2448. u8 pos;
  2449. int i;
  2450. mfilt[0] = 0;
  2451. mfilt[1] = 0;
  2452. /* Only deal with supported flags */
  2453. changed_flags &= SUPPORTED_FIF_FLAGS;
  2454. *new_flags &= SUPPORTED_FIF_FLAGS;
  2455. /* If HW detects any phy or radar errors, leave those filters on.
  2456. * Also, always enable Unicast, Broadcasts and Multicast
  2457. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2458. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2459. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2460. AR5K_RX_FILTER_MCAST);
  2461. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2462. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2463. rfilt |= AR5K_RX_FILTER_PROM;
  2464. __set_bit(ATH_STAT_PROMISC, sc->status);
  2465. }
  2466. else
  2467. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2468. }
  2469. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2470. if (*new_flags & FIF_ALLMULTI) {
  2471. mfilt[0] = ~0;
  2472. mfilt[1] = ~0;
  2473. } else {
  2474. for (i = 0; i < mc_count; i++) {
  2475. if (!mclist)
  2476. break;
  2477. /* calculate XOR of eight 6-bit values */
  2478. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2479. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2480. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2481. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2482. pos &= 0x3f;
  2483. mfilt[pos / 32] |= (1 << (pos % 32));
  2484. /* XXX: we might be able to just do this instead,
  2485. * but not sure, needs testing, if we do use this we'd
  2486. * neet to inform below to not reset the mcast */
  2487. /* ath5k_hw_set_mcast_filterindex(ah,
  2488. * mclist->dmi_addr[5]); */
  2489. mclist = mclist->next;
  2490. }
  2491. }
  2492. /* This is the best we can do */
  2493. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2494. rfilt |= AR5K_RX_FILTER_PHYERR;
  2495. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2496. * and probes for any BSSID, this needs testing */
  2497. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2498. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2499. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2500. * set we should only pass on control frames for this
  2501. * station. This needs testing. I believe right now this
  2502. * enables *all* control frames, which is OK.. but
  2503. * but we should see if we can improve on granularity */
  2504. if (*new_flags & FIF_CONTROL)
  2505. rfilt |= AR5K_RX_FILTER_CONTROL;
  2506. /* Additional settings per mode -- this is per ath5k */
  2507. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2508. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2509. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2510. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2511. if (sc->opmode != NL80211_IFTYPE_STATION)
  2512. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2513. if (sc->opmode != NL80211_IFTYPE_AP &&
  2514. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2515. test_bit(ATH_STAT_PROMISC, sc->status))
  2516. rfilt |= AR5K_RX_FILTER_PROM;
  2517. if (sc->opmode == NL80211_IFTYPE_STATION ||
  2518. sc->opmode == NL80211_IFTYPE_ADHOC) {
  2519. rfilt |= AR5K_RX_FILTER_BEACON;
  2520. }
  2521. /* Set filters */
  2522. ath5k_hw_set_rx_filter(ah,rfilt);
  2523. /* Set multicast bits */
  2524. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2525. /* Set the cached hw filter flags, this will alter actually
  2526. * be set in HW */
  2527. sc->filter_flags = rfilt;
  2528. }
  2529. static int
  2530. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2531. const u8 *local_addr, const u8 *addr,
  2532. struct ieee80211_key_conf *key)
  2533. {
  2534. struct ath5k_softc *sc = hw->priv;
  2535. int ret = 0;
  2536. switch(key->alg) {
  2537. case ALG_WEP:
  2538. /* XXX: fix hardware encryption, its not working. For now
  2539. * allow software encryption */
  2540. /* break; */
  2541. case ALG_TKIP:
  2542. case ALG_CCMP:
  2543. return -EOPNOTSUPP;
  2544. default:
  2545. WARN_ON(1);
  2546. return -EINVAL;
  2547. }
  2548. mutex_lock(&sc->lock);
  2549. switch (cmd) {
  2550. case SET_KEY:
  2551. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2552. if (ret) {
  2553. ATH5K_ERR(sc, "can't set the key\n");
  2554. goto unlock;
  2555. }
  2556. __set_bit(key->keyidx, sc->keymap);
  2557. key->hw_key_idx = key->keyidx;
  2558. break;
  2559. case DISABLE_KEY:
  2560. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2561. __clear_bit(key->keyidx, sc->keymap);
  2562. break;
  2563. default:
  2564. ret = -EINVAL;
  2565. goto unlock;
  2566. }
  2567. unlock:
  2568. mmiowb();
  2569. mutex_unlock(&sc->lock);
  2570. return ret;
  2571. }
  2572. static int
  2573. ath5k_get_stats(struct ieee80211_hw *hw,
  2574. struct ieee80211_low_level_stats *stats)
  2575. {
  2576. struct ath5k_softc *sc = hw->priv;
  2577. struct ath5k_hw *ah = sc->ah;
  2578. /* Force update */
  2579. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2580. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2581. return 0;
  2582. }
  2583. static int
  2584. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2585. struct ieee80211_tx_queue_stats *stats)
  2586. {
  2587. struct ath5k_softc *sc = hw->priv;
  2588. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2589. return 0;
  2590. }
  2591. static u64
  2592. ath5k_get_tsf(struct ieee80211_hw *hw)
  2593. {
  2594. struct ath5k_softc *sc = hw->priv;
  2595. return ath5k_hw_get_tsf64(sc->ah);
  2596. }
  2597. static void
  2598. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2599. {
  2600. struct ath5k_softc *sc = hw->priv;
  2601. /*
  2602. * in IBSS mode we need to update the beacon timers too.
  2603. * this will also reset the TSF if we call it with 0
  2604. */
  2605. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2606. ath5k_beacon_update_timers(sc, 0);
  2607. else
  2608. ath5k_hw_reset_tsf(sc->ah);
  2609. }
  2610. static int
  2611. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2612. {
  2613. struct ath5k_softc *sc = hw->priv;
  2614. unsigned long flags;
  2615. int ret;
  2616. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2617. if (sc->opmode != NL80211_IFTYPE_ADHOC) {
  2618. ret = -EIO;
  2619. goto end;
  2620. }
  2621. spin_lock_irqsave(&sc->block, flags);
  2622. ath5k_txbuf_free(sc, sc->bbuf);
  2623. sc->bbuf->skb = skb;
  2624. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2625. if (ret)
  2626. sc->bbuf->skb = NULL;
  2627. spin_unlock_irqrestore(&sc->block, flags);
  2628. if (!ret) {
  2629. ath5k_beacon_config(sc);
  2630. mmiowb();
  2631. }
  2632. end:
  2633. return ret;
  2634. }