ep0.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
  54. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  55. struct dwc3_ep *dep, struct dwc3_request *req);
  56. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  57. {
  58. switch (state) {
  59. case EP0_UNCONNECTED:
  60. return "Unconnected";
  61. case EP0_SETUP_PHASE:
  62. return "Setup Phase";
  63. case EP0_DATA_PHASE:
  64. return "Data Phase";
  65. case EP0_STATUS_PHASE:
  66. return "Status Phase";
  67. default:
  68. return "UNKNOWN";
  69. }
  70. }
  71. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  72. u32 len, u32 type)
  73. {
  74. struct dwc3_gadget_ep_cmd_params params;
  75. struct dwc3_trb *trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb = dwc->ep0_trb;
  84. trb->bpl = lower_32_bits(buf_dma);
  85. trb->bph = upper_32_bits(buf_dma);
  86. trb->size = len;
  87. trb->ctrl = type;
  88. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  89. | DWC3_TRB_CTRL_LST
  90. | DWC3_TRB_CTRL_IOC
  91. | DWC3_TRB_CTRL_ISP_IMI);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. int ret = 0;
  112. req->request.actual = 0;
  113. req->request.status = -EINPROGRESS;
  114. req->epnum = dep->number;
  115. list_add_tail(&req->list, &dep->request_list);
  116. /*
  117. * Gadget driver might not be quick enough to queue a request
  118. * before we get a Transfer Not Ready event on this endpoint.
  119. *
  120. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  121. * flag is set, it's telling us that as soon as Gadget queues the
  122. * required request, we should kick the transfer here because the
  123. * IRQ we were waiting for is long gone.
  124. */
  125. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  126. unsigned direction;
  127. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  128. if (dwc->ep0state != EP0_DATA_PHASE) {
  129. dev_WARN(dwc->dev, "Unexpected pending request\n");
  130. return 0;
  131. }
  132. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  133. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  134. DWC3_EP0_DIR_IN);
  135. } else if (dwc->delayed_status) {
  136. dwc->delayed_status = false;
  137. if (dwc->ep0state == EP0_STATUS_PHASE)
  138. __dwc3_ep0_do_control_status(dwc, dwc->eps[1]);
  139. else
  140. dev_dbg(dwc->dev, "too early for delayed status\n");
  141. }
  142. return ret;
  143. }
  144. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  145. gfp_t gfp_flags)
  146. {
  147. struct dwc3_request *req = to_dwc3_request(request);
  148. struct dwc3_ep *dep = to_dwc3_ep(ep);
  149. struct dwc3 *dwc = dep->dwc;
  150. unsigned long flags;
  151. int ret;
  152. spin_lock_irqsave(&dwc->lock, flags);
  153. if (!dep->endpoint.desc) {
  154. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  155. request, dep->name);
  156. ret = -ESHUTDOWN;
  157. goto out;
  158. }
  159. /* we share one TRB for ep0/1 */
  160. if (!list_empty(&dep->request_list)) {
  161. ret = -EBUSY;
  162. goto out;
  163. }
  164. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  165. request, dep->name, request->length,
  166. dwc3_ep0_state_string(dwc->ep0state));
  167. ret = __dwc3_gadget_ep0_queue(dep, req);
  168. out:
  169. spin_unlock_irqrestore(&dwc->lock, flags);
  170. return ret;
  171. }
  172. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  173. {
  174. struct dwc3_ep *dep = dwc->eps[0];
  175. /* stall is always issued on EP0 */
  176. __dwc3_gadget_ep_set_halt(dep, 1);
  177. dep->flags = DWC3_EP_ENABLED;
  178. dwc->delayed_status = false;
  179. if (!list_empty(&dep->request_list)) {
  180. struct dwc3_request *req;
  181. req = next_request(&dep->request_list);
  182. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  183. }
  184. dwc->ep0state = EP0_SETUP_PHASE;
  185. dwc3_ep0_out_start(dwc);
  186. }
  187. void dwc3_ep0_out_start(struct dwc3 *dwc)
  188. {
  189. int ret;
  190. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  191. DWC3_TRBCTL_CONTROL_SETUP);
  192. WARN_ON(ret < 0);
  193. }
  194. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  195. {
  196. struct dwc3_ep *dep;
  197. u32 windex = le16_to_cpu(wIndex_le);
  198. u32 epnum;
  199. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  200. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  201. epnum |= 1;
  202. dep = dwc->eps[epnum];
  203. if (dep->flags & DWC3_EP_ENABLED)
  204. return dep;
  205. return NULL;
  206. }
  207. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  208. {
  209. }
  210. /*
  211. * ch 9.4.5
  212. */
  213. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  214. struct usb_ctrlrequest *ctrl)
  215. {
  216. struct dwc3_ep *dep;
  217. u32 recip;
  218. u32 reg;
  219. u16 usb_status = 0;
  220. __le16 *response_pkt;
  221. recip = ctrl->bRequestType & USB_RECIP_MASK;
  222. switch (recip) {
  223. case USB_RECIP_DEVICE:
  224. /*
  225. * LTM will be set once we know how to set this in HW.
  226. */
  227. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  228. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  229. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  230. if (reg & DWC3_DCTL_INITU1ENA)
  231. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  232. if (reg & DWC3_DCTL_INITU2ENA)
  233. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  234. }
  235. break;
  236. case USB_RECIP_INTERFACE:
  237. /*
  238. * Function Remote Wake Capable D0
  239. * Function Remote Wakeup D1
  240. */
  241. break;
  242. case USB_RECIP_ENDPOINT:
  243. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  244. if (!dep)
  245. return -EINVAL;
  246. if (dep->flags & DWC3_EP_STALL)
  247. usb_status = 1 << USB_ENDPOINT_HALT;
  248. break;
  249. default:
  250. return -EINVAL;
  251. };
  252. response_pkt = (__le16 *) dwc->setup_buf;
  253. *response_pkt = cpu_to_le16(usb_status);
  254. dep = dwc->eps[0];
  255. dwc->ep0_usb_req.dep = dep;
  256. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  257. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  258. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  259. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  260. }
  261. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  262. struct usb_ctrlrequest *ctrl, int set)
  263. {
  264. struct dwc3_ep *dep;
  265. u32 recip;
  266. u32 wValue;
  267. u32 wIndex;
  268. u32 reg;
  269. int ret;
  270. wValue = le16_to_cpu(ctrl->wValue);
  271. wIndex = le16_to_cpu(ctrl->wIndex);
  272. recip = ctrl->bRequestType & USB_RECIP_MASK;
  273. switch (recip) {
  274. case USB_RECIP_DEVICE:
  275. switch (wValue) {
  276. case USB_DEVICE_REMOTE_WAKEUP:
  277. break;
  278. /*
  279. * 9.4.1 says only only for SS, in AddressState only for
  280. * default control pipe
  281. */
  282. case USB_DEVICE_U1_ENABLE:
  283. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  284. return -EINVAL;
  285. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  286. return -EINVAL;
  287. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  288. if (set)
  289. reg |= DWC3_DCTL_INITU1ENA;
  290. else
  291. reg &= ~DWC3_DCTL_INITU1ENA;
  292. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  293. break;
  294. case USB_DEVICE_U2_ENABLE:
  295. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  296. return -EINVAL;
  297. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  298. return -EINVAL;
  299. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  300. if (set)
  301. reg |= DWC3_DCTL_INITU2ENA;
  302. else
  303. reg &= ~DWC3_DCTL_INITU2ENA;
  304. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  305. break;
  306. case USB_DEVICE_LTM_ENABLE:
  307. return -EINVAL;
  308. break;
  309. case USB_DEVICE_TEST_MODE:
  310. if ((wIndex & 0xff) != 0)
  311. return -EINVAL;
  312. if (!set)
  313. return -EINVAL;
  314. dwc->test_mode_nr = wIndex >> 8;
  315. dwc->test_mode = true;
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. break;
  321. case USB_RECIP_INTERFACE:
  322. switch (wValue) {
  323. case USB_INTRF_FUNC_SUSPEND:
  324. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  325. /* XXX enable Low power suspend */
  326. ;
  327. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  328. /* XXX enable remote wakeup */
  329. ;
  330. break;
  331. default:
  332. return -EINVAL;
  333. }
  334. break;
  335. case USB_RECIP_ENDPOINT:
  336. switch (wValue) {
  337. case USB_ENDPOINT_HALT:
  338. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  339. if (!dep)
  340. return -EINVAL;
  341. ret = __dwc3_gadget_ep_set_halt(dep, set);
  342. if (ret)
  343. return -EINVAL;
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. break;
  349. default:
  350. return -EINVAL;
  351. };
  352. return 0;
  353. }
  354. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  355. {
  356. u32 addr;
  357. u32 reg;
  358. addr = le16_to_cpu(ctrl->wValue);
  359. if (addr > 127) {
  360. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  361. return -EINVAL;
  362. }
  363. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  364. dev_dbg(dwc->dev, "trying to set address when configured\n");
  365. return -EINVAL;
  366. }
  367. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  368. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  369. reg |= DWC3_DCFG_DEVADDR(addr);
  370. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  371. if (addr)
  372. dwc->dev_state = DWC3_ADDRESS_STATE;
  373. else
  374. dwc->dev_state = DWC3_DEFAULT_STATE;
  375. return 0;
  376. }
  377. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  378. {
  379. int ret;
  380. spin_unlock(&dwc->lock);
  381. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  382. spin_lock(&dwc->lock);
  383. return ret;
  384. }
  385. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  386. {
  387. u32 cfg;
  388. int ret;
  389. dwc->start_config_issued = false;
  390. cfg = le16_to_cpu(ctrl->wValue);
  391. switch (dwc->dev_state) {
  392. case DWC3_DEFAULT_STATE:
  393. return -EINVAL;
  394. break;
  395. case DWC3_ADDRESS_STATE:
  396. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  397. /* if the cfg matches and the cfg is non zero */
  398. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  399. dwc->dev_state = DWC3_CONFIGURED_STATE;
  400. dwc->resize_fifos = true;
  401. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  402. }
  403. break;
  404. case DWC3_CONFIGURED_STATE:
  405. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  406. if (!cfg)
  407. dwc->dev_state = DWC3_ADDRESS_STATE;
  408. break;
  409. default:
  410. ret = -EINVAL;
  411. }
  412. return ret;
  413. }
  414. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  415. {
  416. struct dwc3_ep *dep = to_dwc3_ep(ep);
  417. struct dwc3 *dwc = dep->dwc;
  418. u32 param = 0;
  419. u32 reg;
  420. struct timing {
  421. u8 u1sel;
  422. u8 u1pel;
  423. u16 u2sel;
  424. u16 u2pel;
  425. } __packed timing;
  426. int ret;
  427. memcpy(&timing, req->buf, sizeof(timing));
  428. dwc->u1sel = timing.u1sel;
  429. dwc->u1pel = timing.u1pel;
  430. dwc->u2sel = timing.u2sel;
  431. dwc->u2pel = timing.u2pel;
  432. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  433. if (reg & DWC3_DCTL_INITU2ENA)
  434. param = dwc->u2pel;
  435. if (reg & DWC3_DCTL_INITU1ENA)
  436. param = dwc->u1pel;
  437. /*
  438. * According to Synopsys Databook, if parameter is
  439. * greater than 125, a value of zero should be
  440. * programmed in the register.
  441. */
  442. if (param > 125)
  443. param = 0;
  444. /* now that we have the time, issue DGCMD Set Sel */
  445. ret = dwc3_send_gadget_generic_command(dwc,
  446. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  447. WARN_ON(ret < 0);
  448. }
  449. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  450. {
  451. struct dwc3_ep *dep;
  452. u16 wLength;
  453. u16 wValue;
  454. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  455. return -EINVAL;
  456. wValue = le16_to_cpu(ctrl->wValue);
  457. wLength = le16_to_cpu(ctrl->wLength);
  458. if (wLength != 6) {
  459. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  460. wLength);
  461. return -EINVAL;
  462. }
  463. /*
  464. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  465. * queue a usb_request for 6 bytes.
  466. *
  467. * Remember, though, this controller can't handle non-wMaxPacketSize
  468. * aligned transfers on the OUT direction, so we queue a request for
  469. * wMaxPacketSize instead.
  470. */
  471. dep = dwc->eps[0];
  472. dwc->ep0_usb_req.dep = dep;
  473. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  474. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  475. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  476. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  477. }
  478. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  479. {
  480. u16 wLength;
  481. u16 wValue;
  482. u16 wIndex;
  483. wValue = le16_to_cpu(ctrl->wValue);
  484. wLength = le16_to_cpu(ctrl->wLength);
  485. wIndex = le16_to_cpu(ctrl->wIndex);
  486. if (wIndex || wLength)
  487. return -EINVAL;
  488. /*
  489. * REVISIT It's unclear from Databook what to do with this
  490. * value. For now, just cache it.
  491. */
  492. dwc->isoch_delay = wValue;
  493. return 0;
  494. }
  495. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  496. {
  497. int ret;
  498. switch (ctrl->bRequest) {
  499. case USB_REQ_GET_STATUS:
  500. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  501. ret = dwc3_ep0_handle_status(dwc, ctrl);
  502. break;
  503. case USB_REQ_CLEAR_FEATURE:
  504. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  505. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  506. break;
  507. case USB_REQ_SET_FEATURE:
  508. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  509. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  510. break;
  511. case USB_REQ_SET_ADDRESS:
  512. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  513. ret = dwc3_ep0_set_address(dwc, ctrl);
  514. break;
  515. case USB_REQ_SET_CONFIGURATION:
  516. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  517. ret = dwc3_ep0_set_config(dwc, ctrl);
  518. break;
  519. case USB_REQ_SET_SEL:
  520. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  521. ret = dwc3_ep0_set_sel(dwc, ctrl);
  522. break;
  523. case USB_REQ_SET_ISOCH_DELAY:
  524. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  525. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  526. break;
  527. default:
  528. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  529. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  530. break;
  531. };
  532. return ret;
  533. }
  534. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  535. const struct dwc3_event_depevt *event)
  536. {
  537. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  538. int ret;
  539. u32 len;
  540. if (!dwc->gadget_driver)
  541. goto err;
  542. len = le16_to_cpu(ctrl->wLength);
  543. if (!len) {
  544. dwc->three_stage_setup = false;
  545. dwc->ep0_expect_in = false;
  546. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  547. } else {
  548. dwc->three_stage_setup = true;
  549. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  550. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  551. }
  552. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  553. ret = dwc3_ep0_std_request(dwc, ctrl);
  554. else
  555. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  556. if (ret == USB_GADGET_DELAYED_STATUS)
  557. dwc->delayed_status = true;
  558. if (ret >= 0)
  559. return;
  560. err:
  561. dwc3_ep0_stall_and_restart(dwc);
  562. }
  563. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  564. const struct dwc3_event_depevt *event)
  565. {
  566. struct dwc3_request *r = NULL;
  567. struct usb_request *ur;
  568. struct dwc3_trb *trb;
  569. struct dwc3_ep *ep0;
  570. u32 transferred;
  571. u32 length;
  572. u8 epnum;
  573. epnum = event->endpoint_number;
  574. ep0 = dwc->eps[0];
  575. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  576. r = next_request(&ep0->request_list);
  577. ur = &r->request;
  578. trb = dwc->ep0_trb;
  579. length = trb->size & DWC3_TRB_SIZE_MASK;
  580. if (dwc->ep0_bounced) {
  581. unsigned transfer_size = ur->length;
  582. unsigned maxp = ep0->endpoint.maxpacket;
  583. transfer_size += (maxp - (transfer_size % maxp));
  584. transferred = min_t(u32, ur->length,
  585. transfer_size - length);
  586. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  587. dwc->ep0_bounced = false;
  588. } else {
  589. transferred = ur->length - length;
  590. }
  591. ur->actual += transferred;
  592. if ((epnum & 1) && ur->actual < ur->length) {
  593. /* for some reason we did not get everything out */
  594. dwc3_ep0_stall_and_restart(dwc);
  595. } else {
  596. /*
  597. * handle the case where we have to send a zero packet. This
  598. * seems to be case when req.length > maxpacket. Could it be?
  599. */
  600. if (r)
  601. dwc3_gadget_giveback(ep0, r, 0);
  602. }
  603. }
  604. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  605. const struct dwc3_event_depevt *event)
  606. {
  607. struct dwc3_request *r;
  608. struct dwc3_ep *dep;
  609. dep = dwc->eps[0];
  610. if (!list_empty(&dep->request_list)) {
  611. r = next_request(&dep->request_list);
  612. dwc3_gadget_giveback(dep, r, 0);
  613. }
  614. if (dwc->test_mode) {
  615. int ret;
  616. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  617. if (ret < 0) {
  618. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  619. dwc->test_mode_nr);
  620. dwc3_ep0_stall_and_restart(dwc);
  621. }
  622. }
  623. dwc->ep0state = EP0_SETUP_PHASE;
  624. dwc3_ep0_out_start(dwc);
  625. }
  626. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  627. const struct dwc3_event_depevt *event)
  628. {
  629. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  630. dep->flags &= ~DWC3_EP_BUSY;
  631. dep->res_trans_idx = 0;
  632. dwc->setup_packet_pending = false;
  633. switch (dwc->ep0state) {
  634. case EP0_SETUP_PHASE:
  635. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  636. dwc3_ep0_inspect_setup(dwc, event);
  637. break;
  638. case EP0_DATA_PHASE:
  639. dev_vdbg(dwc->dev, "Data Phase\n");
  640. dwc3_ep0_complete_data(dwc, event);
  641. break;
  642. case EP0_STATUS_PHASE:
  643. dev_vdbg(dwc->dev, "Status Phase\n");
  644. dwc3_ep0_complete_req(dwc, event);
  645. break;
  646. default:
  647. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  648. }
  649. }
  650. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  651. const struct dwc3_event_depevt *event)
  652. {
  653. dwc3_ep0_out_start(dwc);
  654. }
  655. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  656. struct dwc3_ep *dep, struct dwc3_request *req)
  657. {
  658. int ret;
  659. req->direction = !!dep->number;
  660. if (req->request.length == 0) {
  661. ret = dwc3_ep0_start_trans(dwc, dep->number,
  662. dwc->ctrl_req_addr, 0,
  663. DWC3_TRBCTL_CONTROL_DATA);
  664. } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
  665. && (dep->number == 0)) {
  666. u32 transfer_size;
  667. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  668. dep->number);
  669. if (ret) {
  670. dev_dbg(dwc->dev, "failed to map request\n");
  671. return;
  672. }
  673. WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
  674. transfer_size = roundup(req->request.length,
  675. (u32) dep->endpoint.maxpacket);
  676. dwc->ep0_bounced = true;
  677. /*
  678. * REVISIT in case request length is bigger than
  679. * DWC3_EP0_BOUNCE_SIZE we will need two chained
  680. * TRBs to handle the transfer.
  681. */
  682. ret = dwc3_ep0_start_trans(dwc, dep->number,
  683. dwc->ep0_bounce_addr, transfer_size,
  684. DWC3_TRBCTL_CONTROL_DATA);
  685. } else {
  686. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  687. dep->number);
  688. if (ret) {
  689. dev_dbg(dwc->dev, "failed to map request\n");
  690. return;
  691. }
  692. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  693. req->request.length, DWC3_TRBCTL_CONTROL_DATA);
  694. }
  695. WARN_ON(ret < 0);
  696. }
  697. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  698. const struct dwc3_event_depevt *event)
  699. {
  700. struct dwc3_ep *dep;
  701. struct dwc3_request *req;
  702. dep = dwc->eps[0];
  703. if (list_empty(&dep->request_list)) {
  704. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  705. dep->flags |= DWC3_EP_PENDING_REQUEST;
  706. if (event->endpoint_number)
  707. dep->flags |= DWC3_EP0_DIR_IN;
  708. return;
  709. }
  710. req = next_request(&dep->request_list);
  711. dep = dwc->eps[event->endpoint_number];
  712. __dwc3_ep0_do_control_data(dwc, dep, req);
  713. }
  714. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  715. {
  716. struct dwc3 *dwc = dep->dwc;
  717. u32 type;
  718. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  719. : DWC3_TRBCTL_CONTROL_STATUS2;
  720. return dwc3_ep0_start_trans(dwc, dep->number,
  721. dwc->ctrl_req_addr, 0, type);
  722. }
  723. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
  724. {
  725. if (dwc->resize_fifos) {
  726. dev_dbg(dwc->dev, "starting to resize fifos\n");
  727. dwc3_gadget_resize_tx_fifos(dwc);
  728. dwc->resize_fifos = 0;
  729. }
  730. WARN_ON(dwc3_ep0_start_control_status(dep));
  731. }
  732. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  733. const struct dwc3_event_depevt *event)
  734. {
  735. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  736. __dwc3_ep0_do_control_status(dwc, dep);
  737. }
  738. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  739. const struct dwc3_event_depevt *event)
  740. {
  741. dwc->setup_packet_pending = true;
  742. /*
  743. * This part is very tricky: If we has just handled
  744. * XferNotReady(Setup) and we're now expecting a
  745. * XferComplete but, instead, we receive another
  746. * XferNotReady(Setup), we should STALL and restart
  747. * the state machine.
  748. *
  749. * In all other cases, we just continue waiting
  750. * for the XferComplete event.
  751. *
  752. * We are a little bit unsafe here because we're
  753. * not trying to ensure that last event was, indeed,
  754. * XferNotReady(Setup).
  755. *
  756. * Still, we don't expect any condition where that
  757. * should happen and, even if it does, it would be
  758. * another error condition.
  759. */
  760. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  761. switch (event->status) {
  762. case DEPEVT_STATUS_CONTROL_SETUP:
  763. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  764. dwc3_ep0_stall_and_restart(dwc);
  765. break;
  766. case DEPEVT_STATUS_CONTROL_DATA:
  767. /* FALLTHROUGH */
  768. case DEPEVT_STATUS_CONTROL_STATUS:
  769. /* FALLTHROUGH */
  770. default:
  771. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  772. }
  773. return;
  774. }
  775. switch (event->status) {
  776. case DEPEVT_STATUS_CONTROL_SETUP:
  777. dev_vdbg(dwc->dev, "Control Setup\n");
  778. dwc->ep0state = EP0_SETUP_PHASE;
  779. dwc3_ep0_do_control_setup(dwc, event);
  780. break;
  781. case DEPEVT_STATUS_CONTROL_DATA:
  782. dev_vdbg(dwc->dev, "Control Data\n");
  783. dwc->ep0state = EP0_DATA_PHASE;
  784. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  785. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  786. dwc->ep0_next_event,
  787. DWC3_EP0_NRDY_DATA);
  788. dwc3_ep0_stall_and_restart(dwc);
  789. return;
  790. }
  791. /*
  792. * One of the possible error cases is when Host _does_
  793. * request for Data Phase, but it does so on the wrong
  794. * direction.
  795. *
  796. * Here, we already know ep0_next_event is DATA (see above),
  797. * so we only need to check for direction.
  798. */
  799. if (dwc->ep0_expect_in != event->endpoint_number) {
  800. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  801. dwc3_ep0_stall_and_restart(dwc);
  802. return;
  803. }
  804. dwc3_ep0_do_control_data(dwc, event);
  805. break;
  806. case DEPEVT_STATUS_CONTROL_STATUS:
  807. dev_vdbg(dwc->dev, "Control Status\n");
  808. dwc->ep0state = EP0_STATUS_PHASE;
  809. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  810. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  811. dwc->ep0_next_event,
  812. DWC3_EP0_NRDY_STATUS);
  813. dwc3_ep0_stall_and_restart(dwc);
  814. return;
  815. }
  816. if (dwc->delayed_status) {
  817. WARN_ON_ONCE(event->endpoint_number != 1);
  818. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  819. return;
  820. }
  821. dwc3_ep0_do_control_status(dwc, event);
  822. }
  823. }
  824. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  825. const struct dwc3_event_depevt *event)
  826. {
  827. u8 epnum = event->endpoint_number;
  828. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  829. dwc3_ep_event_string(event->endpoint_event),
  830. epnum >> 1, (epnum & 1) ? "in" : "out",
  831. dwc3_ep0_state_string(dwc->ep0state));
  832. switch (event->endpoint_event) {
  833. case DWC3_DEPEVT_XFERCOMPLETE:
  834. dwc3_ep0_xfer_complete(dwc, event);
  835. break;
  836. case DWC3_DEPEVT_XFERNOTREADY:
  837. dwc3_ep0_xfernotready(dwc, event);
  838. break;
  839. case DWC3_DEPEVT_XFERINPROGRESS:
  840. case DWC3_DEPEVT_RXTXFIFOEVT:
  841. case DWC3_DEPEVT_STREAMEVT:
  842. case DWC3_DEPEVT_EPCMDCMPLT:
  843. break;
  844. }
  845. }