i915_irq.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. static inline void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. static inline void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. }
  156. /**
  157. * i915_pipe_enabled - check if a pipe is enabled
  158. * @dev: DRM device
  159. * @pipe: pipe to check
  160. *
  161. * Reading certain registers when the pipe is disabled can hang the chip.
  162. * Use this routine to make sure the PLL is running and the pipe is active
  163. * before reading such registers if unsure.
  164. */
  165. static int
  166. i915_pipe_enabled(struct drm_device *dev, int pipe)
  167. {
  168. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  169. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  170. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  171. return 1;
  172. return 0;
  173. }
  174. /* Called from drm generic code, passed a 'crtc', which
  175. * we use as a pipe index
  176. */
  177. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  178. {
  179. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  180. unsigned long high_frame;
  181. unsigned long low_frame;
  182. u32 high1, high2, low, count;
  183. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  184. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  185. if (!i915_pipe_enabled(dev, pipe)) {
  186. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  187. "pipe %d\n", pipe);
  188. return 0;
  189. }
  190. /*
  191. * High & low register fields aren't synchronized, so make sure
  192. * we get a low value that's stable across two reads of the high
  193. * register.
  194. */
  195. do {
  196. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  197. PIPE_FRAME_HIGH_SHIFT);
  198. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  199. PIPE_FRAME_LOW_SHIFT);
  200. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. } while (high1 != high2);
  203. count = (high1 << 8) | low;
  204. return count;
  205. }
  206. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  207. {
  208. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  209. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  210. if (!i915_pipe_enabled(dev, pipe)) {
  211. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  212. "pipe %d\n", pipe);
  213. return 0;
  214. }
  215. return I915_READ(reg);
  216. }
  217. /*
  218. * Handle hotplug events outside the interrupt handler proper.
  219. */
  220. static void i915_hotplug_work_func(struct work_struct *work)
  221. {
  222. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  223. hotplug_work);
  224. struct drm_device *dev = dev_priv->dev;
  225. struct drm_mode_config *mode_config = &dev->mode_config;
  226. struct drm_connector *connector;
  227. if (mode_config->num_connector) {
  228. list_for_each_entry(connector, &mode_config->connector_list, head) {
  229. struct intel_encoder *intel_encoder = to_intel_encoder(connector);
  230. if (intel_encoder->hot_plug)
  231. (*intel_encoder->hot_plug) (intel_encoder);
  232. }
  233. }
  234. /* Just fire off a uevent and let userspace tell us what to do */
  235. drm_sysfs_hotplug_event(dev);
  236. }
  237. static void i915_handle_rps_change(struct drm_device *dev)
  238. {
  239. drm_i915_private_t *dev_priv = dev->dev_private;
  240. u32 busy_up, busy_down, max_avg, min_avg;
  241. u16 rgvswctl;
  242. u8 new_delay = dev_priv->cur_delay;
  243. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  244. busy_up = I915_READ(RCPREVBSYTUPAVG);
  245. busy_down = I915_READ(RCPREVBSYTDNAVG);
  246. max_avg = I915_READ(RCBMAXAVG);
  247. min_avg = I915_READ(RCBMINAVG);
  248. /* Handle RCS change request from hw */
  249. if (busy_up > max_avg) {
  250. if (dev_priv->cur_delay != dev_priv->max_delay)
  251. new_delay = dev_priv->cur_delay - 1;
  252. if (new_delay < dev_priv->max_delay)
  253. new_delay = dev_priv->max_delay;
  254. } else if (busy_down < min_avg) {
  255. if (dev_priv->cur_delay != dev_priv->min_delay)
  256. new_delay = dev_priv->cur_delay + 1;
  257. if (new_delay > dev_priv->min_delay)
  258. new_delay = dev_priv->min_delay;
  259. }
  260. DRM_DEBUG("rps change requested: %d -> %d\n",
  261. dev_priv->cur_delay, new_delay);
  262. rgvswctl = I915_READ(MEMSWCTL);
  263. if (rgvswctl & MEMCTL_CMD_STS) {
  264. DRM_ERROR("gpu busy, RCS change rejected\n");
  265. return; /* still busy with another command */
  266. }
  267. /* Program the new state */
  268. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  269. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  270. I915_WRITE(MEMSWCTL, rgvswctl);
  271. POSTING_READ(MEMSWCTL);
  272. rgvswctl |= MEMCTL_CMD_STS;
  273. I915_WRITE(MEMSWCTL, rgvswctl);
  274. dev_priv->cur_delay = new_delay;
  275. DRM_DEBUG("rps changed\n");
  276. return;
  277. }
  278. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  279. {
  280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  281. int ret = IRQ_NONE;
  282. u32 de_iir, gt_iir, de_ier, pch_iir;
  283. struct drm_i915_master_private *master_priv;
  284. /* disable master interrupt before clearing iir */
  285. de_ier = I915_READ(DEIER);
  286. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  287. (void)I915_READ(DEIER);
  288. de_iir = I915_READ(DEIIR);
  289. gt_iir = I915_READ(GTIIR);
  290. pch_iir = I915_READ(SDEIIR);
  291. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  292. goto done;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY) {
  301. u32 seqno = i915_get_gem_seqno(dev);
  302. dev_priv->mm.irq_gem_seqno = seqno;
  303. trace_i915_gem_request_complete(dev, seqno);
  304. DRM_WAKEUP(&dev_priv->irq_queue);
  305. dev_priv->hangcheck_count = 0;
  306. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  307. }
  308. if (de_iir & DE_GSE)
  309. ironlake_opregion_gse_intr(dev);
  310. if (de_iir & DE_PLANEA_FLIP_DONE) {
  311. intel_prepare_page_flip(dev, 0);
  312. intel_finish_page_flip(dev, 0);
  313. }
  314. if (de_iir & DE_PLANEB_FLIP_DONE) {
  315. intel_prepare_page_flip(dev, 1);
  316. intel_finish_page_flip(dev, 1);
  317. }
  318. if (de_iir & DE_PIPEA_VBLANK)
  319. drm_handle_vblank(dev, 0);
  320. if (de_iir & DE_PIPEB_VBLANK)
  321. drm_handle_vblank(dev, 1);
  322. /* check event from PCH */
  323. if ((de_iir & DE_PCH_EVENT) &&
  324. (pch_iir & SDE_HOTPLUG_MASK)) {
  325. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  326. }
  327. if (de_iir & DE_PCU_EVENT) {
  328. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  329. i915_handle_rps_change(dev);
  330. }
  331. /* should clear PCH hotplug event before clear CPU irq */
  332. I915_WRITE(SDEIIR, pch_iir);
  333. I915_WRITE(GTIIR, gt_iir);
  334. I915_WRITE(DEIIR, de_iir);
  335. done:
  336. I915_WRITE(DEIER, de_ier);
  337. (void)I915_READ(DEIER);
  338. return ret;
  339. }
  340. /**
  341. * i915_error_work_func - do process context error handling work
  342. * @work: work struct
  343. *
  344. * Fire an error uevent so userspace can see that a hang or error
  345. * was detected.
  346. */
  347. static void i915_error_work_func(struct work_struct *work)
  348. {
  349. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  350. error_work);
  351. struct drm_device *dev = dev_priv->dev;
  352. char *error_event[] = { "ERROR=1", NULL };
  353. char *reset_event[] = { "RESET=1", NULL };
  354. char *reset_done_event[] = { "ERROR=0", NULL };
  355. DRM_DEBUG_DRIVER("generating error event\n");
  356. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  357. if (atomic_read(&dev_priv->mm.wedged)) {
  358. if (IS_I965G(dev)) {
  359. DRM_DEBUG_DRIVER("resetting chip\n");
  360. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  361. if (!i965_reset(dev, GDRST_RENDER)) {
  362. atomic_set(&dev_priv->mm.wedged, 0);
  363. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  364. }
  365. } else {
  366. DRM_DEBUG_DRIVER("reboot required\n");
  367. }
  368. }
  369. }
  370. static struct drm_i915_error_object *
  371. i915_error_object_create(struct drm_device *dev,
  372. struct drm_gem_object *src)
  373. {
  374. struct drm_i915_error_object *dst;
  375. struct drm_i915_gem_object *src_priv;
  376. int page, page_count;
  377. if (src == NULL)
  378. return NULL;
  379. src_priv = to_intel_bo(src);
  380. if (src_priv->pages == NULL)
  381. return NULL;
  382. page_count = src->size / PAGE_SIZE;
  383. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  384. if (dst == NULL)
  385. return NULL;
  386. for (page = 0; page < page_count; page++) {
  387. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  388. unsigned long flags;
  389. if (d == NULL)
  390. goto unwind;
  391. local_irq_save(flags);
  392. s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
  393. memcpy(d, s, PAGE_SIZE);
  394. kunmap_atomic(s, KM_IRQ0);
  395. local_irq_restore(flags);
  396. dst->pages[page] = d;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error);
  426. }
  427. static u32
  428. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  429. {
  430. u32 cmd;
  431. if (IS_I830(dev) || IS_845G(dev))
  432. cmd = MI_BATCH_BUFFER;
  433. else if (IS_I965G(dev))
  434. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  435. MI_BATCH_NON_SECURE_I965);
  436. else
  437. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  438. return ring[0] == cmd ? ring[1] : 0;
  439. }
  440. static u32
  441. i915_ringbuffer_last_batch(struct drm_device *dev)
  442. {
  443. struct drm_i915_private *dev_priv = dev->dev_private;
  444. u32 head, bbaddr;
  445. u32 *ring;
  446. /* Locate the current position in the ringbuffer and walk back
  447. * to find the most recently dispatched batch buffer.
  448. */
  449. bbaddr = 0;
  450. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  451. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  452. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  453. bbaddr = i915_get_bbaddr(dev, ring);
  454. if (bbaddr)
  455. break;
  456. }
  457. if (bbaddr == 0) {
  458. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  459. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  460. bbaddr = i915_get_bbaddr(dev, ring);
  461. if (bbaddr)
  462. break;
  463. }
  464. }
  465. return bbaddr;
  466. }
  467. /**
  468. * i915_capture_error_state - capture an error record for later analysis
  469. * @dev: drm device
  470. *
  471. * Should be called when an error is detected (either a hang or an error
  472. * interrupt) to capture error state from the time of the error. Fills
  473. * out a structure which becomes available in debugfs for user level tools
  474. * to pick up.
  475. */
  476. static void i915_capture_error_state(struct drm_device *dev)
  477. {
  478. struct drm_i915_private *dev_priv = dev->dev_private;
  479. struct drm_i915_gem_object *obj_priv;
  480. struct drm_i915_error_state *error;
  481. struct drm_gem_object *batchbuffer[2];
  482. unsigned long flags;
  483. u32 bbaddr;
  484. int count;
  485. spin_lock_irqsave(&dev_priv->error_lock, flags);
  486. error = dev_priv->first_error;
  487. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  488. if (error)
  489. return;
  490. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  491. if (!error) {
  492. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  493. return;
  494. }
  495. error->seqno = i915_get_gem_seqno(dev);
  496. error->eir = I915_READ(EIR);
  497. error->pgtbl_er = I915_READ(PGTBL_ER);
  498. error->pipeastat = I915_READ(PIPEASTAT);
  499. error->pipebstat = I915_READ(PIPEBSTAT);
  500. error->instpm = I915_READ(INSTPM);
  501. if (!IS_I965G(dev)) {
  502. error->ipeir = I915_READ(IPEIR);
  503. error->ipehr = I915_READ(IPEHR);
  504. error->instdone = I915_READ(INSTDONE);
  505. error->acthd = I915_READ(ACTHD);
  506. error->bbaddr = 0;
  507. } else {
  508. error->ipeir = I915_READ(IPEIR_I965);
  509. error->ipehr = I915_READ(IPEHR_I965);
  510. error->instdone = I915_READ(INSTDONE_I965);
  511. error->instps = I915_READ(INSTPS);
  512. error->instdone1 = I915_READ(INSTDONE1);
  513. error->acthd = I915_READ(ACTHD_I965);
  514. error->bbaddr = I915_READ64(BB_ADDR);
  515. }
  516. bbaddr = i915_ringbuffer_last_batch(dev);
  517. /* Grab the current batchbuffer, most likely to have crashed. */
  518. batchbuffer[0] = NULL;
  519. batchbuffer[1] = NULL;
  520. count = 0;
  521. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  522. struct drm_gem_object *obj = obj_priv->obj;
  523. if (batchbuffer[0] == NULL &&
  524. bbaddr >= obj_priv->gtt_offset &&
  525. bbaddr < obj_priv->gtt_offset + obj->size)
  526. batchbuffer[0] = obj;
  527. if (batchbuffer[1] == NULL &&
  528. error->acthd >= obj_priv->gtt_offset &&
  529. error->acthd < obj_priv->gtt_offset + obj->size &&
  530. batchbuffer[0] != obj)
  531. batchbuffer[1] = obj;
  532. count++;
  533. }
  534. /* We need to copy these to an anonymous buffer as the simplest
  535. * method to avoid being overwritten by userpace.
  536. */
  537. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  538. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  539. /* Record the ringbuffer */
  540. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  541. /* Record buffers on the active list. */
  542. error->active_bo = NULL;
  543. error->active_bo_count = 0;
  544. if (count)
  545. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  546. GFP_ATOMIC);
  547. if (error->active_bo) {
  548. int i = 0;
  549. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  550. struct drm_gem_object *obj = obj_priv->obj;
  551. error->active_bo[i].size = obj->size;
  552. error->active_bo[i].name = obj->name;
  553. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  554. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  555. error->active_bo[i].read_domains = obj->read_domains;
  556. error->active_bo[i].write_domain = obj->write_domain;
  557. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  558. error->active_bo[i].pinned = 0;
  559. if (obj_priv->pin_count > 0)
  560. error->active_bo[i].pinned = 1;
  561. if (obj_priv->user_pin_count > 0)
  562. error->active_bo[i].pinned = -1;
  563. error->active_bo[i].tiling = obj_priv->tiling_mode;
  564. error->active_bo[i].dirty = obj_priv->dirty;
  565. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  566. if (++i == count)
  567. break;
  568. }
  569. error->active_bo_count = i;
  570. }
  571. do_gettimeofday(&error->time);
  572. spin_lock_irqsave(&dev_priv->error_lock, flags);
  573. if (dev_priv->first_error == NULL) {
  574. dev_priv->first_error = error;
  575. error = NULL;
  576. }
  577. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  578. if (error)
  579. i915_error_state_free(dev, error);
  580. }
  581. void i915_destroy_error_state(struct drm_device *dev)
  582. {
  583. struct drm_i915_private *dev_priv = dev->dev_private;
  584. struct drm_i915_error_state *error;
  585. spin_lock(&dev_priv->error_lock);
  586. error = dev_priv->first_error;
  587. dev_priv->first_error = NULL;
  588. spin_unlock(&dev_priv->error_lock);
  589. if (error)
  590. i915_error_state_free(dev, error);
  591. }
  592. /**
  593. * i915_handle_error - handle an error interrupt
  594. * @dev: drm device
  595. *
  596. * Do some basic checking of regsiter state at error interrupt time and
  597. * dump it to the syslog. Also call i915_capture_error_state() to make
  598. * sure we get a record and make it available in debugfs. Fire a uevent
  599. * so userspace knows something bad happened (should trigger collection
  600. * of a ring dump etc.).
  601. */
  602. static void i915_handle_error(struct drm_device *dev, bool wedged)
  603. {
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. u32 eir = I915_READ(EIR);
  606. u32 pipea_stats = I915_READ(PIPEASTAT);
  607. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  608. i915_capture_error_state(dev);
  609. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  610. eir);
  611. if (IS_G4X(dev)) {
  612. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  613. u32 ipeir = I915_READ(IPEIR_I965);
  614. printk(KERN_ERR " IPEIR: 0x%08x\n",
  615. I915_READ(IPEIR_I965));
  616. printk(KERN_ERR " IPEHR: 0x%08x\n",
  617. I915_READ(IPEHR_I965));
  618. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  619. I915_READ(INSTDONE_I965));
  620. printk(KERN_ERR " INSTPS: 0x%08x\n",
  621. I915_READ(INSTPS));
  622. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  623. I915_READ(INSTDONE1));
  624. printk(KERN_ERR " ACTHD: 0x%08x\n",
  625. I915_READ(ACTHD_I965));
  626. I915_WRITE(IPEIR_I965, ipeir);
  627. (void)I915_READ(IPEIR_I965);
  628. }
  629. if (eir & GM45_ERROR_PAGE_TABLE) {
  630. u32 pgtbl_err = I915_READ(PGTBL_ER);
  631. printk(KERN_ERR "page table error\n");
  632. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  633. pgtbl_err);
  634. I915_WRITE(PGTBL_ER, pgtbl_err);
  635. (void)I915_READ(PGTBL_ER);
  636. }
  637. }
  638. if (IS_I9XX(dev)) {
  639. if (eir & I915_ERROR_PAGE_TABLE) {
  640. u32 pgtbl_err = I915_READ(PGTBL_ER);
  641. printk(KERN_ERR "page table error\n");
  642. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  643. pgtbl_err);
  644. I915_WRITE(PGTBL_ER, pgtbl_err);
  645. (void)I915_READ(PGTBL_ER);
  646. }
  647. }
  648. if (eir & I915_ERROR_MEMORY_REFRESH) {
  649. printk(KERN_ERR "memory refresh error\n");
  650. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  651. pipea_stats);
  652. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  653. pipeb_stats);
  654. /* pipestat has already been acked */
  655. }
  656. if (eir & I915_ERROR_INSTRUCTION) {
  657. printk(KERN_ERR "instruction error\n");
  658. printk(KERN_ERR " INSTPM: 0x%08x\n",
  659. I915_READ(INSTPM));
  660. if (!IS_I965G(dev)) {
  661. u32 ipeir = I915_READ(IPEIR);
  662. printk(KERN_ERR " IPEIR: 0x%08x\n",
  663. I915_READ(IPEIR));
  664. printk(KERN_ERR " IPEHR: 0x%08x\n",
  665. I915_READ(IPEHR));
  666. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  667. I915_READ(INSTDONE));
  668. printk(KERN_ERR " ACTHD: 0x%08x\n",
  669. I915_READ(ACTHD));
  670. I915_WRITE(IPEIR, ipeir);
  671. (void)I915_READ(IPEIR);
  672. } else {
  673. u32 ipeir = I915_READ(IPEIR_I965);
  674. printk(KERN_ERR " IPEIR: 0x%08x\n",
  675. I915_READ(IPEIR_I965));
  676. printk(KERN_ERR " IPEHR: 0x%08x\n",
  677. I915_READ(IPEHR_I965));
  678. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  679. I915_READ(INSTDONE_I965));
  680. printk(KERN_ERR " INSTPS: 0x%08x\n",
  681. I915_READ(INSTPS));
  682. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  683. I915_READ(INSTDONE1));
  684. printk(KERN_ERR " ACTHD: 0x%08x\n",
  685. I915_READ(ACTHD_I965));
  686. I915_WRITE(IPEIR_I965, ipeir);
  687. (void)I915_READ(IPEIR_I965);
  688. }
  689. }
  690. I915_WRITE(EIR, eir);
  691. (void)I915_READ(EIR);
  692. eir = I915_READ(EIR);
  693. if (eir) {
  694. /*
  695. * some errors might have become stuck,
  696. * mask them.
  697. */
  698. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  699. I915_WRITE(EMR, I915_READ(EMR) | eir);
  700. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  701. }
  702. if (wedged) {
  703. atomic_set(&dev_priv->mm.wedged, 1);
  704. /*
  705. * Wakeup waiting processes so they don't hang
  706. */
  707. DRM_WAKEUP(&dev_priv->irq_queue);
  708. }
  709. queue_work(dev_priv->wq, &dev_priv->error_work);
  710. }
  711. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  712. {
  713. struct drm_device *dev = (struct drm_device *) arg;
  714. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  715. struct drm_i915_master_private *master_priv;
  716. u32 iir, new_iir;
  717. u32 pipea_stats, pipeb_stats;
  718. u32 vblank_status;
  719. u32 vblank_enable;
  720. int vblank = 0;
  721. unsigned long irqflags;
  722. int irq_received;
  723. int ret = IRQ_NONE;
  724. atomic_inc(&dev_priv->irq_received);
  725. if (HAS_PCH_SPLIT(dev))
  726. return ironlake_irq_handler(dev);
  727. iir = I915_READ(IIR);
  728. if (IS_I965G(dev)) {
  729. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  730. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  731. } else {
  732. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  733. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  734. }
  735. for (;;) {
  736. irq_received = iir != 0;
  737. /* Can't rely on pipestat interrupt bit in iir as it might
  738. * have been cleared after the pipestat interrupt was received.
  739. * It doesn't set the bit in iir again, but it still produces
  740. * interrupts (for non-MSI).
  741. */
  742. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  743. pipea_stats = I915_READ(PIPEASTAT);
  744. pipeb_stats = I915_READ(PIPEBSTAT);
  745. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  746. i915_handle_error(dev, false);
  747. /*
  748. * Clear the PIPE(A|B)STAT regs before the IIR
  749. */
  750. if (pipea_stats & 0x8000ffff) {
  751. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  752. DRM_DEBUG_DRIVER("pipe a underrun\n");
  753. I915_WRITE(PIPEASTAT, pipea_stats);
  754. irq_received = 1;
  755. }
  756. if (pipeb_stats & 0x8000ffff) {
  757. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  758. DRM_DEBUG_DRIVER("pipe b underrun\n");
  759. I915_WRITE(PIPEBSTAT, pipeb_stats);
  760. irq_received = 1;
  761. }
  762. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  763. if (!irq_received)
  764. break;
  765. ret = IRQ_HANDLED;
  766. /* Consume port. Then clear IIR or we'll miss events */
  767. if ((I915_HAS_HOTPLUG(dev)) &&
  768. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  769. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  770. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  771. hotplug_status);
  772. if (hotplug_status & dev_priv->hotplug_supported_mask)
  773. queue_work(dev_priv->wq,
  774. &dev_priv->hotplug_work);
  775. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  776. I915_READ(PORT_HOTPLUG_STAT);
  777. }
  778. I915_WRITE(IIR, iir);
  779. new_iir = I915_READ(IIR); /* Flush posted writes */
  780. if (dev->primary->master) {
  781. master_priv = dev->primary->master->driver_priv;
  782. if (master_priv->sarea_priv)
  783. master_priv->sarea_priv->last_dispatch =
  784. READ_BREADCRUMB(dev_priv);
  785. }
  786. if (iir & I915_USER_INTERRUPT) {
  787. u32 seqno = i915_get_gem_seqno(dev);
  788. dev_priv->mm.irq_gem_seqno = seqno;
  789. trace_i915_gem_request_complete(dev, seqno);
  790. DRM_WAKEUP(&dev_priv->irq_queue);
  791. dev_priv->hangcheck_count = 0;
  792. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  793. }
  794. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  795. intel_prepare_page_flip(dev, 0);
  796. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  797. intel_prepare_page_flip(dev, 1);
  798. if (pipea_stats & vblank_status) {
  799. vblank++;
  800. drm_handle_vblank(dev, 0);
  801. intel_finish_page_flip(dev, 0);
  802. }
  803. if (pipeb_stats & vblank_status) {
  804. vblank++;
  805. drm_handle_vblank(dev, 1);
  806. intel_finish_page_flip(dev, 1);
  807. }
  808. if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  809. (iir & I915_ASLE_INTERRUPT))
  810. opregion_asle_intr(dev);
  811. /* With MSI, interrupts are only generated when iir
  812. * transitions from zero to nonzero. If another bit got
  813. * set while we were handling the existing iir bits, then
  814. * we would never get another interrupt.
  815. *
  816. * This is fine on non-MSI as well, as if we hit this path
  817. * we avoid exiting the interrupt handler only to generate
  818. * another one.
  819. *
  820. * Note that for MSI this could cause a stray interrupt report
  821. * if an interrupt landed in the time between writing IIR and
  822. * the posting read. This should be rare enough to never
  823. * trigger the 99% of 100,000 interrupts test for disabling
  824. * stray interrupts.
  825. */
  826. iir = new_iir;
  827. }
  828. return ret;
  829. }
  830. static int i915_emit_irq(struct drm_device * dev)
  831. {
  832. drm_i915_private_t *dev_priv = dev->dev_private;
  833. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  834. RING_LOCALS;
  835. i915_kernel_lost_context(dev);
  836. DRM_DEBUG_DRIVER("\n");
  837. dev_priv->counter++;
  838. if (dev_priv->counter > 0x7FFFFFFFUL)
  839. dev_priv->counter = 1;
  840. if (master_priv->sarea_priv)
  841. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  842. BEGIN_LP_RING(4);
  843. OUT_RING(MI_STORE_DWORD_INDEX);
  844. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  845. OUT_RING(dev_priv->counter);
  846. OUT_RING(MI_USER_INTERRUPT);
  847. ADVANCE_LP_RING();
  848. return dev_priv->counter;
  849. }
  850. void i915_user_irq_get(struct drm_device *dev)
  851. {
  852. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  853. unsigned long irqflags;
  854. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  855. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  856. if (HAS_PCH_SPLIT(dev))
  857. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  858. else
  859. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  860. }
  861. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  862. }
  863. void i915_user_irq_put(struct drm_device *dev)
  864. {
  865. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  866. unsigned long irqflags;
  867. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  868. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  869. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  870. if (HAS_PCH_SPLIT(dev))
  871. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  872. else
  873. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  874. }
  875. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  876. }
  877. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  878. {
  879. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  880. if (dev_priv->trace_irq_seqno == 0)
  881. i915_user_irq_get(dev);
  882. dev_priv->trace_irq_seqno = seqno;
  883. }
  884. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  885. {
  886. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  887. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  888. int ret = 0;
  889. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  890. READ_BREADCRUMB(dev_priv));
  891. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  892. if (master_priv->sarea_priv)
  893. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  894. return 0;
  895. }
  896. if (master_priv->sarea_priv)
  897. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  898. i915_user_irq_get(dev);
  899. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  900. READ_BREADCRUMB(dev_priv) >= irq_nr);
  901. i915_user_irq_put(dev);
  902. if (ret == -EBUSY) {
  903. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  904. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  905. }
  906. return ret;
  907. }
  908. /* Needs the lock as it touches the ring.
  909. */
  910. int i915_irq_emit(struct drm_device *dev, void *data,
  911. struct drm_file *file_priv)
  912. {
  913. drm_i915_private_t *dev_priv = dev->dev_private;
  914. drm_i915_irq_emit_t *emit = data;
  915. int result;
  916. if (!dev_priv || !dev_priv->ring.virtual_start) {
  917. DRM_ERROR("called with no initialization\n");
  918. return -EINVAL;
  919. }
  920. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  921. mutex_lock(&dev->struct_mutex);
  922. result = i915_emit_irq(dev);
  923. mutex_unlock(&dev->struct_mutex);
  924. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  925. DRM_ERROR("copy_to_user\n");
  926. return -EFAULT;
  927. }
  928. return 0;
  929. }
  930. /* Doesn't need the hardware lock.
  931. */
  932. int i915_irq_wait(struct drm_device *dev, void *data,
  933. struct drm_file *file_priv)
  934. {
  935. drm_i915_private_t *dev_priv = dev->dev_private;
  936. drm_i915_irq_wait_t *irqwait = data;
  937. if (!dev_priv) {
  938. DRM_ERROR("called with no initialization\n");
  939. return -EINVAL;
  940. }
  941. return i915_wait_irq(dev, irqwait->irq_seq);
  942. }
  943. /* Called from drm generic code, passed 'crtc' which
  944. * we use as a pipe index
  945. */
  946. int i915_enable_vblank(struct drm_device *dev, int pipe)
  947. {
  948. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  949. unsigned long irqflags;
  950. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  951. u32 pipeconf;
  952. pipeconf = I915_READ(pipeconf_reg);
  953. if (!(pipeconf & PIPEACONF_ENABLE))
  954. return -EINVAL;
  955. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  956. if (HAS_PCH_SPLIT(dev))
  957. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  958. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  959. else if (IS_I965G(dev))
  960. i915_enable_pipestat(dev_priv, pipe,
  961. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  962. else
  963. i915_enable_pipestat(dev_priv, pipe,
  964. PIPE_VBLANK_INTERRUPT_ENABLE);
  965. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  966. return 0;
  967. }
  968. /* Called from drm generic code, passed 'crtc' which
  969. * we use as a pipe index
  970. */
  971. void i915_disable_vblank(struct drm_device *dev, int pipe)
  972. {
  973. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  974. unsigned long irqflags;
  975. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  976. if (HAS_PCH_SPLIT(dev))
  977. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  978. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  979. else
  980. i915_disable_pipestat(dev_priv, pipe,
  981. PIPE_VBLANK_INTERRUPT_ENABLE |
  982. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  983. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  984. }
  985. void i915_enable_interrupt (struct drm_device *dev)
  986. {
  987. struct drm_i915_private *dev_priv = dev->dev_private;
  988. if (!HAS_PCH_SPLIT(dev))
  989. opregion_enable_asle(dev);
  990. dev_priv->irq_enabled = 1;
  991. }
  992. /* Set the vblank monitor pipe
  993. */
  994. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  995. struct drm_file *file_priv)
  996. {
  997. drm_i915_private_t *dev_priv = dev->dev_private;
  998. if (!dev_priv) {
  999. DRM_ERROR("called with no initialization\n");
  1000. return -EINVAL;
  1001. }
  1002. return 0;
  1003. }
  1004. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1005. struct drm_file *file_priv)
  1006. {
  1007. drm_i915_private_t *dev_priv = dev->dev_private;
  1008. drm_i915_vblank_pipe_t *pipe = data;
  1009. if (!dev_priv) {
  1010. DRM_ERROR("called with no initialization\n");
  1011. return -EINVAL;
  1012. }
  1013. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1014. return 0;
  1015. }
  1016. /**
  1017. * Schedule buffer swap at given vertical blank.
  1018. */
  1019. int i915_vblank_swap(struct drm_device *dev, void *data,
  1020. struct drm_file *file_priv)
  1021. {
  1022. /* The delayed swap mechanism was fundamentally racy, and has been
  1023. * removed. The model was that the client requested a delayed flip/swap
  1024. * from the kernel, then waited for vblank before continuing to perform
  1025. * rendering. The problem was that the kernel might wake the client
  1026. * up before it dispatched the vblank swap (since the lock has to be
  1027. * held while touching the ringbuffer), in which case the client would
  1028. * clear and start the next frame before the swap occurred, and
  1029. * flicker would occur in addition to likely missing the vblank.
  1030. *
  1031. * In the absence of this ioctl, userland falls back to a correct path
  1032. * of waiting for a vblank, then dispatching the swap on its own.
  1033. * Context switching to userland and back is plenty fast enough for
  1034. * meeting the requirements of vblank swapping.
  1035. */
  1036. return -EINVAL;
  1037. }
  1038. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1039. drm_i915_private_t *dev_priv = dev->dev_private;
  1040. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1041. }
  1042. /**
  1043. * This is called when the chip hasn't reported back with completed
  1044. * batchbuffers in a long time. The first time this is called we simply record
  1045. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1046. * again, we assume the chip is wedged and try to fix it.
  1047. */
  1048. void i915_hangcheck_elapsed(unsigned long data)
  1049. {
  1050. struct drm_device *dev = (struct drm_device *)data;
  1051. drm_i915_private_t *dev_priv = dev->dev_private;
  1052. uint32_t acthd;
  1053. /* No reset support on this chip yet. */
  1054. if (IS_GEN6(dev))
  1055. return;
  1056. if (!IS_I965G(dev))
  1057. acthd = I915_READ(ACTHD);
  1058. else
  1059. acthd = I915_READ(ACTHD_I965);
  1060. /* If all work is done then ACTHD clearly hasn't advanced. */
  1061. if (list_empty(&dev_priv->mm.request_list) ||
  1062. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1063. dev_priv->hangcheck_count = 0;
  1064. return;
  1065. }
  1066. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1067. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1068. i915_handle_error(dev, true);
  1069. return;
  1070. }
  1071. /* Reset timer case chip hangs without another request being added */
  1072. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1073. if (acthd != dev_priv->last_acthd)
  1074. dev_priv->hangcheck_count = 0;
  1075. else
  1076. dev_priv->hangcheck_count++;
  1077. dev_priv->last_acthd = acthd;
  1078. }
  1079. /* drm_dma.h hooks
  1080. */
  1081. static void ironlake_irq_preinstall(struct drm_device *dev)
  1082. {
  1083. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1084. I915_WRITE(HWSTAM, 0xeffe);
  1085. /* XXX hotplug from PCH */
  1086. I915_WRITE(DEIMR, 0xffffffff);
  1087. I915_WRITE(DEIER, 0x0);
  1088. (void) I915_READ(DEIER);
  1089. /* and GT */
  1090. I915_WRITE(GTIMR, 0xffffffff);
  1091. I915_WRITE(GTIER, 0x0);
  1092. (void) I915_READ(GTIER);
  1093. /* south display irq */
  1094. I915_WRITE(SDEIMR, 0xffffffff);
  1095. I915_WRITE(SDEIER, 0x0);
  1096. (void) I915_READ(SDEIER);
  1097. }
  1098. static int ironlake_irq_postinstall(struct drm_device *dev)
  1099. {
  1100. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1101. /* enable kind of interrupts always enabled */
  1102. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1103. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1104. u32 render_mask = GT_PIPE_NOTIFY;
  1105. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1106. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1107. dev_priv->irq_mask_reg = ~display_mask;
  1108. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1109. /* should always can generate irq */
  1110. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1111. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1112. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1113. (void) I915_READ(DEIER);
  1114. /* user interrupt should be enabled, but masked initial */
  1115. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1116. dev_priv->gt_irq_enable_reg = render_mask;
  1117. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1118. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1119. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1120. (void) I915_READ(GTIER);
  1121. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1122. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1123. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1124. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1125. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1126. (void) I915_READ(SDEIER);
  1127. if (IS_IRONLAKE_M(dev)) {
  1128. /* Clear & enable PCU event interrupts */
  1129. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1130. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1131. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1132. }
  1133. return 0;
  1134. }
  1135. void i915_driver_irq_preinstall(struct drm_device * dev)
  1136. {
  1137. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1138. atomic_set(&dev_priv->irq_received, 0);
  1139. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1140. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1141. if (HAS_PCH_SPLIT(dev)) {
  1142. ironlake_irq_preinstall(dev);
  1143. return;
  1144. }
  1145. if (I915_HAS_HOTPLUG(dev)) {
  1146. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1147. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1148. }
  1149. I915_WRITE(HWSTAM, 0xeffe);
  1150. I915_WRITE(PIPEASTAT, 0);
  1151. I915_WRITE(PIPEBSTAT, 0);
  1152. I915_WRITE(IMR, 0xffffffff);
  1153. I915_WRITE(IER, 0x0);
  1154. (void) I915_READ(IER);
  1155. }
  1156. /*
  1157. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1158. * enabled correctly.
  1159. */
  1160. int i915_driver_irq_postinstall(struct drm_device *dev)
  1161. {
  1162. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1163. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1164. u32 error_mask;
  1165. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1166. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1167. if (HAS_PCH_SPLIT(dev))
  1168. return ironlake_irq_postinstall(dev);
  1169. /* Unmask the interrupts that we always want on. */
  1170. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1171. dev_priv->pipestat[0] = 0;
  1172. dev_priv->pipestat[1] = 0;
  1173. if (I915_HAS_HOTPLUG(dev)) {
  1174. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1175. /* Note HDMI and DP share bits */
  1176. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1177. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1178. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1179. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1180. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1181. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1182. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1183. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1184. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1185. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1186. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1187. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1188. /* Ignore TV since it's buggy */
  1189. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1190. /* Enable in IER... */
  1191. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1192. /* and unmask in IMR */
  1193. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1194. }
  1195. /*
  1196. * Enable some error detection, note the instruction error mask
  1197. * bit is reserved, so we leave it masked.
  1198. */
  1199. if (IS_G4X(dev)) {
  1200. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1201. GM45_ERROR_MEM_PRIV |
  1202. GM45_ERROR_CP_PRIV |
  1203. I915_ERROR_MEMORY_REFRESH);
  1204. } else {
  1205. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1206. I915_ERROR_MEMORY_REFRESH);
  1207. }
  1208. I915_WRITE(EMR, error_mask);
  1209. /* Disable pipe interrupt enables, clear pending pipe status */
  1210. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1211. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1212. /* Clear pending interrupt status */
  1213. I915_WRITE(IIR, I915_READ(IIR));
  1214. I915_WRITE(IER, enable_mask);
  1215. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1216. (void) I915_READ(IER);
  1217. opregion_enable_asle(dev);
  1218. return 0;
  1219. }
  1220. static void ironlake_irq_uninstall(struct drm_device *dev)
  1221. {
  1222. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1223. I915_WRITE(HWSTAM, 0xffffffff);
  1224. I915_WRITE(DEIMR, 0xffffffff);
  1225. I915_WRITE(DEIER, 0x0);
  1226. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1227. I915_WRITE(GTIMR, 0xffffffff);
  1228. I915_WRITE(GTIER, 0x0);
  1229. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1230. }
  1231. void i915_driver_irq_uninstall(struct drm_device * dev)
  1232. {
  1233. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1234. if (!dev_priv)
  1235. return;
  1236. dev_priv->vblank_pipe = 0;
  1237. if (HAS_PCH_SPLIT(dev)) {
  1238. ironlake_irq_uninstall(dev);
  1239. return;
  1240. }
  1241. if (I915_HAS_HOTPLUG(dev)) {
  1242. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1243. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1244. }
  1245. I915_WRITE(HWSTAM, 0xffffffff);
  1246. I915_WRITE(PIPEASTAT, 0);
  1247. I915_WRITE(PIPEBSTAT, 0);
  1248. I915_WRITE(IMR, 0xffffffff);
  1249. I915_WRITE(IER, 0x0);
  1250. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1251. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1252. I915_WRITE(IIR, I915_READ(IIR));
  1253. }