main.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/doorbell.h>
  42. #include "mlx4.h"
  43. #include "fw.h"
  44. #include "icm.h"
  45. MODULE_AUTHOR("Roland Dreier");
  46. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(DRV_VERSION);
  49. #ifdef CONFIG_MLX4_DEBUG
  50. int mlx4_debug_level = 0;
  51. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  52. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  53. #endif /* CONFIG_MLX4_DEBUG */
  54. #ifdef CONFIG_PCI_MSI
  55. static int msi_x;
  56. module_param(msi_x, int, 0444);
  57. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  58. #else /* CONFIG_PCI_MSI */
  59. #define msi_x (0)
  60. #endif /* CONFIG_PCI_MSI */
  61. static const char mlx4_version[] __devinitdata =
  62. DRV_NAME ": Mellanox ConnectX core driver v"
  63. DRV_VERSION " (" DRV_RELDATE ")\n";
  64. static struct mlx4_profile default_profile = {
  65. .num_qp = 1 << 16,
  66. .num_srq = 1 << 16,
  67. .rdmarc_per_qp = 4,
  68. .num_cq = 1 << 16,
  69. .num_mcg = 1 << 13,
  70. .num_mpt = 1 << 17,
  71. .num_mtt = 1 << 20,
  72. };
  73. static int __devinit mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  74. {
  75. int err;
  76. int i;
  77. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  78. if (err) {
  79. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  80. return err;
  81. }
  82. if (dev_cap->min_page_sz > PAGE_SIZE) {
  83. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  84. "kernel PAGE_SIZE of %ld, aborting.\n",
  85. dev_cap->min_page_sz, PAGE_SIZE);
  86. return -ENODEV;
  87. }
  88. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  89. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  90. "aborting.\n",
  91. dev_cap->num_ports, MLX4_MAX_PORTS);
  92. return -ENODEV;
  93. }
  94. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  95. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  96. "PCI resource 2 size of 0x%llx, aborting.\n",
  97. dev_cap->uar_size,
  98. (unsigned long long) pci_resource_len(dev->pdev, 2));
  99. return -ENODEV;
  100. }
  101. dev->caps.num_ports = dev_cap->num_ports;
  102. for (i = 1; i <= dev->caps.num_ports; ++i) {
  103. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  104. dev->caps.mtu_cap[i] = dev_cap->max_mtu[i];
  105. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  106. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  107. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  108. }
  109. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  110. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  111. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  112. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  113. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  114. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  115. dev->caps.max_wqes = dev_cap->max_qp_sz;
  116. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  117. dev->caps.reserved_qps = dev_cap->reserved_qps;
  118. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  119. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  120. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  121. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  122. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  123. dev->caps.num_qp_per_mgm = MLX4_QP_PER_MGM;
  124. /*
  125. * Subtract 1 from the limit because we need to allocate a
  126. * spare CQE so the HCA HW can tell the difference between an
  127. * empty CQ and a full CQ.
  128. */
  129. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  130. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  131. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  132. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  133. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  134. dev->caps.reserved_uars = dev_cap->reserved_uars;
  135. dev->caps.reserved_pds = dev_cap->reserved_pds;
  136. dev->caps.mtt_entry_sz = MLX4_MTT_ENTRY_PER_SEG * dev_cap->mtt_entry_sz;
  137. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  138. dev->caps.flags = dev_cap->flags;
  139. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  140. return 0;
  141. }
  142. static int __devinit mlx4_load_fw(struct mlx4_dev *dev)
  143. {
  144. struct mlx4_priv *priv = mlx4_priv(dev);
  145. int err;
  146. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  147. GFP_HIGHUSER | __GFP_NOWARN);
  148. if (!priv->fw.fw_icm) {
  149. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  150. return -ENOMEM;
  151. }
  152. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  153. if (err) {
  154. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  155. goto err_free;
  156. }
  157. err = mlx4_RUN_FW(dev);
  158. if (err) {
  159. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  160. goto err_unmap_fa;
  161. }
  162. return 0;
  163. err_unmap_fa:
  164. mlx4_UNMAP_FA(dev);
  165. err_free:
  166. mlx4_free_icm(dev, priv->fw.fw_icm);
  167. return err;
  168. }
  169. static int __devinit mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  170. int cmpt_entry_sz)
  171. {
  172. struct mlx4_priv *priv = mlx4_priv(dev);
  173. int err;
  174. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  175. cmpt_base +
  176. ((u64) (MLX4_CMPT_TYPE_QP *
  177. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  178. cmpt_entry_sz, dev->caps.num_qps,
  179. dev->caps.reserved_qps, 0);
  180. if (err)
  181. goto err;
  182. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  183. cmpt_base +
  184. ((u64) (MLX4_CMPT_TYPE_SRQ *
  185. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  186. cmpt_entry_sz, dev->caps.num_srqs,
  187. dev->caps.reserved_srqs, 0);
  188. if (err)
  189. goto err_qp;
  190. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  191. cmpt_base +
  192. ((u64) (MLX4_CMPT_TYPE_CQ *
  193. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  194. cmpt_entry_sz, dev->caps.num_cqs,
  195. dev->caps.reserved_cqs, 0);
  196. if (err)
  197. goto err_srq;
  198. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  199. cmpt_base +
  200. ((u64) (MLX4_CMPT_TYPE_EQ *
  201. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  202. cmpt_entry_sz,
  203. roundup_pow_of_two(MLX4_NUM_EQ +
  204. dev->caps.reserved_eqs),
  205. MLX4_NUM_EQ + dev->caps.reserved_eqs, 0);
  206. if (err)
  207. goto err_cq;
  208. return 0;
  209. err_cq:
  210. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  211. err_srq:
  212. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  213. err_qp:
  214. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  215. err:
  216. return err;
  217. }
  218. static int __devinit mlx4_init_icm(struct mlx4_dev *dev,
  219. struct mlx4_dev_cap *dev_cap,
  220. struct mlx4_init_hca_param *init_hca,
  221. u64 icm_size)
  222. {
  223. struct mlx4_priv *priv = mlx4_priv(dev);
  224. u64 aux_pages;
  225. int err;
  226. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  227. if (err) {
  228. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  229. return err;
  230. }
  231. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  232. (unsigned long long) icm_size >> 10,
  233. (unsigned long long) aux_pages << 2);
  234. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  235. GFP_HIGHUSER | __GFP_NOWARN);
  236. if (!priv->fw.aux_icm) {
  237. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  238. return -ENOMEM;
  239. }
  240. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  241. if (err) {
  242. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  243. goto err_free_aux;
  244. }
  245. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  246. if (err) {
  247. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  248. goto err_unmap_aux;
  249. }
  250. err = mlx4_map_eq_icm(dev, init_hca->eqc_base);
  251. if (err) {
  252. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  253. goto err_unmap_cmpt;
  254. }
  255. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  256. init_hca->mtt_base,
  257. dev->caps.mtt_entry_sz,
  258. dev->caps.num_mtt_segs,
  259. dev->caps.reserved_mtts, 1);
  260. if (err) {
  261. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  262. goto err_unmap_eq;
  263. }
  264. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  265. init_hca->dmpt_base,
  266. dev_cap->dmpt_entry_sz,
  267. dev->caps.num_mpts,
  268. dev->caps.reserved_mrws, 1);
  269. if (err) {
  270. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  271. goto err_unmap_mtt;
  272. }
  273. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  274. init_hca->qpc_base,
  275. dev_cap->qpc_entry_sz,
  276. dev->caps.num_qps,
  277. dev->caps.reserved_qps, 0);
  278. if (err) {
  279. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  280. goto err_unmap_dmpt;
  281. }
  282. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  283. init_hca->auxc_base,
  284. dev_cap->aux_entry_sz,
  285. dev->caps.num_qps,
  286. dev->caps.reserved_qps, 0);
  287. if (err) {
  288. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  289. goto err_unmap_qp;
  290. }
  291. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  292. init_hca->altc_base,
  293. dev_cap->altc_entry_sz,
  294. dev->caps.num_qps,
  295. dev->caps.reserved_qps, 0);
  296. if (err) {
  297. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  298. goto err_unmap_auxc;
  299. }
  300. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  301. init_hca->rdmarc_base,
  302. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  303. dev->caps.num_qps,
  304. dev->caps.reserved_qps, 0);
  305. if (err) {
  306. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  307. goto err_unmap_altc;
  308. }
  309. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  310. init_hca->cqc_base,
  311. dev_cap->cqc_entry_sz,
  312. dev->caps.num_cqs,
  313. dev->caps.reserved_cqs, 0);
  314. if (err) {
  315. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  316. goto err_unmap_rdmarc;
  317. }
  318. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  319. init_hca->srqc_base,
  320. dev_cap->srq_entry_sz,
  321. dev->caps.num_srqs,
  322. dev->caps.reserved_srqs, 0);
  323. if (err) {
  324. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  325. goto err_unmap_cq;
  326. }
  327. /*
  328. * It's not strictly required, but for simplicity just map the
  329. * whole multicast group table now. The table isn't very big
  330. * and it's a lot easier than trying to track ref counts.
  331. */
  332. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  333. init_hca->mc_base, MLX4_MGM_ENTRY_SIZE,
  334. dev->caps.num_mgms + dev->caps.num_amgms,
  335. dev->caps.num_mgms + dev->caps.num_amgms,
  336. 0);
  337. if (err) {
  338. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  339. goto err_unmap_srq;
  340. }
  341. return 0;
  342. err_unmap_srq:
  343. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  344. err_unmap_cq:
  345. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  346. err_unmap_rdmarc:
  347. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  348. err_unmap_altc:
  349. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  350. err_unmap_auxc:
  351. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  352. err_unmap_qp:
  353. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  354. err_unmap_dmpt:
  355. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  356. err_unmap_mtt:
  357. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  358. err_unmap_eq:
  359. mlx4_unmap_eq_icm(dev);
  360. err_unmap_cmpt:
  361. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  362. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  363. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  364. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  365. err_unmap_aux:
  366. mlx4_UNMAP_ICM_AUX(dev);
  367. err_free_aux:
  368. mlx4_free_icm(dev, priv->fw.aux_icm);
  369. return err;
  370. }
  371. static void mlx4_free_icms(struct mlx4_dev *dev)
  372. {
  373. struct mlx4_priv *priv = mlx4_priv(dev);
  374. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  375. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  376. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  377. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  378. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  379. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  380. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  381. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  382. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  383. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  384. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  385. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  386. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  387. mlx4_unmap_eq_icm(dev);
  388. mlx4_UNMAP_ICM_AUX(dev);
  389. mlx4_free_icm(dev, priv->fw.aux_icm);
  390. }
  391. static void mlx4_close_hca(struct mlx4_dev *dev)
  392. {
  393. mlx4_CLOSE_HCA(dev, 0);
  394. mlx4_free_icms(dev);
  395. mlx4_UNMAP_FA(dev);
  396. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm);
  397. }
  398. static int __devinit mlx4_init_hca(struct mlx4_dev *dev)
  399. {
  400. struct mlx4_priv *priv = mlx4_priv(dev);
  401. struct mlx4_adapter adapter;
  402. struct mlx4_dev_cap dev_cap;
  403. struct mlx4_profile profile;
  404. struct mlx4_init_hca_param init_hca;
  405. u64 icm_size;
  406. int err;
  407. err = mlx4_QUERY_FW(dev);
  408. if (err) {
  409. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  410. return err;
  411. }
  412. err = mlx4_load_fw(dev);
  413. if (err) {
  414. mlx4_err(dev, "Failed to start FW, aborting.\n");
  415. return err;
  416. }
  417. err = mlx4_dev_cap(dev, &dev_cap);
  418. if (err) {
  419. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  420. goto err_stop_fw;
  421. }
  422. profile = default_profile;
  423. icm_size = mlx4_make_profile(dev, &profile, &dev_cap, &init_hca);
  424. if ((long long) icm_size < 0) {
  425. err = icm_size;
  426. goto err_stop_fw;
  427. }
  428. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  429. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  430. if (err)
  431. goto err_stop_fw;
  432. err = mlx4_INIT_HCA(dev, &init_hca);
  433. if (err) {
  434. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  435. goto err_free_icm;
  436. }
  437. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  438. if (err) {
  439. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  440. goto err_close;
  441. }
  442. priv->eq_table.inta_pin = adapter.inta_pin;
  443. priv->rev_id = adapter.revision_id;
  444. memcpy(priv->board_id, adapter.board_id, sizeof priv->board_id);
  445. return 0;
  446. err_close:
  447. mlx4_close_hca(dev);
  448. err_free_icm:
  449. mlx4_free_icms(dev);
  450. err_stop_fw:
  451. mlx4_UNMAP_FA(dev);
  452. mlx4_free_icm(dev, priv->fw.fw_icm);
  453. return err;
  454. }
  455. static int __devinit mlx4_setup_hca(struct mlx4_dev *dev)
  456. {
  457. struct mlx4_priv *priv = mlx4_priv(dev);
  458. int err;
  459. err = mlx4_init_uar_table(dev);
  460. if (err) {
  461. mlx4_err(dev, "Failed to initialize "
  462. "user access region table, aborting.\n");
  463. return err;
  464. }
  465. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  466. if (err) {
  467. mlx4_err(dev, "Failed to allocate driver access region, "
  468. "aborting.\n");
  469. goto err_uar_table_free;
  470. }
  471. priv->kar = ioremap(priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  472. if (!priv->kar) {
  473. mlx4_err(dev, "Couldn't map kernel access region, "
  474. "aborting.\n");
  475. err = -ENOMEM;
  476. goto err_uar_free;
  477. }
  478. err = mlx4_init_pd_table(dev);
  479. if (err) {
  480. mlx4_err(dev, "Failed to initialize "
  481. "protection domain table, aborting.\n");
  482. goto err_kar_unmap;
  483. }
  484. err = mlx4_init_mr_table(dev);
  485. if (err) {
  486. mlx4_err(dev, "Failed to initialize "
  487. "memory region table, aborting.\n");
  488. goto err_pd_table_free;
  489. }
  490. mlx4_map_catas_buf(dev);
  491. err = mlx4_init_eq_table(dev);
  492. if (err) {
  493. mlx4_err(dev, "Failed to initialize "
  494. "event queue table, aborting.\n");
  495. goto err_catas_buf;
  496. }
  497. err = mlx4_cmd_use_events(dev);
  498. if (err) {
  499. mlx4_err(dev, "Failed to switch to event-driven "
  500. "firmware commands, aborting.\n");
  501. goto err_eq_table_free;
  502. }
  503. err = mlx4_NOP(dev);
  504. if (err) {
  505. mlx4_err(dev, "NOP command failed to generate interrupt "
  506. "(IRQ %d), aborting.\n",
  507. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  508. if (dev->flags & MLX4_FLAG_MSI_X)
  509. mlx4_err(dev, "Try again with MSI-X disabled.\n");
  510. else
  511. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  512. goto err_cmd_poll;
  513. }
  514. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  515. err = mlx4_init_cq_table(dev);
  516. if (err) {
  517. mlx4_err(dev, "Failed to initialize "
  518. "completion queue table, aborting.\n");
  519. goto err_cmd_poll;
  520. }
  521. err = mlx4_init_srq_table(dev);
  522. if (err) {
  523. mlx4_err(dev, "Failed to initialize "
  524. "shared receive queue table, aborting.\n");
  525. goto err_cq_table_free;
  526. }
  527. err = mlx4_init_qp_table(dev);
  528. if (err) {
  529. mlx4_err(dev, "Failed to initialize "
  530. "queue pair table, aborting.\n");
  531. goto err_srq_table_free;
  532. }
  533. err = mlx4_init_mcg_table(dev);
  534. if (err) {
  535. mlx4_err(dev, "Failed to initialize "
  536. "multicast group table, aborting.\n");
  537. goto err_qp_table_free;
  538. }
  539. return 0;
  540. err_qp_table_free:
  541. mlx4_cleanup_qp_table(dev);
  542. err_srq_table_free:
  543. mlx4_cleanup_srq_table(dev);
  544. err_cq_table_free:
  545. mlx4_cleanup_cq_table(dev);
  546. err_cmd_poll:
  547. mlx4_cmd_use_polling(dev);
  548. err_eq_table_free:
  549. mlx4_cleanup_eq_table(dev);
  550. err_catas_buf:
  551. mlx4_unmap_catas_buf(dev);
  552. mlx4_cleanup_mr_table(dev);
  553. err_pd_table_free:
  554. mlx4_cleanup_pd_table(dev);
  555. err_kar_unmap:
  556. iounmap(priv->kar);
  557. err_uar_free:
  558. mlx4_uar_free(dev, &priv->driver_uar);
  559. err_uar_table_free:
  560. mlx4_cleanup_uar_table(dev);
  561. return err;
  562. }
  563. static void __devinit mlx4_enable_msi_x(struct mlx4_dev *dev)
  564. {
  565. struct mlx4_priv *priv = mlx4_priv(dev);
  566. struct msix_entry entries[MLX4_NUM_EQ];
  567. int err;
  568. int i;
  569. if (msi_x) {
  570. for (i = 0; i < MLX4_NUM_EQ; ++i)
  571. entries[i].entry = i;
  572. err = pci_enable_msix(dev->pdev, entries, ARRAY_SIZE(entries));
  573. if (err) {
  574. if (err > 0)
  575. mlx4_info(dev, "Only %d MSI-X vectors available, "
  576. "not using MSI-X\n", err);
  577. goto no_msi;
  578. }
  579. for (i = 0; i < MLX4_NUM_EQ; ++i)
  580. priv->eq_table.eq[i].irq = entries[i].vector;
  581. dev->flags |= MLX4_FLAG_MSI_X;
  582. return;
  583. }
  584. no_msi:
  585. for (i = 0; i < MLX4_NUM_EQ; ++i)
  586. priv->eq_table.eq[i].irq = dev->pdev->irq;
  587. }
  588. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  589. const struct pci_device_id *id)
  590. {
  591. static int mlx4_version_printed;
  592. struct mlx4_priv *priv;
  593. struct mlx4_dev *dev;
  594. int err;
  595. if (!mlx4_version_printed) {
  596. printk(KERN_INFO "%s", mlx4_version);
  597. ++mlx4_version_printed;
  598. }
  599. printk(KERN_INFO PFX "Initializing %s\n",
  600. pci_name(pdev));
  601. err = pci_enable_device(pdev);
  602. if (err) {
  603. dev_err(&pdev->dev, "Cannot enable PCI device, "
  604. "aborting.\n");
  605. return err;
  606. }
  607. /*
  608. * Check for BARs. We expect 0: 1MB, 2: 8MB, 4: DDR (may not
  609. * be present)
  610. */
  611. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  612. pci_resource_len(pdev, 0) != 1 << 20) {
  613. dev_err(&pdev->dev, "Missing DCS, aborting.\n");
  614. err = -ENODEV;
  615. goto err_disable_pdev;
  616. }
  617. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  618. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  619. err = -ENODEV;
  620. goto err_disable_pdev;
  621. }
  622. err = pci_request_region(pdev, 0, DRV_NAME);
  623. if (err) {
  624. dev_err(&pdev->dev, "Cannot request control region, aborting.\n");
  625. goto err_disable_pdev;
  626. }
  627. err = pci_request_region(pdev, 2, DRV_NAME);
  628. if (err) {
  629. dev_err(&pdev->dev, "Cannot request UAR region, aborting.\n");
  630. goto err_release_bar0;
  631. }
  632. pci_set_master(pdev);
  633. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  634. if (err) {
  635. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  636. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  637. if (err) {
  638. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  639. goto err_release_bar2;
  640. }
  641. }
  642. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  643. if (err) {
  644. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  645. "consistent PCI DMA mask.\n");
  646. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  647. if (err) {
  648. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  649. "aborting.\n");
  650. goto err_release_bar2;
  651. }
  652. }
  653. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  654. if (!priv) {
  655. dev_err(&pdev->dev, "Device struct alloc failed, "
  656. "aborting.\n");
  657. err = -ENOMEM;
  658. goto err_release_bar2;
  659. }
  660. dev = &priv->dev;
  661. dev->pdev = pdev;
  662. INIT_LIST_HEAD(&priv->ctx_list);
  663. spin_lock_init(&priv->ctx_lock);
  664. /*
  665. * Now reset the HCA before we touch the PCI capabilities or
  666. * attempt a firmware command, since a boot ROM may have left
  667. * the HCA in an undefined state.
  668. */
  669. err = mlx4_reset(dev);
  670. if (err) {
  671. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  672. goto err_free_dev;
  673. }
  674. mlx4_enable_msi_x(dev);
  675. if (mlx4_cmd_init(dev)) {
  676. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  677. goto err_free_dev;
  678. }
  679. err = mlx4_init_hca(dev);
  680. if (err)
  681. goto err_cmd;
  682. err = mlx4_setup_hca(dev);
  683. if (err)
  684. goto err_close;
  685. err = mlx4_register_device(dev);
  686. if (err)
  687. goto err_cleanup;
  688. pci_set_drvdata(pdev, dev);
  689. return 0;
  690. err_cleanup:
  691. mlx4_cleanup_mcg_table(dev);
  692. mlx4_cleanup_qp_table(dev);
  693. mlx4_cleanup_srq_table(dev);
  694. mlx4_cleanup_cq_table(dev);
  695. mlx4_cmd_use_polling(dev);
  696. mlx4_cleanup_eq_table(dev);
  697. mlx4_unmap_catas_buf(dev);
  698. mlx4_cleanup_mr_table(dev);
  699. mlx4_cleanup_pd_table(dev);
  700. mlx4_cleanup_uar_table(dev);
  701. err_close:
  702. mlx4_close_hca(dev);
  703. err_cmd:
  704. mlx4_cmd_cleanup(dev);
  705. err_free_dev:
  706. if (dev->flags & MLX4_FLAG_MSI_X)
  707. pci_disable_msix(pdev);
  708. kfree(priv);
  709. err_release_bar2:
  710. pci_release_region(pdev, 2);
  711. err_release_bar0:
  712. pci_release_region(pdev, 0);
  713. err_disable_pdev:
  714. pci_disable_device(pdev);
  715. pci_set_drvdata(pdev, NULL);
  716. return err;
  717. }
  718. static void __devexit mlx4_remove_one(struct pci_dev *pdev)
  719. {
  720. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  721. struct mlx4_priv *priv = mlx4_priv(dev);
  722. int p;
  723. if (dev) {
  724. mlx4_unregister_device(dev);
  725. for (p = 1; p <= dev->caps.num_ports; ++p)
  726. mlx4_CLOSE_PORT(dev, p);
  727. mlx4_cleanup_mcg_table(dev);
  728. mlx4_cleanup_qp_table(dev);
  729. mlx4_cleanup_srq_table(dev);
  730. mlx4_cleanup_cq_table(dev);
  731. mlx4_cmd_use_polling(dev);
  732. mlx4_cleanup_eq_table(dev);
  733. mlx4_unmap_catas_buf(dev);
  734. mlx4_cleanup_mr_table(dev);
  735. mlx4_cleanup_pd_table(dev);
  736. iounmap(priv->kar);
  737. mlx4_uar_free(dev, &priv->driver_uar);
  738. mlx4_cleanup_uar_table(dev);
  739. mlx4_close_hca(dev);
  740. mlx4_cmd_cleanup(dev);
  741. if (dev->flags & MLX4_FLAG_MSI_X)
  742. pci_disable_msix(pdev);
  743. kfree(priv);
  744. pci_release_region(pdev, 2);
  745. pci_release_region(pdev, 0);
  746. pci_disable_device(pdev);
  747. pci_set_drvdata(pdev, NULL);
  748. }
  749. }
  750. static struct pci_device_id mlx4_pci_table[] = {
  751. { PCI_VDEVICE(MELLANOX, 0x6340) }, /* MT25408 "Hermon" SDR */
  752. { PCI_VDEVICE(MELLANOX, 0x634a) }, /* MT25408 "Hermon" DDR */
  753. { PCI_VDEVICE(MELLANOX, 0x6354) }, /* MT25408 "Hermon" QDR */
  754. { PCI_VDEVICE(MELLANOX, 0x6732) }, /* MT25408 "Hermon" DDR PCIe gen2 */
  755. { PCI_VDEVICE(MELLANOX, 0x673c) }, /* MT25408 "Hermon" QDR PCIe gen2 */
  756. { 0, }
  757. };
  758. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  759. static struct pci_driver mlx4_driver = {
  760. .name = DRV_NAME,
  761. .id_table = mlx4_pci_table,
  762. .probe = mlx4_init_one,
  763. .remove = __devexit_p(mlx4_remove_one)
  764. };
  765. static int __init mlx4_init(void)
  766. {
  767. int ret;
  768. ret = pci_register_driver(&mlx4_driver);
  769. return ret < 0 ? ret : 0;
  770. }
  771. static void __exit mlx4_cleanup(void)
  772. {
  773. pci_unregister_driver(&mlx4_driver);
  774. }
  775. module_init(mlx4_init);
  776. module_exit(mlx4_cleanup);