intel_ringbuffer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. intel_ring_begin(ring, 2);
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. static void ring_write_tail(struct intel_ring_buffer *ring,
  111. u32 value)
  112. {
  113. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  114. I915_WRITE_TAIL(ring, value);
  115. }
  116. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  117. {
  118. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  119. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  120. RING_ACTHD(ring->mmio_base) : ACTHD;
  121. return I915_READ(acthd_reg);
  122. }
  123. static int init_ring_common(struct intel_ring_buffer *ring)
  124. {
  125. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  126. struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
  127. u32 head;
  128. /* Stop the ring if it's running. */
  129. I915_WRITE_CTL(ring, 0);
  130. I915_WRITE_HEAD(ring, 0);
  131. ring->write_tail(ring, 0);
  132. /* Initialize the ring. */
  133. I915_WRITE_START(ring, obj_priv->gtt_offset);
  134. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  135. /* G45 ring initialization fails to reset head to zero */
  136. if (head != 0) {
  137. DRM_ERROR("%s head not reset to zero "
  138. "ctl %08x head %08x tail %08x start %08x\n",
  139. ring->name,
  140. I915_READ_CTL(ring),
  141. I915_READ_HEAD(ring),
  142. I915_READ_TAIL(ring),
  143. I915_READ_START(ring));
  144. I915_WRITE_HEAD(ring, 0);
  145. DRM_ERROR("%s head forced to zero "
  146. "ctl %08x head %08x tail %08x start %08x\n",
  147. ring->name,
  148. I915_READ_CTL(ring),
  149. I915_READ_HEAD(ring),
  150. I915_READ_TAIL(ring),
  151. I915_READ_START(ring));
  152. }
  153. I915_WRITE_CTL(ring,
  154. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  155. | RING_NO_REPORT | RING_VALID);
  156. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  157. /* If the head is still not zero, the ring is dead */
  158. if (head != 0) {
  159. DRM_ERROR("%s initialization failed "
  160. "ctl %08x head %08x tail %08x start %08x\n",
  161. ring->name,
  162. I915_READ_CTL(ring),
  163. I915_READ_HEAD(ring),
  164. I915_READ_TAIL(ring),
  165. I915_READ_START(ring));
  166. return -EIO;
  167. }
  168. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  169. i915_kernel_lost_context(ring->dev);
  170. else {
  171. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  172. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  173. ring->space = ring->head - (ring->tail + 8);
  174. if (ring->space < 0)
  175. ring->space += ring->size;
  176. }
  177. return 0;
  178. }
  179. static int init_render_ring(struct intel_ring_buffer *ring)
  180. {
  181. struct drm_device *dev = ring->dev;
  182. int ret = init_ring_common(ring);
  183. if (INTEL_INFO(dev)->gen > 3) {
  184. drm_i915_private_t *dev_priv = dev->dev_private;
  185. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  186. if (IS_GEN6(dev))
  187. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  188. I915_WRITE(MI_MODE, mode);
  189. }
  190. return ret;
  191. }
  192. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  193. do { \
  194. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  195. PIPE_CONTROL_DEPTH_STALL | 2); \
  196. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  197. intel_ring_emit(ring__, 0); \
  198. intel_ring_emit(ring__, 0); \
  199. } while (0)
  200. /**
  201. * Creates a new sequence number, emitting a write of it to the status page
  202. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  203. *
  204. * Must be called with struct_lock held.
  205. *
  206. * Returned sequence numbers are nonzero on success.
  207. */
  208. static u32
  209. render_ring_add_request(struct intel_ring_buffer *ring,
  210. u32 flush_domains)
  211. {
  212. struct drm_device *dev = ring->dev;
  213. drm_i915_private_t *dev_priv = dev->dev_private;
  214. u32 seqno;
  215. seqno = i915_gem_get_seqno(dev);
  216. if (IS_GEN6(dev)) {
  217. intel_ring_begin(ring, 6);
  218. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  219. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  220. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  221. PIPE_CONTROL_NOTIFY);
  222. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  223. intel_ring_emit(ring, seqno);
  224. intel_ring_emit(ring, 0);
  225. intel_ring_emit(ring, 0);
  226. intel_ring_advance(ring);
  227. } else if (HAS_PIPE_CONTROL(dev)) {
  228. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  229. /*
  230. * Workaround qword write incoherence by flushing the
  231. * PIPE_NOTIFY buffers out to memory before requesting
  232. * an interrupt.
  233. */
  234. intel_ring_begin(ring, 32);
  235. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  236. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  237. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  238. intel_ring_emit(ring, seqno);
  239. intel_ring_emit(ring, 0);
  240. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  241. scratch_addr += 128; /* write to separate cachelines */
  242. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  243. scratch_addr += 128;
  244. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  245. scratch_addr += 128;
  246. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  247. scratch_addr += 128;
  248. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  249. scratch_addr += 128;
  250. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  251. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  252. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  253. PIPE_CONTROL_NOTIFY);
  254. intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  255. intel_ring_emit(ring, seqno);
  256. intel_ring_emit(ring, 0);
  257. intel_ring_advance(ring);
  258. } else {
  259. intel_ring_begin(ring, 4);
  260. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  261. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  262. intel_ring_emit(ring, seqno);
  263. intel_ring_emit(ring, MI_USER_INTERRUPT);
  264. intel_ring_advance(ring);
  265. }
  266. return seqno;
  267. }
  268. static u32
  269. render_ring_get_seqno(struct intel_ring_buffer *ring)
  270. {
  271. struct drm_device *dev = ring->dev;
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. if (HAS_PIPE_CONTROL(dev))
  274. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  275. else
  276. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  277. }
  278. static void
  279. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  280. {
  281. struct drm_device *dev = ring->dev;
  282. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  283. unsigned long irqflags;
  284. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  285. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  286. if (HAS_PCH_SPLIT(dev))
  287. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  288. else
  289. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  290. }
  291. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  292. }
  293. static void
  294. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  295. {
  296. struct drm_device *dev = ring->dev;
  297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  298. unsigned long irqflags;
  299. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  300. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  301. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  302. if (HAS_PCH_SPLIT(dev))
  303. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  304. else
  305. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  306. }
  307. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  308. }
  309. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  310. {
  311. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  312. u32 mmio = IS_GEN6(ring->dev) ?
  313. RING_HWS_PGA_GEN6(ring->mmio_base) :
  314. RING_HWS_PGA(ring->mmio_base);
  315. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  316. POSTING_READ(mmio);
  317. }
  318. static void
  319. bsd_ring_flush(struct intel_ring_buffer *ring,
  320. u32 invalidate_domains,
  321. u32 flush_domains)
  322. {
  323. intel_ring_begin(ring, 2);
  324. intel_ring_emit(ring, MI_FLUSH);
  325. intel_ring_emit(ring, MI_NOOP);
  326. intel_ring_advance(ring);
  327. }
  328. static u32
  329. ring_add_request(struct intel_ring_buffer *ring,
  330. u32 flush_domains)
  331. {
  332. u32 seqno;
  333. seqno = i915_gem_get_seqno(ring->dev);
  334. intel_ring_begin(ring, 4);
  335. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  336. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  337. intel_ring_emit(ring, seqno);
  338. intel_ring_emit(ring, MI_USER_INTERRUPT);
  339. intel_ring_advance(ring);
  340. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  341. return seqno;
  342. }
  343. static void
  344. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  345. {
  346. /* do nothing */
  347. }
  348. static void
  349. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  350. {
  351. /* do nothing */
  352. }
  353. static u32
  354. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  355. {
  356. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  357. }
  358. static int
  359. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  360. struct drm_i915_gem_execbuffer2 *exec,
  361. struct drm_clip_rect *cliprects,
  362. uint64_t exec_offset)
  363. {
  364. uint32_t exec_start;
  365. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  366. intel_ring_begin(ring, 2);
  367. intel_ring_emit(ring,
  368. MI_BATCH_BUFFER_START |
  369. (2 << 6) |
  370. MI_BATCH_NON_SECURE_I965);
  371. intel_ring_emit(ring, exec_start);
  372. intel_ring_advance(ring);
  373. return 0;
  374. }
  375. static int
  376. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  377. struct drm_i915_gem_execbuffer2 *exec,
  378. struct drm_clip_rect *cliprects,
  379. uint64_t exec_offset)
  380. {
  381. struct drm_device *dev = ring->dev;
  382. drm_i915_private_t *dev_priv = dev->dev_private;
  383. int nbox = exec->num_cliprects;
  384. int i = 0, count;
  385. uint32_t exec_start, exec_len;
  386. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  387. exec_len = (uint32_t) exec->batch_len;
  388. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  389. count = nbox ? nbox : 1;
  390. for (i = 0; i < count; i++) {
  391. if (i < nbox) {
  392. int ret = i915_emit_box(dev, cliprects, i,
  393. exec->DR1, exec->DR4);
  394. if (ret)
  395. return ret;
  396. }
  397. if (IS_I830(dev) || IS_845G(dev)) {
  398. intel_ring_begin(ring, 4);
  399. intel_ring_emit(ring, MI_BATCH_BUFFER);
  400. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  401. intel_ring_emit(ring, exec_start + exec_len - 4);
  402. intel_ring_emit(ring, 0);
  403. } else {
  404. intel_ring_begin(ring, 2);
  405. if (INTEL_INFO(dev)->gen >= 4) {
  406. intel_ring_emit(ring,
  407. MI_BATCH_BUFFER_START | (2 << 6)
  408. | MI_BATCH_NON_SECURE_I965);
  409. intel_ring_emit(ring, exec_start);
  410. } else {
  411. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  412. | (2 << 6));
  413. intel_ring_emit(ring, exec_start |
  414. MI_BATCH_NON_SECURE);
  415. }
  416. }
  417. intel_ring_advance(ring);
  418. }
  419. if (IS_G4X(dev) || IS_GEN5(dev)) {
  420. intel_ring_begin(ring, 2);
  421. intel_ring_emit(ring, MI_FLUSH |
  422. MI_NO_WRITE_FLUSH |
  423. MI_INVALIDATE_ISP );
  424. intel_ring_emit(ring, MI_NOOP);
  425. intel_ring_advance(ring);
  426. }
  427. /* XXX breadcrumb */
  428. return 0;
  429. }
  430. static void cleanup_status_page(struct intel_ring_buffer *ring)
  431. {
  432. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  433. struct drm_gem_object *obj;
  434. struct drm_i915_gem_object *obj_priv;
  435. obj = ring->status_page.obj;
  436. if (obj == NULL)
  437. return;
  438. obj_priv = to_intel_bo(obj);
  439. kunmap(obj_priv->pages[0]);
  440. i915_gem_object_unpin(obj);
  441. drm_gem_object_unreference(obj);
  442. ring->status_page.obj = NULL;
  443. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  444. }
  445. static int init_status_page(struct intel_ring_buffer *ring)
  446. {
  447. struct drm_device *dev = ring->dev;
  448. drm_i915_private_t *dev_priv = dev->dev_private;
  449. struct drm_gem_object *obj;
  450. struct drm_i915_gem_object *obj_priv;
  451. int ret;
  452. obj = i915_gem_alloc_object(dev, 4096);
  453. if (obj == NULL) {
  454. DRM_ERROR("Failed to allocate status page\n");
  455. ret = -ENOMEM;
  456. goto err;
  457. }
  458. obj_priv = to_intel_bo(obj);
  459. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  460. ret = i915_gem_object_pin(obj, 4096);
  461. if (ret != 0) {
  462. goto err_unref;
  463. }
  464. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  465. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  466. if (ring->status_page.page_addr == NULL) {
  467. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  468. goto err_unpin;
  469. }
  470. ring->status_page.obj = obj;
  471. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  472. intel_ring_setup_status_page(ring);
  473. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  474. ring->name, ring->status_page.gfx_addr);
  475. return 0;
  476. err_unpin:
  477. i915_gem_object_unpin(obj);
  478. err_unref:
  479. drm_gem_object_unreference(obj);
  480. err:
  481. return ret;
  482. }
  483. int intel_init_ring_buffer(struct drm_device *dev,
  484. struct intel_ring_buffer *ring)
  485. {
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. struct drm_i915_gem_object *obj_priv;
  488. struct drm_gem_object *obj;
  489. int ret;
  490. ring->dev = dev;
  491. INIT_LIST_HEAD(&ring->active_list);
  492. INIT_LIST_HEAD(&ring->request_list);
  493. INIT_LIST_HEAD(&ring->gpu_write_list);
  494. if (I915_NEED_GFX_HWS(dev)) {
  495. ret = init_status_page(ring);
  496. if (ret)
  497. return ret;
  498. }
  499. obj = i915_gem_alloc_object(dev, ring->size);
  500. if (obj == NULL) {
  501. DRM_ERROR("Failed to allocate ringbuffer\n");
  502. ret = -ENOMEM;
  503. goto err_hws;
  504. }
  505. ring->gem_object = obj;
  506. ret = i915_gem_object_pin(obj, PAGE_SIZE);
  507. if (ret)
  508. goto err_unref;
  509. obj_priv = to_intel_bo(obj);
  510. ring->map.size = ring->size;
  511. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  512. ring->map.type = 0;
  513. ring->map.flags = 0;
  514. ring->map.mtrr = 0;
  515. drm_core_ioremap_wc(&ring->map, dev);
  516. if (ring->map.handle == NULL) {
  517. DRM_ERROR("Failed to map ringbuffer.\n");
  518. ret = -EINVAL;
  519. goto err_unpin;
  520. }
  521. ring->virtual_start = ring->map.handle;
  522. ret = ring->init(ring);
  523. if (ret)
  524. goto err_unmap;
  525. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  526. i915_kernel_lost_context(dev);
  527. else {
  528. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  529. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  530. ring->space = ring->head - (ring->tail + 8);
  531. if (ring->space < 0)
  532. ring->space += ring->size;
  533. }
  534. return ret;
  535. err_unmap:
  536. drm_core_ioremapfree(&ring->map, dev);
  537. err_unpin:
  538. i915_gem_object_unpin(obj);
  539. err_unref:
  540. drm_gem_object_unreference(obj);
  541. ring->gem_object = NULL;
  542. err_hws:
  543. cleanup_status_page(ring);
  544. return ret;
  545. }
  546. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  547. {
  548. if (ring->gem_object == NULL)
  549. return;
  550. drm_core_ioremapfree(&ring->map, ring->dev);
  551. i915_gem_object_unpin(ring->gem_object);
  552. drm_gem_object_unreference(ring->gem_object);
  553. ring->gem_object = NULL;
  554. cleanup_status_page(ring);
  555. }
  556. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  557. {
  558. unsigned int *virt;
  559. int rem;
  560. rem = ring->size - ring->tail;
  561. if (ring->space < rem) {
  562. int ret = intel_wait_ring_buffer(ring, rem);
  563. if (ret)
  564. return ret;
  565. }
  566. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  567. rem /= 8;
  568. while (rem--) {
  569. *virt++ = MI_NOOP;
  570. *virt++ = MI_NOOP;
  571. }
  572. ring->tail = 0;
  573. ring->space = ring->head - 8;
  574. return 0;
  575. }
  576. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  577. {
  578. struct drm_device *dev = ring->dev;
  579. drm_i915_private_t *dev_priv = dev->dev_private;
  580. unsigned long end;
  581. trace_i915_ring_wait_begin (dev);
  582. end = jiffies + 3 * HZ;
  583. do {
  584. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  585. ring->space = ring->head - (ring->tail + 8);
  586. if (ring->space < 0)
  587. ring->space += ring->size;
  588. if (ring->space >= n) {
  589. trace_i915_ring_wait_end(dev);
  590. return 0;
  591. }
  592. if (dev->primary->master) {
  593. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  594. if (master_priv->sarea_priv)
  595. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  596. }
  597. msleep(1);
  598. } while (!time_after(jiffies, end));
  599. trace_i915_ring_wait_end (dev);
  600. return -EBUSY;
  601. }
  602. void intel_ring_begin(struct intel_ring_buffer *ring,
  603. int num_dwords)
  604. {
  605. int n = 4*num_dwords;
  606. if (unlikely(ring->tail + n > ring->size))
  607. intel_wrap_ring_buffer(ring);
  608. if (unlikely(ring->space < n))
  609. intel_wait_ring_buffer(ring, n);
  610. ring->space -= n;
  611. }
  612. void intel_ring_advance(struct intel_ring_buffer *ring)
  613. {
  614. ring->tail &= ring->size - 1;
  615. ring->write_tail(ring, ring->tail);
  616. }
  617. static const struct intel_ring_buffer render_ring = {
  618. .name = "render ring",
  619. .id = RING_RENDER,
  620. .mmio_base = RENDER_RING_BASE,
  621. .size = 32 * PAGE_SIZE,
  622. .init = init_render_ring,
  623. .write_tail = ring_write_tail,
  624. .flush = render_ring_flush,
  625. .add_request = render_ring_add_request,
  626. .get_seqno = render_ring_get_seqno,
  627. .user_irq_get = render_ring_get_user_irq,
  628. .user_irq_put = render_ring_put_user_irq,
  629. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  630. };
  631. /* ring buffer for bit-stream decoder */
  632. static const struct intel_ring_buffer bsd_ring = {
  633. .name = "bsd ring",
  634. .id = RING_BSD,
  635. .mmio_base = BSD_RING_BASE,
  636. .size = 32 * PAGE_SIZE,
  637. .init = init_ring_common,
  638. .write_tail = ring_write_tail,
  639. .flush = bsd_ring_flush,
  640. .add_request = ring_add_request,
  641. .get_seqno = ring_status_page_get_seqno,
  642. .user_irq_get = bsd_ring_get_user_irq,
  643. .user_irq_put = bsd_ring_put_user_irq,
  644. .dispatch_execbuffer = ring_dispatch_execbuffer,
  645. };
  646. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  647. u32 value)
  648. {
  649. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  650. /* Every tail move must follow the sequence below */
  651. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  652. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  653. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  654. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  655. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  656. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  657. 50))
  658. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  659. I915_WRITE_TAIL(ring, value);
  660. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  661. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  662. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  663. }
  664. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  665. u32 invalidate_domains,
  666. u32 flush_domains)
  667. {
  668. intel_ring_begin(ring, 4);
  669. intel_ring_emit(ring, MI_FLUSH_DW);
  670. intel_ring_emit(ring, 0);
  671. intel_ring_emit(ring, 0);
  672. intel_ring_emit(ring, 0);
  673. intel_ring_advance(ring);
  674. }
  675. static int
  676. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  677. struct drm_i915_gem_execbuffer2 *exec,
  678. struct drm_clip_rect *cliprects,
  679. uint64_t exec_offset)
  680. {
  681. uint32_t exec_start;
  682. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  683. intel_ring_begin(ring, 2);
  684. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  685. /* bit0-7 is the length on GEN6+ */
  686. intel_ring_emit(ring, exec_start);
  687. intel_ring_advance(ring);
  688. return 0;
  689. }
  690. /* ring buffer for Video Codec for Gen6+ */
  691. static const struct intel_ring_buffer gen6_bsd_ring = {
  692. .name = "gen6 bsd ring",
  693. .id = RING_BSD,
  694. .mmio_base = GEN6_BSD_RING_BASE,
  695. .size = 32 * PAGE_SIZE,
  696. .init = init_ring_common,
  697. .write_tail = gen6_bsd_ring_write_tail,
  698. .flush = gen6_ring_flush,
  699. .add_request = ring_add_request,
  700. .get_seqno = ring_status_page_get_seqno,
  701. .user_irq_get = bsd_ring_get_user_irq,
  702. .user_irq_put = bsd_ring_put_user_irq,
  703. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  704. };
  705. /* Blitter support (SandyBridge+) */
  706. static void
  707. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  708. {
  709. /* do nothing */
  710. }
  711. static void
  712. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  713. {
  714. /* do nothing */
  715. }
  716. static const struct intel_ring_buffer gen6_blt_ring = {
  717. .name = "blt ring",
  718. .id = RING_BLT,
  719. .mmio_base = BLT_RING_BASE,
  720. .size = 32 * PAGE_SIZE,
  721. .init = init_ring_common,
  722. .write_tail = ring_write_tail,
  723. .flush = gen6_ring_flush,
  724. .add_request = ring_add_request,
  725. .get_seqno = ring_status_page_get_seqno,
  726. .user_irq_get = blt_ring_get_user_irq,
  727. .user_irq_put = blt_ring_put_user_irq,
  728. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  729. };
  730. int intel_init_render_ring_buffer(struct drm_device *dev)
  731. {
  732. drm_i915_private_t *dev_priv = dev->dev_private;
  733. dev_priv->render_ring = render_ring;
  734. if (!I915_NEED_GFX_HWS(dev)) {
  735. dev_priv->render_ring.status_page.page_addr
  736. = dev_priv->status_page_dmah->vaddr;
  737. memset(dev_priv->render_ring.status_page.page_addr,
  738. 0, PAGE_SIZE);
  739. }
  740. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  741. }
  742. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  743. {
  744. drm_i915_private_t *dev_priv = dev->dev_private;
  745. if (IS_GEN6(dev))
  746. dev_priv->bsd_ring = gen6_bsd_ring;
  747. else
  748. dev_priv->bsd_ring = bsd_ring;
  749. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  750. }
  751. int intel_init_blt_ring_buffer(struct drm_device *dev)
  752. {
  753. drm_i915_private_t *dev_priv = dev->dev_private;
  754. dev_priv->blt_ring = gen6_blt_ring;
  755. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  756. }