exynos_dp_core.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <video/exynos_dp.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. exynos_dp_init_hpd(dp);
  41. usleep_range(200, 210);
  42. while (exynos_dp_get_plug_in_status(dp) != 0) {
  43. timeout_loop++;
  44. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  45. dev_err(dp->dev, "failed to get hpd plug status\n");
  46. return -ETIMEDOUT;
  47. }
  48. usleep_range(10, 11);
  49. }
  50. return 0;
  51. }
  52. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  53. {
  54. int i;
  55. unsigned char sum = 0;
  56. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  57. sum = sum + edid_data[i];
  58. return sum;
  59. }
  60. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  61. {
  62. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  63. unsigned int extend_block = 0;
  64. unsigned char sum;
  65. unsigned char test_vector;
  66. int retval;
  67. /*
  68. * EDID device address is 0x50.
  69. * However, if necessary, you must have set upper address
  70. * into E-EDID in I2C device, 0x30.
  71. */
  72. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  73. retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  74. EDID_EXTENSION_FLAG,
  75. &extend_block);
  76. if (retval)
  77. return retval;
  78. if (extend_block > 0) {
  79. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  80. /* Read EDID data */
  81. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  82. EDID_HEADER_PATTERN,
  83. EDID_BLOCK_LENGTH,
  84. &edid[EDID_HEADER_PATTERN]);
  85. if (retval != 0) {
  86. dev_err(dp->dev, "EDID Read failed!\n");
  87. return -EIO;
  88. }
  89. sum = exynos_dp_calc_edid_check_sum(edid);
  90. if (sum != 0) {
  91. dev_err(dp->dev, "EDID bad checksum!\n");
  92. return -EIO;
  93. }
  94. /* Read additional EDID data */
  95. retval = exynos_dp_read_bytes_from_i2c(dp,
  96. I2C_EDID_DEVICE_ADDR,
  97. EDID_BLOCK_LENGTH,
  98. EDID_BLOCK_LENGTH,
  99. &edid[EDID_BLOCK_LENGTH]);
  100. if (retval != 0) {
  101. dev_err(dp->dev, "EDID Read failed!\n");
  102. return -EIO;
  103. }
  104. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  105. if (sum != 0) {
  106. dev_err(dp->dev, "EDID bad checksum!\n");
  107. return -EIO;
  108. }
  109. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  110. &test_vector);
  111. if (test_vector & DPCD_TEST_EDID_READ) {
  112. exynos_dp_write_byte_to_dpcd(dp,
  113. DPCD_ADDR_TEST_EDID_CHECKSUM,
  114. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  115. exynos_dp_write_byte_to_dpcd(dp,
  116. DPCD_ADDR_TEST_RESPONSE,
  117. DPCD_TEST_EDID_CHECKSUM_WRITE);
  118. }
  119. } else {
  120. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  121. /* Read EDID data */
  122. retval = exynos_dp_read_bytes_from_i2c(dp,
  123. I2C_EDID_DEVICE_ADDR,
  124. EDID_HEADER_PATTERN,
  125. EDID_BLOCK_LENGTH,
  126. &edid[EDID_HEADER_PATTERN]);
  127. if (retval != 0) {
  128. dev_err(dp->dev, "EDID Read failed!\n");
  129. return -EIO;
  130. }
  131. sum = exynos_dp_calc_edid_check_sum(edid);
  132. if (sum != 0) {
  133. dev_err(dp->dev, "EDID bad checksum!\n");
  134. return -EIO;
  135. }
  136. exynos_dp_read_byte_from_dpcd(dp,
  137. DPCD_ADDR_TEST_REQUEST,
  138. &test_vector);
  139. if (test_vector & DPCD_TEST_EDID_READ) {
  140. exynos_dp_write_byte_to_dpcd(dp,
  141. DPCD_ADDR_TEST_EDID_CHECKSUM,
  142. edid[EDID_CHECKSUM]);
  143. exynos_dp_write_byte_to_dpcd(dp,
  144. DPCD_ADDR_TEST_RESPONSE,
  145. DPCD_TEST_EDID_CHECKSUM_WRITE);
  146. }
  147. }
  148. dev_err(dp->dev, "EDID Read success!\n");
  149. return 0;
  150. }
  151. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  152. {
  153. u8 buf[12];
  154. int i;
  155. int retval;
  156. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  157. retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_DPCD_REV,
  158. 12, buf);
  159. if (retval)
  160. return retval;
  161. /* Read EDID */
  162. for (i = 0; i < 3; i++) {
  163. retval = exynos_dp_read_edid(dp);
  164. if (!retval)
  165. break;
  166. }
  167. return retval;
  168. }
  169. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  170. bool enable)
  171. {
  172. u8 data;
  173. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  174. if (enable)
  175. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  176. DPCD_ENHANCED_FRAME_EN |
  177. DPCD_LANE_COUNT_SET(data));
  178. else
  179. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  180. DPCD_LANE_COUNT_SET(data));
  181. }
  182. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  183. {
  184. u8 data;
  185. int retval;
  186. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  187. retval = DPCD_ENHANCED_FRAME_CAP(data);
  188. return retval;
  189. }
  190. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  191. {
  192. u8 data;
  193. data = exynos_dp_is_enhanced_mode_available(dp);
  194. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  195. exynos_dp_enable_enhanced_mode(dp, data);
  196. }
  197. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  198. {
  199. exynos_dp_set_training_pattern(dp, DP_NONE);
  200. exynos_dp_write_byte_to_dpcd(dp,
  201. DPCD_ADDR_TRAINING_PATTERN_SET,
  202. DPCD_TRAINING_PATTERN_DISABLED);
  203. }
  204. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  205. int pre_emphasis, int lane)
  206. {
  207. switch (lane) {
  208. case 0:
  209. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 1:
  212. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. case 2:
  215. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  216. break;
  217. case 3:
  218. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  219. break;
  220. }
  221. }
  222. static int exynos_dp_link_start(struct exynos_dp_device *dp)
  223. {
  224. u8 buf[4];
  225. int lane, lane_count, pll_tries, retval;
  226. lane_count = dp->link_train.lane_count;
  227. dp->link_train.lt_state = CLOCK_RECOVERY;
  228. dp->link_train.eq_loop = 0;
  229. for (lane = 0; lane < lane_count; lane++)
  230. dp->link_train.cr_loop[lane] = 0;
  231. /* Set link rate and count as you want to establish*/
  232. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  233. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  234. /* Setup RX configuration */
  235. buf[0] = dp->link_train.link_rate;
  236. buf[1] = dp->link_train.lane_count;
  237. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  238. 2, buf);
  239. if (retval)
  240. return retval;
  241. /* Set TX pre-emphasis to minimum */
  242. for (lane = 0; lane < lane_count; lane++)
  243. exynos_dp_set_lane_lane_pre_emphasis(dp,
  244. PRE_EMPHASIS_LEVEL_0, lane);
  245. /* Wait for PLL lock */
  246. pll_tries = 0;
  247. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  248. if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
  249. dev_err(dp->dev, "Wait for PLL lock timed out\n");
  250. return -ETIMEDOUT;
  251. }
  252. pll_tries++;
  253. usleep_range(90, 120);
  254. }
  255. /* Set training pattern 1 */
  256. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  257. /* Set RX training pattern */
  258. retval = exynos_dp_write_byte_to_dpcd(dp,
  259. DPCD_ADDR_TRAINING_PATTERN_SET,
  260. DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
  261. if (retval)
  262. return retval;
  263. for (lane = 0; lane < lane_count; lane++)
  264. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  265. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  266. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  267. lane_count, buf);
  268. return retval;
  269. }
  270. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  271. {
  272. int shift = (lane & 1) * 4;
  273. u8 link_value = link_status[lane>>1];
  274. return (link_value >> shift) & 0xf;
  275. }
  276. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  277. {
  278. int lane;
  279. u8 lane_status;
  280. for (lane = 0; lane < lane_count; lane++) {
  281. lane_status = exynos_dp_get_lane_status(link_status, lane);
  282. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  283. return -EINVAL;
  284. }
  285. return 0;
  286. }
  287. static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
  288. int lane_count)
  289. {
  290. int lane;
  291. u8 lane_status;
  292. if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  293. return -EINVAL;
  294. for (lane = 0; lane < lane_count; lane++) {
  295. lane_status = exynos_dp_get_lane_status(link_status, lane);
  296. lane_status &= DPCD_CHANNEL_EQ_BITS;
  297. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  298. return -EINVAL;
  299. }
  300. return 0;
  301. }
  302. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  303. int lane)
  304. {
  305. int shift = (lane & 1) * 4;
  306. u8 link_value = adjust_request[lane>>1];
  307. return (link_value >> shift) & 0x3;
  308. }
  309. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  310. u8 adjust_request[2],
  311. int lane)
  312. {
  313. int shift = (lane & 1) * 4;
  314. u8 link_value = adjust_request[lane>>1];
  315. return ((link_value >> shift) & 0xc) >> 2;
  316. }
  317. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  318. u8 training_lane_set, int lane)
  319. {
  320. switch (lane) {
  321. case 0:
  322. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  323. break;
  324. case 1:
  325. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  326. break;
  327. case 2:
  328. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  329. break;
  330. case 3:
  331. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  332. break;
  333. }
  334. }
  335. static unsigned int exynos_dp_get_lane_link_training(
  336. struct exynos_dp_device *dp,
  337. int lane)
  338. {
  339. u32 reg;
  340. switch (lane) {
  341. case 0:
  342. reg = exynos_dp_get_lane0_link_training(dp);
  343. break;
  344. case 1:
  345. reg = exynos_dp_get_lane1_link_training(dp);
  346. break;
  347. case 2:
  348. reg = exynos_dp_get_lane2_link_training(dp);
  349. break;
  350. case 3:
  351. reg = exynos_dp_get_lane3_link_training(dp);
  352. break;
  353. default:
  354. WARN_ON(1);
  355. return 0;
  356. }
  357. return reg;
  358. }
  359. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  360. {
  361. exynos_dp_training_pattern_dis(dp);
  362. exynos_dp_set_enhanced_mode(dp);
  363. dp->link_train.lt_state = FAILED;
  364. }
  365. static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
  366. u8 adjust_request[2])
  367. {
  368. int lane, lane_count;
  369. u8 voltage_swing, pre_emphasis, training_lane;
  370. lane_count = dp->link_train.lane_count;
  371. for (lane = 0; lane < lane_count; lane++) {
  372. voltage_swing = exynos_dp_get_adjust_request_voltage(
  373. adjust_request, lane);
  374. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  375. adjust_request, lane);
  376. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  377. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  378. if (voltage_swing == VOLTAGE_LEVEL_3)
  379. training_lane |= DPCD_MAX_SWING_REACHED;
  380. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  381. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  382. dp->link_train.training_lane[lane] = training_lane;
  383. }
  384. }
  385. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  386. {
  387. int lane, lane_count, retval;
  388. u8 voltage_swing, pre_emphasis, training_lane;
  389. u8 link_status[2], adjust_request[2];
  390. usleep_range(100, 101);
  391. lane_count = dp->link_train.lane_count;
  392. retval = exynos_dp_read_bytes_from_dpcd(dp,
  393. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  394. if (retval)
  395. return retval;
  396. retval = exynos_dp_read_bytes_from_dpcd(dp,
  397. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  398. if (retval)
  399. return retval;
  400. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  401. /* set training pattern 2 for EQ */
  402. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  403. retval = exynos_dp_write_byte_to_dpcd(dp,
  404. DPCD_ADDR_TRAINING_PATTERN_SET,
  405. DPCD_SCRAMBLING_DISABLED |
  406. DPCD_TRAINING_PATTERN_2);
  407. if (retval)
  408. return retval;
  409. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  410. dp->link_train.lt_state = EQUALIZER_TRAINING;
  411. } else {
  412. for (lane = 0; lane < lane_count; lane++) {
  413. training_lane = exynos_dp_get_lane_link_training(
  414. dp, lane);
  415. voltage_swing = exynos_dp_get_adjust_request_voltage(
  416. adjust_request, lane);
  417. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  418. adjust_request, lane);
  419. if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
  420. voltage_swing &&
  421. DPCD_PRE_EMPHASIS_GET(training_lane) ==
  422. pre_emphasis)
  423. dp->link_train.cr_loop[lane]++;
  424. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
  425. voltage_swing == VOLTAGE_LEVEL_3 ||
  426. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  427. dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
  428. dp->link_train.cr_loop[lane],
  429. voltage_swing, pre_emphasis);
  430. exynos_dp_reduce_link_rate(dp);
  431. return -EIO;
  432. }
  433. }
  434. }
  435. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  436. for (lane = 0; lane < lane_count; lane++)
  437. exynos_dp_set_lane_link_training(dp,
  438. dp->link_train.training_lane[lane], lane);
  439. retval = exynos_dp_write_bytes_to_dpcd(dp,
  440. DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
  441. dp->link_train.training_lane);
  442. if (retval)
  443. return retval;
  444. return retval;
  445. }
  446. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  447. {
  448. int lane, lane_count, retval;
  449. u32 reg;
  450. u8 link_align, link_status[2], adjust_request[2];
  451. usleep_range(400, 401);
  452. lane_count = dp->link_train.lane_count;
  453. retval = exynos_dp_read_bytes_from_dpcd(dp,
  454. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  455. if (retval)
  456. return retval;
  457. if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
  458. exynos_dp_reduce_link_rate(dp);
  459. return -EIO;
  460. }
  461. retval = exynos_dp_read_bytes_from_dpcd(dp,
  462. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  463. if (retval)
  464. return retval;
  465. retval = exynos_dp_read_byte_from_dpcd(dp,
  466. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
  467. if (retval)
  468. return retval;
  469. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  470. if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
  471. /* traing pattern Set to Normal */
  472. exynos_dp_training_pattern_dis(dp);
  473. dev_info(dp->dev, "Link Training success!\n");
  474. exynos_dp_get_link_bandwidth(dp, &reg);
  475. dp->link_train.link_rate = reg;
  476. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  477. dp->link_train.link_rate);
  478. exynos_dp_get_lane_count(dp, &reg);
  479. dp->link_train.lane_count = reg;
  480. dev_dbg(dp->dev, "final lane count = %.2x\n",
  481. dp->link_train.lane_count);
  482. /* set enhanced mode if available */
  483. exynos_dp_set_enhanced_mode(dp);
  484. dp->link_train.lt_state = FINISHED;
  485. return 0;
  486. }
  487. /* not all locked */
  488. dp->link_train.eq_loop++;
  489. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  490. dev_err(dp->dev, "EQ Max loop\n");
  491. exynos_dp_reduce_link_rate(dp);
  492. return -EIO;
  493. }
  494. for (lane = 0; lane < lane_count; lane++)
  495. exynos_dp_set_lane_link_training(dp,
  496. dp->link_train.training_lane[lane], lane);
  497. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  498. lane_count, dp->link_train.training_lane);
  499. return retval;
  500. }
  501. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  502. u8 *bandwidth)
  503. {
  504. u8 data;
  505. /*
  506. * For DP rev.1.1, Maximum link rate of Main Link lanes
  507. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  508. */
  509. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  510. *bandwidth = data;
  511. }
  512. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  513. u8 *lane_count)
  514. {
  515. u8 data;
  516. /*
  517. * For DP rev.1.1, Maximum number of Main Link lanes
  518. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  519. */
  520. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  521. *lane_count = DPCD_MAX_LANE_COUNT(data);
  522. }
  523. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  524. enum link_lane_count_type max_lane,
  525. enum link_rate_type max_rate)
  526. {
  527. /*
  528. * MACRO_RST must be applied after the PLL_LOCK to avoid
  529. * the DP inter pair skew issue for at least 10 us
  530. */
  531. exynos_dp_reset_macro(dp);
  532. /* Initialize by reading RX's DPCD */
  533. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  534. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  535. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  536. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  537. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  538. dp->link_train.link_rate);
  539. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  540. }
  541. if (dp->link_train.lane_count == 0) {
  542. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  543. dp->link_train.lane_count);
  544. dp->link_train.lane_count = (u8)LANE_COUNT1;
  545. }
  546. /* Setup TX lane count & rate */
  547. if (dp->link_train.lane_count > max_lane)
  548. dp->link_train.lane_count = max_lane;
  549. if (dp->link_train.link_rate > max_rate)
  550. dp->link_train.link_rate = max_rate;
  551. /* All DP analog module power up */
  552. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  553. }
  554. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  555. {
  556. int retval = 0, training_finished = 0;
  557. dp->link_train.lt_state = START;
  558. /* Process here */
  559. while (!retval && !training_finished) {
  560. switch (dp->link_train.lt_state) {
  561. case START:
  562. retval = exynos_dp_link_start(dp);
  563. if (retval)
  564. dev_err(dp->dev, "LT link start failed!\n");
  565. break;
  566. case CLOCK_RECOVERY:
  567. retval = exynos_dp_process_clock_recovery(dp);
  568. if (retval)
  569. dev_err(dp->dev, "LT CR failed!\n");
  570. break;
  571. case EQUALIZER_TRAINING:
  572. retval = exynos_dp_process_equalizer_training(dp);
  573. if (retval)
  574. dev_err(dp->dev, "LT EQ failed!\n");
  575. break;
  576. case FINISHED:
  577. training_finished = 1;
  578. break;
  579. case FAILED:
  580. return -EREMOTEIO;
  581. }
  582. }
  583. if (retval)
  584. dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
  585. return retval;
  586. }
  587. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  588. u32 count,
  589. u32 bwtype)
  590. {
  591. int i;
  592. int retval;
  593. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  594. exynos_dp_init_training(dp, count, bwtype);
  595. retval = exynos_dp_sw_link_training(dp);
  596. if (retval == 0)
  597. break;
  598. usleep_range(100, 110);
  599. }
  600. return retval;
  601. }
  602. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  603. struct video_info *video_info)
  604. {
  605. int retval = 0;
  606. int timeout_loop = 0;
  607. int done_count = 0;
  608. exynos_dp_config_video_slave_mode(dp, video_info);
  609. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  610. video_info->color_space,
  611. video_info->dynamic_range,
  612. video_info->ycbcr_coeff);
  613. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  614. dev_err(dp->dev, "PLL is not locked yet.\n");
  615. return -EINVAL;
  616. }
  617. for (;;) {
  618. timeout_loop++;
  619. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  620. break;
  621. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  622. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  623. return -ETIMEDOUT;
  624. }
  625. usleep_range(1, 2);
  626. }
  627. /* Set to use the register calculated M/N video */
  628. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  629. /* For video bist, Video timing must be generated by register */
  630. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  631. /* Disable video mute */
  632. exynos_dp_enable_video_mute(dp, 0);
  633. /* Configure video slave mode */
  634. exynos_dp_enable_video_master(dp, 0);
  635. /* Enable video */
  636. exynos_dp_start_video(dp);
  637. timeout_loop = 0;
  638. for (;;) {
  639. timeout_loop++;
  640. if (exynos_dp_is_video_stream_on(dp) == 0) {
  641. done_count++;
  642. if (done_count > 10)
  643. break;
  644. } else if (done_count) {
  645. done_count = 0;
  646. }
  647. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  648. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  649. return -ETIMEDOUT;
  650. }
  651. usleep_range(1000, 1001);
  652. }
  653. if (retval != 0)
  654. dev_err(dp->dev, "Video stream is not detected!\n");
  655. return retval;
  656. }
  657. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  658. {
  659. u8 data;
  660. if (enable) {
  661. exynos_dp_enable_scrambling(dp);
  662. exynos_dp_read_byte_from_dpcd(dp,
  663. DPCD_ADDR_TRAINING_PATTERN_SET,
  664. &data);
  665. exynos_dp_write_byte_to_dpcd(dp,
  666. DPCD_ADDR_TRAINING_PATTERN_SET,
  667. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  668. } else {
  669. exynos_dp_disable_scrambling(dp);
  670. exynos_dp_read_byte_from_dpcd(dp,
  671. DPCD_ADDR_TRAINING_PATTERN_SET,
  672. &data);
  673. exynos_dp_write_byte_to_dpcd(dp,
  674. DPCD_ADDR_TRAINING_PATTERN_SET,
  675. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  676. }
  677. }
  678. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  679. {
  680. struct exynos_dp_device *dp = arg;
  681. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  682. return IRQ_HANDLED;
  683. }
  684. static void exynos_dp_hotplug(struct work_struct *work)
  685. {
  686. struct exynos_dp_device *dp;
  687. int ret;
  688. dp = container_of(work, struct exynos_dp_device, hotplug_work);
  689. ret = exynos_dp_detect_hpd(dp);
  690. if (ret) {
  691. dev_err(dp->dev, "unable to detect hpd\n");
  692. return;
  693. }
  694. ret = exynos_dp_handle_edid(dp);
  695. if (ret) {
  696. dev_err(dp->dev, "unable to handle edid\n");
  697. return;
  698. }
  699. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  700. dp->video_info->link_rate);
  701. if (ret) {
  702. dev_err(dp->dev, "unable to do link train\n");
  703. return;
  704. }
  705. exynos_dp_enable_scramble(dp, 1);
  706. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  707. exynos_dp_enable_enhanced_mode(dp, 1);
  708. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  709. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  710. exynos_dp_init_video(dp);
  711. ret = exynos_dp_config_video(dp, dp->video_info);
  712. if (ret)
  713. dev_err(dp->dev, "unable to config video\n");
  714. }
  715. #ifdef CONFIG_OF
  716. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  717. {
  718. struct device_node *dp_node = dev->of_node;
  719. struct exynos_dp_platdata *pd;
  720. struct video_info *dp_video_config;
  721. pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
  722. if (!pd) {
  723. dev_err(dev, "memory allocation for pdata failed\n");
  724. return ERR_PTR(-ENOMEM);
  725. }
  726. dp_video_config = devm_kzalloc(dev,
  727. sizeof(*dp_video_config), GFP_KERNEL);
  728. if (!dp_video_config) {
  729. dev_err(dev, "memory allocation for video config failed\n");
  730. return ERR_PTR(-ENOMEM);
  731. }
  732. pd->video_info = dp_video_config;
  733. dp_video_config->h_sync_polarity =
  734. of_property_read_bool(dp_node, "hsync-active-high");
  735. dp_video_config->v_sync_polarity =
  736. of_property_read_bool(dp_node, "vsync-active-high");
  737. dp_video_config->interlaced =
  738. of_property_read_bool(dp_node, "interlaced");
  739. if (of_property_read_u32(dp_node, "samsung,color-space",
  740. &dp_video_config->color_space)) {
  741. dev_err(dev, "failed to get color-space\n");
  742. return ERR_PTR(-EINVAL);
  743. }
  744. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  745. &dp_video_config->dynamic_range)) {
  746. dev_err(dev, "failed to get dynamic-range\n");
  747. return ERR_PTR(-EINVAL);
  748. }
  749. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  750. &dp_video_config->ycbcr_coeff)) {
  751. dev_err(dev, "failed to get ycbcr-coeff\n");
  752. return ERR_PTR(-EINVAL);
  753. }
  754. if (of_property_read_u32(dp_node, "samsung,color-depth",
  755. &dp_video_config->color_depth)) {
  756. dev_err(dev, "failed to get color-depth\n");
  757. return ERR_PTR(-EINVAL);
  758. }
  759. if (of_property_read_u32(dp_node, "samsung,link-rate",
  760. &dp_video_config->link_rate)) {
  761. dev_err(dev, "failed to get link-rate\n");
  762. return ERR_PTR(-EINVAL);
  763. }
  764. if (of_property_read_u32(dp_node, "samsung,lane-count",
  765. &dp_video_config->lane_count)) {
  766. dev_err(dev, "failed to get lane-count\n");
  767. return ERR_PTR(-EINVAL);
  768. }
  769. return pd;
  770. }
  771. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  772. {
  773. struct device_node *dp_phy_node;
  774. u32 phy_base;
  775. dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
  776. if (!dp_phy_node) {
  777. dev_err(dp->dev, "could not find dptx-phy node\n");
  778. return -ENODEV;
  779. }
  780. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  781. dev_err(dp->dev, "faild to get reg for dptx-phy\n");
  782. return -EINVAL;
  783. }
  784. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  785. &dp->enable_mask)) {
  786. dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
  787. return -EINVAL;
  788. }
  789. dp->phy_addr = ioremap(phy_base, SZ_4);
  790. if (!dp->phy_addr) {
  791. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  792. return -ENOMEM;
  793. }
  794. return 0;
  795. }
  796. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  797. {
  798. u32 reg;
  799. reg = __raw_readl(dp->phy_addr);
  800. reg |= dp->enable_mask;
  801. __raw_writel(reg, dp->phy_addr);
  802. }
  803. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  804. {
  805. u32 reg;
  806. reg = __raw_readl(dp->phy_addr);
  807. reg &= ~(dp->enable_mask);
  808. __raw_writel(reg, dp->phy_addr);
  809. }
  810. #else
  811. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  812. {
  813. return NULL;
  814. }
  815. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  816. {
  817. return -EINVAL;
  818. }
  819. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  820. {
  821. return;
  822. }
  823. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  824. {
  825. return;
  826. }
  827. #endif /* CONFIG_OF */
  828. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  829. {
  830. struct resource *res;
  831. struct exynos_dp_device *dp;
  832. struct exynos_dp_platdata *pdata;
  833. int ret = 0;
  834. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  835. GFP_KERNEL);
  836. if (!dp) {
  837. dev_err(&pdev->dev, "no memory for device data\n");
  838. return -ENOMEM;
  839. }
  840. dp->dev = &pdev->dev;
  841. if (pdev->dev.of_node) {
  842. pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
  843. if (IS_ERR(pdata))
  844. return PTR_ERR(pdata);
  845. ret = exynos_dp_dt_parse_phydata(dp);
  846. if (ret)
  847. return ret;
  848. } else {
  849. pdata = pdev->dev.platform_data;
  850. if (!pdata) {
  851. dev_err(&pdev->dev, "no platform data\n");
  852. return -EINVAL;
  853. }
  854. }
  855. dp->clock = devm_clk_get(&pdev->dev, "dp");
  856. if (IS_ERR(dp->clock)) {
  857. dev_err(&pdev->dev, "failed to get clock\n");
  858. return PTR_ERR(dp->clock);
  859. }
  860. clk_prepare_enable(dp->clock);
  861. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  862. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  863. if (!dp->reg_base) {
  864. dev_err(&pdev->dev, "failed to ioremap\n");
  865. return -ENOMEM;
  866. }
  867. dp->irq = platform_get_irq(pdev, 0);
  868. if (dp->irq == -ENXIO) {
  869. dev_err(&pdev->dev, "failed to get irq\n");
  870. return -ENODEV;
  871. }
  872. INIT_WORK(&dp->hotplug_work, exynos_dp_hotplug);
  873. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  874. "exynos-dp", dp);
  875. if (ret) {
  876. dev_err(&pdev->dev, "failed to request irq\n");
  877. return ret;
  878. }
  879. dp->video_info = pdata->video_info;
  880. if (pdev->dev.of_node) {
  881. if (dp->phy_addr)
  882. exynos_dp_phy_init(dp);
  883. } else {
  884. if (pdata->phy_init)
  885. pdata->phy_init();
  886. }
  887. exynos_dp_init_dp(dp);
  888. platform_set_drvdata(pdev, dp);
  889. schedule_work(&dp->hotplug_work);
  890. return 0;
  891. }
  892. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  893. {
  894. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  895. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  896. if (work_pending(&dp->hotplug_work))
  897. flush_work(&dp->hotplug_work);
  898. if (pdev->dev.of_node) {
  899. if (dp->phy_addr)
  900. exynos_dp_phy_exit(dp);
  901. } else {
  902. if (pdata->phy_exit)
  903. pdata->phy_exit();
  904. }
  905. clk_disable_unprepare(dp->clock);
  906. return 0;
  907. }
  908. #ifdef CONFIG_PM_SLEEP
  909. static int exynos_dp_suspend(struct device *dev)
  910. {
  911. struct exynos_dp_platdata *pdata = dev->platform_data;
  912. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  913. if (work_pending(&dp->hotplug_work))
  914. flush_work(&dp->hotplug_work);
  915. if (dev->of_node) {
  916. if (dp->phy_addr)
  917. exynos_dp_phy_exit(dp);
  918. } else {
  919. if (pdata->phy_exit)
  920. pdata->phy_exit();
  921. }
  922. clk_disable_unprepare(dp->clock);
  923. return 0;
  924. }
  925. static int exynos_dp_resume(struct device *dev)
  926. {
  927. struct exynos_dp_platdata *pdata = dev->platform_data;
  928. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  929. if (dev->of_node) {
  930. if (dp->phy_addr)
  931. exynos_dp_phy_init(dp);
  932. } else {
  933. if (pdata->phy_init)
  934. pdata->phy_init();
  935. }
  936. clk_prepare_enable(dp->clock);
  937. exynos_dp_init_dp(dp);
  938. schedule_work(&dp->hotplug_work);
  939. return 0;
  940. }
  941. #endif
  942. static const struct dev_pm_ops exynos_dp_pm_ops = {
  943. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  944. };
  945. static const struct of_device_id exynos_dp_match[] = {
  946. { .compatible = "samsung,exynos5-dp" },
  947. {},
  948. };
  949. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  950. static struct platform_driver exynos_dp_driver = {
  951. .probe = exynos_dp_probe,
  952. .remove = __devexit_p(exynos_dp_remove),
  953. .driver = {
  954. .name = "exynos-dp",
  955. .owner = THIS_MODULE,
  956. .pm = &exynos_dp_pm_ops,
  957. .of_match_table = of_match_ptr(exynos_dp_match),
  958. },
  959. };
  960. module_platform_driver(exynos_dp_driver);
  961. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  962. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  963. MODULE_LICENSE("GPL");