x86_emulate.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_x86_emulate.h>
  33. /*
  34. * Opcode effective-address decode tables.
  35. * Note that we only emulate instructions that have at least one memory
  36. * operand (excluding implicit stack references). We assume that stack
  37. * references and instruction fetches will never occur in special memory
  38. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  39. * not be handled.
  40. */
  41. /* Operand sizes: 8-bit operands or specified/overridden size. */
  42. #define ByteOp (1<<0) /* 8-bit operands. */
  43. /* Destination operand type. */
  44. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  45. #define DstReg (2<<1) /* Register operand. */
  46. #define DstMem (3<<1) /* Memory operand. */
  47. #define DstAcc (4<<1) /* Destination Accumulator */
  48. #define DstMask (7<<1)
  49. /* Source operand type. */
  50. #define SrcNone (0<<4) /* No source operand. */
  51. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  52. #define SrcReg (1<<4) /* Register operand. */
  53. #define SrcMem (2<<4) /* Memory operand. */
  54. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  55. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  56. #define SrcImm (5<<4) /* Immediate operand. */
  57. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  58. #define SrcOne (7<<4) /* Implied '1' */
  59. #define SrcMask (7<<4)
  60. /* Generic ModRM decode. */
  61. #define ModRM (1<<7)
  62. /* Destination is only written; never read. */
  63. #define Mov (1<<8)
  64. #define BitOp (1<<9)
  65. #define MemAbs (1<<10) /* Memory operand is absolute displacement */
  66. #define String (1<<12) /* String instruction (rep capable) */
  67. #define Stack (1<<13) /* Stack instruction (push/pop) */
  68. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  69. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  70. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  71. /* Source 2 operand type */
  72. #define Src2None (0<<29)
  73. #define Src2CL (1<<29)
  74. #define Src2ImmByte (2<<29)
  75. #define Src2One (3<<29)
  76. #define Src2Imm16 (4<<29)
  77. #define Src2Mask (7<<29)
  78. enum {
  79. Group1_80, Group1_81, Group1_82, Group1_83,
  80. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  81. };
  82. static u32 opcode_table[256] = {
  83. /* 0x00 - 0x07 */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  87. /* 0x08 - 0x0F */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x10 - 0x17 */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x18 - 0x1F */
  96. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  97. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  98. 0, 0, 0, 0,
  99. /* 0x20 - 0x27 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  103. /* 0x28 - 0x2F */
  104. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. 0, 0, 0, 0,
  107. /* 0x30 - 0x37 */
  108. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. 0, 0, 0, 0,
  111. /* 0x38 - 0x3F */
  112. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  115. 0, 0,
  116. /* 0x40 - 0x47 */
  117. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  118. /* 0x48 - 0x4F */
  119. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  120. /* 0x50 - 0x57 */
  121. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  122. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  123. /* 0x58 - 0x5F */
  124. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  125. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  126. /* 0x60 - 0x67 */
  127. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  128. 0, 0, 0, 0,
  129. /* 0x68 - 0x6F */
  130. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  131. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  132. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  133. /* 0x70 - 0x77 */
  134. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  135. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  136. /* 0x78 - 0x7F */
  137. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  138. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  139. /* 0x80 - 0x87 */
  140. Group | Group1_80, Group | Group1_81,
  141. Group | Group1_82, Group | Group1_83,
  142. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  143. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  144. /* 0x88 - 0x8F */
  145. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  146. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  147. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  148. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  149. /* 0x90 - 0x97 */
  150. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  151. /* 0x98 - 0x9F */
  152. 0, 0, SrcImm | Src2Imm16, 0,
  153. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  154. /* 0xA0 - 0xA7 */
  155. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  156. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  157. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  158. ByteOp | ImplicitOps | String, ImplicitOps | String,
  159. /* 0xA8 - 0xAF */
  160. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  161. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  162. ByteOp | ImplicitOps | String, ImplicitOps | String,
  163. /* 0xB0 - 0xB7 */
  164. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  165. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  166. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  167. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  168. /* 0xB8 - 0xBF */
  169. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  170. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  171. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  172. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  173. /* 0xC0 - 0xC7 */
  174. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  175. 0, ImplicitOps | Stack, 0, 0,
  176. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  177. /* 0xC8 - 0xCF */
  178. 0, 0, 0, ImplicitOps | Stack, 0, 0, 0, 0,
  179. /* 0xD0 - 0xD7 */
  180. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  181. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  182. 0, 0, 0, 0,
  183. /* 0xD8 - 0xDF */
  184. 0, 0, 0, 0, 0, 0, 0, 0,
  185. /* 0xE0 - 0xE7 */
  186. 0, 0, 0, 0,
  187. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  188. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  189. /* 0xE8 - 0xEF */
  190. ImplicitOps | Stack, SrcImm | ImplicitOps,
  191. SrcImm | Src2Imm16, SrcImmByte | ImplicitOps,
  192. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  193. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  194. /* 0xF0 - 0xF7 */
  195. 0, 0, 0, 0,
  196. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  197. /* 0xF8 - 0xFF */
  198. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  199. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  200. };
  201. static u32 twobyte_table[256] = {
  202. /* 0x00 - 0x0F */
  203. 0, Group | GroupDual | Group7, 0, 0, 0, 0, ImplicitOps, 0,
  204. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  205. /* 0x10 - 0x1F */
  206. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  207. /* 0x20 - 0x2F */
  208. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  209. 0, 0, 0, 0, 0, 0, 0, 0,
  210. /* 0x30 - 0x3F */
  211. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  212. /* 0x40 - 0x47 */
  213. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  214. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  215. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  216. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  217. /* 0x48 - 0x4F */
  218. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  221. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  222. /* 0x50 - 0x5F */
  223. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  224. /* 0x60 - 0x6F */
  225. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x70 - 0x7F */
  227. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  228. /* 0x80 - 0x8F */
  229. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  230. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  231. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  232. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  233. /* 0x90 - 0x9F */
  234. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0xA0 - 0xA7 */
  236. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  237. DstMem | SrcReg | Src2ImmByte | ModRM,
  238. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  239. /* 0xA8 - 0xAF */
  240. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  241. DstMem | SrcReg | Src2ImmByte | ModRM,
  242. DstMem | SrcReg | Src2CL | ModRM,
  243. ModRM, 0,
  244. /* 0xB0 - 0xB7 */
  245. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  246. DstMem | SrcReg | ModRM | BitOp,
  247. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  248. DstReg | SrcMem16 | ModRM | Mov,
  249. /* 0xB8 - 0xBF */
  250. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  251. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  252. DstReg | SrcMem16 | ModRM | Mov,
  253. /* 0xC0 - 0xCF */
  254. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  255. 0, 0, 0, 0, 0, 0, 0, 0,
  256. /* 0xD0 - 0xDF */
  257. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  258. /* 0xE0 - 0xEF */
  259. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  260. /* 0xF0 - 0xFF */
  261. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  262. };
  263. static u32 group_table[] = {
  264. [Group1_80*8] =
  265. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  266. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  267. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  268. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  269. [Group1_81*8] =
  270. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  271. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  272. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  273. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  274. [Group1_82*8] =
  275. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. [Group1_83*8] =
  280. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  281. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  282. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  283. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  284. [Group1A*8] =
  285. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  286. [Group3_Byte*8] =
  287. ByteOp | SrcImm | DstMem | ModRM, 0,
  288. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  289. 0, 0, 0, 0,
  290. [Group3*8] =
  291. DstMem | SrcImm | ModRM, 0,
  292. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  293. 0, 0, 0, 0,
  294. [Group4*8] =
  295. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  296. 0, 0, 0, 0, 0, 0,
  297. [Group5*8] =
  298. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  299. SrcMem | ModRM | Stack, 0,
  300. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  301. [Group7*8] =
  302. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  303. SrcNone | ModRM | DstMem | Mov, 0,
  304. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  305. };
  306. static u32 group2_table[] = {
  307. [Group7*8] =
  308. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  309. SrcNone | ModRM | DstMem | Mov, 0,
  310. SrcMem16 | ModRM | Mov, 0,
  311. };
  312. /* EFLAGS bit definitions. */
  313. #define EFLG_OF (1<<11)
  314. #define EFLG_DF (1<<10)
  315. #define EFLG_SF (1<<7)
  316. #define EFLG_ZF (1<<6)
  317. #define EFLG_AF (1<<4)
  318. #define EFLG_PF (1<<2)
  319. #define EFLG_CF (1<<0)
  320. /*
  321. * Instruction emulation:
  322. * Most instructions are emulated directly via a fragment of inline assembly
  323. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  324. * any modified flags.
  325. */
  326. #if defined(CONFIG_X86_64)
  327. #define _LO32 "k" /* force 32-bit operand */
  328. #define _STK "%%rsp" /* stack pointer */
  329. #elif defined(__i386__)
  330. #define _LO32 "" /* force 32-bit operand */
  331. #define _STK "%%esp" /* stack pointer */
  332. #endif
  333. /*
  334. * These EFLAGS bits are restored from saved value during emulation, and
  335. * any changes are written back to the saved value after emulation.
  336. */
  337. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  338. /* Before executing instruction: restore necessary bits in EFLAGS. */
  339. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  340. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  341. "movl %"_sav",%"_LO32 _tmp"; " \
  342. "push %"_tmp"; " \
  343. "push %"_tmp"; " \
  344. "movl %"_msk",%"_LO32 _tmp"; " \
  345. "andl %"_LO32 _tmp",("_STK"); " \
  346. "pushf; " \
  347. "notl %"_LO32 _tmp"; " \
  348. "andl %"_LO32 _tmp",("_STK"); " \
  349. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  350. "pop %"_tmp"; " \
  351. "orl %"_LO32 _tmp",("_STK"); " \
  352. "popf; " \
  353. "pop %"_sav"; "
  354. /* After executing instruction: write-back necessary bits in EFLAGS. */
  355. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  356. /* _sav |= EFLAGS & _msk; */ \
  357. "pushf; " \
  358. "pop %"_tmp"; " \
  359. "andl %"_msk",%"_LO32 _tmp"; " \
  360. "orl %"_LO32 _tmp",%"_sav"; "
  361. #ifdef CONFIG_X86_64
  362. #define ON64(x) x
  363. #else
  364. #define ON64(x)
  365. #endif
  366. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  367. do { \
  368. __asm__ __volatile__ ( \
  369. _PRE_EFLAGS("0", "4", "2") \
  370. _op _suffix " %"_x"3,%1; " \
  371. _POST_EFLAGS("0", "4", "2") \
  372. : "=m" (_eflags), "=m" ((_dst).val), \
  373. "=&r" (_tmp) \
  374. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  375. } while (0)
  376. /* Raw emulation: instruction has two explicit operands. */
  377. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  378. do { \
  379. unsigned long _tmp; \
  380. \
  381. switch ((_dst).bytes) { \
  382. case 2: \
  383. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  384. break; \
  385. case 4: \
  386. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  387. break; \
  388. case 8: \
  389. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  390. break; \
  391. } \
  392. } while (0)
  393. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  394. do { \
  395. unsigned long _tmp; \
  396. switch ((_dst).bytes) { \
  397. case 1: \
  398. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  399. break; \
  400. default: \
  401. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  402. _wx, _wy, _lx, _ly, _qx, _qy); \
  403. break; \
  404. } \
  405. } while (0)
  406. /* Source operand is byte-sized and may be restricted to just %cl. */
  407. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  408. __emulate_2op(_op, _src, _dst, _eflags, \
  409. "b", "c", "b", "c", "b", "c", "b", "c")
  410. /* Source operand is byte, word, long or quad sized. */
  411. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  412. __emulate_2op(_op, _src, _dst, _eflags, \
  413. "b", "q", "w", "r", _LO32, "r", "", "r")
  414. /* Source operand is word, long or quad sized. */
  415. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  416. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  417. "w", "r", _LO32, "r", "", "r")
  418. /* Instruction has three operands and one operand is stored in ECX register */
  419. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  420. do { \
  421. unsigned long _tmp; \
  422. _type _clv = (_cl).val; \
  423. _type _srcv = (_src).val; \
  424. _type _dstv = (_dst).val; \
  425. \
  426. __asm__ __volatile__ ( \
  427. _PRE_EFLAGS("0", "5", "2") \
  428. _op _suffix " %4,%1 \n" \
  429. _POST_EFLAGS("0", "5", "2") \
  430. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  431. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  432. ); \
  433. \
  434. (_cl).val = (unsigned long) _clv; \
  435. (_src).val = (unsigned long) _srcv; \
  436. (_dst).val = (unsigned long) _dstv; \
  437. } while (0)
  438. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  439. do { \
  440. switch ((_dst).bytes) { \
  441. case 2: \
  442. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  443. "w", unsigned short); \
  444. break; \
  445. case 4: \
  446. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  447. "l", unsigned int); \
  448. break; \
  449. case 8: \
  450. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  451. "q", unsigned long)); \
  452. break; \
  453. } \
  454. } while (0)
  455. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  456. do { \
  457. unsigned long _tmp; \
  458. \
  459. __asm__ __volatile__ ( \
  460. _PRE_EFLAGS("0", "3", "2") \
  461. _op _suffix " %1; " \
  462. _POST_EFLAGS("0", "3", "2") \
  463. : "=m" (_eflags), "+m" ((_dst).val), \
  464. "=&r" (_tmp) \
  465. : "i" (EFLAGS_MASK)); \
  466. } while (0)
  467. /* Instruction has only one explicit operand (no source operand). */
  468. #define emulate_1op(_op, _dst, _eflags) \
  469. do { \
  470. switch ((_dst).bytes) { \
  471. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  472. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  473. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  474. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  475. } \
  476. } while (0)
  477. /* Fetch next part of the instruction being emulated. */
  478. #define insn_fetch(_type, _size, _eip) \
  479. ({ unsigned long _x; \
  480. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  481. if (rc != 0) \
  482. goto done; \
  483. (_eip) += (_size); \
  484. (_type)_x; \
  485. })
  486. static inline unsigned long ad_mask(struct decode_cache *c)
  487. {
  488. return (1UL << (c->ad_bytes << 3)) - 1;
  489. }
  490. /* Access/update address held in a register, based on addressing mode. */
  491. static inline unsigned long
  492. address_mask(struct decode_cache *c, unsigned long reg)
  493. {
  494. if (c->ad_bytes == sizeof(unsigned long))
  495. return reg;
  496. else
  497. return reg & ad_mask(c);
  498. }
  499. static inline unsigned long
  500. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  501. {
  502. return base + address_mask(c, reg);
  503. }
  504. static inline void
  505. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  506. {
  507. if (c->ad_bytes == sizeof(unsigned long))
  508. *reg += inc;
  509. else
  510. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  511. }
  512. static inline void jmp_rel(struct decode_cache *c, int rel)
  513. {
  514. register_address_increment(c, &c->eip, rel);
  515. }
  516. static void set_seg_override(struct decode_cache *c, int seg)
  517. {
  518. c->has_seg_override = true;
  519. c->seg_override = seg;
  520. }
  521. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  522. {
  523. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  524. return 0;
  525. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  526. }
  527. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  528. struct decode_cache *c)
  529. {
  530. if (!c->has_seg_override)
  531. return 0;
  532. return seg_base(ctxt, c->seg_override);
  533. }
  534. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  535. {
  536. return seg_base(ctxt, VCPU_SREG_ES);
  537. }
  538. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  539. {
  540. return seg_base(ctxt, VCPU_SREG_SS);
  541. }
  542. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  543. struct x86_emulate_ops *ops,
  544. unsigned long linear, u8 *dest)
  545. {
  546. struct fetch_cache *fc = &ctxt->decode.fetch;
  547. int rc;
  548. int size;
  549. if (linear < fc->start || linear >= fc->end) {
  550. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  551. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  552. if (rc)
  553. return rc;
  554. fc->start = linear;
  555. fc->end = linear + size;
  556. }
  557. *dest = fc->data[linear - fc->start];
  558. return 0;
  559. }
  560. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  561. struct x86_emulate_ops *ops,
  562. unsigned long eip, void *dest, unsigned size)
  563. {
  564. int rc = 0;
  565. eip += ctxt->cs_base;
  566. while (size--) {
  567. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  568. if (rc)
  569. return rc;
  570. }
  571. return 0;
  572. }
  573. /*
  574. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  575. * pointer into the block that addresses the relevant register.
  576. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  577. */
  578. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  579. int highbyte_regs)
  580. {
  581. void *p;
  582. p = &regs[modrm_reg];
  583. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  584. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  585. return p;
  586. }
  587. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  588. struct x86_emulate_ops *ops,
  589. void *ptr,
  590. u16 *size, unsigned long *address, int op_bytes)
  591. {
  592. int rc;
  593. if (op_bytes == 2)
  594. op_bytes = 3;
  595. *address = 0;
  596. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  597. ctxt->vcpu);
  598. if (rc)
  599. return rc;
  600. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  601. ctxt->vcpu);
  602. return rc;
  603. }
  604. static int test_cc(unsigned int condition, unsigned int flags)
  605. {
  606. int rc = 0;
  607. switch ((condition & 15) >> 1) {
  608. case 0: /* o */
  609. rc |= (flags & EFLG_OF);
  610. break;
  611. case 1: /* b/c/nae */
  612. rc |= (flags & EFLG_CF);
  613. break;
  614. case 2: /* z/e */
  615. rc |= (flags & EFLG_ZF);
  616. break;
  617. case 3: /* be/na */
  618. rc |= (flags & (EFLG_CF|EFLG_ZF));
  619. break;
  620. case 4: /* s */
  621. rc |= (flags & EFLG_SF);
  622. break;
  623. case 5: /* p/pe */
  624. rc |= (flags & EFLG_PF);
  625. break;
  626. case 7: /* le/ng */
  627. rc |= (flags & EFLG_ZF);
  628. /* fall through */
  629. case 6: /* l/nge */
  630. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  631. break;
  632. }
  633. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  634. return (!!rc ^ (condition & 1));
  635. }
  636. static void decode_register_operand(struct operand *op,
  637. struct decode_cache *c,
  638. int inhibit_bytereg)
  639. {
  640. unsigned reg = c->modrm_reg;
  641. int highbyte_regs = c->rex_prefix == 0;
  642. if (!(c->d & ModRM))
  643. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  644. op->type = OP_REG;
  645. if ((c->d & ByteOp) && !inhibit_bytereg) {
  646. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  647. op->val = *(u8 *)op->ptr;
  648. op->bytes = 1;
  649. } else {
  650. op->ptr = decode_register(reg, c->regs, 0);
  651. op->bytes = c->op_bytes;
  652. switch (op->bytes) {
  653. case 2:
  654. op->val = *(u16 *)op->ptr;
  655. break;
  656. case 4:
  657. op->val = *(u32 *)op->ptr;
  658. break;
  659. case 8:
  660. op->val = *(u64 *) op->ptr;
  661. break;
  662. }
  663. }
  664. op->orig_val = op->val;
  665. }
  666. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  667. struct x86_emulate_ops *ops)
  668. {
  669. struct decode_cache *c = &ctxt->decode;
  670. u8 sib;
  671. int index_reg = 0, base_reg = 0, scale;
  672. int rc = 0;
  673. if (c->rex_prefix) {
  674. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  675. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  676. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  677. }
  678. c->modrm = insn_fetch(u8, 1, c->eip);
  679. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  680. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  681. c->modrm_rm |= (c->modrm & 0x07);
  682. c->modrm_ea = 0;
  683. c->use_modrm_ea = 1;
  684. if (c->modrm_mod == 3) {
  685. c->modrm_ptr = decode_register(c->modrm_rm,
  686. c->regs, c->d & ByteOp);
  687. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  688. return rc;
  689. }
  690. if (c->ad_bytes == 2) {
  691. unsigned bx = c->regs[VCPU_REGS_RBX];
  692. unsigned bp = c->regs[VCPU_REGS_RBP];
  693. unsigned si = c->regs[VCPU_REGS_RSI];
  694. unsigned di = c->regs[VCPU_REGS_RDI];
  695. /* 16-bit ModR/M decode. */
  696. switch (c->modrm_mod) {
  697. case 0:
  698. if (c->modrm_rm == 6)
  699. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  700. break;
  701. case 1:
  702. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  703. break;
  704. case 2:
  705. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  706. break;
  707. }
  708. switch (c->modrm_rm) {
  709. case 0:
  710. c->modrm_ea += bx + si;
  711. break;
  712. case 1:
  713. c->modrm_ea += bx + di;
  714. break;
  715. case 2:
  716. c->modrm_ea += bp + si;
  717. break;
  718. case 3:
  719. c->modrm_ea += bp + di;
  720. break;
  721. case 4:
  722. c->modrm_ea += si;
  723. break;
  724. case 5:
  725. c->modrm_ea += di;
  726. break;
  727. case 6:
  728. if (c->modrm_mod != 0)
  729. c->modrm_ea += bp;
  730. break;
  731. case 7:
  732. c->modrm_ea += bx;
  733. break;
  734. }
  735. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  736. (c->modrm_rm == 6 && c->modrm_mod != 0))
  737. if (!c->has_seg_override)
  738. set_seg_override(c, VCPU_SREG_SS);
  739. c->modrm_ea = (u16)c->modrm_ea;
  740. } else {
  741. /* 32/64-bit ModR/M decode. */
  742. if ((c->modrm_rm & 7) == 4) {
  743. sib = insn_fetch(u8, 1, c->eip);
  744. index_reg |= (sib >> 3) & 7;
  745. base_reg |= sib & 7;
  746. scale = sib >> 6;
  747. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  748. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  749. else
  750. c->modrm_ea += c->regs[base_reg];
  751. if (index_reg != 4)
  752. c->modrm_ea += c->regs[index_reg] << scale;
  753. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  754. if (ctxt->mode == X86EMUL_MODE_PROT64)
  755. c->rip_relative = 1;
  756. } else
  757. c->modrm_ea += c->regs[c->modrm_rm];
  758. switch (c->modrm_mod) {
  759. case 0:
  760. if (c->modrm_rm == 5)
  761. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  762. break;
  763. case 1:
  764. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  765. break;
  766. case 2:
  767. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  768. break;
  769. }
  770. }
  771. done:
  772. return rc;
  773. }
  774. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  775. struct x86_emulate_ops *ops)
  776. {
  777. struct decode_cache *c = &ctxt->decode;
  778. int rc = 0;
  779. switch (c->ad_bytes) {
  780. case 2:
  781. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  782. break;
  783. case 4:
  784. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  785. break;
  786. case 8:
  787. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  788. break;
  789. }
  790. done:
  791. return rc;
  792. }
  793. int
  794. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  795. {
  796. struct decode_cache *c = &ctxt->decode;
  797. int rc = 0;
  798. int mode = ctxt->mode;
  799. int def_op_bytes, def_ad_bytes, group;
  800. /* Shadow copy of register state. Committed on successful emulation. */
  801. memset(c, 0, sizeof(struct decode_cache));
  802. c->eip = kvm_rip_read(ctxt->vcpu);
  803. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  804. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  805. switch (mode) {
  806. case X86EMUL_MODE_REAL:
  807. case X86EMUL_MODE_PROT16:
  808. def_op_bytes = def_ad_bytes = 2;
  809. break;
  810. case X86EMUL_MODE_PROT32:
  811. def_op_bytes = def_ad_bytes = 4;
  812. break;
  813. #ifdef CONFIG_X86_64
  814. case X86EMUL_MODE_PROT64:
  815. def_op_bytes = 4;
  816. def_ad_bytes = 8;
  817. break;
  818. #endif
  819. default:
  820. return -1;
  821. }
  822. c->op_bytes = def_op_bytes;
  823. c->ad_bytes = def_ad_bytes;
  824. /* Legacy prefixes. */
  825. for (;;) {
  826. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  827. case 0x66: /* operand-size override */
  828. /* switch between 2/4 bytes */
  829. c->op_bytes = def_op_bytes ^ 6;
  830. break;
  831. case 0x67: /* address-size override */
  832. if (mode == X86EMUL_MODE_PROT64)
  833. /* switch between 4/8 bytes */
  834. c->ad_bytes = def_ad_bytes ^ 12;
  835. else
  836. /* switch between 2/4 bytes */
  837. c->ad_bytes = def_ad_bytes ^ 6;
  838. break;
  839. case 0x26: /* ES override */
  840. case 0x2e: /* CS override */
  841. case 0x36: /* SS override */
  842. case 0x3e: /* DS override */
  843. set_seg_override(c, (c->b >> 3) & 3);
  844. break;
  845. case 0x64: /* FS override */
  846. case 0x65: /* GS override */
  847. set_seg_override(c, c->b & 7);
  848. break;
  849. case 0x40 ... 0x4f: /* REX */
  850. if (mode != X86EMUL_MODE_PROT64)
  851. goto done_prefixes;
  852. c->rex_prefix = c->b;
  853. continue;
  854. case 0xf0: /* LOCK */
  855. c->lock_prefix = 1;
  856. break;
  857. case 0xf2: /* REPNE/REPNZ */
  858. c->rep_prefix = REPNE_PREFIX;
  859. break;
  860. case 0xf3: /* REP/REPE/REPZ */
  861. c->rep_prefix = REPE_PREFIX;
  862. break;
  863. default:
  864. goto done_prefixes;
  865. }
  866. /* Any legacy prefix after a REX prefix nullifies its effect. */
  867. c->rex_prefix = 0;
  868. }
  869. done_prefixes:
  870. /* REX prefix. */
  871. if (c->rex_prefix)
  872. if (c->rex_prefix & 8)
  873. c->op_bytes = 8; /* REX.W */
  874. /* Opcode byte(s). */
  875. c->d = opcode_table[c->b];
  876. if (c->d == 0) {
  877. /* Two-byte opcode? */
  878. if (c->b == 0x0f) {
  879. c->twobyte = 1;
  880. c->b = insn_fetch(u8, 1, c->eip);
  881. c->d = twobyte_table[c->b];
  882. }
  883. }
  884. if (c->d & Group) {
  885. group = c->d & GroupMask;
  886. c->modrm = insn_fetch(u8, 1, c->eip);
  887. --c->eip;
  888. group = (group << 3) + ((c->modrm >> 3) & 7);
  889. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  890. c->d = group2_table[group];
  891. else
  892. c->d = group_table[group];
  893. }
  894. /* Unrecognised? */
  895. if (c->d == 0) {
  896. DPRINTF("Cannot emulate %02x\n", c->b);
  897. return -1;
  898. }
  899. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  900. c->op_bytes = 8;
  901. /* ModRM and SIB bytes. */
  902. if (c->d & ModRM)
  903. rc = decode_modrm(ctxt, ops);
  904. else if (c->d & MemAbs)
  905. rc = decode_abs(ctxt, ops);
  906. if (rc)
  907. goto done;
  908. if (!c->has_seg_override)
  909. set_seg_override(c, VCPU_SREG_DS);
  910. if (!(!c->twobyte && c->b == 0x8d))
  911. c->modrm_ea += seg_override_base(ctxt, c);
  912. if (c->ad_bytes != 8)
  913. c->modrm_ea = (u32)c->modrm_ea;
  914. /*
  915. * Decode and fetch the source operand: register, memory
  916. * or immediate.
  917. */
  918. switch (c->d & SrcMask) {
  919. case SrcNone:
  920. break;
  921. case SrcReg:
  922. decode_register_operand(&c->src, c, 0);
  923. break;
  924. case SrcMem16:
  925. c->src.bytes = 2;
  926. goto srcmem_common;
  927. case SrcMem32:
  928. c->src.bytes = 4;
  929. goto srcmem_common;
  930. case SrcMem:
  931. c->src.bytes = (c->d & ByteOp) ? 1 :
  932. c->op_bytes;
  933. /* Don't fetch the address for invlpg: it could be unmapped. */
  934. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  935. break;
  936. srcmem_common:
  937. /*
  938. * For instructions with a ModR/M byte, switch to register
  939. * access if Mod = 3.
  940. */
  941. if ((c->d & ModRM) && c->modrm_mod == 3) {
  942. c->src.type = OP_REG;
  943. c->src.val = c->modrm_val;
  944. c->src.ptr = c->modrm_ptr;
  945. break;
  946. }
  947. c->src.type = OP_MEM;
  948. break;
  949. case SrcImm:
  950. c->src.type = OP_IMM;
  951. c->src.ptr = (unsigned long *)c->eip;
  952. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  953. if (c->src.bytes == 8)
  954. c->src.bytes = 4;
  955. /* NB. Immediates are sign-extended as necessary. */
  956. switch (c->src.bytes) {
  957. case 1:
  958. c->src.val = insn_fetch(s8, 1, c->eip);
  959. break;
  960. case 2:
  961. c->src.val = insn_fetch(s16, 2, c->eip);
  962. break;
  963. case 4:
  964. c->src.val = insn_fetch(s32, 4, c->eip);
  965. break;
  966. }
  967. break;
  968. case SrcImmByte:
  969. c->src.type = OP_IMM;
  970. c->src.ptr = (unsigned long *)c->eip;
  971. c->src.bytes = 1;
  972. c->src.val = insn_fetch(s8, 1, c->eip);
  973. break;
  974. case SrcOne:
  975. c->src.bytes = 1;
  976. c->src.val = 1;
  977. break;
  978. }
  979. /*
  980. * Decode and fetch the second source operand: register, memory
  981. * or immediate.
  982. */
  983. switch (c->d & Src2Mask) {
  984. case Src2None:
  985. break;
  986. case Src2CL:
  987. c->src2.bytes = 1;
  988. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  989. break;
  990. case Src2ImmByte:
  991. c->src2.type = OP_IMM;
  992. c->src2.ptr = (unsigned long *)c->eip;
  993. c->src2.bytes = 1;
  994. c->src2.val = insn_fetch(u8, 1, c->eip);
  995. break;
  996. case Src2Imm16:
  997. c->src2.type = OP_IMM;
  998. c->src2.ptr = (unsigned long *)c->eip;
  999. c->src2.bytes = 2;
  1000. c->src2.val = insn_fetch(u16, 2, c->eip);
  1001. break;
  1002. case Src2One:
  1003. c->src2.bytes = 1;
  1004. c->src2.val = 1;
  1005. break;
  1006. }
  1007. /* Decode and fetch the destination operand: register or memory. */
  1008. switch (c->d & DstMask) {
  1009. case ImplicitOps:
  1010. /* Special instructions do their own operand decoding. */
  1011. return 0;
  1012. case DstReg:
  1013. decode_register_operand(&c->dst, c,
  1014. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1015. break;
  1016. case DstMem:
  1017. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1018. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1019. c->dst.type = OP_REG;
  1020. c->dst.val = c->dst.orig_val = c->modrm_val;
  1021. c->dst.ptr = c->modrm_ptr;
  1022. break;
  1023. }
  1024. c->dst.type = OP_MEM;
  1025. break;
  1026. case DstAcc:
  1027. c->dst.type = OP_REG;
  1028. c->dst.bytes = c->op_bytes;
  1029. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1030. switch (c->op_bytes) {
  1031. case 1:
  1032. c->dst.val = *(u8 *)c->dst.ptr;
  1033. break;
  1034. case 2:
  1035. c->dst.val = *(u16 *)c->dst.ptr;
  1036. break;
  1037. case 4:
  1038. c->dst.val = *(u32 *)c->dst.ptr;
  1039. break;
  1040. }
  1041. c->dst.orig_val = c->dst.val;
  1042. break;
  1043. }
  1044. if (c->rip_relative)
  1045. c->modrm_ea += c->eip;
  1046. done:
  1047. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1048. }
  1049. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1050. {
  1051. struct decode_cache *c = &ctxt->decode;
  1052. c->dst.type = OP_MEM;
  1053. c->dst.bytes = c->op_bytes;
  1054. c->dst.val = c->src.val;
  1055. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1056. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1057. c->regs[VCPU_REGS_RSP]);
  1058. }
  1059. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1060. struct x86_emulate_ops *ops,
  1061. void *dest, int len)
  1062. {
  1063. struct decode_cache *c = &ctxt->decode;
  1064. int rc;
  1065. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1066. c->regs[VCPU_REGS_RSP]),
  1067. dest, len, ctxt->vcpu);
  1068. if (rc != 0)
  1069. return rc;
  1070. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1071. return rc;
  1072. }
  1073. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1074. struct x86_emulate_ops *ops)
  1075. {
  1076. struct decode_cache *c = &ctxt->decode;
  1077. int rc;
  1078. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1079. if (rc != 0)
  1080. return rc;
  1081. return 0;
  1082. }
  1083. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1084. {
  1085. struct decode_cache *c = &ctxt->decode;
  1086. switch (c->modrm_reg) {
  1087. case 0: /* rol */
  1088. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1089. break;
  1090. case 1: /* ror */
  1091. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1092. break;
  1093. case 2: /* rcl */
  1094. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1095. break;
  1096. case 3: /* rcr */
  1097. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1098. break;
  1099. case 4: /* sal/shl */
  1100. case 6: /* sal/shl */
  1101. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1102. break;
  1103. case 5: /* shr */
  1104. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1105. break;
  1106. case 7: /* sar */
  1107. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1108. break;
  1109. }
  1110. }
  1111. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1112. struct x86_emulate_ops *ops)
  1113. {
  1114. struct decode_cache *c = &ctxt->decode;
  1115. int rc = 0;
  1116. switch (c->modrm_reg) {
  1117. case 0 ... 1: /* test */
  1118. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1119. break;
  1120. case 2: /* not */
  1121. c->dst.val = ~c->dst.val;
  1122. break;
  1123. case 3: /* neg */
  1124. emulate_1op("neg", c->dst, ctxt->eflags);
  1125. break;
  1126. default:
  1127. DPRINTF("Cannot emulate %02x\n", c->b);
  1128. rc = X86EMUL_UNHANDLEABLE;
  1129. break;
  1130. }
  1131. return rc;
  1132. }
  1133. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops)
  1135. {
  1136. struct decode_cache *c = &ctxt->decode;
  1137. switch (c->modrm_reg) {
  1138. case 0: /* inc */
  1139. emulate_1op("inc", c->dst, ctxt->eflags);
  1140. break;
  1141. case 1: /* dec */
  1142. emulate_1op("dec", c->dst, ctxt->eflags);
  1143. break;
  1144. case 2: /* call near abs */ {
  1145. long int old_eip;
  1146. old_eip = c->eip;
  1147. c->eip = c->src.val;
  1148. c->src.val = old_eip;
  1149. emulate_push(ctxt);
  1150. break;
  1151. }
  1152. case 4: /* jmp abs */
  1153. c->eip = c->src.val;
  1154. break;
  1155. case 6: /* push */
  1156. emulate_push(ctxt);
  1157. break;
  1158. }
  1159. return 0;
  1160. }
  1161. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1162. struct x86_emulate_ops *ops,
  1163. unsigned long memop)
  1164. {
  1165. struct decode_cache *c = &ctxt->decode;
  1166. u64 old, new;
  1167. int rc;
  1168. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1169. if (rc != 0)
  1170. return rc;
  1171. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1172. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1173. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1174. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1175. ctxt->eflags &= ~EFLG_ZF;
  1176. } else {
  1177. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1178. (u32) c->regs[VCPU_REGS_RBX];
  1179. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1180. if (rc != 0)
  1181. return rc;
  1182. ctxt->eflags |= EFLG_ZF;
  1183. }
  1184. return 0;
  1185. }
  1186. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1187. struct x86_emulate_ops *ops)
  1188. {
  1189. struct decode_cache *c = &ctxt->decode;
  1190. int rc;
  1191. unsigned long cs;
  1192. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1193. if (rc)
  1194. return rc;
  1195. if (c->op_bytes == 4)
  1196. c->eip = (u32)c->eip;
  1197. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1198. if (rc)
  1199. return rc;
  1200. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1201. return rc;
  1202. }
  1203. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. int rc;
  1207. struct decode_cache *c = &ctxt->decode;
  1208. switch (c->dst.type) {
  1209. case OP_REG:
  1210. /* The 4-byte case *is* correct:
  1211. * in 64-bit mode we zero-extend.
  1212. */
  1213. switch (c->dst.bytes) {
  1214. case 1:
  1215. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1216. break;
  1217. case 2:
  1218. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1219. break;
  1220. case 4:
  1221. *c->dst.ptr = (u32)c->dst.val;
  1222. break; /* 64b: zero-ext */
  1223. case 8:
  1224. *c->dst.ptr = c->dst.val;
  1225. break;
  1226. }
  1227. break;
  1228. case OP_MEM:
  1229. if (c->lock_prefix)
  1230. rc = ops->cmpxchg_emulated(
  1231. (unsigned long)c->dst.ptr,
  1232. &c->dst.orig_val,
  1233. &c->dst.val,
  1234. c->dst.bytes,
  1235. ctxt->vcpu);
  1236. else
  1237. rc = ops->write_emulated(
  1238. (unsigned long)c->dst.ptr,
  1239. &c->dst.val,
  1240. c->dst.bytes,
  1241. ctxt->vcpu);
  1242. if (rc != 0)
  1243. return rc;
  1244. break;
  1245. case OP_NONE:
  1246. /* no writeback */
  1247. break;
  1248. default:
  1249. break;
  1250. }
  1251. return 0;
  1252. }
  1253. int
  1254. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1255. {
  1256. unsigned long memop = 0;
  1257. u64 msr_data;
  1258. unsigned long saved_eip = 0;
  1259. struct decode_cache *c = &ctxt->decode;
  1260. unsigned int port;
  1261. int io_dir_in;
  1262. int rc = 0;
  1263. /* Shadow copy of register state. Committed on successful emulation.
  1264. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1265. * modify them.
  1266. */
  1267. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1268. saved_eip = c->eip;
  1269. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1270. memop = c->modrm_ea;
  1271. if (c->rep_prefix && (c->d & String)) {
  1272. /* All REP prefixes have the same first termination condition */
  1273. if (c->regs[VCPU_REGS_RCX] == 0) {
  1274. kvm_rip_write(ctxt->vcpu, c->eip);
  1275. goto done;
  1276. }
  1277. /* The second termination condition only applies for REPE
  1278. * and REPNE. Test if the repeat string operation prefix is
  1279. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1280. * corresponding termination condition according to:
  1281. * - if REPE/REPZ and ZF = 0 then done
  1282. * - if REPNE/REPNZ and ZF = 1 then done
  1283. */
  1284. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1285. (c->b == 0xae) || (c->b == 0xaf)) {
  1286. if ((c->rep_prefix == REPE_PREFIX) &&
  1287. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1288. kvm_rip_write(ctxt->vcpu, c->eip);
  1289. goto done;
  1290. }
  1291. if ((c->rep_prefix == REPNE_PREFIX) &&
  1292. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1293. kvm_rip_write(ctxt->vcpu, c->eip);
  1294. goto done;
  1295. }
  1296. }
  1297. c->regs[VCPU_REGS_RCX]--;
  1298. c->eip = kvm_rip_read(ctxt->vcpu);
  1299. }
  1300. if (c->src.type == OP_MEM) {
  1301. c->src.ptr = (unsigned long *)memop;
  1302. c->src.val = 0;
  1303. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1304. &c->src.val,
  1305. c->src.bytes,
  1306. ctxt->vcpu);
  1307. if (rc != 0)
  1308. goto done;
  1309. c->src.orig_val = c->src.val;
  1310. }
  1311. if ((c->d & DstMask) == ImplicitOps)
  1312. goto special_insn;
  1313. if (c->dst.type == OP_MEM) {
  1314. c->dst.ptr = (unsigned long *)memop;
  1315. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1316. c->dst.val = 0;
  1317. if (c->d & BitOp) {
  1318. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1319. c->dst.ptr = (void *)c->dst.ptr +
  1320. (c->src.val & mask) / 8;
  1321. }
  1322. if (!(c->d & Mov) &&
  1323. /* optimisation - avoid slow emulated read */
  1324. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1325. &c->dst.val,
  1326. c->dst.bytes, ctxt->vcpu)) != 0))
  1327. goto done;
  1328. }
  1329. c->dst.orig_val = c->dst.val;
  1330. special_insn:
  1331. if (c->twobyte)
  1332. goto twobyte_insn;
  1333. switch (c->b) {
  1334. case 0x00 ... 0x05:
  1335. add: /* add */
  1336. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1337. break;
  1338. case 0x08 ... 0x0d:
  1339. or: /* or */
  1340. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1341. break;
  1342. case 0x10 ... 0x15:
  1343. adc: /* adc */
  1344. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1345. break;
  1346. case 0x18 ... 0x1d:
  1347. sbb: /* sbb */
  1348. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1349. break;
  1350. case 0x20 ... 0x25:
  1351. and: /* and */
  1352. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1353. break;
  1354. case 0x28 ... 0x2d:
  1355. sub: /* sub */
  1356. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1357. break;
  1358. case 0x30 ... 0x35:
  1359. xor: /* xor */
  1360. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1361. break;
  1362. case 0x38 ... 0x3d:
  1363. cmp: /* cmp */
  1364. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1365. break;
  1366. case 0x40 ... 0x47: /* inc r16/r32 */
  1367. emulate_1op("inc", c->dst, ctxt->eflags);
  1368. break;
  1369. case 0x48 ... 0x4f: /* dec r16/r32 */
  1370. emulate_1op("dec", c->dst, ctxt->eflags);
  1371. break;
  1372. case 0x50 ... 0x57: /* push reg */
  1373. emulate_push(ctxt);
  1374. break;
  1375. case 0x58 ... 0x5f: /* pop reg */
  1376. pop_instruction:
  1377. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1378. if (rc != 0)
  1379. goto done;
  1380. break;
  1381. case 0x63: /* movsxd */
  1382. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1383. goto cannot_emulate;
  1384. c->dst.val = (s32) c->src.val;
  1385. break;
  1386. case 0x68: /* push imm */
  1387. case 0x6a: /* push imm8 */
  1388. emulate_push(ctxt);
  1389. break;
  1390. case 0x6c: /* insb */
  1391. case 0x6d: /* insw/insd */
  1392. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1393. 1,
  1394. (c->d & ByteOp) ? 1 : c->op_bytes,
  1395. c->rep_prefix ?
  1396. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1397. (ctxt->eflags & EFLG_DF),
  1398. register_address(c, es_base(ctxt),
  1399. c->regs[VCPU_REGS_RDI]),
  1400. c->rep_prefix,
  1401. c->regs[VCPU_REGS_RDX]) == 0) {
  1402. c->eip = saved_eip;
  1403. return -1;
  1404. }
  1405. return 0;
  1406. case 0x6e: /* outsb */
  1407. case 0x6f: /* outsw/outsd */
  1408. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1409. 0,
  1410. (c->d & ByteOp) ? 1 : c->op_bytes,
  1411. c->rep_prefix ?
  1412. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1413. (ctxt->eflags & EFLG_DF),
  1414. register_address(c,
  1415. seg_override_base(ctxt, c),
  1416. c->regs[VCPU_REGS_RSI]),
  1417. c->rep_prefix,
  1418. c->regs[VCPU_REGS_RDX]) == 0) {
  1419. c->eip = saved_eip;
  1420. return -1;
  1421. }
  1422. return 0;
  1423. case 0x70 ... 0x7f: /* jcc (short) */ {
  1424. int rel = insn_fetch(s8, 1, c->eip);
  1425. if (test_cc(c->b, ctxt->eflags))
  1426. jmp_rel(c, rel);
  1427. break;
  1428. }
  1429. case 0x80 ... 0x83: /* Grp1 */
  1430. switch (c->modrm_reg) {
  1431. case 0:
  1432. goto add;
  1433. case 1:
  1434. goto or;
  1435. case 2:
  1436. goto adc;
  1437. case 3:
  1438. goto sbb;
  1439. case 4:
  1440. goto and;
  1441. case 5:
  1442. goto sub;
  1443. case 6:
  1444. goto xor;
  1445. case 7:
  1446. goto cmp;
  1447. }
  1448. break;
  1449. case 0x84 ... 0x85:
  1450. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1451. break;
  1452. case 0x86 ... 0x87: /* xchg */
  1453. xchg:
  1454. /* Write back the register source. */
  1455. switch (c->dst.bytes) {
  1456. case 1:
  1457. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1458. break;
  1459. case 2:
  1460. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1461. break;
  1462. case 4:
  1463. *c->src.ptr = (u32) c->dst.val;
  1464. break; /* 64b reg: zero-extend */
  1465. case 8:
  1466. *c->src.ptr = c->dst.val;
  1467. break;
  1468. }
  1469. /*
  1470. * Write back the memory destination with implicit LOCK
  1471. * prefix.
  1472. */
  1473. c->dst.val = c->src.val;
  1474. c->lock_prefix = 1;
  1475. break;
  1476. case 0x88 ... 0x8b: /* mov */
  1477. goto mov;
  1478. case 0x8c: { /* mov r/m, sreg */
  1479. struct kvm_segment segreg;
  1480. if (c->modrm_reg <= 5)
  1481. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1482. else {
  1483. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1484. c->modrm);
  1485. goto cannot_emulate;
  1486. }
  1487. c->dst.val = segreg.selector;
  1488. break;
  1489. }
  1490. case 0x8d: /* lea r16/r32, m */
  1491. c->dst.val = c->modrm_ea;
  1492. break;
  1493. case 0x8e: { /* mov seg, r/m16 */
  1494. uint16_t sel;
  1495. int type_bits;
  1496. int err;
  1497. sel = c->src.val;
  1498. if (c->modrm_reg <= 5) {
  1499. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1500. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1501. type_bits, c->modrm_reg);
  1502. } else {
  1503. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1504. c->modrm);
  1505. goto cannot_emulate;
  1506. }
  1507. if (err < 0)
  1508. goto cannot_emulate;
  1509. c->dst.type = OP_NONE; /* Disable writeback. */
  1510. break;
  1511. }
  1512. case 0x8f: /* pop (sole member of Grp1a) */
  1513. rc = emulate_grp1a(ctxt, ops);
  1514. if (rc != 0)
  1515. goto done;
  1516. break;
  1517. case 0x90: /* nop / xchg r8,rax */
  1518. if (!(c->rex_prefix & 1)) { /* nop */
  1519. c->dst.type = OP_NONE;
  1520. break;
  1521. }
  1522. case 0x91 ... 0x97: /* xchg reg,rax */
  1523. c->src.type = c->dst.type = OP_REG;
  1524. c->src.bytes = c->dst.bytes = c->op_bytes;
  1525. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1526. c->src.val = *(c->src.ptr);
  1527. goto xchg;
  1528. case 0x9c: /* pushf */
  1529. c->src.val = (unsigned long) ctxt->eflags;
  1530. emulate_push(ctxt);
  1531. break;
  1532. case 0x9d: /* popf */
  1533. c->dst.type = OP_REG;
  1534. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1535. c->dst.bytes = c->op_bytes;
  1536. goto pop_instruction;
  1537. case 0xa0 ... 0xa1: /* mov */
  1538. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1539. c->dst.val = c->src.val;
  1540. break;
  1541. case 0xa2 ... 0xa3: /* mov */
  1542. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1543. break;
  1544. case 0xa4 ... 0xa5: /* movs */
  1545. c->dst.type = OP_MEM;
  1546. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1547. c->dst.ptr = (unsigned long *)register_address(c,
  1548. es_base(ctxt),
  1549. c->regs[VCPU_REGS_RDI]);
  1550. if ((rc = ops->read_emulated(register_address(c,
  1551. seg_override_base(ctxt, c),
  1552. c->regs[VCPU_REGS_RSI]),
  1553. &c->dst.val,
  1554. c->dst.bytes, ctxt->vcpu)) != 0)
  1555. goto done;
  1556. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1557. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1558. : c->dst.bytes);
  1559. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1560. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1561. : c->dst.bytes);
  1562. break;
  1563. case 0xa6 ... 0xa7: /* cmps */
  1564. c->src.type = OP_NONE; /* Disable writeback. */
  1565. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1566. c->src.ptr = (unsigned long *)register_address(c,
  1567. seg_override_base(ctxt, c),
  1568. c->regs[VCPU_REGS_RSI]);
  1569. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1570. &c->src.val,
  1571. c->src.bytes,
  1572. ctxt->vcpu)) != 0)
  1573. goto done;
  1574. c->dst.type = OP_NONE; /* Disable writeback. */
  1575. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1576. c->dst.ptr = (unsigned long *)register_address(c,
  1577. es_base(ctxt),
  1578. c->regs[VCPU_REGS_RDI]);
  1579. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1580. &c->dst.val,
  1581. c->dst.bytes,
  1582. ctxt->vcpu)) != 0)
  1583. goto done;
  1584. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1585. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1586. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1587. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1588. : c->src.bytes);
  1589. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1590. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1591. : c->dst.bytes);
  1592. break;
  1593. case 0xaa ... 0xab: /* stos */
  1594. c->dst.type = OP_MEM;
  1595. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1596. c->dst.ptr = (unsigned long *)register_address(c,
  1597. es_base(ctxt),
  1598. c->regs[VCPU_REGS_RDI]);
  1599. c->dst.val = c->regs[VCPU_REGS_RAX];
  1600. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1601. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1602. : c->dst.bytes);
  1603. break;
  1604. case 0xac ... 0xad: /* lods */
  1605. c->dst.type = OP_REG;
  1606. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1607. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1608. if ((rc = ops->read_emulated(register_address(c,
  1609. seg_override_base(ctxt, c),
  1610. c->regs[VCPU_REGS_RSI]),
  1611. &c->dst.val,
  1612. c->dst.bytes,
  1613. ctxt->vcpu)) != 0)
  1614. goto done;
  1615. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1616. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1617. : c->dst.bytes);
  1618. break;
  1619. case 0xae ... 0xaf: /* scas */
  1620. DPRINTF("Urk! I don't handle SCAS.\n");
  1621. goto cannot_emulate;
  1622. case 0xb0 ... 0xbf: /* mov r, imm */
  1623. goto mov;
  1624. case 0xc0 ... 0xc1:
  1625. emulate_grp2(ctxt);
  1626. break;
  1627. case 0xc3: /* ret */
  1628. c->dst.type = OP_REG;
  1629. c->dst.ptr = &c->eip;
  1630. c->dst.bytes = c->op_bytes;
  1631. goto pop_instruction;
  1632. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1633. mov:
  1634. c->dst.val = c->src.val;
  1635. break;
  1636. case 0xcb: /* ret far */
  1637. rc = emulate_ret_far(ctxt, ops);
  1638. if (rc)
  1639. goto done;
  1640. break;
  1641. case 0xd0 ... 0xd1: /* Grp2 */
  1642. c->src.val = 1;
  1643. emulate_grp2(ctxt);
  1644. break;
  1645. case 0xd2 ... 0xd3: /* Grp2 */
  1646. c->src.val = c->regs[VCPU_REGS_RCX];
  1647. emulate_grp2(ctxt);
  1648. break;
  1649. case 0xe4: /* inb */
  1650. case 0xe5: /* in */
  1651. port = insn_fetch(u8, 1, c->eip);
  1652. io_dir_in = 1;
  1653. goto do_io;
  1654. case 0xe6: /* outb */
  1655. case 0xe7: /* out */
  1656. port = insn_fetch(u8, 1, c->eip);
  1657. io_dir_in = 0;
  1658. goto do_io;
  1659. case 0xe8: /* call (near) */ {
  1660. long int rel;
  1661. switch (c->op_bytes) {
  1662. case 2:
  1663. rel = insn_fetch(s16, 2, c->eip);
  1664. break;
  1665. case 4:
  1666. rel = insn_fetch(s32, 4, c->eip);
  1667. break;
  1668. default:
  1669. DPRINTF("Call: Invalid op_bytes\n");
  1670. goto cannot_emulate;
  1671. }
  1672. c->src.val = (unsigned long) c->eip;
  1673. jmp_rel(c, rel);
  1674. emulate_push(ctxt);
  1675. break;
  1676. }
  1677. case 0xe9: /* jmp rel */
  1678. goto jmp;
  1679. case 0xea: /* jmp far */
  1680. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1681. VCPU_SREG_CS) < 0) {
  1682. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1683. goto cannot_emulate;
  1684. }
  1685. c->eip = c->src.val;
  1686. break;
  1687. case 0xeb:
  1688. jmp: /* jmp rel short */
  1689. jmp_rel(c, c->src.val);
  1690. c->dst.type = OP_NONE; /* Disable writeback. */
  1691. break;
  1692. case 0xec: /* in al,dx */
  1693. case 0xed: /* in (e/r)ax,dx */
  1694. port = c->regs[VCPU_REGS_RDX];
  1695. io_dir_in = 1;
  1696. goto do_io;
  1697. case 0xee: /* out al,dx */
  1698. case 0xef: /* out (e/r)ax,dx */
  1699. port = c->regs[VCPU_REGS_RDX];
  1700. io_dir_in = 0;
  1701. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1702. (c->d & ByteOp) ? 1 : c->op_bytes,
  1703. port) != 0) {
  1704. c->eip = saved_eip;
  1705. goto cannot_emulate;
  1706. }
  1707. break;
  1708. case 0xf4: /* hlt */
  1709. ctxt->vcpu->arch.halt_request = 1;
  1710. break;
  1711. case 0xf5: /* cmc */
  1712. /* complement carry flag from eflags reg */
  1713. ctxt->eflags ^= EFLG_CF;
  1714. c->dst.type = OP_NONE; /* Disable writeback. */
  1715. break;
  1716. case 0xf6 ... 0xf7: /* Grp3 */
  1717. rc = emulate_grp3(ctxt, ops);
  1718. if (rc != 0)
  1719. goto done;
  1720. break;
  1721. case 0xf8: /* clc */
  1722. ctxt->eflags &= ~EFLG_CF;
  1723. c->dst.type = OP_NONE; /* Disable writeback. */
  1724. break;
  1725. case 0xfa: /* cli */
  1726. ctxt->eflags &= ~X86_EFLAGS_IF;
  1727. c->dst.type = OP_NONE; /* Disable writeback. */
  1728. break;
  1729. case 0xfb: /* sti */
  1730. ctxt->eflags |= X86_EFLAGS_IF;
  1731. c->dst.type = OP_NONE; /* Disable writeback. */
  1732. break;
  1733. case 0xfc: /* cld */
  1734. ctxt->eflags &= ~EFLG_DF;
  1735. c->dst.type = OP_NONE; /* Disable writeback. */
  1736. break;
  1737. case 0xfd: /* std */
  1738. ctxt->eflags |= EFLG_DF;
  1739. c->dst.type = OP_NONE; /* Disable writeback. */
  1740. break;
  1741. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1742. rc = emulate_grp45(ctxt, ops);
  1743. if (rc != 0)
  1744. goto done;
  1745. break;
  1746. }
  1747. writeback:
  1748. rc = writeback(ctxt, ops);
  1749. if (rc != 0)
  1750. goto done;
  1751. /* Commit shadow register state. */
  1752. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1753. kvm_rip_write(ctxt->vcpu, c->eip);
  1754. done:
  1755. if (rc == X86EMUL_UNHANDLEABLE) {
  1756. c->eip = saved_eip;
  1757. return -1;
  1758. }
  1759. return 0;
  1760. twobyte_insn:
  1761. switch (c->b) {
  1762. case 0x01: /* lgdt, lidt, lmsw */
  1763. switch (c->modrm_reg) {
  1764. u16 size;
  1765. unsigned long address;
  1766. case 0: /* vmcall */
  1767. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1768. goto cannot_emulate;
  1769. rc = kvm_fix_hypercall(ctxt->vcpu);
  1770. if (rc)
  1771. goto done;
  1772. /* Let the processor re-execute the fixed hypercall */
  1773. c->eip = kvm_rip_read(ctxt->vcpu);
  1774. /* Disable writeback. */
  1775. c->dst.type = OP_NONE;
  1776. break;
  1777. case 2: /* lgdt */
  1778. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1779. &size, &address, c->op_bytes);
  1780. if (rc)
  1781. goto done;
  1782. realmode_lgdt(ctxt->vcpu, size, address);
  1783. /* Disable writeback. */
  1784. c->dst.type = OP_NONE;
  1785. break;
  1786. case 3: /* lidt/vmmcall */
  1787. if (c->modrm_mod == 3) {
  1788. switch (c->modrm_rm) {
  1789. case 1:
  1790. rc = kvm_fix_hypercall(ctxt->vcpu);
  1791. if (rc)
  1792. goto done;
  1793. break;
  1794. default:
  1795. goto cannot_emulate;
  1796. }
  1797. } else {
  1798. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1799. &size, &address,
  1800. c->op_bytes);
  1801. if (rc)
  1802. goto done;
  1803. realmode_lidt(ctxt->vcpu, size, address);
  1804. }
  1805. /* Disable writeback. */
  1806. c->dst.type = OP_NONE;
  1807. break;
  1808. case 4: /* smsw */
  1809. c->dst.bytes = 2;
  1810. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  1811. break;
  1812. case 6: /* lmsw */
  1813. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  1814. &ctxt->eflags);
  1815. c->dst.type = OP_NONE;
  1816. break;
  1817. case 7: /* invlpg*/
  1818. emulate_invlpg(ctxt->vcpu, memop);
  1819. /* Disable writeback. */
  1820. c->dst.type = OP_NONE;
  1821. break;
  1822. default:
  1823. goto cannot_emulate;
  1824. }
  1825. break;
  1826. case 0x06:
  1827. emulate_clts(ctxt->vcpu);
  1828. c->dst.type = OP_NONE;
  1829. break;
  1830. case 0x08: /* invd */
  1831. case 0x09: /* wbinvd */
  1832. case 0x0d: /* GrpP (prefetch) */
  1833. case 0x18: /* Grp16 (prefetch/nop) */
  1834. c->dst.type = OP_NONE;
  1835. break;
  1836. case 0x20: /* mov cr, reg */
  1837. if (c->modrm_mod != 3)
  1838. goto cannot_emulate;
  1839. c->regs[c->modrm_rm] =
  1840. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1841. c->dst.type = OP_NONE; /* no writeback */
  1842. break;
  1843. case 0x21: /* mov from dr to reg */
  1844. if (c->modrm_mod != 3)
  1845. goto cannot_emulate;
  1846. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1847. if (rc)
  1848. goto cannot_emulate;
  1849. c->dst.type = OP_NONE; /* no writeback */
  1850. break;
  1851. case 0x22: /* mov reg, cr */
  1852. if (c->modrm_mod != 3)
  1853. goto cannot_emulate;
  1854. realmode_set_cr(ctxt->vcpu,
  1855. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1856. c->dst.type = OP_NONE;
  1857. break;
  1858. case 0x23: /* mov from reg to dr */
  1859. if (c->modrm_mod != 3)
  1860. goto cannot_emulate;
  1861. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1862. c->regs[c->modrm_rm]);
  1863. if (rc)
  1864. goto cannot_emulate;
  1865. c->dst.type = OP_NONE; /* no writeback */
  1866. break;
  1867. case 0x30:
  1868. /* wrmsr */
  1869. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1870. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1871. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1872. if (rc) {
  1873. kvm_inject_gp(ctxt->vcpu, 0);
  1874. c->eip = kvm_rip_read(ctxt->vcpu);
  1875. }
  1876. rc = X86EMUL_CONTINUE;
  1877. c->dst.type = OP_NONE;
  1878. break;
  1879. case 0x32:
  1880. /* rdmsr */
  1881. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1882. if (rc) {
  1883. kvm_inject_gp(ctxt->vcpu, 0);
  1884. c->eip = kvm_rip_read(ctxt->vcpu);
  1885. } else {
  1886. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1887. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1888. }
  1889. rc = X86EMUL_CONTINUE;
  1890. c->dst.type = OP_NONE;
  1891. break;
  1892. case 0x40 ... 0x4f: /* cmov */
  1893. c->dst.val = c->dst.orig_val = c->src.val;
  1894. if (!test_cc(c->b, ctxt->eflags))
  1895. c->dst.type = OP_NONE; /* no writeback */
  1896. break;
  1897. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1898. long int rel;
  1899. switch (c->op_bytes) {
  1900. case 2:
  1901. rel = insn_fetch(s16, 2, c->eip);
  1902. break;
  1903. case 4:
  1904. rel = insn_fetch(s32, 4, c->eip);
  1905. break;
  1906. case 8:
  1907. rel = insn_fetch(s64, 8, c->eip);
  1908. break;
  1909. default:
  1910. DPRINTF("jnz: Invalid op_bytes\n");
  1911. goto cannot_emulate;
  1912. }
  1913. if (test_cc(c->b, ctxt->eflags))
  1914. jmp_rel(c, rel);
  1915. c->dst.type = OP_NONE;
  1916. break;
  1917. }
  1918. case 0xa3:
  1919. bt: /* bt */
  1920. c->dst.type = OP_NONE;
  1921. /* only subword offset */
  1922. c->src.val &= (c->dst.bytes << 3) - 1;
  1923. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1924. break;
  1925. case 0xa4: /* shld imm8, r, r/m */
  1926. case 0xa5: /* shld cl, r, r/m */
  1927. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  1928. break;
  1929. case 0xab:
  1930. bts: /* bts */
  1931. /* only subword offset */
  1932. c->src.val &= (c->dst.bytes << 3) - 1;
  1933. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1934. break;
  1935. case 0xac: /* shrd imm8, r, r/m */
  1936. case 0xad: /* shrd cl, r, r/m */
  1937. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  1938. break;
  1939. case 0xae: /* clflush */
  1940. break;
  1941. case 0xb0 ... 0xb1: /* cmpxchg */
  1942. /*
  1943. * Save real source value, then compare EAX against
  1944. * destination.
  1945. */
  1946. c->src.orig_val = c->src.val;
  1947. c->src.val = c->regs[VCPU_REGS_RAX];
  1948. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1949. if (ctxt->eflags & EFLG_ZF) {
  1950. /* Success: write back to memory. */
  1951. c->dst.val = c->src.orig_val;
  1952. } else {
  1953. /* Failure: write the value we saw to EAX. */
  1954. c->dst.type = OP_REG;
  1955. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1956. }
  1957. break;
  1958. case 0xb3:
  1959. btr: /* btr */
  1960. /* only subword offset */
  1961. c->src.val &= (c->dst.bytes << 3) - 1;
  1962. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1963. break;
  1964. case 0xb6 ... 0xb7: /* movzx */
  1965. c->dst.bytes = c->op_bytes;
  1966. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1967. : (u16) c->src.val;
  1968. break;
  1969. case 0xba: /* Grp8 */
  1970. switch (c->modrm_reg & 3) {
  1971. case 0:
  1972. goto bt;
  1973. case 1:
  1974. goto bts;
  1975. case 2:
  1976. goto btr;
  1977. case 3:
  1978. goto btc;
  1979. }
  1980. break;
  1981. case 0xbb:
  1982. btc: /* btc */
  1983. /* only subword offset */
  1984. c->src.val &= (c->dst.bytes << 3) - 1;
  1985. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1986. break;
  1987. case 0xbe ... 0xbf: /* movsx */
  1988. c->dst.bytes = c->op_bytes;
  1989. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1990. (s16) c->src.val;
  1991. break;
  1992. case 0xc3: /* movnti */
  1993. c->dst.bytes = c->op_bytes;
  1994. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1995. (u64) c->src.val;
  1996. break;
  1997. case 0xc7: /* Grp9 (cmpxchg8b) */
  1998. rc = emulate_grp9(ctxt, ops, memop);
  1999. if (rc != 0)
  2000. goto done;
  2001. c->dst.type = OP_NONE;
  2002. break;
  2003. }
  2004. goto writeback;
  2005. cannot_emulate:
  2006. DPRINTF("Cannot emulate %02x\n", c->b);
  2007. c->eip = saved_eip;
  2008. return -1;
  2009. }