omap2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <asm/io.h>
  35. #include <asm/mach/flash.h>
  36. #include <asm/arch/gpmc.h>
  37. #include <asm/arch/onenand.h>
  38. #include <asm/arch/gpio.h>
  39. #include <asm/arch/gpmc.h>
  40. #include <asm/arch/pm.h>
  41. #include <linux/dma-mapping.h>
  42. #include <asm/dma-mapping.h>
  43. #include <asm/arch/dma.h>
  44. #include <asm/arch/board.h>
  45. #define DRIVER_NAME "omap2-onenand"
  46. #define ONENAND_IO_SIZE SZ_128K
  47. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  48. struct omap2_onenand {
  49. struct platform_device *pdev;
  50. int gpmc_cs;
  51. unsigned long phys_base;
  52. int gpio_irq;
  53. struct mtd_info mtd;
  54. struct mtd_partition *parts;
  55. struct onenand_chip onenand;
  56. struct completion irq_done;
  57. struct completion dma_done;
  58. int dma_channel;
  59. int freq;
  60. int (*setup)(void __iomem *base, int freq);
  61. };
  62. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  63. {
  64. struct omap2_onenand *c = data;
  65. complete(&c->dma_done);
  66. }
  67. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  68. {
  69. struct omap2_onenand *c = dev_id;
  70. complete(&c->irq_done);
  71. return IRQ_HANDLED;
  72. }
  73. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  74. {
  75. return readw(c->onenand.base + reg);
  76. }
  77. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  78. int reg)
  79. {
  80. writew(value, c->onenand.base + reg);
  81. }
  82. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  83. {
  84. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  85. msg, state, ctrl, intr);
  86. }
  87. static void wait_warn(char *msg, int state, unsigned int ctrl,
  88. unsigned int intr)
  89. {
  90. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  91. "intr 0x%04x\n", msg, state, ctrl, intr);
  92. }
  93. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  94. {
  95. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  96. unsigned int intr = 0;
  97. unsigned int ctrl;
  98. unsigned long timeout;
  99. u32 syscfg;
  100. if (state == FL_RESETING) {
  101. int i;
  102. for (i = 0; i < 20; i++) {
  103. udelay(1);
  104. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  105. if (intr & ONENAND_INT_MASTER)
  106. break;
  107. }
  108. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  109. if (ctrl & ONENAND_CTRL_ERROR) {
  110. wait_err("controller error", state, ctrl, intr);
  111. return -EIO;
  112. }
  113. if (!(intr & ONENAND_INT_RESET)) {
  114. wait_err("timeout", state, ctrl, intr);
  115. return -EIO;
  116. }
  117. return 0;
  118. }
  119. if (state != FL_READING) {
  120. int result;
  121. /* Turn interrupts on */
  122. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  123. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  124. syscfg |= ONENAND_SYS_CFG1_IOBE;
  125. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  126. if (cpu_is_omap34xx())
  127. /* Add a delay to let GPIO settle */
  128. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  129. }
  130. INIT_COMPLETION(c->irq_done);
  131. if (c->gpio_irq) {
  132. result = omap_get_gpio_datain(c->gpio_irq);
  133. if (result == -1) {
  134. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  135. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  136. wait_err("gpio error", state, ctrl, intr);
  137. return -EIO;
  138. }
  139. } else
  140. result = 0;
  141. if (result == 0) {
  142. int retry_cnt = 0;
  143. retry:
  144. result = wait_for_completion_timeout(&c->irq_done,
  145. msecs_to_jiffies(20));
  146. if (result == 0) {
  147. /* Timeout after 20ms */
  148. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  149. if (ctrl & ONENAND_CTRL_ONGO) {
  150. /*
  151. * The operation seems to be still going
  152. * so give it some more time.
  153. */
  154. retry_cnt += 1;
  155. if (retry_cnt < 3)
  156. goto retry;
  157. intr = read_reg(c,
  158. ONENAND_REG_INTERRUPT);
  159. wait_err("timeout", state, ctrl, intr);
  160. return -EIO;
  161. }
  162. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  163. if ((intr & ONENAND_INT_MASTER) == 0)
  164. wait_warn("timeout", state, ctrl, intr);
  165. }
  166. }
  167. } else {
  168. /* Turn interrupts off */
  169. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  170. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  171. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  172. timeout = jiffies + msecs_to_jiffies(20);
  173. while (time_before(jiffies, timeout)) {
  174. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  175. if (intr & ONENAND_INT_MASTER)
  176. break;
  177. }
  178. }
  179. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  180. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  181. if (intr & ONENAND_INT_READ) {
  182. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  183. if (ecc) {
  184. unsigned int addr1, addr8;
  185. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  186. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  187. if (ecc & ONENAND_ECC_2BIT_ALL) {
  188. printk(KERN_ERR "onenand_wait: ECC error = "
  189. "0x%04x, addr1 %#x, addr8 %#x\n",
  190. ecc, addr1, addr8);
  191. mtd->ecc_stats.failed++;
  192. return -EBADMSG;
  193. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  194. printk(KERN_NOTICE "onenand_wait: correctable "
  195. "ECC error = 0x%04x, addr1 %#x, "
  196. "addr8 %#x\n", ecc, addr1, addr8);
  197. mtd->ecc_stats.corrected++;
  198. }
  199. }
  200. } else if (state == FL_READING) {
  201. wait_err("timeout", state, ctrl, intr);
  202. return -EIO;
  203. }
  204. if (ctrl & ONENAND_CTRL_ERROR) {
  205. wait_err("controller error", state, ctrl, intr);
  206. if (ctrl & ONENAND_CTRL_LOCK)
  207. printk(KERN_ERR "onenand_wait: "
  208. "Device is write protected!!!\n");
  209. return -EIO;
  210. }
  211. if (ctrl & 0xFE9F)
  212. wait_warn("unexpected controller status", state, ctrl, intr);
  213. return 0;
  214. }
  215. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  216. {
  217. struct onenand_chip *this = mtd->priv;
  218. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  219. if (area == ONENAND_DATARAM)
  220. return mtd->writesize;
  221. if (area == ONENAND_SPARERAM)
  222. return mtd->oobsize;
  223. }
  224. return 0;
  225. }
  226. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  227. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  228. unsigned char *buffer, int offset,
  229. size_t count)
  230. {
  231. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  232. struct onenand_chip *this = mtd->priv;
  233. dma_addr_t dma_src, dma_dst;
  234. int bram_offset;
  235. unsigned long timeout;
  236. void *buf = (void *)buffer;
  237. size_t xtra;
  238. volatile unsigned *done;
  239. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  240. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  241. goto out_copy;
  242. if (buf >= high_memory) {
  243. struct page *p1;
  244. if (((size_t)buf & PAGE_MASK) !=
  245. ((size_t)(buf + count - 1) & PAGE_MASK))
  246. goto out_copy;
  247. p1 = vmalloc_to_page(buf);
  248. if (!p1)
  249. goto out_copy;
  250. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  251. }
  252. xtra = count & 3;
  253. if (xtra) {
  254. count -= xtra;
  255. memcpy(buf + count, this->base + bram_offset + count, xtra);
  256. }
  257. dma_src = c->phys_base + bram_offset;
  258. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  259. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  260. dev_err(&c->pdev->dev,
  261. "Couldn't DMA map a %d byte buffer\n",
  262. count);
  263. goto out_copy;
  264. }
  265. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  266. count >> 2, 1, 0, 0, 0);
  267. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  268. dma_src, 0, 0);
  269. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  270. dma_dst, 0, 0);
  271. INIT_COMPLETION(c->dma_done);
  272. omap_start_dma(c->dma_channel);
  273. timeout = jiffies + msecs_to_jiffies(20);
  274. done = &c->dma_done.done;
  275. while (time_before(jiffies, timeout))
  276. if (*done)
  277. break;
  278. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  279. if (!*done) {
  280. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  281. goto out_copy;
  282. }
  283. return 0;
  284. out_copy:
  285. memcpy(buf, this->base + bram_offset, count);
  286. return 0;
  287. }
  288. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  289. const unsigned char *buffer,
  290. int offset, size_t count)
  291. {
  292. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  293. struct onenand_chip *this = mtd->priv;
  294. dma_addr_t dma_src, dma_dst;
  295. int bram_offset;
  296. unsigned long timeout;
  297. void *buf = (void *)buffer;
  298. volatile unsigned *done;
  299. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  300. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  301. goto out_copy;
  302. /* panic_write() may be in an interrupt context */
  303. if (in_interrupt())
  304. goto out_copy;
  305. if (buf >= high_memory) {
  306. struct page *p1;
  307. if (((size_t)buf & PAGE_MASK) !=
  308. ((size_t)(buf + count - 1) & PAGE_MASK))
  309. goto out_copy;
  310. p1 = vmalloc_to_page(buf);
  311. if (!p1)
  312. goto out_copy;
  313. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  314. }
  315. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  316. dma_dst = c->phys_base + bram_offset;
  317. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  318. dev_err(&c->pdev->dev,
  319. "Couldn't DMA map a %d byte buffer\n",
  320. count);
  321. return -1;
  322. }
  323. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  324. count >> 2, 1, 0, 0, 0);
  325. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  326. dma_src, 0, 0);
  327. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  328. dma_dst, 0, 0);
  329. INIT_COMPLETION(c->dma_done);
  330. omap_start_dma(c->dma_channel);
  331. timeout = jiffies + msecs_to_jiffies(20);
  332. done = &c->dma_done.done;
  333. while (time_before(jiffies, timeout))
  334. if (*done)
  335. break;
  336. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  337. if (!*done) {
  338. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  339. goto out_copy;
  340. }
  341. return 0;
  342. out_copy:
  343. memcpy(this->base + bram_offset, buf, count);
  344. return 0;
  345. }
  346. #else
  347. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  348. unsigned char *buffer, int offset,
  349. size_t count);
  350. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  351. const unsigned char *buffer,
  352. int offset, size_t count);
  353. #endif
  354. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  355. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  356. unsigned char *buffer, int offset,
  357. size_t count)
  358. {
  359. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  360. struct onenand_chip *this = mtd->priv;
  361. dma_addr_t dma_src, dma_dst;
  362. int bram_offset;
  363. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  364. /* DMA is not used. Revisit PM requirements before enabling it. */
  365. if (1 || (c->dma_channel < 0) ||
  366. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  367. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  368. memcpy(buffer, (__force void *)(this->base + bram_offset),
  369. count);
  370. return 0;
  371. }
  372. dma_src = c->phys_base + bram_offset;
  373. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  374. DMA_FROM_DEVICE);
  375. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  376. dev_err(&c->pdev->dev,
  377. "Couldn't DMA map a %d byte buffer\n",
  378. count);
  379. return -1;
  380. }
  381. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  382. count / 4, 1, 0, 0, 0);
  383. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  384. dma_src, 0, 0);
  385. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  386. dma_dst, 0, 0);
  387. INIT_COMPLETION(c->dma_done);
  388. omap_start_dma(c->dma_channel);
  389. wait_for_completion(&c->dma_done);
  390. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  391. return 0;
  392. }
  393. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  394. const unsigned char *buffer,
  395. int offset, size_t count)
  396. {
  397. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  398. struct onenand_chip *this = mtd->priv;
  399. dma_addr_t dma_src, dma_dst;
  400. int bram_offset;
  401. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  402. /* DMA is not used. Revisit PM requirements before enabling it. */
  403. if (1 || (c->dma_channel < 0) ||
  404. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  405. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  406. memcpy((__force void *)(this->base + bram_offset), buffer,
  407. count);
  408. return 0;
  409. }
  410. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  411. DMA_TO_DEVICE);
  412. dma_dst = c->phys_base + bram_offset;
  413. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  414. dev_err(&c->pdev->dev,
  415. "Couldn't DMA map a %d byte buffer\n",
  416. count);
  417. return -1;
  418. }
  419. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  420. count / 2, 1, 0, 0, 0);
  421. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  422. dma_src, 0, 0);
  423. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  424. dma_dst, 0, 0);
  425. INIT_COMPLETION(c->dma_done);
  426. omap_start_dma(c->dma_channel);
  427. wait_for_completion(&c->dma_done);
  428. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_TO_DEVICE);
  429. return 0;
  430. }
  431. #else
  432. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  433. unsigned char *buffer, int offset,
  434. size_t count);
  435. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  436. const unsigned char *buffer,
  437. int offset, size_t count);
  438. #endif
  439. static struct platform_driver omap2_onenand_driver;
  440. static int __adjust_timing(struct device *dev, void *data)
  441. {
  442. int ret = 0;
  443. struct omap2_onenand *c;
  444. c = dev_get_drvdata(dev);
  445. BUG_ON(c->setup == NULL);
  446. /* DMA is not in use so this is all that is needed */
  447. /* Revisit for OMAP3! */
  448. ret = c->setup(c->onenand.base, c->freq);
  449. return ret;
  450. }
  451. int omap2_onenand_rephase(void)
  452. {
  453. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  454. NULL, __adjust_timing);
  455. }
  456. static void __devexit omap2_onenand_shutdown(struct platform_device *pdev)
  457. {
  458. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  459. /* With certain content in the buffer RAM, the OMAP boot ROM code
  460. * can recognize the flash chip incorrectly. Zero it out before
  461. * soft reset.
  462. */
  463. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  464. }
  465. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  466. {
  467. struct omap_onenand_platform_data *pdata;
  468. struct omap2_onenand *c;
  469. int r;
  470. pdata = pdev->dev.platform_data;
  471. if (pdata == NULL) {
  472. dev_err(&pdev->dev, "platform data missing\n");
  473. return -ENODEV;
  474. }
  475. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  476. if (!c)
  477. return -ENOMEM;
  478. init_completion(&c->irq_done);
  479. init_completion(&c->dma_done);
  480. c->gpmc_cs = pdata->cs;
  481. c->gpio_irq = pdata->gpio_irq;
  482. c->dma_channel = pdata->dma_channel;
  483. if (c->dma_channel < 0) {
  484. /* if -1, don't use DMA */
  485. c->gpio_irq = 0;
  486. }
  487. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  488. if (r < 0) {
  489. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  490. goto err_kfree;
  491. }
  492. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  493. pdev->dev.driver->name) == NULL) {
  494. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  495. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  496. r = -EBUSY;
  497. goto err_free_cs;
  498. }
  499. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  500. if (c->onenand.base == NULL) {
  501. r = -ENOMEM;
  502. goto err_release_mem_region;
  503. }
  504. if (pdata->onenand_setup != NULL) {
  505. r = pdata->onenand_setup(c->onenand.base, c->freq);
  506. if (r < 0) {
  507. dev_err(&pdev->dev, "Onenand platform setup failed: "
  508. "%d\n", r);
  509. goto err_iounmap;
  510. }
  511. c->setup = pdata->onenand_setup;
  512. }
  513. if (c->gpio_irq) {
  514. if ((r = omap_request_gpio(c->gpio_irq)) < 0) {
  515. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  516. "OneNAND\n", c->gpio_irq);
  517. goto err_iounmap;
  518. }
  519. omap_set_gpio_direction(c->gpio_irq, 1);
  520. if ((r = request_irq(OMAP_GPIO_IRQ(c->gpio_irq),
  521. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  522. pdev->dev.driver->name, c)) < 0)
  523. goto err_release_gpio;
  524. }
  525. if (c->dma_channel >= 0) {
  526. r = omap_request_dma(0, pdev->dev.driver->name,
  527. omap2_onenand_dma_cb, (void *) c,
  528. &c->dma_channel);
  529. if (r == 0) {
  530. omap_set_dma_write_mode(c->dma_channel,
  531. OMAP_DMA_WRITE_NON_POSTED);
  532. omap_set_dma_src_data_pack(c->dma_channel, 1);
  533. omap_set_dma_src_burst_mode(c->dma_channel,
  534. OMAP_DMA_DATA_BURST_8);
  535. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  536. omap_set_dma_dest_burst_mode(c->dma_channel,
  537. OMAP_DMA_DATA_BURST_8);
  538. } else {
  539. dev_info(&pdev->dev,
  540. "failed to allocate DMA for OneNAND, "
  541. "using PIO instead\n");
  542. c->dma_channel = -1;
  543. }
  544. }
  545. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  546. "base %p\n", c->gpmc_cs, c->phys_base,
  547. c->onenand.base);
  548. c->pdev = pdev;
  549. c->mtd.name = pdev->dev.bus_id;
  550. c->mtd.priv = &c->onenand;
  551. c->mtd.owner = THIS_MODULE;
  552. if (c->dma_channel >= 0) {
  553. struct onenand_chip *this = &c->onenand;
  554. this->wait = omap2_onenand_wait;
  555. if (cpu_is_omap34xx()) {
  556. this->read_bufferram = omap3_onenand_read_bufferram;
  557. this->write_bufferram = omap3_onenand_write_bufferram;
  558. } else {
  559. this->read_bufferram = omap2_onenand_read_bufferram;
  560. this->write_bufferram = omap2_onenand_write_bufferram;
  561. }
  562. }
  563. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  564. goto err_release_dma;
  565. switch ((c->onenand.version_id >> 4) & 0xf) {
  566. case 0:
  567. c->freq = 40;
  568. break;
  569. case 1:
  570. c->freq = 54;
  571. break;
  572. case 2:
  573. c->freq = 66;
  574. break;
  575. case 3:
  576. c->freq = 83;
  577. break;
  578. }
  579. #ifdef CONFIG_MTD_PARTITIONS
  580. if (pdata->parts != NULL)
  581. r = add_mtd_partitions(&c->mtd, pdata->parts,
  582. pdata->nr_parts);
  583. else
  584. #endif
  585. r = add_mtd_device(&c->mtd);
  586. if (r < 0)
  587. goto err_release_onenand;
  588. platform_set_drvdata(pdev, c);
  589. return 0;
  590. err_release_onenand:
  591. onenand_release(&c->mtd);
  592. err_release_dma:
  593. if (c->dma_channel != -1)
  594. omap_free_dma(c->dma_channel);
  595. if (c->gpio_irq)
  596. free_irq(OMAP_GPIO_IRQ(c->gpio_irq), c);
  597. err_release_gpio:
  598. if (c->gpio_irq)
  599. omap_free_gpio(c->gpio_irq);
  600. err_iounmap:
  601. iounmap(c->onenand.base);
  602. err_release_mem_region:
  603. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  604. err_free_cs:
  605. gpmc_cs_free(c->gpmc_cs);
  606. err_kfree:
  607. kfree(c);
  608. return r;
  609. }
  610. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  611. {
  612. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  613. BUG_ON(c == NULL);
  614. #ifdef CONFIG_MTD_PARTITIONS
  615. if (c->parts)
  616. del_mtd_partitions(&c->mtd);
  617. else
  618. del_mtd_device(&c->mtd);
  619. #else
  620. del_mtd_device(&c->mtd);
  621. #endif
  622. onenand_release(&c->mtd);
  623. if (c->dma_channel != -1)
  624. omap_free_dma(c->dma_channel);
  625. omap2_onenand_shutdown(pdev);
  626. platform_set_drvdata(pdev, NULL);
  627. if (c->gpio_irq) {
  628. free_irq(OMAP_GPIO_IRQ(c->gpio_irq), c);
  629. omap_free_gpio(c->gpio_irq);
  630. }
  631. iounmap(c->onenand.base);
  632. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  633. kfree(c);
  634. return 0;
  635. }
  636. static struct platform_driver omap2_onenand_driver = {
  637. .probe = omap2_onenand_probe,
  638. .remove = omap2_onenand_remove,
  639. .shutdown = omap2_onenand_shutdown,
  640. .driver = {
  641. .name = DRIVER_NAME,
  642. .owner = THIS_MODULE,
  643. },
  644. };
  645. static int __init omap2_onenand_init(void)
  646. {
  647. printk(KERN_INFO "OneNAND driver initializing\n");
  648. return platform_driver_register(&omap2_onenand_driver);
  649. }
  650. static void __exit omap2_onenand_exit(void)
  651. {
  652. platform_driver_unregister(&omap2_onenand_driver);
  653. }
  654. module_init(omap2_onenand_init);
  655. module_exit(omap2_onenand_exit);
  656. MODULE_ALIAS(DRIVER_NAME);
  657. MODULE_LICENSE("GPL");
  658. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  659. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");