8250_pci.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/8250_pci.h>
  22. #include <linux/bitops.h>
  23. #include <asm/byteorder.h>
  24. #include <asm/io.h>
  25. #include "8250.h"
  26. #undef SERIAL_DEBUG_PCI
  27. /*
  28. * init function returns:
  29. * > 0 - number of ports
  30. * = 0 - use board->num_ports
  31. * < 0 - error
  32. */
  33. struct pci_serial_quirk {
  34. u32 vendor;
  35. u32 device;
  36. u32 subvendor;
  37. u32 subdevice;
  38. int (*init)(struct pci_dev *dev);
  39. int (*setup)(struct serial_private *,
  40. const struct pciserial_board *,
  41. struct uart_port *, int);
  42. void (*exit)(struct pci_dev *dev);
  43. };
  44. #define PCI_NUM_BAR_RESOURCES 6
  45. struct serial_private {
  46. struct pci_dev *dev;
  47. unsigned int nr;
  48. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  49. struct pci_serial_quirk *quirk;
  50. int line[0];
  51. };
  52. static int pci_default_setup(struct serial_private*,
  53. const struct pciserial_board*, struct uart_port*, int);
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING
  57. "%s: %s\n"
  58. "Please send the output of lspci -vv, this\n"
  59. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  60. "manufacturer and name of serial board or\n"
  61. "modem board to rmk+serial@arm.linux.org.uk.\n",
  62. pci_name(dev), str, dev->vendor, dev->device,
  63. dev->subsystem_vendor, dev->subsystem_device);
  64. }
  65. static int
  66. setup_port(struct serial_private *priv, struct uart_port *port,
  67. int bar, int offset, int regshift)
  68. {
  69. struct pci_dev *dev = priv->dev;
  70. unsigned long base, len;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. base = pci_resource_start(dev, bar);
  74. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  75. len = pci_resource_len(dev, bar);
  76. if (!priv->remapped_bar[bar])
  77. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  78. if (!priv->remapped_bar[bar])
  79. return -ENOMEM;
  80. port->iotype = UPIO_MEM;
  81. port->iobase = 0;
  82. port->mapbase = base + offset;
  83. port->membase = priv->remapped_bar[bar] + offset;
  84. port->regshift = regshift;
  85. } else {
  86. port->iotype = UPIO_PORT;
  87. port->iobase = base + offset;
  88. port->mapbase = 0;
  89. port->membase = NULL;
  90. port->regshift = 0;
  91. }
  92. return 0;
  93. }
  94. /*
  95. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  96. */
  97. static int addidata_apci7800_setup(struct serial_private *priv,
  98. const struct pciserial_board *board,
  99. struct uart_port *port, int idx)
  100. {
  101. unsigned int bar = 0, offset = board->first_offset;
  102. bar = FL_GET_BASE(board->flags);
  103. if (idx < 2) {
  104. offset += idx * board->uart_offset;
  105. } else if ((idx >= 2) && (idx < 4)) {
  106. bar += 1;
  107. offset += ((idx - 2) * board->uart_offset);
  108. } else if ((idx >= 4) && (idx < 6)) {
  109. bar += 2;
  110. offset += ((idx - 4) * board->uart_offset);
  111. } else if (idx >= 6) {
  112. bar += 3;
  113. offset += ((idx - 6) * board->uart_offset);
  114. }
  115. return setup_port(priv, port, bar, offset, board->reg_shift);
  116. }
  117. /*
  118. * AFAVLAB uses a different mixture of BARs and offsets
  119. * Not that ugly ;) -- HW
  120. */
  121. static int
  122. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  123. struct uart_port *port, int idx)
  124. {
  125. unsigned int bar, offset = board->first_offset;
  126. bar = FL_GET_BASE(board->flags);
  127. if (idx < 4)
  128. bar += idx;
  129. else {
  130. bar = 4;
  131. offset += (idx - 4) * board->uart_offset;
  132. }
  133. return setup_port(priv, port, bar, offset, board->reg_shift);
  134. }
  135. /*
  136. * HP's Remote Management Console. The Diva chip came in several
  137. * different versions. N-class, L2000 and A500 have two Diva chips, each
  138. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  139. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  140. * one Diva chip, but it has been expanded to 5 UARTs.
  141. */
  142. static int pci_hp_diva_init(struct pci_dev *dev)
  143. {
  144. int rc = 0;
  145. switch (dev->subsystem_device) {
  146. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  147. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  148. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  149. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  150. rc = 3;
  151. break;
  152. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  153. rc = 2;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  156. rc = 4;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  159. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  160. rc = 1;
  161. break;
  162. }
  163. return rc;
  164. }
  165. /*
  166. * HP's Diva chip puts the 4th/5th serial port further out, and
  167. * some serial ports are supposed to be hidden on certain models.
  168. */
  169. static int
  170. pci_hp_diva_setup(struct serial_private *priv,
  171. const struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (priv->dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(priv, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  225. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  226. irq_config = 0x43;
  227. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  228. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  229. /*
  230. * As the megawolf cards have the int pins active
  231. * high, and have 2 UART chips, both ints must be
  232. * enabled on the 9050. Also, the UARTS are set in
  233. * 16450 mode by default, so we have to enable the
  234. * 16C950 'enhanced' mode so that we can use the
  235. * deep FIFOs
  236. */
  237. irq_config = 0x5b;
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. #define NI8420_INT_ENABLE_REG 0x38
  271. #define NI8420_INT_ENABLE_BIT 0x2000
  272. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  273. {
  274. void __iomem *p;
  275. unsigned long base, len;
  276. unsigned int bar = 0;
  277. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  278. moan_device("no memory in bar", dev);
  279. return;
  280. }
  281. base = pci_resource_start(dev, bar);
  282. len = pci_resource_len(dev, bar);
  283. p = ioremap_nocache(base, len);
  284. if (p == NULL)
  285. return;
  286. /* Disable the CPU Interrupt */
  287. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  288. p + NI8420_INT_ENABLE_REG);
  289. iounmap(p);
  290. }
  291. /* MITE registers */
  292. #define MITE_IOWBSR1 0xc4
  293. #define MITE_IOWCR1 0xf4
  294. #define MITE_LCIMR1 0x08
  295. #define MITE_LCIMR2 0x10
  296. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  297. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  298. {
  299. void __iomem *p;
  300. unsigned long base, len;
  301. unsigned int bar = 0;
  302. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  303. moan_device("no memory in bar", dev);
  304. return;
  305. }
  306. base = pci_resource_start(dev, bar);
  307. len = pci_resource_len(dev, bar);
  308. p = ioremap_nocache(base, len);
  309. if (p == NULL)
  310. return;
  311. /* Disable the CPU Interrupt */
  312. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  313. iounmap(p);
  314. }
  315. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  316. static int
  317. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  318. struct uart_port *port, int idx)
  319. {
  320. unsigned int bar, offset = board->first_offset;
  321. bar = 0;
  322. if (idx < 4) {
  323. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  324. offset += idx * board->uart_offset;
  325. } else if (idx < 8) {
  326. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  327. offset += idx * board->uart_offset + 0xC00;
  328. } else /* we have only 8 ports on PMC-OCTALPRO */
  329. return 1;
  330. return setup_port(priv, port, bar, offset, board->reg_shift);
  331. }
  332. /*
  333. * This does initialization for PMC OCTALPRO cards:
  334. * maps the device memory, resets the UARTs (needed, bc
  335. * if the module is removed and inserted again, the card
  336. * is in the sleep mode) and enables global interrupt.
  337. */
  338. /* global control register offset for SBS PMC-OctalPro */
  339. #define OCT_REG_CR_OFF 0x500
  340. static int sbs_init(struct pci_dev *dev)
  341. {
  342. u8 __iomem *p;
  343. p = pci_ioremap_bar(dev, 0);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = pci_ioremap_bar(dev, 0);
  362. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  363. if (p != NULL)
  364. writeb(0, p + OCT_REG_CR_OFF);
  365. iounmap(p);
  366. }
  367. /*
  368. * SIIG serial cards have an PCI interface chip which also controls
  369. * the UART clocking frequency. Each UART can be clocked independently
  370. * (except cards equipped with 4 UARTs) and initial clocking settings
  371. * are stored in the EEPROM chip. It can cause problems because this
  372. * version of serial driver doesn't support differently clocked UART's
  373. * on single PCI card. To prevent this, initialization functions set
  374. * high frequency clocking for all UART's on given card. It is safe (I
  375. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  376. * with other OSes (like M$ DOS).
  377. *
  378. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  379. *
  380. * There is two family of SIIG serial cards with different PCI
  381. * interface chip and different configuration methods:
  382. * - 10x cards have control registers in IO and/or memory space;
  383. * - 20x cards have control registers in standard PCI configuration space.
  384. *
  385. * Note: all 10x cards have PCI device ids 0x10..
  386. * all 20x cards have PCI device ids 0x20..
  387. *
  388. * There are also Quartet Serial cards which use Oxford Semiconductor
  389. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  390. *
  391. * Note: some SIIG cards are probed by the parport_serial object.
  392. */
  393. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  394. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  395. static int pci_siig10x_init(struct pci_dev *dev)
  396. {
  397. u16 data;
  398. void __iomem *p;
  399. switch (dev->device & 0xfff8) {
  400. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  401. data = 0xffdf;
  402. break;
  403. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  404. data = 0xf7ff;
  405. break;
  406. default: /* 1S1P, 4S */
  407. data = 0xfffb;
  408. break;
  409. }
  410. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  411. if (p == NULL)
  412. return -ENOMEM;
  413. writew(readw(p + 0x28) & data, p + 0x28);
  414. readw(p + 0x28);
  415. iounmap(p);
  416. return 0;
  417. }
  418. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  419. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  420. static int pci_siig20x_init(struct pci_dev *dev)
  421. {
  422. u8 data;
  423. /* Change clock frequency for the first UART. */
  424. pci_read_config_byte(dev, 0x6f, &data);
  425. pci_write_config_byte(dev, 0x6f, data & 0xef);
  426. /* If this card has 2 UART, we have to do the same with second UART. */
  427. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  428. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  429. pci_read_config_byte(dev, 0x73, &data);
  430. pci_write_config_byte(dev, 0x73, data & 0xef);
  431. }
  432. return 0;
  433. }
  434. static int pci_siig_init(struct pci_dev *dev)
  435. {
  436. unsigned int type = dev->device & 0xff00;
  437. if (type == 0x1000)
  438. return pci_siig10x_init(dev);
  439. else if (type == 0x2000)
  440. return pci_siig20x_init(dev);
  441. moan_device("Unknown SIIG card", dev);
  442. return -ENODEV;
  443. }
  444. static int pci_siig_setup(struct serial_private *priv,
  445. const struct pciserial_board *board,
  446. struct uart_port *port, int idx)
  447. {
  448. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  449. if (idx > 3) {
  450. bar = 4;
  451. offset = (idx - 4) * 8;
  452. }
  453. return setup_port(priv, port, bar, offset, 0);
  454. }
  455. /*
  456. * Timedia has an explosion of boards, and to avoid the PCI table from
  457. * growing *huge*, we use this function to collapse some 70 entries
  458. * in the PCI table into one, for sanity's and compactness's sake.
  459. */
  460. static const unsigned short timedia_single_port[] = {
  461. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  462. };
  463. static const unsigned short timedia_dual_port[] = {
  464. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  465. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  466. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  467. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  468. 0xD079, 0
  469. };
  470. static const unsigned short timedia_quad_port[] = {
  471. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  472. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  473. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  474. 0xB157, 0
  475. };
  476. static const unsigned short timedia_eight_port[] = {
  477. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  478. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  479. };
  480. static const struct timedia_struct {
  481. int num;
  482. const unsigned short *ids;
  483. } timedia_data[] = {
  484. { 1, timedia_single_port },
  485. { 2, timedia_dual_port },
  486. { 4, timedia_quad_port },
  487. { 8, timedia_eight_port }
  488. };
  489. static int pci_timedia_init(struct pci_dev *dev)
  490. {
  491. const unsigned short *ids;
  492. int i, j;
  493. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  494. ids = timedia_data[i].ids;
  495. for (j = 0; ids[j]; j++)
  496. if (dev->subsystem_device == ids[j])
  497. return timedia_data[i].num;
  498. }
  499. return 0;
  500. }
  501. /*
  502. * Timedia/SUNIX uses a mixture of BARs and offsets
  503. * Ugh, this is ugly as all hell --- TYT
  504. */
  505. static int
  506. pci_timedia_setup(struct serial_private *priv,
  507. const struct pciserial_board *board,
  508. struct uart_port *port, int idx)
  509. {
  510. unsigned int bar = 0, offset = board->first_offset;
  511. switch (idx) {
  512. case 0:
  513. bar = 0;
  514. break;
  515. case 1:
  516. offset = board->uart_offset;
  517. bar = 0;
  518. break;
  519. case 2:
  520. bar = 1;
  521. break;
  522. case 3:
  523. offset = board->uart_offset;
  524. /* FALLTHROUGH */
  525. case 4: /* BAR 2 */
  526. case 5: /* BAR 3 */
  527. case 6: /* BAR 4 */
  528. case 7: /* BAR 5 */
  529. bar = idx - 2;
  530. }
  531. return setup_port(priv, port, bar, offset, board->reg_shift);
  532. }
  533. /*
  534. * Some Titan cards are also a little weird
  535. */
  536. static int
  537. titan_400l_800l_setup(struct serial_private *priv,
  538. const struct pciserial_board *board,
  539. struct uart_port *port, int idx)
  540. {
  541. unsigned int bar, offset = board->first_offset;
  542. switch (idx) {
  543. case 0:
  544. bar = 1;
  545. break;
  546. case 1:
  547. bar = 2;
  548. break;
  549. default:
  550. bar = 4;
  551. offset = (idx - 2) * board->uart_offset;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. static int pci_xircom_init(struct pci_dev *dev)
  556. {
  557. msleep(100);
  558. return 0;
  559. }
  560. static int pci_ni8420_init(struct pci_dev *dev)
  561. {
  562. void __iomem *p;
  563. unsigned long base, len;
  564. unsigned int bar = 0;
  565. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  566. moan_device("no memory in bar", dev);
  567. return 0;
  568. }
  569. base = pci_resource_start(dev, bar);
  570. len = pci_resource_len(dev, bar);
  571. p = ioremap_nocache(base, len);
  572. if (p == NULL)
  573. return -ENOMEM;
  574. /* Enable CPU Interrupt */
  575. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  576. p + NI8420_INT_ENABLE_REG);
  577. iounmap(p);
  578. return 0;
  579. }
  580. #define MITE_IOWBSR1_WSIZE 0xa
  581. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  582. #define MITE_IOWBSR1_WENAB (1 << 7)
  583. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  584. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  585. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  586. static int pci_ni8430_init(struct pci_dev *dev)
  587. {
  588. void __iomem *p;
  589. unsigned long base, len;
  590. u32 device_window;
  591. unsigned int bar = 0;
  592. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  593. moan_device("no memory in bar", dev);
  594. return 0;
  595. }
  596. base = pci_resource_start(dev, bar);
  597. len = pci_resource_len(dev, bar);
  598. p = ioremap_nocache(base, len);
  599. if (p == NULL)
  600. return -ENOMEM;
  601. /* Set device window address and size in BAR0 */
  602. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  603. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  604. writel(device_window, p + MITE_IOWBSR1);
  605. /* Set window access to go to RAMSEL IO address space */
  606. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  607. p + MITE_IOWCR1);
  608. /* Enable IO Bus Interrupt 0 */
  609. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  610. /* Enable CPU Interrupt */
  611. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  612. iounmap(p);
  613. return 0;
  614. }
  615. /* UART Port Control Register */
  616. #define NI8430_PORTCON 0x0f
  617. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  618. static int
  619. pci_ni8430_setup(struct serial_private *priv,
  620. const struct pciserial_board *board,
  621. struct uart_port *port, int idx)
  622. {
  623. void __iomem *p;
  624. unsigned long base, len;
  625. unsigned int bar, offset = board->first_offset;
  626. if (idx >= board->num_ports)
  627. return 1;
  628. bar = FL_GET_BASE(board->flags);
  629. offset += idx * board->uart_offset;
  630. base = pci_resource_start(priv->dev, bar);
  631. len = pci_resource_len(priv->dev, bar);
  632. p = ioremap_nocache(base, len);
  633. /* enable the transciever */
  634. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  635. p + offset + NI8430_PORTCON);
  636. iounmap(p);
  637. return setup_port(priv, port, bar, offset, board->reg_shift);
  638. }
  639. static int pci_netmos_9900_setup(struct serial_private *priv,
  640. const struct pciserial_board *board,
  641. struct uart_port *port, int idx)
  642. {
  643. unsigned int bar;
  644. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  645. /* netmos apparently orders BARs by datasheet layout, so serial
  646. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  647. */
  648. bar = 3 * idx;
  649. return setup_port(priv, port, bar, 0, board->reg_shift);
  650. } else {
  651. return pci_default_setup(priv, board, port, idx);
  652. }
  653. }
  654. /* the 99xx series comes with a range of device IDs and a variety
  655. * of capabilities:
  656. *
  657. * 9900 has varying capabilities and can cascade to sub-controllers
  658. * (cascading should be purely internal)
  659. * 9904 is hardwired with 4 serial ports
  660. * 9912 and 9922 are hardwired with 2 serial ports
  661. */
  662. static int pci_netmos_9900_numports(struct pci_dev *dev)
  663. {
  664. unsigned int c = dev->class;
  665. unsigned int pi;
  666. unsigned short sub_serports;
  667. pi = (c & 0xff);
  668. if (pi == 2) {
  669. return 1;
  670. } else if ((pi == 0) &&
  671. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  672. /* two possibilities: 0x30ps encodes number of parallel and
  673. * serial ports, or 0x1000 indicates *something*. This is not
  674. * immediately obvious, since the 2s1p+4s configuration seems
  675. * to offer all functionality on functions 0..2, while still
  676. * advertising the same function 3 as the 4s+2s1p config.
  677. */
  678. sub_serports = dev->subsystem_device & 0xf;
  679. if (sub_serports > 0) {
  680. return sub_serports;
  681. } else {
  682. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  683. return 0;
  684. }
  685. }
  686. moan_device("unknown NetMos/Mostech program interface", dev);
  687. return 0;
  688. }
  689. static int pci_netmos_init(struct pci_dev *dev)
  690. {
  691. /* subdevice 0x00PS means <P> parallel, <S> serial */
  692. unsigned int num_serial = dev->subsystem_device & 0xf;
  693. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  694. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  695. return 0;
  696. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  697. dev->subsystem_device == 0x0299)
  698. return 0;
  699. switch (dev->device) { /* FALLTHROUGH on all */
  700. case PCI_DEVICE_ID_NETMOS_9904:
  701. case PCI_DEVICE_ID_NETMOS_9912:
  702. case PCI_DEVICE_ID_NETMOS_9922:
  703. case PCI_DEVICE_ID_NETMOS_9900:
  704. num_serial = pci_netmos_9900_numports(dev);
  705. break;
  706. default:
  707. if (num_serial == 0 ) {
  708. moan_device("unknown NetMos/Mostech device", dev);
  709. }
  710. }
  711. if (num_serial == 0)
  712. return -ENODEV;
  713. return num_serial;
  714. }
  715. /*
  716. * These chips are available with optionally one parallel port and up to
  717. * two serial ports. Unfortunately they all have the same product id.
  718. *
  719. * Basic configuration is done over a region of 32 I/O ports. The base
  720. * ioport is called INTA or INTC, depending on docs/other drivers.
  721. *
  722. * The region of the 32 I/O ports is configured in POSIO0R...
  723. */
  724. /* registers */
  725. #define ITE_887x_MISCR 0x9c
  726. #define ITE_887x_INTCBAR 0x78
  727. #define ITE_887x_UARTBAR 0x7c
  728. #define ITE_887x_PS0BAR 0x10
  729. #define ITE_887x_POSIO0 0x60
  730. /* I/O space size */
  731. #define ITE_887x_IOSIZE 32
  732. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  733. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  734. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  735. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  736. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  737. #define ITE_887x_POSIO_SPEED (3 << 29)
  738. /* enable IO_Space bit */
  739. #define ITE_887x_POSIO_ENABLE (1 << 31)
  740. static int pci_ite887x_init(struct pci_dev *dev)
  741. {
  742. /* inta_addr are the configuration addresses of the ITE */
  743. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  744. 0x200, 0x280, 0 };
  745. int ret, i, type;
  746. struct resource *iobase = NULL;
  747. u32 miscr, uartbar, ioport;
  748. /* search for the base-ioport */
  749. i = 0;
  750. while (inta_addr[i] && iobase == NULL) {
  751. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  752. "ite887x");
  753. if (iobase != NULL) {
  754. /* write POSIO0R - speed | size | ioport */
  755. pci_write_config_dword(dev, ITE_887x_POSIO0,
  756. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  757. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  758. /* write INTCBAR - ioport */
  759. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  760. inta_addr[i]);
  761. ret = inb(inta_addr[i]);
  762. if (ret != 0xff) {
  763. /* ioport connected */
  764. break;
  765. }
  766. release_region(iobase->start, ITE_887x_IOSIZE);
  767. iobase = NULL;
  768. }
  769. i++;
  770. }
  771. if (!inta_addr[i]) {
  772. printk(KERN_ERR "ite887x: could not find iobase\n");
  773. return -ENODEV;
  774. }
  775. /* start of undocumented type checking (see parport_pc.c) */
  776. type = inb(iobase->start + 0x18) & 0x0f;
  777. switch (type) {
  778. case 0x2: /* ITE8871 (1P) */
  779. case 0xa: /* ITE8875 (1P) */
  780. ret = 0;
  781. break;
  782. case 0xe: /* ITE8872 (2S1P) */
  783. ret = 2;
  784. break;
  785. case 0x6: /* ITE8873 (1S) */
  786. ret = 1;
  787. break;
  788. case 0x8: /* ITE8874 (2S) */
  789. ret = 2;
  790. break;
  791. default:
  792. moan_device("Unknown ITE887x", dev);
  793. ret = -ENODEV;
  794. }
  795. /* configure all serial ports */
  796. for (i = 0; i < ret; i++) {
  797. /* read the I/O port from the device */
  798. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  799. &ioport);
  800. ioport &= 0x0000FF00; /* the actual base address */
  801. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  802. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  803. ITE_887x_POSIO_IOSIZE_8 | ioport);
  804. /* write the ioport to the UARTBAR */
  805. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  806. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  807. uartbar |= (ioport << (16 * i)); /* set the ioport */
  808. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  809. /* get current config */
  810. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  811. /* disable interrupts (UARTx_Routing[3:0]) */
  812. miscr &= ~(0xf << (12 - 4 * i));
  813. /* activate the UART (UARTx_En) */
  814. miscr |= 1 << (23 - i);
  815. /* write new config with activated UART */
  816. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  817. }
  818. if (ret <= 0) {
  819. /* the device has no UARTs if we get here */
  820. release_region(iobase->start, ITE_887x_IOSIZE);
  821. }
  822. return ret;
  823. }
  824. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  825. {
  826. u32 ioport;
  827. /* the ioport is bit 0-15 in POSIO0R */
  828. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  829. ioport &= 0xffff;
  830. release_region(ioport, ITE_887x_IOSIZE);
  831. }
  832. /*
  833. * Oxford Semiconductor Inc.
  834. * Check that device is part of the Tornado range of devices, then determine
  835. * the number of ports available on the device.
  836. */
  837. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  838. {
  839. u8 __iomem *p;
  840. unsigned long deviceID;
  841. unsigned int number_uarts = 0;
  842. /* OxSemi Tornado devices are all 0xCxxx */
  843. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  844. (dev->device & 0xF000) != 0xC000)
  845. return 0;
  846. p = pci_iomap(dev, 0, 5);
  847. if (p == NULL)
  848. return -ENOMEM;
  849. deviceID = ioread32(p);
  850. /* Tornado device */
  851. if (deviceID == 0x07000200) {
  852. number_uarts = ioread8(p + 4);
  853. printk(KERN_DEBUG
  854. "%d ports detected on Oxford PCI Express device\n",
  855. number_uarts);
  856. }
  857. pci_iounmap(dev, p);
  858. return number_uarts;
  859. }
  860. static int
  861. pci_default_setup(struct serial_private *priv,
  862. const struct pciserial_board *board,
  863. struct uart_port *port, int idx)
  864. {
  865. unsigned int bar, offset = board->first_offset, maxnr;
  866. bar = FL_GET_BASE(board->flags);
  867. if (board->flags & FL_BASE_BARS)
  868. bar += idx;
  869. else
  870. offset += idx * board->uart_offset;
  871. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  872. (board->reg_shift + 3);
  873. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  874. return 1;
  875. return setup_port(priv, port, bar, offset, board->reg_shift);
  876. }
  877. static int
  878. ce4100_serial_setup(struct serial_private *priv,
  879. const struct pciserial_board *board,
  880. struct uart_port *port, int idx)
  881. {
  882. int ret;
  883. ret = setup_port(priv, port, 0, 0, board->reg_shift);
  884. port->iotype = UPIO_MEM32;
  885. port->type = PORT_XSCALE;
  886. port->flags = (port->flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  887. port->regshift = 2;
  888. return ret;
  889. }
  890. static int
  891. pci_omegapci_setup(struct serial_private *priv,
  892. struct pciserial_board *board,
  893. struct uart_port *port, int idx)
  894. {
  895. return setup_port(priv, port, 2, idx * 8, 0);
  896. }
  897. static int skip_tx_en_setup(struct serial_private *priv,
  898. const struct pciserial_board *board,
  899. struct uart_port *port, int idx)
  900. {
  901. port->flags |= UPF_NO_TXEN_TEST;
  902. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  903. "[%04x:%04x] subsystem [%04x:%04x]\n",
  904. priv->dev->vendor,
  905. priv->dev->device,
  906. priv->dev->subsystem_vendor,
  907. priv->dev->subsystem_device);
  908. return pci_default_setup(priv, board, port, idx);
  909. }
  910. /* This should be in linux/pci_ids.h */
  911. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  912. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  913. #define PCI_DEVICE_ID_OCTPRO 0x0001
  914. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  915. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  916. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  917. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  918. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  919. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  920. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  921. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  922. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  923. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  924. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  925. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  926. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  927. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  928. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  929. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  930. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  931. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  932. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  933. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  934. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  935. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  936. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  937. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  938. /*
  939. * Master list of serial port init/setup/exit quirks.
  940. * This does not describe the general nature of the port.
  941. * (ie, baud base, number and location of ports, etc)
  942. *
  943. * This list is ordered alphabetically by vendor then device.
  944. * Specific entries must come before more generic entries.
  945. */
  946. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  947. /*
  948. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  949. */
  950. {
  951. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  952. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  953. .subvendor = PCI_ANY_ID,
  954. .subdevice = PCI_ANY_ID,
  955. .setup = addidata_apci7800_setup,
  956. },
  957. /*
  958. * AFAVLAB cards - these may be called via parport_serial
  959. * It is not clear whether this applies to all products.
  960. */
  961. {
  962. .vendor = PCI_VENDOR_ID_AFAVLAB,
  963. .device = PCI_ANY_ID,
  964. .subvendor = PCI_ANY_ID,
  965. .subdevice = PCI_ANY_ID,
  966. .setup = afavlab_setup,
  967. },
  968. /*
  969. * HP Diva
  970. */
  971. {
  972. .vendor = PCI_VENDOR_ID_HP,
  973. .device = PCI_DEVICE_ID_HP_DIVA,
  974. .subvendor = PCI_ANY_ID,
  975. .subdevice = PCI_ANY_ID,
  976. .init = pci_hp_diva_init,
  977. .setup = pci_hp_diva_setup,
  978. },
  979. /*
  980. * Intel
  981. */
  982. {
  983. .vendor = PCI_VENDOR_ID_INTEL,
  984. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  985. .subvendor = 0xe4bf,
  986. .subdevice = PCI_ANY_ID,
  987. .init = pci_inteli960ni_init,
  988. .setup = pci_default_setup,
  989. },
  990. {
  991. .vendor = PCI_VENDOR_ID_INTEL,
  992. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  993. .subvendor = PCI_ANY_ID,
  994. .subdevice = PCI_ANY_ID,
  995. .setup = skip_tx_en_setup,
  996. },
  997. {
  998. .vendor = PCI_VENDOR_ID_INTEL,
  999. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1000. .subvendor = PCI_ANY_ID,
  1001. .subdevice = PCI_ANY_ID,
  1002. .setup = skip_tx_en_setup,
  1003. },
  1004. {
  1005. .vendor = PCI_VENDOR_ID_INTEL,
  1006. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1007. .subvendor = PCI_ANY_ID,
  1008. .subdevice = PCI_ANY_ID,
  1009. .setup = skip_tx_en_setup,
  1010. },
  1011. {
  1012. .vendor = PCI_VENDOR_ID_INTEL,
  1013. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1014. .subvendor = PCI_ANY_ID,
  1015. .subdevice = PCI_ANY_ID,
  1016. .setup = ce4100_serial_setup,
  1017. },
  1018. /*
  1019. * ITE
  1020. */
  1021. {
  1022. .vendor = PCI_VENDOR_ID_ITE,
  1023. .device = PCI_DEVICE_ID_ITE_8872,
  1024. .subvendor = PCI_ANY_ID,
  1025. .subdevice = PCI_ANY_ID,
  1026. .init = pci_ite887x_init,
  1027. .setup = pci_default_setup,
  1028. .exit = __devexit_p(pci_ite887x_exit),
  1029. },
  1030. /*
  1031. * National Instruments
  1032. */
  1033. {
  1034. .vendor = PCI_VENDOR_ID_NI,
  1035. .device = PCI_DEVICE_ID_NI_PCI23216,
  1036. .subvendor = PCI_ANY_ID,
  1037. .subdevice = PCI_ANY_ID,
  1038. .init = pci_ni8420_init,
  1039. .setup = pci_default_setup,
  1040. .exit = __devexit_p(pci_ni8420_exit),
  1041. },
  1042. {
  1043. .vendor = PCI_VENDOR_ID_NI,
  1044. .device = PCI_DEVICE_ID_NI_PCI2328,
  1045. .subvendor = PCI_ANY_ID,
  1046. .subdevice = PCI_ANY_ID,
  1047. .init = pci_ni8420_init,
  1048. .setup = pci_default_setup,
  1049. .exit = __devexit_p(pci_ni8420_exit),
  1050. },
  1051. {
  1052. .vendor = PCI_VENDOR_ID_NI,
  1053. .device = PCI_DEVICE_ID_NI_PCI2324,
  1054. .subvendor = PCI_ANY_ID,
  1055. .subdevice = PCI_ANY_ID,
  1056. .init = pci_ni8420_init,
  1057. .setup = pci_default_setup,
  1058. .exit = __devexit_p(pci_ni8420_exit),
  1059. },
  1060. {
  1061. .vendor = PCI_VENDOR_ID_NI,
  1062. .device = PCI_DEVICE_ID_NI_PCI2322,
  1063. .subvendor = PCI_ANY_ID,
  1064. .subdevice = PCI_ANY_ID,
  1065. .init = pci_ni8420_init,
  1066. .setup = pci_default_setup,
  1067. .exit = __devexit_p(pci_ni8420_exit),
  1068. },
  1069. {
  1070. .vendor = PCI_VENDOR_ID_NI,
  1071. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1072. .subvendor = PCI_ANY_ID,
  1073. .subdevice = PCI_ANY_ID,
  1074. .init = pci_ni8420_init,
  1075. .setup = pci_default_setup,
  1076. .exit = __devexit_p(pci_ni8420_exit),
  1077. },
  1078. {
  1079. .vendor = PCI_VENDOR_ID_NI,
  1080. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1081. .subvendor = PCI_ANY_ID,
  1082. .subdevice = PCI_ANY_ID,
  1083. .init = pci_ni8420_init,
  1084. .setup = pci_default_setup,
  1085. .exit = __devexit_p(pci_ni8420_exit),
  1086. },
  1087. {
  1088. .vendor = PCI_VENDOR_ID_NI,
  1089. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1090. .subvendor = PCI_ANY_ID,
  1091. .subdevice = PCI_ANY_ID,
  1092. .init = pci_ni8420_init,
  1093. .setup = pci_default_setup,
  1094. .exit = __devexit_p(pci_ni8420_exit),
  1095. },
  1096. {
  1097. .vendor = PCI_VENDOR_ID_NI,
  1098. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1099. .subvendor = PCI_ANY_ID,
  1100. .subdevice = PCI_ANY_ID,
  1101. .init = pci_ni8420_init,
  1102. .setup = pci_default_setup,
  1103. .exit = __devexit_p(pci_ni8420_exit),
  1104. },
  1105. {
  1106. .vendor = PCI_VENDOR_ID_NI,
  1107. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1108. .subvendor = PCI_ANY_ID,
  1109. .subdevice = PCI_ANY_ID,
  1110. .init = pci_ni8420_init,
  1111. .setup = pci_default_setup,
  1112. .exit = __devexit_p(pci_ni8420_exit),
  1113. },
  1114. {
  1115. .vendor = PCI_VENDOR_ID_NI,
  1116. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1117. .subvendor = PCI_ANY_ID,
  1118. .subdevice = PCI_ANY_ID,
  1119. .init = pci_ni8420_init,
  1120. .setup = pci_default_setup,
  1121. .exit = __devexit_p(pci_ni8420_exit),
  1122. },
  1123. {
  1124. .vendor = PCI_VENDOR_ID_NI,
  1125. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1126. .subvendor = PCI_ANY_ID,
  1127. .subdevice = PCI_ANY_ID,
  1128. .init = pci_ni8420_init,
  1129. .setup = pci_default_setup,
  1130. .exit = __devexit_p(pci_ni8420_exit),
  1131. },
  1132. {
  1133. .vendor = PCI_VENDOR_ID_NI,
  1134. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1135. .subvendor = PCI_ANY_ID,
  1136. .subdevice = PCI_ANY_ID,
  1137. .init = pci_ni8420_init,
  1138. .setup = pci_default_setup,
  1139. .exit = __devexit_p(pci_ni8420_exit),
  1140. },
  1141. {
  1142. .vendor = PCI_VENDOR_ID_NI,
  1143. .device = PCI_ANY_ID,
  1144. .subvendor = PCI_ANY_ID,
  1145. .subdevice = PCI_ANY_ID,
  1146. .init = pci_ni8430_init,
  1147. .setup = pci_ni8430_setup,
  1148. .exit = __devexit_p(pci_ni8430_exit),
  1149. },
  1150. /*
  1151. * Panacom
  1152. */
  1153. {
  1154. .vendor = PCI_VENDOR_ID_PANACOM,
  1155. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1156. .subvendor = PCI_ANY_ID,
  1157. .subdevice = PCI_ANY_ID,
  1158. .init = pci_plx9050_init,
  1159. .setup = pci_default_setup,
  1160. .exit = __devexit_p(pci_plx9050_exit),
  1161. },
  1162. {
  1163. .vendor = PCI_VENDOR_ID_PANACOM,
  1164. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1165. .subvendor = PCI_ANY_ID,
  1166. .subdevice = PCI_ANY_ID,
  1167. .init = pci_plx9050_init,
  1168. .setup = pci_default_setup,
  1169. .exit = __devexit_p(pci_plx9050_exit),
  1170. },
  1171. /*
  1172. * PLX
  1173. */
  1174. {
  1175. .vendor = PCI_VENDOR_ID_PLX,
  1176. .device = PCI_DEVICE_ID_PLX_9030,
  1177. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1178. .subdevice = PCI_ANY_ID,
  1179. .setup = pci_default_setup,
  1180. },
  1181. {
  1182. .vendor = PCI_VENDOR_ID_PLX,
  1183. .device = PCI_DEVICE_ID_PLX_9050,
  1184. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1185. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1186. .init = pci_plx9050_init,
  1187. .setup = pci_default_setup,
  1188. .exit = __devexit_p(pci_plx9050_exit),
  1189. },
  1190. {
  1191. .vendor = PCI_VENDOR_ID_PLX,
  1192. .device = PCI_DEVICE_ID_PLX_9050,
  1193. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1194. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1195. .init = pci_plx9050_init,
  1196. .setup = pci_default_setup,
  1197. .exit = __devexit_p(pci_plx9050_exit),
  1198. },
  1199. {
  1200. .vendor = PCI_VENDOR_ID_PLX,
  1201. .device = PCI_DEVICE_ID_PLX_9050,
  1202. .subvendor = PCI_VENDOR_ID_PLX,
  1203. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1204. .init = pci_plx9050_init,
  1205. .setup = pci_default_setup,
  1206. .exit = __devexit_p(pci_plx9050_exit),
  1207. },
  1208. {
  1209. .vendor = PCI_VENDOR_ID_PLX,
  1210. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1211. .subvendor = PCI_VENDOR_ID_PLX,
  1212. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1213. .init = pci_plx9050_init,
  1214. .setup = pci_default_setup,
  1215. .exit = __devexit_p(pci_plx9050_exit),
  1216. },
  1217. /*
  1218. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1219. */
  1220. {
  1221. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1222. .device = PCI_DEVICE_ID_OCTPRO,
  1223. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1224. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1225. .init = sbs_init,
  1226. .setup = sbs_setup,
  1227. .exit = __devexit_p(sbs_exit),
  1228. },
  1229. /*
  1230. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1231. */
  1232. {
  1233. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1234. .device = PCI_DEVICE_ID_OCTPRO,
  1235. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1236. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1237. .init = sbs_init,
  1238. .setup = sbs_setup,
  1239. .exit = __devexit_p(sbs_exit),
  1240. },
  1241. /*
  1242. * SBS Technologies, Inc., P-Octal 232
  1243. */
  1244. {
  1245. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1246. .device = PCI_DEVICE_ID_OCTPRO,
  1247. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1248. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1249. .init = sbs_init,
  1250. .setup = sbs_setup,
  1251. .exit = __devexit_p(sbs_exit),
  1252. },
  1253. /*
  1254. * SBS Technologies, Inc., P-Octal 422
  1255. */
  1256. {
  1257. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1258. .device = PCI_DEVICE_ID_OCTPRO,
  1259. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1260. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1261. .init = sbs_init,
  1262. .setup = sbs_setup,
  1263. .exit = __devexit_p(sbs_exit),
  1264. },
  1265. /*
  1266. * SIIG cards - these may be called via parport_serial
  1267. */
  1268. {
  1269. .vendor = PCI_VENDOR_ID_SIIG,
  1270. .device = PCI_ANY_ID,
  1271. .subvendor = PCI_ANY_ID,
  1272. .subdevice = PCI_ANY_ID,
  1273. .init = pci_siig_init,
  1274. .setup = pci_siig_setup,
  1275. },
  1276. /*
  1277. * Titan cards
  1278. */
  1279. {
  1280. .vendor = PCI_VENDOR_ID_TITAN,
  1281. .device = PCI_DEVICE_ID_TITAN_400L,
  1282. .subvendor = PCI_ANY_ID,
  1283. .subdevice = PCI_ANY_ID,
  1284. .setup = titan_400l_800l_setup,
  1285. },
  1286. {
  1287. .vendor = PCI_VENDOR_ID_TITAN,
  1288. .device = PCI_DEVICE_ID_TITAN_800L,
  1289. .subvendor = PCI_ANY_ID,
  1290. .subdevice = PCI_ANY_ID,
  1291. .setup = titan_400l_800l_setup,
  1292. },
  1293. /*
  1294. * Timedia cards
  1295. */
  1296. {
  1297. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1298. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1299. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1300. .subdevice = PCI_ANY_ID,
  1301. .init = pci_timedia_init,
  1302. .setup = pci_timedia_setup,
  1303. },
  1304. {
  1305. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1306. .device = PCI_ANY_ID,
  1307. .subvendor = PCI_ANY_ID,
  1308. .subdevice = PCI_ANY_ID,
  1309. .setup = pci_timedia_setup,
  1310. },
  1311. /*
  1312. * Xircom cards
  1313. */
  1314. {
  1315. .vendor = PCI_VENDOR_ID_XIRCOM,
  1316. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1317. .subvendor = PCI_ANY_ID,
  1318. .subdevice = PCI_ANY_ID,
  1319. .init = pci_xircom_init,
  1320. .setup = pci_default_setup,
  1321. },
  1322. /*
  1323. * Netmos cards - these may be called via parport_serial
  1324. */
  1325. {
  1326. .vendor = PCI_VENDOR_ID_NETMOS,
  1327. .device = PCI_ANY_ID,
  1328. .subvendor = PCI_ANY_ID,
  1329. .subdevice = PCI_ANY_ID,
  1330. .init = pci_netmos_init,
  1331. .setup = pci_netmos_9900_setup,
  1332. },
  1333. /*
  1334. * For Oxford Semiconductor Tornado based devices
  1335. */
  1336. {
  1337. .vendor = PCI_VENDOR_ID_OXSEMI,
  1338. .device = PCI_ANY_ID,
  1339. .subvendor = PCI_ANY_ID,
  1340. .subdevice = PCI_ANY_ID,
  1341. .init = pci_oxsemi_tornado_init,
  1342. .setup = pci_default_setup,
  1343. },
  1344. {
  1345. .vendor = PCI_VENDOR_ID_MAINPINE,
  1346. .device = PCI_ANY_ID,
  1347. .subvendor = PCI_ANY_ID,
  1348. .subdevice = PCI_ANY_ID,
  1349. .init = pci_oxsemi_tornado_init,
  1350. .setup = pci_default_setup,
  1351. },
  1352. {
  1353. .vendor = PCI_VENDOR_ID_DIGI,
  1354. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1355. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1356. .subdevice = PCI_ANY_ID,
  1357. .init = pci_oxsemi_tornado_init,
  1358. .setup = pci_default_setup,
  1359. },
  1360. /*
  1361. * Cronyx Omega PCI (PLX-chip based)
  1362. */
  1363. {
  1364. .vendor = PCI_VENDOR_ID_PLX,
  1365. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1366. .subvendor = PCI_ANY_ID,
  1367. .subdevice = PCI_ANY_ID,
  1368. .setup = pci_omegapci_setup,
  1369. },
  1370. /*
  1371. * Default "match everything" terminator entry
  1372. */
  1373. {
  1374. .vendor = PCI_ANY_ID,
  1375. .device = PCI_ANY_ID,
  1376. .subvendor = PCI_ANY_ID,
  1377. .subdevice = PCI_ANY_ID,
  1378. .setup = pci_default_setup,
  1379. }
  1380. };
  1381. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1382. {
  1383. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1384. }
  1385. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1386. {
  1387. struct pci_serial_quirk *quirk;
  1388. for (quirk = pci_serial_quirks; ; quirk++)
  1389. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1390. quirk_id_matches(quirk->device, dev->device) &&
  1391. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1392. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1393. break;
  1394. return quirk;
  1395. }
  1396. static inline int get_pci_irq(struct pci_dev *dev,
  1397. const struct pciserial_board *board)
  1398. {
  1399. if (board->flags & FL_NOIRQ)
  1400. return 0;
  1401. else
  1402. return dev->irq;
  1403. }
  1404. /*
  1405. * This is the configuration table for all of the PCI serial boards
  1406. * which we support. It is directly indexed by the pci_board_num_t enum
  1407. * value, which is encoded in the pci_device_id PCI probe table's
  1408. * driver_data member.
  1409. *
  1410. * The makeup of these names are:
  1411. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1412. *
  1413. * bn = PCI BAR number
  1414. * bt = Index using PCI BARs
  1415. * n = number of serial ports
  1416. * baud = baud rate
  1417. * offsetinhex = offset for each sequential port (in hex)
  1418. *
  1419. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1420. *
  1421. * Please note: in theory if n = 1, _bt infix should make no difference.
  1422. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1423. */
  1424. enum pci_board_num_t {
  1425. pbn_default = 0,
  1426. pbn_b0_1_115200,
  1427. pbn_b0_2_115200,
  1428. pbn_b0_4_115200,
  1429. pbn_b0_5_115200,
  1430. pbn_b0_8_115200,
  1431. pbn_b0_1_921600,
  1432. pbn_b0_2_921600,
  1433. pbn_b0_4_921600,
  1434. pbn_b0_2_1130000,
  1435. pbn_b0_4_1152000,
  1436. pbn_b0_2_1843200,
  1437. pbn_b0_4_1843200,
  1438. pbn_b0_2_1843200_200,
  1439. pbn_b0_4_1843200_200,
  1440. pbn_b0_8_1843200_200,
  1441. pbn_b0_1_4000000,
  1442. pbn_b0_bt_1_115200,
  1443. pbn_b0_bt_2_115200,
  1444. pbn_b0_bt_4_115200,
  1445. pbn_b0_bt_8_115200,
  1446. pbn_b0_bt_1_460800,
  1447. pbn_b0_bt_2_460800,
  1448. pbn_b0_bt_4_460800,
  1449. pbn_b0_bt_1_921600,
  1450. pbn_b0_bt_2_921600,
  1451. pbn_b0_bt_4_921600,
  1452. pbn_b0_bt_8_921600,
  1453. pbn_b1_1_115200,
  1454. pbn_b1_2_115200,
  1455. pbn_b1_4_115200,
  1456. pbn_b1_8_115200,
  1457. pbn_b1_16_115200,
  1458. pbn_b1_1_921600,
  1459. pbn_b1_2_921600,
  1460. pbn_b1_4_921600,
  1461. pbn_b1_8_921600,
  1462. pbn_b1_2_1250000,
  1463. pbn_b1_bt_1_115200,
  1464. pbn_b1_bt_2_115200,
  1465. pbn_b1_bt_4_115200,
  1466. pbn_b1_bt_2_921600,
  1467. pbn_b1_1_1382400,
  1468. pbn_b1_2_1382400,
  1469. pbn_b1_4_1382400,
  1470. pbn_b1_8_1382400,
  1471. pbn_b2_1_115200,
  1472. pbn_b2_2_115200,
  1473. pbn_b2_4_115200,
  1474. pbn_b2_8_115200,
  1475. pbn_b2_1_460800,
  1476. pbn_b2_4_460800,
  1477. pbn_b2_8_460800,
  1478. pbn_b2_16_460800,
  1479. pbn_b2_1_921600,
  1480. pbn_b2_4_921600,
  1481. pbn_b2_8_921600,
  1482. pbn_b2_8_1152000,
  1483. pbn_b2_bt_1_115200,
  1484. pbn_b2_bt_2_115200,
  1485. pbn_b2_bt_4_115200,
  1486. pbn_b2_bt_2_921600,
  1487. pbn_b2_bt_4_921600,
  1488. pbn_b3_2_115200,
  1489. pbn_b3_4_115200,
  1490. pbn_b3_8_115200,
  1491. pbn_b4_bt_2_921600,
  1492. pbn_b4_bt_4_921600,
  1493. pbn_b4_bt_8_921600,
  1494. /*
  1495. * Board-specific versions.
  1496. */
  1497. pbn_panacom,
  1498. pbn_panacom2,
  1499. pbn_panacom4,
  1500. pbn_exsys_4055,
  1501. pbn_plx_romulus,
  1502. pbn_oxsemi,
  1503. pbn_oxsemi_1_4000000,
  1504. pbn_oxsemi_2_4000000,
  1505. pbn_oxsemi_4_4000000,
  1506. pbn_oxsemi_8_4000000,
  1507. pbn_intel_i960,
  1508. pbn_sgi_ioc3,
  1509. pbn_computone_4,
  1510. pbn_computone_6,
  1511. pbn_computone_8,
  1512. pbn_sbsxrsio,
  1513. pbn_exar_XR17C152,
  1514. pbn_exar_XR17C154,
  1515. pbn_exar_XR17C158,
  1516. pbn_exar_ibm_saturn,
  1517. pbn_pasemi_1682M,
  1518. pbn_ni8430_2,
  1519. pbn_ni8430_4,
  1520. pbn_ni8430_8,
  1521. pbn_ni8430_16,
  1522. pbn_ADDIDATA_PCIe_1_3906250,
  1523. pbn_ADDIDATA_PCIe_2_3906250,
  1524. pbn_ADDIDATA_PCIe_4_3906250,
  1525. pbn_ADDIDATA_PCIe_8_3906250,
  1526. pbn_ce4100_1_115200,
  1527. pbn_omegapci,
  1528. pbn_NETMOS9900_2s_115200,
  1529. };
  1530. /*
  1531. * uart_offset - the space between channels
  1532. * reg_shift - describes how the UART registers are mapped
  1533. * to PCI memory by the card.
  1534. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1535. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1536. * in include/linux/serial_reg.h,
  1537. * see first lines of serial_in() and serial_out() in 8250.c
  1538. */
  1539. static struct pciserial_board pci_boards[] __devinitdata = {
  1540. [pbn_default] = {
  1541. .flags = FL_BASE0,
  1542. .num_ports = 1,
  1543. .base_baud = 115200,
  1544. .uart_offset = 8,
  1545. },
  1546. [pbn_b0_1_115200] = {
  1547. .flags = FL_BASE0,
  1548. .num_ports = 1,
  1549. .base_baud = 115200,
  1550. .uart_offset = 8,
  1551. },
  1552. [pbn_b0_2_115200] = {
  1553. .flags = FL_BASE0,
  1554. .num_ports = 2,
  1555. .base_baud = 115200,
  1556. .uart_offset = 8,
  1557. },
  1558. [pbn_b0_4_115200] = {
  1559. .flags = FL_BASE0,
  1560. .num_ports = 4,
  1561. .base_baud = 115200,
  1562. .uart_offset = 8,
  1563. },
  1564. [pbn_b0_5_115200] = {
  1565. .flags = FL_BASE0,
  1566. .num_ports = 5,
  1567. .base_baud = 115200,
  1568. .uart_offset = 8,
  1569. },
  1570. [pbn_b0_8_115200] = {
  1571. .flags = FL_BASE0,
  1572. .num_ports = 8,
  1573. .base_baud = 115200,
  1574. .uart_offset = 8,
  1575. },
  1576. [pbn_b0_1_921600] = {
  1577. .flags = FL_BASE0,
  1578. .num_ports = 1,
  1579. .base_baud = 921600,
  1580. .uart_offset = 8,
  1581. },
  1582. [pbn_b0_2_921600] = {
  1583. .flags = FL_BASE0,
  1584. .num_ports = 2,
  1585. .base_baud = 921600,
  1586. .uart_offset = 8,
  1587. },
  1588. [pbn_b0_4_921600] = {
  1589. .flags = FL_BASE0,
  1590. .num_ports = 4,
  1591. .base_baud = 921600,
  1592. .uart_offset = 8,
  1593. },
  1594. [pbn_b0_2_1130000] = {
  1595. .flags = FL_BASE0,
  1596. .num_ports = 2,
  1597. .base_baud = 1130000,
  1598. .uart_offset = 8,
  1599. },
  1600. [pbn_b0_4_1152000] = {
  1601. .flags = FL_BASE0,
  1602. .num_ports = 4,
  1603. .base_baud = 1152000,
  1604. .uart_offset = 8,
  1605. },
  1606. [pbn_b0_2_1843200] = {
  1607. .flags = FL_BASE0,
  1608. .num_ports = 2,
  1609. .base_baud = 1843200,
  1610. .uart_offset = 8,
  1611. },
  1612. [pbn_b0_4_1843200] = {
  1613. .flags = FL_BASE0,
  1614. .num_ports = 4,
  1615. .base_baud = 1843200,
  1616. .uart_offset = 8,
  1617. },
  1618. [pbn_b0_2_1843200_200] = {
  1619. .flags = FL_BASE0,
  1620. .num_ports = 2,
  1621. .base_baud = 1843200,
  1622. .uart_offset = 0x200,
  1623. },
  1624. [pbn_b0_4_1843200_200] = {
  1625. .flags = FL_BASE0,
  1626. .num_ports = 4,
  1627. .base_baud = 1843200,
  1628. .uart_offset = 0x200,
  1629. },
  1630. [pbn_b0_8_1843200_200] = {
  1631. .flags = FL_BASE0,
  1632. .num_ports = 8,
  1633. .base_baud = 1843200,
  1634. .uart_offset = 0x200,
  1635. },
  1636. [pbn_b0_1_4000000] = {
  1637. .flags = FL_BASE0,
  1638. .num_ports = 1,
  1639. .base_baud = 4000000,
  1640. .uart_offset = 8,
  1641. },
  1642. [pbn_b0_bt_1_115200] = {
  1643. .flags = FL_BASE0|FL_BASE_BARS,
  1644. .num_ports = 1,
  1645. .base_baud = 115200,
  1646. .uart_offset = 8,
  1647. },
  1648. [pbn_b0_bt_2_115200] = {
  1649. .flags = FL_BASE0|FL_BASE_BARS,
  1650. .num_ports = 2,
  1651. .base_baud = 115200,
  1652. .uart_offset = 8,
  1653. },
  1654. [pbn_b0_bt_4_115200] = {
  1655. .flags = FL_BASE0|FL_BASE_BARS,
  1656. .num_ports = 4,
  1657. .base_baud = 115200,
  1658. .uart_offset = 8,
  1659. },
  1660. [pbn_b0_bt_8_115200] = {
  1661. .flags = FL_BASE0|FL_BASE_BARS,
  1662. .num_ports = 8,
  1663. .base_baud = 115200,
  1664. .uart_offset = 8,
  1665. },
  1666. [pbn_b0_bt_1_460800] = {
  1667. .flags = FL_BASE0|FL_BASE_BARS,
  1668. .num_ports = 1,
  1669. .base_baud = 460800,
  1670. .uart_offset = 8,
  1671. },
  1672. [pbn_b0_bt_2_460800] = {
  1673. .flags = FL_BASE0|FL_BASE_BARS,
  1674. .num_ports = 2,
  1675. .base_baud = 460800,
  1676. .uart_offset = 8,
  1677. },
  1678. [pbn_b0_bt_4_460800] = {
  1679. .flags = FL_BASE0|FL_BASE_BARS,
  1680. .num_ports = 4,
  1681. .base_baud = 460800,
  1682. .uart_offset = 8,
  1683. },
  1684. [pbn_b0_bt_1_921600] = {
  1685. .flags = FL_BASE0|FL_BASE_BARS,
  1686. .num_ports = 1,
  1687. .base_baud = 921600,
  1688. .uart_offset = 8,
  1689. },
  1690. [pbn_b0_bt_2_921600] = {
  1691. .flags = FL_BASE0|FL_BASE_BARS,
  1692. .num_ports = 2,
  1693. .base_baud = 921600,
  1694. .uart_offset = 8,
  1695. },
  1696. [pbn_b0_bt_4_921600] = {
  1697. .flags = FL_BASE0|FL_BASE_BARS,
  1698. .num_ports = 4,
  1699. .base_baud = 921600,
  1700. .uart_offset = 8,
  1701. },
  1702. [pbn_b0_bt_8_921600] = {
  1703. .flags = FL_BASE0|FL_BASE_BARS,
  1704. .num_ports = 8,
  1705. .base_baud = 921600,
  1706. .uart_offset = 8,
  1707. },
  1708. [pbn_b1_1_115200] = {
  1709. .flags = FL_BASE1,
  1710. .num_ports = 1,
  1711. .base_baud = 115200,
  1712. .uart_offset = 8,
  1713. },
  1714. [pbn_b1_2_115200] = {
  1715. .flags = FL_BASE1,
  1716. .num_ports = 2,
  1717. .base_baud = 115200,
  1718. .uart_offset = 8,
  1719. },
  1720. [pbn_b1_4_115200] = {
  1721. .flags = FL_BASE1,
  1722. .num_ports = 4,
  1723. .base_baud = 115200,
  1724. .uart_offset = 8,
  1725. },
  1726. [pbn_b1_8_115200] = {
  1727. .flags = FL_BASE1,
  1728. .num_ports = 8,
  1729. .base_baud = 115200,
  1730. .uart_offset = 8,
  1731. },
  1732. [pbn_b1_16_115200] = {
  1733. .flags = FL_BASE1,
  1734. .num_ports = 16,
  1735. .base_baud = 115200,
  1736. .uart_offset = 8,
  1737. },
  1738. [pbn_b1_1_921600] = {
  1739. .flags = FL_BASE1,
  1740. .num_ports = 1,
  1741. .base_baud = 921600,
  1742. .uart_offset = 8,
  1743. },
  1744. [pbn_b1_2_921600] = {
  1745. .flags = FL_BASE1,
  1746. .num_ports = 2,
  1747. .base_baud = 921600,
  1748. .uart_offset = 8,
  1749. },
  1750. [pbn_b1_4_921600] = {
  1751. .flags = FL_BASE1,
  1752. .num_ports = 4,
  1753. .base_baud = 921600,
  1754. .uart_offset = 8,
  1755. },
  1756. [pbn_b1_8_921600] = {
  1757. .flags = FL_BASE1,
  1758. .num_ports = 8,
  1759. .base_baud = 921600,
  1760. .uart_offset = 8,
  1761. },
  1762. [pbn_b1_2_1250000] = {
  1763. .flags = FL_BASE1,
  1764. .num_ports = 2,
  1765. .base_baud = 1250000,
  1766. .uart_offset = 8,
  1767. },
  1768. [pbn_b1_bt_1_115200] = {
  1769. .flags = FL_BASE1|FL_BASE_BARS,
  1770. .num_ports = 1,
  1771. .base_baud = 115200,
  1772. .uart_offset = 8,
  1773. },
  1774. [pbn_b1_bt_2_115200] = {
  1775. .flags = FL_BASE1|FL_BASE_BARS,
  1776. .num_ports = 2,
  1777. .base_baud = 115200,
  1778. .uart_offset = 8,
  1779. },
  1780. [pbn_b1_bt_4_115200] = {
  1781. .flags = FL_BASE1|FL_BASE_BARS,
  1782. .num_ports = 4,
  1783. .base_baud = 115200,
  1784. .uart_offset = 8,
  1785. },
  1786. [pbn_b1_bt_2_921600] = {
  1787. .flags = FL_BASE1|FL_BASE_BARS,
  1788. .num_ports = 2,
  1789. .base_baud = 921600,
  1790. .uart_offset = 8,
  1791. },
  1792. [pbn_b1_1_1382400] = {
  1793. .flags = FL_BASE1,
  1794. .num_ports = 1,
  1795. .base_baud = 1382400,
  1796. .uart_offset = 8,
  1797. },
  1798. [pbn_b1_2_1382400] = {
  1799. .flags = FL_BASE1,
  1800. .num_ports = 2,
  1801. .base_baud = 1382400,
  1802. .uart_offset = 8,
  1803. },
  1804. [pbn_b1_4_1382400] = {
  1805. .flags = FL_BASE1,
  1806. .num_ports = 4,
  1807. .base_baud = 1382400,
  1808. .uart_offset = 8,
  1809. },
  1810. [pbn_b1_8_1382400] = {
  1811. .flags = FL_BASE1,
  1812. .num_ports = 8,
  1813. .base_baud = 1382400,
  1814. .uart_offset = 8,
  1815. },
  1816. [pbn_b2_1_115200] = {
  1817. .flags = FL_BASE2,
  1818. .num_ports = 1,
  1819. .base_baud = 115200,
  1820. .uart_offset = 8,
  1821. },
  1822. [pbn_b2_2_115200] = {
  1823. .flags = FL_BASE2,
  1824. .num_ports = 2,
  1825. .base_baud = 115200,
  1826. .uart_offset = 8,
  1827. },
  1828. [pbn_b2_4_115200] = {
  1829. .flags = FL_BASE2,
  1830. .num_ports = 4,
  1831. .base_baud = 115200,
  1832. .uart_offset = 8,
  1833. },
  1834. [pbn_b2_8_115200] = {
  1835. .flags = FL_BASE2,
  1836. .num_ports = 8,
  1837. .base_baud = 115200,
  1838. .uart_offset = 8,
  1839. },
  1840. [pbn_b2_1_460800] = {
  1841. .flags = FL_BASE2,
  1842. .num_ports = 1,
  1843. .base_baud = 460800,
  1844. .uart_offset = 8,
  1845. },
  1846. [pbn_b2_4_460800] = {
  1847. .flags = FL_BASE2,
  1848. .num_ports = 4,
  1849. .base_baud = 460800,
  1850. .uart_offset = 8,
  1851. },
  1852. [pbn_b2_8_460800] = {
  1853. .flags = FL_BASE2,
  1854. .num_ports = 8,
  1855. .base_baud = 460800,
  1856. .uart_offset = 8,
  1857. },
  1858. [pbn_b2_16_460800] = {
  1859. .flags = FL_BASE2,
  1860. .num_ports = 16,
  1861. .base_baud = 460800,
  1862. .uart_offset = 8,
  1863. },
  1864. [pbn_b2_1_921600] = {
  1865. .flags = FL_BASE2,
  1866. .num_ports = 1,
  1867. .base_baud = 921600,
  1868. .uart_offset = 8,
  1869. },
  1870. [pbn_b2_4_921600] = {
  1871. .flags = FL_BASE2,
  1872. .num_ports = 4,
  1873. .base_baud = 921600,
  1874. .uart_offset = 8,
  1875. },
  1876. [pbn_b2_8_921600] = {
  1877. .flags = FL_BASE2,
  1878. .num_ports = 8,
  1879. .base_baud = 921600,
  1880. .uart_offset = 8,
  1881. },
  1882. [pbn_b2_8_1152000] = {
  1883. .flags = FL_BASE2,
  1884. .num_ports = 8,
  1885. .base_baud = 1152000,
  1886. .uart_offset = 8,
  1887. },
  1888. [pbn_b2_bt_1_115200] = {
  1889. .flags = FL_BASE2|FL_BASE_BARS,
  1890. .num_ports = 1,
  1891. .base_baud = 115200,
  1892. .uart_offset = 8,
  1893. },
  1894. [pbn_b2_bt_2_115200] = {
  1895. .flags = FL_BASE2|FL_BASE_BARS,
  1896. .num_ports = 2,
  1897. .base_baud = 115200,
  1898. .uart_offset = 8,
  1899. },
  1900. [pbn_b2_bt_4_115200] = {
  1901. .flags = FL_BASE2|FL_BASE_BARS,
  1902. .num_ports = 4,
  1903. .base_baud = 115200,
  1904. .uart_offset = 8,
  1905. },
  1906. [pbn_b2_bt_2_921600] = {
  1907. .flags = FL_BASE2|FL_BASE_BARS,
  1908. .num_ports = 2,
  1909. .base_baud = 921600,
  1910. .uart_offset = 8,
  1911. },
  1912. [pbn_b2_bt_4_921600] = {
  1913. .flags = FL_BASE2|FL_BASE_BARS,
  1914. .num_ports = 4,
  1915. .base_baud = 921600,
  1916. .uart_offset = 8,
  1917. },
  1918. [pbn_b3_2_115200] = {
  1919. .flags = FL_BASE3,
  1920. .num_ports = 2,
  1921. .base_baud = 115200,
  1922. .uart_offset = 8,
  1923. },
  1924. [pbn_b3_4_115200] = {
  1925. .flags = FL_BASE3,
  1926. .num_ports = 4,
  1927. .base_baud = 115200,
  1928. .uart_offset = 8,
  1929. },
  1930. [pbn_b3_8_115200] = {
  1931. .flags = FL_BASE3,
  1932. .num_ports = 8,
  1933. .base_baud = 115200,
  1934. .uart_offset = 8,
  1935. },
  1936. [pbn_b4_bt_2_921600] = {
  1937. .flags = FL_BASE4,
  1938. .num_ports = 2,
  1939. .base_baud = 921600,
  1940. .uart_offset = 8,
  1941. },
  1942. [pbn_b4_bt_4_921600] = {
  1943. .flags = FL_BASE4,
  1944. .num_ports = 4,
  1945. .base_baud = 921600,
  1946. .uart_offset = 8,
  1947. },
  1948. [pbn_b4_bt_8_921600] = {
  1949. .flags = FL_BASE4,
  1950. .num_ports = 8,
  1951. .base_baud = 921600,
  1952. .uart_offset = 8,
  1953. },
  1954. /*
  1955. * Entries following this are board-specific.
  1956. */
  1957. /*
  1958. * Panacom - IOMEM
  1959. */
  1960. [pbn_panacom] = {
  1961. .flags = FL_BASE2,
  1962. .num_ports = 2,
  1963. .base_baud = 921600,
  1964. .uart_offset = 0x400,
  1965. .reg_shift = 7,
  1966. },
  1967. [pbn_panacom2] = {
  1968. .flags = FL_BASE2|FL_BASE_BARS,
  1969. .num_ports = 2,
  1970. .base_baud = 921600,
  1971. .uart_offset = 0x400,
  1972. .reg_shift = 7,
  1973. },
  1974. [pbn_panacom4] = {
  1975. .flags = FL_BASE2|FL_BASE_BARS,
  1976. .num_ports = 4,
  1977. .base_baud = 921600,
  1978. .uart_offset = 0x400,
  1979. .reg_shift = 7,
  1980. },
  1981. [pbn_exsys_4055] = {
  1982. .flags = FL_BASE2,
  1983. .num_ports = 4,
  1984. .base_baud = 115200,
  1985. .uart_offset = 8,
  1986. },
  1987. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1988. [pbn_plx_romulus] = {
  1989. .flags = FL_BASE2,
  1990. .num_ports = 4,
  1991. .base_baud = 921600,
  1992. .uart_offset = 8 << 2,
  1993. .reg_shift = 2,
  1994. .first_offset = 0x03,
  1995. },
  1996. /*
  1997. * This board uses the size of PCI Base region 0 to
  1998. * signal now many ports are available
  1999. */
  2000. [pbn_oxsemi] = {
  2001. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2002. .num_ports = 32,
  2003. .base_baud = 115200,
  2004. .uart_offset = 8,
  2005. },
  2006. [pbn_oxsemi_1_4000000] = {
  2007. .flags = FL_BASE0,
  2008. .num_ports = 1,
  2009. .base_baud = 4000000,
  2010. .uart_offset = 0x200,
  2011. .first_offset = 0x1000,
  2012. },
  2013. [pbn_oxsemi_2_4000000] = {
  2014. .flags = FL_BASE0,
  2015. .num_ports = 2,
  2016. .base_baud = 4000000,
  2017. .uart_offset = 0x200,
  2018. .first_offset = 0x1000,
  2019. },
  2020. [pbn_oxsemi_4_4000000] = {
  2021. .flags = FL_BASE0,
  2022. .num_ports = 4,
  2023. .base_baud = 4000000,
  2024. .uart_offset = 0x200,
  2025. .first_offset = 0x1000,
  2026. },
  2027. [pbn_oxsemi_8_4000000] = {
  2028. .flags = FL_BASE0,
  2029. .num_ports = 8,
  2030. .base_baud = 4000000,
  2031. .uart_offset = 0x200,
  2032. .first_offset = 0x1000,
  2033. },
  2034. /*
  2035. * EKF addition for i960 Boards form EKF with serial port.
  2036. * Max 256 ports.
  2037. */
  2038. [pbn_intel_i960] = {
  2039. .flags = FL_BASE0,
  2040. .num_ports = 32,
  2041. .base_baud = 921600,
  2042. .uart_offset = 8 << 2,
  2043. .reg_shift = 2,
  2044. .first_offset = 0x10000,
  2045. },
  2046. [pbn_sgi_ioc3] = {
  2047. .flags = FL_BASE0|FL_NOIRQ,
  2048. .num_ports = 1,
  2049. .base_baud = 458333,
  2050. .uart_offset = 8,
  2051. .reg_shift = 0,
  2052. .first_offset = 0x20178,
  2053. },
  2054. /*
  2055. * Computone - uses IOMEM.
  2056. */
  2057. [pbn_computone_4] = {
  2058. .flags = FL_BASE0,
  2059. .num_ports = 4,
  2060. .base_baud = 921600,
  2061. .uart_offset = 0x40,
  2062. .reg_shift = 2,
  2063. .first_offset = 0x200,
  2064. },
  2065. [pbn_computone_6] = {
  2066. .flags = FL_BASE0,
  2067. .num_ports = 6,
  2068. .base_baud = 921600,
  2069. .uart_offset = 0x40,
  2070. .reg_shift = 2,
  2071. .first_offset = 0x200,
  2072. },
  2073. [pbn_computone_8] = {
  2074. .flags = FL_BASE0,
  2075. .num_ports = 8,
  2076. .base_baud = 921600,
  2077. .uart_offset = 0x40,
  2078. .reg_shift = 2,
  2079. .first_offset = 0x200,
  2080. },
  2081. [pbn_sbsxrsio] = {
  2082. .flags = FL_BASE0,
  2083. .num_ports = 8,
  2084. .base_baud = 460800,
  2085. .uart_offset = 256,
  2086. .reg_shift = 4,
  2087. },
  2088. /*
  2089. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2090. * Only basic 16550A support.
  2091. * XR17C15[24] are not tested, but they should work.
  2092. */
  2093. [pbn_exar_XR17C152] = {
  2094. .flags = FL_BASE0,
  2095. .num_ports = 2,
  2096. .base_baud = 921600,
  2097. .uart_offset = 0x200,
  2098. },
  2099. [pbn_exar_XR17C154] = {
  2100. .flags = FL_BASE0,
  2101. .num_ports = 4,
  2102. .base_baud = 921600,
  2103. .uart_offset = 0x200,
  2104. },
  2105. [pbn_exar_XR17C158] = {
  2106. .flags = FL_BASE0,
  2107. .num_ports = 8,
  2108. .base_baud = 921600,
  2109. .uart_offset = 0x200,
  2110. },
  2111. [pbn_exar_ibm_saturn] = {
  2112. .flags = FL_BASE0,
  2113. .num_ports = 1,
  2114. .base_baud = 921600,
  2115. .uart_offset = 0x200,
  2116. },
  2117. /*
  2118. * PA Semi PWRficient PA6T-1682M on-chip UART
  2119. */
  2120. [pbn_pasemi_1682M] = {
  2121. .flags = FL_BASE0,
  2122. .num_ports = 1,
  2123. .base_baud = 8333333,
  2124. },
  2125. /*
  2126. * National Instruments 843x
  2127. */
  2128. [pbn_ni8430_16] = {
  2129. .flags = FL_BASE0,
  2130. .num_ports = 16,
  2131. .base_baud = 3686400,
  2132. .uart_offset = 0x10,
  2133. .first_offset = 0x800,
  2134. },
  2135. [pbn_ni8430_8] = {
  2136. .flags = FL_BASE0,
  2137. .num_ports = 8,
  2138. .base_baud = 3686400,
  2139. .uart_offset = 0x10,
  2140. .first_offset = 0x800,
  2141. },
  2142. [pbn_ni8430_4] = {
  2143. .flags = FL_BASE0,
  2144. .num_ports = 4,
  2145. .base_baud = 3686400,
  2146. .uart_offset = 0x10,
  2147. .first_offset = 0x800,
  2148. },
  2149. [pbn_ni8430_2] = {
  2150. .flags = FL_BASE0,
  2151. .num_ports = 2,
  2152. .base_baud = 3686400,
  2153. .uart_offset = 0x10,
  2154. .first_offset = 0x800,
  2155. },
  2156. /*
  2157. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2158. */
  2159. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2160. .flags = FL_BASE0,
  2161. .num_ports = 1,
  2162. .base_baud = 3906250,
  2163. .uart_offset = 0x200,
  2164. .first_offset = 0x1000,
  2165. },
  2166. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2167. .flags = FL_BASE0,
  2168. .num_ports = 2,
  2169. .base_baud = 3906250,
  2170. .uart_offset = 0x200,
  2171. .first_offset = 0x1000,
  2172. },
  2173. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2174. .flags = FL_BASE0,
  2175. .num_ports = 4,
  2176. .base_baud = 3906250,
  2177. .uart_offset = 0x200,
  2178. .first_offset = 0x1000,
  2179. },
  2180. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2181. .flags = FL_BASE0,
  2182. .num_ports = 8,
  2183. .base_baud = 3906250,
  2184. .uart_offset = 0x200,
  2185. .first_offset = 0x1000,
  2186. },
  2187. [pbn_ce4100_1_115200] = {
  2188. .flags = FL_BASE0,
  2189. .num_ports = 1,
  2190. .base_baud = 921600,
  2191. .reg_shift = 2,
  2192. },
  2193. [pbn_omegapci] = {
  2194. .flags = FL_BASE0,
  2195. .num_ports = 8,
  2196. .base_baud = 115200,
  2197. .uart_offset = 0x200,
  2198. },
  2199. [pbn_NETMOS9900_2s_115200] = {
  2200. .flags = FL_BASE0,
  2201. .num_ports = 2,
  2202. .base_baud = 115200,
  2203. },
  2204. };
  2205. static const struct pci_device_id softmodem_blacklist[] = {
  2206. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2207. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2208. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2209. };
  2210. /*
  2211. * Given a complete unknown PCI device, try to use some heuristics to
  2212. * guess what the configuration might be, based on the pitiful PCI
  2213. * serial specs. Returns 0 on success, 1 on failure.
  2214. */
  2215. static int __devinit
  2216. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2217. {
  2218. const struct pci_device_id *blacklist;
  2219. int num_iomem, num_port, first_port = -1, i;
  2220. /*
  2221. * If it is not a communications device or the programming
  2222. * interface is greater than 6, give up.
  2223. *
  2224. * (Should we try to make guesses for multiport serial devices
  2225. * later?)
  2226. */
  2227. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2228. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2229. (dev->class & 0xff) > 6)
  2230. return -ENODEV;
  2231. /*
  2232. * Do not access blacklisted devices that are known not to
  2233. * feature serial ports.
  2234. */
  2235. for (blacklist = softmodem_blacklist;
  2236. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2237. blacklist++) {
  2238. if (dev->vendor == blacklist->vendor &&
  2239. dev->device == blacklist->device)
  2240. return -ENODEV;
  2241. }
  2242. num_iomem = num_port = 0;
  2243. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2244. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2245. num_port++;
  2246. if (first_port == -1)
  2247. first_port = i;
  2248. }
  2249. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2250. num_iomem++;
  2251. }
  2252. /*
  2253. * If there is 1 or 0 iomem regions, and exactly one port,
  2254. * use it. We guess the number of ports based on the IO
  2255. * region size.
  2256. */
  2257. if (num_iomem <= 1 && num_port == 1) {
  2258. board->flags = first_port;
  2259. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2260. return 0;
  2261. }
  2262. /*
  2263. * Now guess if we've got a board which indexes by BARs.
  2264. * Each IO BAR should be 8 bytes, and they should follow
  2265. * consecutively.
  2266. */
  2267. first_port = -1;
  2268. num_port = 0;
  2269. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2270. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2271. pci_resource_len(dev, i) == 8 &&
  2272. (first_port == -1 || (first_port + num_port) == i)) {
  2273. num_port++;
  2274. if (first_port == -1)
  2275. first_port = i;
  2276. }
  2277. }
  2278. if (num_port > 1) {
  2279. board->flags = first_port | FL_BASE_BARS;
  2280. board->num_ports = num_port;
  2281. return 0;
  2282. }
  2283. return -ENODEV;
  2284. }
  2285. static inline int
  2286. serial_pci_matches(const struct pciserial_board *board,
  2287. const struct pciserial_board *guessed)
  2288. {
  2289. return
  2290. board->num_ports == guessed->num_ports &&
  2291. board->base_baud == guessed->base_baud &&
  2292. board->uart_offset == guessed->uart_offset &&
  2293. board->reg_shift == guessed->reg_shift &&
  2294. board->first_offset == guessed->first_offset;
  2295. }
  2296. struct serial_private *
  2297. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2298. {
  2299. struct uart_port serial_port;
  2300. struct serial_private *priv;
  2301. struct pci_serial_quirk *quirk;
  2302. int rc, nr_ports, i;
  2303. nr_ports = board->num_ports;
  2304. /*
  2305. * Find an init and setup quirks.
  2306. */
  2307. quirk = find_quirk(dev);
  2308. /*
  2309. * Run the new-style initialization function.
  2310. * The initialization function returns:
  2311. * <0 - error
  2312. * 0 - use board->num_ports
  2313. * >0 - number of ports
  2314. */
  2315. if (quirk->init) {
  2316. rc = quirk->init(dev);
  2317. if (rc < 0) {
  2318. priv = ERR_PTR(rc);
  2319. goto err_out;
  2320. }
  2321. if (rc)
  2322. nr_ports = rc;
  2323. }
  2324. priv = kzalloc(sizeof(struct serial_private) +
  2325. sizeof(unsigned int) * nr_ports,
  2326. GFP_KERNEL);
  2327. if (!priv) {
  2328. priv = ERR_PTR(-ENOMEM);
  2329. goto err_deinit;
  2330. }
  2331. priv->dev = dev;
  2332. priv->quirk = quirk;
  2333. memset(&serial_port, 0, sizeof(struct uart_port));
  2334. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2335. serial_port.uartclk = board->base_baud * 16;
  2336. serial_port.irq = get_pci_irq(dev, board);
  2337. serial_port.dev = &dev->dev;
  2338. for (i = 0; i < nr_ports; i++) {
  2339. if (quirk->setup(priv, board, &serial_port, i))
  2340. break;
  2341. #ifdef SERIAL_DEBUG_PCI
  2342. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2343. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2344. #endif
  2345. priv->line[i] = serial8250_register_port(&serial_port);
  2346. if (priv->line[i] < 0) {
  2347. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2348. break;
  2349. }
  2350. }
  2351. priv->nr = i;
  2352. return priv;
  2353. err_deinit:
  2354. if (quirk->exit)
  2355. quirk->exit(dev);
  2356. err_out:
  2357. return priv;
  2358. }
  2359. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2360. void pciserial_remove_ports(struct serial_private *priv)
  2361. {
  2362. struct pci_serial_quirk *quirk;
  2363. int i;
  2364. for (i = 0; i < priv->nr; i++)
  2365. serial8250_unregister_port(priv->line[i]);
  2366. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2367. if (priv->remapped_bar[i])
  2368. iounmap(priv->remapped_bar[i]);
  2369. priv->remapped_bar[i] = NULL;
  2370. }
  2371. /*
  2372. * Find the exit quirks.
  2373. */
  2374. quirk = find_quirk(priv->dev);
  2375. if (quirk->exit)
  2376. quirk->exit(priv->dev);
  2377. kfree(priv);
  2378. }
  2379. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2380. void pciserial_suspend_ports(struct serial_private *priv)
  2381. {
  2382. int i;
  2383. for (i = 0; i < priv->nr; i++)
  2384. if (priv->line[i] >= 0)
  2385. serial8250_suspend_port(priv->line[i]);
  2386. }
  2387. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2388. void pciserial_resume_ports(struct serial_private *priv)
  2389. {
  2390. int i;
  2391. /*
  2392. * Ensure that the board is correctly configured.
  2393. */
  2394. if (priv->quirk->init)
  2395. priv->quirk->init(priv->dev);
  2396. for (i = 0; i < priv->nr; i++)
  2397. if (priv->line[i] >= 0)
  2398. serial8250_resume_port(priv->line[i]);
  2399. }
  2400. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2401. /*
  2402. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2403. * to the arrangement of serial ports on a PCI card.
  2404. */
  2405. static int __devinit
  2406. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2407. {
  2408. struct serial_private *priv;
  2409. const struct pciserial_board *board;
  2410. struct pciserial_board tmp;
  2411. int rc;
  2412. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2413. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2414. ent->driver_data);
  2415. return -EINVAL;
  2416. }
  2417. board = &pci_boards[ent->driver_data];
  2418. rc = pci_enable_device(dev);
  2419. if (rc)
  2420. return rc;
  2421. if (ent->driver_data == pbn_default) {
  2422. /*
  2423. * Use a copy of the pci_board entry for this;
  2424. * avoid changing entries in the table.
  2425. */
  2426. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2427. board = &tmp;
  2428. /*
  2429. * We matched one of our class entries. Try to
  2430. * determine the parameters of this board.
  2431. */
  2432. rc = serial_pci_guess_board(dev, &tmp);
  2433. if (rc)
  2434. goto disable;
  2435. } else {
  2436. /*
  2437. * We matched an explicit entry. If we are able to
  2438. * detect this boards settings with our heuristic,
  2439. * then we no longer need this entry.
  2440. */
  2441. memcpy(&tmp, &pci_boards[pbn_default],
  2442. sizeof(struct pciserial_board));
  2443. rc = serial_pci_guess_board(dev, &tmp);
  2444. if (rc == 0 && serial_pci_matches(board, &tmp))
  2445. moan_device("Redundant entry in serial pci_table.",
  2446. dev);
  2447. }
  2448. priv = pciserial_init_ports(dev, board);
  2449. if (!IS_ERR(priv)) {
  2450. pci_set_drvdata(dev, priv);
  2451. return 0;
  2452. }
  2453. rc = PTR_ERR(priv);
  2454. disable:
  2455. pci_disable_device(dev);
  2456. return rc;
  2457. }
  2458. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2459. {
  2460. struct serial_private *priv = pci_get_drvdata(dev);
  2461. pci_set_drvdata(dev, NULL);
  2462. pciserial_remove_ports(priv);
  2463. pci_disable_device(dev);
  2464. }
  2465. #ifdef CONFIG_PM
  2466. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2467. {
  2468. struct serial_private *priv = pci_get_drvdata(dev);
  2469. if (priv)
  2470. pciserial_suspend_ports(priv);
  2471. pci_save_state(dev);
  2472. pci_set_power_state(dev, pci_choose_state(dev, state));
  2473. return 0;
  2474. }
  2475. static int pciserial_resume_one(struct pci_dev *dev)
  2476. {
  2477. int err;
  2478. struct serial_private *priv = pci_get_drvdata(dev);
  2479. pci_set_power_state(dev, PCI_D0);
  2480. pci_restore_state(dev);
  2481. if (priv) {
  2482. /*
  2483. * The device may have been disabled. Re-enable it.
  2484. */
  2485. err = pci_enable_device(dev);
  2486. /* FIXME: We cannot simply error out here */
  2487. if (err)
  2488. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2489. pciserial_resume_ports(priv);
  2490. }
  2491. return 0;
  2492. }
  2493. #endif
  2494. static struct pci_device_id serial_pci_tbl[] = {
  2495. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2496. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2497. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2498. pbn_b2_8_921600 },
  2499. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2500. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2501. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2502. pbn_b1_8_1382400 },
  2503. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2504. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2505. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2506. pbn_b1_4_1382400 },
  2507. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2508. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2509. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2510. pbn_b1_2_1382400 },
  2511. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2512. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2513. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2514. pbn_b1_8_1382400 },
  2515. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2516. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2517. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2518. pbn_b1_4_1382400 },
  2519. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2520. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2521. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2522. pbn_b1_2_1382400 },
  2523. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2524. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2525. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2526. pbn_b1_8_921600 },
  2527. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2528. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2529. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2530. pbn_b1_8_921600 },
  2531. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2532. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2533. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2534. pbn_b1_4_921600 },
  2535. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2536. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2537. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2538. pbn_b1_4_921600 },
  2539. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2540. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2541. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2542. pbn_b1_2_921600 },
  2543. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2544. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2545. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2546. pbn_b1_8_921600 },
  2547. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2548. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2549. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2550. pbn_b1_8_921600 },
  2551. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2552. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2553. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2554. pbn_b1_4_921600 },
  2555. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2556. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2557. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2558. pbn_b1_2_1250000 },
  2559. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2560. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2561. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2562. pbn_b0_2_1843200 },
  2563. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2564. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2565. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2566. pbn_b0_4_1843200 },
  2567. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2568. PCI_VENDOR_ID_AFAVLAB,
  2569. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2570. pbn_b0_4_1152000 },
  2571. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2572. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2573. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2574. pbn_b0_2_1843200_200 },
  2575. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2576. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2577. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2578. pbn_b0_4_1843200_200 },
  2579. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2580. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2581. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2582. pbn_b0_8_1843200_200 },
  2583. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2584. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2585. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2586. pbn_b0_2_1843200_200 },
  2587. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2588. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2589. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2590. pbn_b0_4_1843200_200 },
  2591. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2592. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2593. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2594. pbn_b0_8_1843200_200 },
  2595. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2596. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2597. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2598. pbn_b0_2_1843200_200 },
  2599. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2600. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2601. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2602. pbn_b0_4_1843200_200 },
  2603. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2604. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2605. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2606. pbn_b0_8_1843200_200 },
  2607. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2608. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2609. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2610. pbn_b0_2_1843200_200 },
  2611. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2612. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2613. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2614. pbn_b0_4_1843200_200 },
  2615. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2616. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2617. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2618. pbn_b0_8_1843200_200 },
  2619. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2620. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2621. 0, 0, pbn_exar_ibm_saturn },
  2622. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2623. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2624. pbn_b2_bt_1_115200 },
  2625. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2626. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2627. pbn_b2_bt_2_115200 },
  2628. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2629. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2630. pbn_b2_bt_4_115200 },
  2631. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2632. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2633. pbn_b2_bt_2_115200 },
  2634. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2635. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2636. pbn_b2_bt_4_115200 },
  2637. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2638. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2639. pbn_b2_8_115200 },
  2640. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2641. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2642. pbn_b2_8_460800 },
  2643. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2644. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2645. pbn_b2_8_115200 },
  2646. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2647. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2648. pbn_b2_bt_2_115200 },
  2649. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2650. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2651. pbn_b2_bt_2_921600 },
  2652. /*
  2653. * VScom SPCOM800, from sl@s.pl
  2654. */
  2655. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2656. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2657. pbn_b2_8_921600 },
  2658. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2659. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2660. pbn_b2_4_921600 },
  2661. /* Unknown card - subdevice 0x1584 */
  2662. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2663. PCI_VENDOR_ID_PLX,
  2664. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2665. pbn_b0_4_115200 },
  2666. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2667. PCI_SUBVENDOR_ID_KEYSPAN,
  2668. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2669. pbn_panacom },
  2670. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2671. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2672. pbn_panacom4 },
  2673. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2674. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2675. pbn_panacom2 },
  2676. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2677. PCI_VENDOR_ID_ESDGMBH,
  2678. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2679. pbn_b2_4_115200 },
  2680. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2681. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2682. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2683. pbn_b2_4_460800 },
  2684. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2685. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2686. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2687. pbn_b2_8_460800 },
  2688. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2689. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2690. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2691. pbn_b2_16_460800 },
  2692. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2693. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2694. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2695. pbn_b2_16_460800 },
  2696. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2697. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2698. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2699. pbn_b2_4_460800 },
  2700. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2701. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2702. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2703. pbn_b2_8_460800 },
  2704. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2705. PCI_SUBVENDOR_ID_EXSYS,
  2706. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2707. pbn_exsys_4055 },
  2708. /*
  2709. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2710. * (Exoray@isys.ca)
  2711. */
  2712. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2713. 0x10b5, 0x106a, 0, 0,
  2714. pbn_plx_romulus },
  2715. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2716. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2717. pbn_b1_4_115200 },
  2718. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2719. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2720. pbn_b1_2_115200 },
  2721. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2722. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2723. pbn_b1_8_115200 },
  2724. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2725. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2726. pbn_b1_8_115200 },
  2727. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2728. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2729. 0, 0,
  2730. pbn_b0_4_921600 },
  2731. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2732. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2733. 0, 0,
  2734. pbn_b0_4_1152000 },
  2735. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_b0_bt_2_921600 },
  2738. /*
  2739. * The below card is a little controversial since it is the
  2740. * subject of a PCI vendor/device ID clash. (See
  2741. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2742. * For now just used the hex ID 0x950a.
  2743. */
  2744. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2745. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2746. pbn_b0_2_115200 },
  2747. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2749. pbn_b0_2_1130000 },
  2750. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2751. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2752. pbn_b0_1_921600 },
  2753. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_b0_4_115200 },
  2756. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_b0_bt_2_921600 },
  2759. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2760. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2761. pbn_b2_8_1152000 },
  2762. /*
  2763. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2764. */
  2765. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2767. pbn_b0_1_4000000 },
  2768. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2770. pbn_b0_1_4000000 },
  2771. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2773. pbn_oxsemi_1_4000000 },
  2774. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2776. pbn_oxsemi_1_4000000 },
  2777. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2779. pbn_b0_1_4000000 },
  2780. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2782. pbn_b0_1_4000000 },
  2783. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2785. pbn_oxsemi_1_4000000 },
  2786. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2788. pbn_oxsemi_1_4000000 },
  2789. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2791. pbn_b0_1_4000000 },
  2792. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2794. pbn_b0_1_4000000 },
  2795. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2797. pbn_b0_1_4000000 },
  2798. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2800. pbn_b0_1_4000000 },
  2801. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2803. pbn_oxsemi_2_4000000 },
  2804. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2806. pbn_oxsemi_2_4000000 },
  2807. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2809. pbn_oxsemi_4_4000000 },
  2810. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2812. pbn_oxsemi_4_4000000 },
  2813. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2815. pbn_oxsemi_8_4000000 },
  2816. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2818. pbn_oxsemi_8_4000000 },
  2819. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2821. pbn_oxsemi_1_4000000 },
  2822. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2824. pbn_oxsemi_1_4000000 },
  2825. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2827. pbn_oxsemi_1_4000000 },
  2828. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2830. pbn_oxsemi_1_4000000 },
  2831. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2832. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2833. pbn_oxsemi_1_4000000 },
  2834. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2835. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2836. pbn_oxsemi_1_4000000 },
  2837. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2838. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2839. pbn_oxsemi_1_4000000 },
  2840. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2841. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2842. pbn_oxsemi_1_4000000 },
  2843. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2844. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2845. pbn_oxsemi_1_4000000 },
  2846. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2847. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2848. pbn_oxsemi_1_4000000 },
  2849. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2850. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2851. pbn_oxsemi_1_4000000 },
  2852. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2853. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2854. pbn_oxsemi_1_4000000 },
  2855. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2856. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2857. pbn_oxsemi_1_4000000 },
  2858. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2859. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2860. pbn_oxsemi_1_4000000 },
  2861. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2862. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2863. pbn_oxsemi_1_4000000 },
  2864. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2865. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2866. pbn_oxsemi_1_4000000 },
  2867. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2868. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2869. pbn_oxsemi_1_4000000 },
  2870. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2871. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2872. pbn_oxsemi_1_4000000 },
  2873. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2874. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2875. pbn_oxsemi_1_4000000 },
  2876. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2877. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2878. pbn_oxsemi_1_4000000 },
  2879. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2880. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2881. pbn_oxsemi_1_4000000 },
  2882. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2883. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2884. pbn_oxsemi_1_4000000 },
  2885. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2886. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2887. pbn_oxsemi_1_4000000 },
  2888. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2889. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2890. pbn_oxsemi_1_4000000 },
  2891. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2892. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2893. pbn_oxsemi_1_4000000 },
  2894. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2895. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2896. pbn_oxsemi_1_4000000 },
  2897. /*
  2898. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2899. */
  2900. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2901. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2902. pbn_oxsemi_1_4000000 },
  2903. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2904. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2905. pbn_oxsemi_2_4000000 },
  2906. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2907. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2908. pbn_oxsemi_4_4000000 },
  2909. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2910. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2911. pbn_oxsemi_8_4000000 },
  2912. /*
  2913. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  2914. */
  2915. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  2916. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  2917. pbn_oxsemi_2_4000000 },
  2918. /*
  2919. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2920. * from skokodyn@yahoo.com
  2921. */
  2922. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2923. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2924. pbn_sbsxrsio },
  2925. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2926. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2927. pbn_sbsxrsio },
  2928. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2929. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2930. pbn_sbsxrsio },
  2931. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2932. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2933. pbn_sbsxrsio },
  2934. /*
  2935. * Digitan DS560-558, from jimd@esoft.com
  2936. */
  2937. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2938. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2939. pbn_b1_1_115200 },
  2940. /*
  2941. * Titan Electronic cards
  2942. * The 400L and 800L have a custom setup quirk.
  2943. */
  2944. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2945. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2946. pbn_b0_1_921600 },
  2947. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2949. pbn_b0_2_921600 },
  2950. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_b0_4_921600 },
  2953. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_b0_4_921600 },
  2956. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b1_1_921600 },
  2959. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2961. pbn_b1_bt_2_921600 },
  2962. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2964. pbn_b0_bt_4_921600 },
  2965. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2967. pbn_b0_bt_8_921600 },
  2968. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_b4_bt_2_921600 },
  2971. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_b4_bt_4_921600 },
  2974. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_b4_bt_8_921600 },
  2977. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2979. pbn_b0_4_921600 },
  2980. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  2981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2982. pbn_b0_4_921600 },
  2983. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  2984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2985. pbn_b0_4_921600 },
  2986. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  2987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2988. pbn_oxsemi_1_4000000 },
  2989. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  2990. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2991. pbn_oxsemi_2_4000000 },
  2992. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  2993. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2994. pbn_oxsemi_4_4000000 },
  2995. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  2996. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2997. pbn_oxsemi_8_4000000 },
  2998. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  2999. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3000. pbn_oxsemi_2_4000000 },
  3001. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3002. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3003. pbn_oxsemi_2_4000000 },
  3004. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3006. pbn_b2_1_460800 },
  3007. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3008. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3009. pbn_b2_1_460800 },
  3010. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3011. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3012. pbn_b2_1_460800 },
  3013. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3014. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3015. pbn_b2_bt_2_921600 },
  3016. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3017. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3018. pbn_b2_bt_2_921600 },
  3019. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3020. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3021. pbn_b2_bt_2_921600 },
  3022. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3023. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3024. pbn_b2_bt_4_921600 },
  3025. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3026. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3027. pbn_b2_bt_4_921600 },
  3028. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3029. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3030. pbn_b2_bt_4_921600 },
  3031. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3032. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3033. pbn_b0_1_921600 },
  3034. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3035. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3036. pbn_b0_1_921600 },
  3037. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3038. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3039. pbn_b0_1_921600 },
  3040. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3041. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3042. pbn_b0_bt_2_921600 },
  3043. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3044. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3045. pbn_b0_bt_2_921600 },
  3046. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3047. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3048. pbn_b0_bt_2_921600 },
  3049. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3050. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3051. pbn_b0_bt_4_921600 },
  3052. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3053. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3054. pbn_b0_bt_4_921600 },
  3055. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3056. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3057. pbn_b0_bt_4_921600 },
  3058. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3059. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3060. pbn_b0_bt_8_921600 },
  3061. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3062. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3063. pbn_b0_bt_8_921600 },
  3064. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3065. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3066. pbn_b0_bt_8_921600 },
  3067. /*
  3068. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3069. */
  3070. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3071. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3072. 0, 0, pbn_computone_4 },
  3073. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3074. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3075. 0, 0, pbn_computone_8 },
  3076. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3077. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3078. 0, 0, pbn_computone_6 },
  3079. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3080. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3081. pbn_oxsemi },
  3082. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3083. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3084. pbn_b0_bt_1_921600 },
  3085. /*
  3086. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3087. */
  3088. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3089. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3090. pbn_b0_bt_8_115200 },
  3091. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3092. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3093. pbn_b0_bt_8_115200 },
  3094. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3095. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3096. pbn_b0_bt_2_115200 },
  3097. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3098. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3099. pbn_b0_bt_2_115200 },
  3100. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3101. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3102. pbn_b0_bt_2_115200 },
  3103. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3104. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3105. pbn_b0_bt_2_115200 },
  3106. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3107. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3108. pbn_b0_bt_2_115200 },
  3109. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3111. pbn_b0_bt_4_460800 },
  3112. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3113. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3114. pbn_b0_bt_4_460800 },
  3115. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3117. pbn_b0_bt_2_460800 },
  3118. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3119. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3120. pbn_b0_bt_2_460800 },
  3121. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3122. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3123. pbn_b0_bt_2_460800 },
  3124. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3125. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3126. pbn_b0_bt_1_115200 },
  3127. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3128. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3129. pbn_b0_bt_1_460800 },
  3130. /*
  3131. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3132. * Cards are identified by their subsystem vendor IDs, which
  3133. * (in hex) match the model number.
  3134. *
  3135. * Note that JC140x are RS422/485 cards which require ox950
  3136. * ACR = 0x10, and as such are not currently fully supported.
  3137. */
  3138. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3139. 0x1204, 0x0004, 0, 0,
  3140. pbn_b0_4_921600 },
  3141. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3142. 0x1208, 0x0004, 0, 0,
  3143. pbn_b0_4_921600 },
  3144. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3145. 0x1402, 0x0002, 0, 0,
  3146. pbn_b0_2_921600 }, */
  3147. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3148. 0x1404, 0x0004, 0, 0,
  3149. pbn_b0_4_921600 }, */
  3150. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3151. 0x1208, 0x0004, 0, 0,
  3152. pbn_b0_4_921600 },
  3153. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3154. 0x1204, 0x0004, 0, 0,
  3155. pbn_b0_4_921600 },
  3156. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3157. 0x1208, 0x0004, 0, 0,
  3158. pbn_b0_4_921600 },
  3159. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3160. 0x1208, 0x0004, 0, 0,
  3161. pbn_b0_4_921600 },
  3162. /*
  3163. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3164. */
  3165. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3167. pbn_b1_1_1382400 },
  3168. /*
  3169. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3170. */
  3171. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3173. pbn_b1_1_1382400 },
  3174. /*
  3175. * RAStel 2 port modem, gerg@moreton.com.au
  3176. */
  3177. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3179. pbn_b2_bt_2_115200 },
  3180. /*
  3181. * EKF addition for i960 Boards form EKF with serial port
  3182. */
  3183. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3184. 0xE4BF, PCI_ANY_ID, 0, 0,
  3185. pbn_intel_i960 },
  3186. /*
  3187. * Xircom Cardbus/Ethernet combos
  3188. */
  3189. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3191. pbn_b0_1_115200 },
  3192. /*
  3193. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3194. */
  3195. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3197. pbn_b0_1_115200 },
  3198. /*
  3199. * Untested PCI modems, sent in from various folks...
  3200. */
  3201. /*
  3202. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3203. */
  3204. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3205. 0x1048, 0x1500, 0, 0,
  3206. pbn_b1_1_115200 },
  3207. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3208. 0xFF00, 0, 0, 0,
  3209. pbn_sgi_ioc3 },
  3210. /*
  3211. * HP Diva card
  3212. */
  3213. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3214. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3215. pbn_b1_1_115200 },
  3216. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3218. pbn_b0_5_115200 },
  3219. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3220. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3221. pbn_b2_1_115200 },
  3222. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3224. pbn_b3_2_115200 },
  3225. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3226. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3227. pbn_b3_4_115200 },
  3228. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3230. pbn_b3_8_115200 },
  3231. /*
  3232. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3233. */
  3234. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3235. PCI_ANY_ID, PCI_ANY_ID,
  3236. 0,
  3237. 0, pbn_exar_XR17C152 },
  3238. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3239. PCI_ANY_ID, PCI_ANY_ID,
  3240. 0,
  3241. 0, pbn_exar_XR17C154 },
  3242. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3243. PCI_ANY_ID, PCI_ANY_ID,
  3244. 0,
  3245. 0, pbn_exar_XR17C158 },
  3246. /*
  3247. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3248. */
  3249. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3250. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3251. pbn_b0_1_115200 },
  3252. /*
  3253. * ITE
  3254. */
  3255. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3256. PCI_ANY_ID, PCI_ANY_ID,
  3257. 0, 0,
  3258. pbn_b1_bt_1_115200 },
  3259. /*
  3260. * IntaShield IS-200
  3261. */
  3262. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3263. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3264. pbn_b2_2_115200 },
  3265. /*
  3266. * IntaShield IS-400
  3267. */
  3268. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3269. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3270. pbn_b2_4_115200 },
  3271. /*
  3272. * Perle PCI-RAS cards
  3273. */
  3274. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3275. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3276. 0, 0, pbn_b2_4_921600 },
  3277. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3278. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3279. 0, 0, pbn_b2_8_921600 },
  3280. /*
  3281. * Mainpine series cards: Fairly standard layout but fools
  3282. * parts of the autodetect in some cases and uses otherwise
  3283. * unmatched communications subclasses in the PCI Express case
  3284. */
  3285. { /* RockForceDUO */
  3286. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3287. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3288. 0, 0, pbn_b0_2_115200 },
  3289. { /* RockForceQUATRO */
  3290. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3291. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3292. 0, 0, pbn_b0_4_115200 },
  3293. { /* RockForceDUO+ */
  3294. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3295. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3296. 0, 0, pbn_b0_2_115200 },
  3297. { /* RockForceQUATRO+ */
  3298. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3299. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3300. 0, 0, pbn_b0_4_115200 },
  3301. { /* RockForce+ */
  3302. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3303. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3304. 0, 0, pbn_b0_2_115200 },
  3305. { /* RockForce+ */
  3306. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3307. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3308. 0, 0, pbn_b0_4_115200 },
  3309. { /* RockForceOCTO+ */
  3310. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3311. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3312. 0, 0, pbn_b0_8_115200 },
  3313. { /* RockForceDUO+ */
  3314. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3315. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3316. 0, 0, pbn_b0_2_115200 },
  3317. { /* RockForceQUARTRO+ */
  3318. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3319. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3320. 0, 0, pbn_b0_4_115200 },
  3321. { /* RockForceOCTO+ */
  3322. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3323. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3324. 0, 0, pbn_b0_8_115200 },
  3325. { /* RockForceD1 */
  3326. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3327. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3328. 0, 0, pbn_b0_1_115200 },
  3329. { /* RockForceF1 */
  3330. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3331. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3332. 0, 0, pbn_b0_1_115200 },
  3333. { /* RockForceD2 */
  3334. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3335. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3336. 0, 0, pbn_b0_2_115200 },
  3337. { /* RockForceF2 */
  3338. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3339. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3340. 0, 0, pbn_b0_2_115200 },
  3341. { /* RockForceD4 */
  3342. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3343. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3344. 0, 0, pbn_b0_4_115200 },
  3345. { /* RockForceF4 */
  3346. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3347. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3348. 0, 0, pbn_b0_4_115200 },
  3349. { /* RockForceD8 */
  3350. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3351. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3352. 0, 0, pbn_b0_8_115200 },
  3353. { /* RockForceF8 */
  3354. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3355. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3356. 0, 0, pbn_b0_8_115200 },
  3357. { /* IQ Express D1 */
  3358. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3359. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3360. 0, 0, pbn_b0_1_115200 },
  3361. { /* IQ Express F1 */
  3362. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3363. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3364. 0, 0, pbn_b0_1_115200 },
  3365. { /* IQ Express D2 */
  3366. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3367. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3368. 0, 0, pbn_b0_2_115200 },
  3369. { /* IQ Express F2 */
  3370. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3371. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3372. 0, 0, pbn_b0_2_115200 },
  3373. { /* IQ Express D4 */
  3374. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3375. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3376. 0, 0, pbn_b0_4_115200 },
  3377. { /* IQ Express F4 */
  3378. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3379. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3380. 0, 0, pbn_b0_4_115200 },
  3381. { /* IQ Express D8 */
  3382. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3383. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3384. 0, 0, pbn_b0_8_115200 },
  3385. { /* IQ Express F8 */
  3386. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3387. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3388. 0, 0, pbn_b0_8_115200 },
  3389. /*
  3390. * PA Semi PA6T-1682M on-chip UART
  3391. */
  3392. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3393. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3394. pbn_pasemi_1682M },
  3395. /*
  3396. * National Instruments
  3397. */
  3398. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3400. pbn_b1_16_115200 },
  3401. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3403. pbn_b1_8_115200 },
  3404. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3405. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3406. pbn_b1_bt_4_115200 },
  3407. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3409. pbn_b1_bt_2_115200 },
  3410. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3412. pbn_b1_bt_4_115200 },
  3413. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3414. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3415. pbn_b1_bt_2_115200 },
  3416. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3417. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3418. pbn_b1_16_115200 },
  3419. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3420. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3421. pbn_b1_8_115200 },
  3422. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3423. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3424. pbn_b1_bt_4_115200 },
  3425. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3426. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3427. pbn_b1_bt_2_115200 },
  3428. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3429. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3430. pbn_b1_bt_4_115200 },
  3431. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3432. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3433. pbn_b1_bt_2_115200 },
  3434. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3435. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3436. pbn_ni8430_2 },
  3437. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3438. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3439. pbn_ni8430_2 },
  3440. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3441. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3442. pbn_ni8430_4 },
  3443. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3444. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3445. pbn_ni8430_4 },
  3446. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3447. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3448. pbn_ni8430_8 },
  3449. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3451. pbn_ni8430_8 },
  3452. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3454. pbn_ni8430_16 },
  3455. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3457. pbn_ni8430_16 },
  3458. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3460. pbn_ni8430_2 },
  3461. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3463. pbn_ni8430_2 },
  3464. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3466. pbn_ni8430_4 },
  3467. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3469. pbn_ni8430_4 },
  3470. /*
  3471. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3472. */
  3473. { PCI_VENDOR_ID_ADDIDATA,
  3474. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3475. PCI_ANY_ID,
  3476. PCI_ANY_ID,
  3477. 0,
  3478. 0,
  3479. pbn_b0_4_115200 },
  3480. { PCI_VENDOR_ID_ADDIDATA,
  3481. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3482. PCI_ANY_ID,
  3483. PCI_ANY_ID,
  3484. 0,
  3485. 0,
  3486. pbn_b0_2_115200 },
  3487. { PCI_VENDOR_ID_ADDIDATA,
  3488. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3489. PCI_ANY_ID,
  3490. PCI_ANY_ID,
  3491. 0,
  3492. 0,
  3493. pbn_b0_1_115200 },
  3494. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3495. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3496. PCI_ANY_ID,
  3497. PCI_ANY_ID,
  3498. 0,
  3499. 0,
  3500. pbn_b1_8_115200 },
  3501. { PCI_VENDOR_ID_ADDIDATA,
  3502. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3503. PCI_ANY_ID,
  3504. PCI_ANY_ID,
  3505. 0,
  3506. 0,
  3507. pbn_b0_4_115200 },
  3508. { PCI_VENDOR_ID_ADDIDATA,
  3509. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3510. PCI_ANY_ID,
  3511. PCI_ANY_ID,
  3512. 0,
  3513. 0,
  3514. pbn_b0_2_115200 },
  3515. { PCI_VENDOR_ID_ADDIDATA,
  3516. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3517. PCI_ANY_ID,
  3518. PCI_ANY_ID,
  3519. 0,
  3520. 0,
  3521. pbn_b0_1_115200 },
  3522. { PCI_VENDOR_ID_ADDIDATA,
  3523. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3524. PCI_ANY_ID,
  3525. PCI_ANY_ID,
  3526. 0,
  3527. 0,
  3528. pbn_b0_4_115200 },
  3529. { PCI_VENDOR_ID_ADDIDATA,
  3530. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3531. PCI_ANY_ID,
  3532. PCI_ANY_ID,
  3533. 0,
  3534. 0,
  3535. pbn_b0_2_115200 },
  3536. { PCI_VENDOR_ID_ADDIDATA,
  3537. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3538. PCI_ANY_ID,
  3539. PCI_ANY_ID,
  3540. 0,
  3541. 0,
  3542. pbn_b0_1_115200 },
  3543. { PCI_VENDOR_ID_ADDIDATA,
  3544. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3545. PCI_ANY_ID,
  3546. PCI_ANY_ID,
  3547. 0,
  3548. 0,
  3549. pbn_b0_8_115200 },
  3550. { PCI_VENDOR_ID_ADDIDATA,
  3551. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3552. PCI_ANY_ID,
  3553. PCI_ANY_ID,
  3554. 0,
  3555. 0,
  3556. pbn_ADDIDATA_PCIe_4_3906250 },
  3557. { PCI_VENDOR_ID_ADDIDATA,
  3558. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3559. PCI_ANY_ID,
  3560. PCI_ANY_ID,
  3561. 0,
  3562. 0,
  3563. pbn_ADDIDATA_PCIe_2_3906250 },
  3564. { PCI_VENDOR_ID_ADDIDATA,
  3565. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3566. PCI_ANY_ID,
  3567. PCI_ANY_ID,
  3568. 0,
  3569. 0,
  3570. pbn_ADDIDATA_PCIe_1_3906250 },
  3571. { PCI_VENDOR_ID_ADDIDATA,
  3572. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3573. PCI_ANY_ID,
  3574. PCI_ANY_ID,
  3575. 0,
  3576. 0,
  3577. pbn_ADDIDATA_PCIe_8_3906250 },
  3578. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3579. PCI_VENDOR_ID_IBM, 0x0299,
  3580. 0, 0, pbn_b0_bt_2_115200 },
  3581. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3582. 0xA000, 0x1000,
  3583. 0, 0, pbn_b0_1_115200 },
  3584. /* the 9901 is a rebranded 9912 */
  3585. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3586. 0xA000, 0x1000,
  3587. 0, 0, pbn_b0_1_115200 },
  3588. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3589. 0xA000, 0x1000,
  3590. 0, 0, pbn_b0_1_115200 },
  3591. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3592. 0xA000, 0x1000,
  3593. 0, 0, pbn_b0_1_115200 },
  3594. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3595. 0xA000, 0x1000,
  3596. 0, 0, pbn_b0_1_115200 },
  3597. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3598. 0xA000, 0x3002,
  3599. 0, 0, pbn_NETMOS9900_2s_115200 },
  3600. /*
  3601. * Best Connectivity PCI Multi I/O cards
  3602. */
  3603. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3604. 0xA000, 0x1000,
  3605. 0, 0, pbn_b0_1_115200 },
  3606. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3607. 0xA000, 0x3004,
  3608. 0, 0, pbn_b0_bt_4_115200 },
  3609. /* Intel CE4100 */
  3610. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3612. pbn_ce4100_1_115200 },
  3613. /*
  3614. * Cronyx Omega PCI
  3615. */
  3616. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3617. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3618. pbn_omegapci },
  3619. /*
  3620. * These entries match devices with class COMMUNICATION_SERIAL,
  3621. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3622. */
  3623. { PCI_ANY_ID, PCI_ANY_ID,
  3624. PCI_ANY_ID, PCI_ANY_ID,
  3625. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3626. 0xffff00, pbn_default },
  3627. { PCI_ANY_ID, PCI_ANY_ID,
  3628. PCI_ANY_ID, PCI_ANY_ID,
  3629. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3630. 0xffff00, pbn_default },
  3631. { PCI_ANY_ID, PCI_ANY_ID,
  3632. PCI_ANY_ID, PCI_ANY_ID,
  3633. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3634. 0xffff00, pbn_default },
  3635. { 0, }
  3636. };
  3637. static struct pci_driver serial_pci_driver = {
  3638. .name = "serial",
  3639. .probe = pciserial_init_one,
  3640. .remove = __devexit_p(pciserial_remove_one),
  3641. #ifdef CONFIG_PM
  3642. .suspend = pciserial_suspend_one,
  3643. .resume = pciserial_resume_one,
  3644. #endif
  3645. .id_table = serial_pci_tbl,
  3646. };
  3647. static int __init serial8250_pci_init(void)
  3648. {
  3649. return pci_register_driver(&serial_pci_driver);
  3650. }
  3651. static void __exit serial8250_pci_exit(void)
  3652. {
  3653. pci_unregister_driver(&serial_pci_driver);
  3654. }
  3655. module_init(serial8250_pci_init);
  3656. module_exit(serial8250_pci_exit);
  3657. MODULE_LICENSE("GPL");
  3658. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3659. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);