pwm-tiecap.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * ECAP PWM driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <linux/err.h>
  24. #include <linux/clk.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/pwm.h>
  27. /* ECAP registers and bits definitions */
  28. #define CAP1 0x08
  29. #define CAP2 0x0C
  30. #define CAP3 0x10
  31. #define CAP4 0x14
  32. #define ECCTL2 0x2A
  33. #define ECCTL2_APWM_POL_LOW BIT(10)
  34. #define ECCTL2_APWM_MODE BIT(9)
  35. #define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
  36. #define ECCTL2_TSCTR_FREERUN BIT(4)
  37. struct ecap_pwm_chip {
  38. struct pwm_chip chip;
  39. unsigned int clk_rate;
  40. void __iomem *mmio_base;
  41. };
  42. static inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
  43. {
  44. return container_of(chip, struct ecap_pwm_chip, chip);
  45. }
  46. /*
  47. * period_ns = 10^9 * period_cycles / PWM_CLK_RATE
  48. * duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
  49. */
  50. static int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  51. int duty_ns, int period_ns)
  52. {
  53. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  54. unsigned long long c;
  55. unsigned long period_cycles, duty_cycles;
  56. unsigned int reg_val;
  57. if (period_ns > NSEC_PER_SEC)
  58. return -ERANGE;
  59. c = pc->clk_rate;
  60. c = c * period_ns;
  61. do_div(c, NSEC_PER_SEC);
  62. period_cycles = (unsigned long)c;
  63. if (period_cycles < 1) {
  64. period_cycles = 1;
  65. duty_cycles = 1;
  66. } else {
  67. c = pc->clk_rate;
  68. c = c * duty_ns;
  69. do_div(c, NSEC_PER_SEC);
  70. duty_cycles = (unsigned long)c;
  71. }
  72. pm_runtime_get_sync(pc->chip.dev);
  73. reg_val = readw(pc->mmio_base + ECCTL2);
  74. /* Configure APWM mode & disable sync option */
  75. reg_val |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
  76. writew(reg_val, pc->mmio_base + ECCTL2);
  77. if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
  78. /* Update active registers if not running */
  79. writel(duty_cycles, pc->mmio_base + CAP2);
  80. writel(period_cycles, pc->mmio_base + CAP1);
  81. } else {
  82. /*
  83. * Update shadow registers to configure period and
  84. * compare values. This helps current PWM period to
  85. * complete on reconfiguring
  86. */
  87. writel(duty_cycles, pc->mmio_base + CAP4);
  88. writel(period_cycles, pc->mmio_base + CAP3);
  89. }
  90. if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
  91. reg_val = readw(pc->mmio_base + ECCTL2);
  92. /* Disable APWM mode to put APWM output Low */
  93. reg_val &= ~ECCTL2_APWM_MODE;
  94. writew(reg_val, pc->mmio_base + ECCTL2);
  95. }
  96. pm_runtime_put_sync(pc->chip.dev);
  97. return 0;
  98. }
  99. static int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
  100. enum pwm_polarity polarity)
  101. {
  102. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  103. unsigned short reg_val;
  104. pm_runtime_get_sync(pc->chip.dev);
  105. reg_val = readw(pc->mmio_base + ECCTL2);
  106. if (polarity == PWM_POLARITY_INVERSED)
  107. /* Duty cycle defines LOW period of PWM */
  108. reg_val |= ECCTL2_APWM_POL_LOW;
  109. else
  110. /* Duty cycle defines HIGH period of PWM */
  111. reg_val &= ~ECCTL2_APWM_POL_LOW;
  112. writew(reg_val, pc->mmio_base + ECCTL2);
  113. pm_runtime_put_sync(pc->chip.dev);
  114. return 0;
  115. }
  116. static int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  117. {
  118. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  119. unsigned int reg_val;
  120. /* Leave clock enabled on enabling PWM */
  121. pm_runtime_get_sync(pc->chip.dev);
  122. /*
  123. * Enable 'Free run Time stamp counter mode' to start counter
  124. * and 'APWM mode' to enable APWM output
  125. */
  126. reg_val = readw(pc->mmio_base + ECCTL2);
  127. reg_val |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
  128. writew(reg_val, pc->mmio_base + ECCTL2);
  129. return 0;
  130. }
  131. static void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  132. {
  133. struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
  134. unsigned int reg_val;
  135. /*
  136. * Disable 'Free run Time stamp counter mode' to stop counter
  137. * and 'APWM mode' to put APWM output to low
  138. */
  139. reg_val = readw(pc->mmio_base + ECCTL2);
  140. reg_val &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
  141. writew(reg_val, pc->mmio_base + ECCTL2);
  142. /* Disable clock on PWM disable */
  143. pm_runtime_put_sync(pc->chip.dev);
  144. }
  145. static void ecap_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  146. {
  147. if (test_bit(PWMF_ENABLED, &pwm->flags)) {
  148. dev_warn(chip->dev, "Removing PWM device without disabling\n");
  149. pm_runtime_put_sync(chip->dev);
  150. }
  151. }
  152. static const struct pwm_ops ecap_pwm_ops = {
  153. .free = ecap_pwm_free,
  154. .config = ecap_pwm_config,
  155. .set_polarity = ecap_pwm_set_polarity,
  156. .enable = ecap_pwm_enable,
  157. .disable = ecap_pwm_disable,
  158. .owner = THIS_MODULE,
  159. };
  160. static int ecap_pwm_probe(struct platform_device *pdev)
  161. {
  162. int ret;
  163. struct resource *r;
  164. struct clk *clk;
  165. struct ecap_pwm_chip *pc;
  166. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  167. if (!pc) {
  168. dev_err(&pdev->dev, "failed to allocate memory\n");
  169. return -ENOMEM;
  170. }
  171. clk = devm_clk_get(&pdev->dev, "fck");
  172. if (IS_ERR(clk)) {
  173. dev_err(&pdev->dev, "failed to get clock\n");
  174. return PTR_ERR(clk);
  175. }
  176. pc->clk_rate = clk_get_rate(clk);
  177. if (!pc->clk_rate) {
  178. dev_err(&pdev->dev, "failed to get clock rate\n");
  179. return -EINVAL;
  180. }
  181. pc->chip.dev = &pdev->dev;
  182. pc->chip.ops = &ecap_pwm_ops;
  183. pc->chip.base = -1;
  184. pc->chip.npwm = 1;
  185. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  186. if (!r) {
  187. dev_err(&pdev->dev, "no memory resource defined\n");
  188. return -ENODEV;
  189. }
  190. pc->mmio_base = devm_request_and_ioremap(&pdev->dev, r);
  191. if (!pc->mmio_base)
  192. return -EADDRNOTAVAIL;
  193. ret = pwmchip_add(&pc->chip);
  194. if (ret < 0) {
  195. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  196. return ret;
  197. }
  198. pm_runtime_enable(&pdev->dev);
  199. platform_set_drvdata(pdev, pc);
  200. return 0;
  201. }
  202. static int ecap_pwm_remove(struct platform_device *pdev)
  203. {
  204. struct ecap_pwm_chip *pc = platform_get_drvdata(pdev);
  205. pm_runtime_put_sync(&pdev->dev);
  206. pm_runtime_disable(&pdev->dev);
  207. return pwmchip_remove(&pc->chip);
  208. }
  209. static struct platform_driver ecap_pwm_driver = {
  210. .driver = {
  211. .name = "ecap",
  212. },
  213. .probe = ecap_pwm_probe,
  214. .remove = ecap_pwm_remove,
  215. };
  216. module_platform_driver(ecap_pwm_driver);
  217. MODULE_DESCRIPTION("ECAP PWM driver");
  218. MODULE_AUTHOR("Texas Instruments");
  219. MODULE_LICENSE("GPL");