nouveau_drv.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. spinlock_t lock;
  43. struct list_head channels;
  44. struct nouveau_vm *vm;
  45. };
  46. static inline struct nouveau_fpriv *
  47. nouveau_fpriv(struct drm_file *file_priv)
  48. {
  49. return file_priv ? file_priv->driver_priv : NULL;
  50. }
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. #include "nouveau_drm.h"
  53. #include "nouveau_reg.h"
  54. #include "nouveau_bios.h"
  55. #include "nouveau_util.h"
  56. struct nouveau_grctx;
  57. struct nouveau_mem;
  58. #include "nouveau_vm.h"
  59. #define MAX_NUM_DCB_ENTRIES 16
  60. #define NOUVEAU_MAX_CHANNEL_NR 128
  61. #define NOUVEAU_MAX_TILE_NR 15
  62. struct nouveau_mem {
  63. struct drm_device *dev;
  64. struct nouveau_vma bar_vma;
  65. struct nouveau_vma vma[2];
  66. u8 page_shift;
  67. struct drm_mm_node *tag;
  68. struct list_head regions;
  69. dma_addr_t *pages;
  70. u32 memtype;
  71. u64 offset;
  72. u64 size;
  73. };
  74. struct nouveau_tile_reg {
  75. bool used;
  76. uint32_t addr;
  77. uint32_t limit;
  78. uint32_t pitch;
  79. uint32_t zcomp;
  80. struct drm_mm_node *tag_mem;
  81. struct nouveau_fence *fence;
  82. };
  83. struct nouveau_bo {
  84. struct ttm_buffer_object bo;
  85. struct ttm_placement placement;
  86. u32 valid_domains;
  87. u32 placements[3];
  88. u32 busy_placements[3];
  89. struct ttm_bo_kmap_obj kmap;
  90. struct list_head head;
  91. /* protected by ttm_bo_reserve() */
  92. struct drm_file *reserved_by;
  93. struct list_head entry;
  94. int pbbo_index;
  95. bool validate_mapped;
  96. struct nouveau_channel *channel;
  97. struct list_head vma_list;
  98. unsigned page_shift;
  99. uint32_t tile_mode;
  100. uint32_t tile_flags;
  101. struct nouveau_tile_reg *tile;
  102. struct drm_gem_object *gem;
  103. int pin_refcnt;
  104. };
  105. #define nouveau_bo_tile_layout(nvbo) \
  106. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  107. static inline struct nouveau_bo *
  108. nouveau_bo(struct ttm_buffer_object *bo)
  109. {
  110. return container_of(bo, struct nouveau_bo, bo);
  111. }
  112. static inline struct nouveau_bo *
  113. nouveau_gem_object(struct drm_gem_object *gem)
  114. {
  115. return gem ? gem->driver_private : NULL;
  116. }
  117. /* TODO: submit equivalent to TTM generic API upstream? */
  118. static inline void __iomem *
  119. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  120. {
  121. bool is_iomem;
  122. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  123. &nvbo->kmap, &is_iomem);
  124. WARN_ON_ONCE(ioptr && !is_iomem);
  125. return ioptr;
  126. }
  127. enum nouveau_flags {
  128. NV_NFORCE = 0x10000000,
  129. NV_NFORCE2 = 0x20000000
  130. };
  131. #define NVOBJ_ENGINE_SW 0
  132. #define NVOBJ_ENGINE_GR 1
  133. #define NVOBJ_ENGINE_CRYPT 2
  134. #define NVOBJ_ENGINE_COPY0 3
  135. #define NVOBJ_ENGINE_COPY1 4
  136. #define NVOBJ_ENGINE_MPEG 5
  137. #define NVOBJ_ENGINE_DISPLAY 15
  138. #define NVOBJ_ENGINE_NR 16
  139. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  140. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  141. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  142. #define NVOBJ_FLAG_VM (1 << 3)
  143. #define NVOBJ_FLAG_VM_USER (1 << 4)
  144. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  145. struct nouveau_gpuobj {
  146. struct drm_device *dev;
  147. struct kref refcount;
  148. struct list_head list;
  149. void *node;
  150. u32 *suspend;
  151. uint32_t flags;
  152. u32 size;
  153. u32 pinst; /* PRAMIN BAR offset */
  154. u32 cinst; /* Channel offset */
  155. u64 vinst; /* VRAM address */
  156. u64 linst; /* VM address */
  157. uint32_t engine;
  158. uint32_t class;
  159. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  160. void *priv;
  161. };
  162. struct nouveau_page_flip_state {
  163. struct list_head head;
  164. struct drm_pending_vblank_event *event;
  165. int crtc, bpp, pitch, x, y;
  166. uint64_t offset;
  167. };
  168. enum nouveau_channel_mutex_class {
  169. NOUVEAU_UCHANNEL_MUTEX,
  170. NOUVEAU_KCHANNEL_MUTEX
  171. };
  172. struct nouveau_channel {
  173. struct drm_device *dev;
  174. struct list_head list;
  175. int id;
  176. /* references to the channel data structure */
  177. struct kref ref;
  178. /* users of the hardware channel resources, the hardware
  179. * context will be kicked off when it reaches zero. */
  180. atomic_t users;
  181. struct mutex mutex;
  182. /* owner of this fifo */
  183. struct drm_file *file_priv;
  184. /* mapping of the fifo itself */
  185. struct drm_local_map *map;
  186. /* mapping of the regs controlling the fifo */
  187. void __iomem *user;
  188. uint32_t user_get;
  189. uint32_t user_put;
  190. /* Fencing */
  191. struct {
  192. /* lock protects the pending list only */
  193. spinlock_t lock;
  194. struct list_head pending;
  195. uint32_t sequence;
  196. uint32_t sequence_ack;
  197. atomic_t last_sequence_irq;
  198. struct nouveau_vma vma;
  199. } fence;
  200. /* DMA push buffer */
  201. struct nouveau_gpuobj *pushbuf;
  202. struct nouveau_bo *pushbuf_bo;
  203. struct nouveau_vma pushbuf_vma;
  204. uint32_t pushbuf_base;
  205. /* Notifier memory */
  206. struct nouveau_bo *notifier_bo;
  207. struct nouveau_vma notifier_vma;
  208. struct drm_mm notifier_heap;
  209. /* PFIFO context */
  210. struct nouveau_gpuobj *ramfc;
  211. struct nouveau_gpuobj *cache;
  212. void *fifo_priv;
  213. /* Execution engine contexts */
  214. void *engctx[NVOBJ_ENGINE_NR];
  215. /* NV50 VM */
  216. struct nouveau_vm *vm;
  217. struct nouveau_gpuobj *vm_pd;
  218. /* Objects */
  219. struct nouveau_gpuobj *ramin; /* Private instmem */
  220. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  221. struct nouveau_ramht *ramht; /* Hash table */
  222. /* GPU object info for stuff used in-kernel (mm_enabled) */
  223. uint32_t m2mf_ntfy;
  224. uint32_t vram_handle;
  225. uint32_t gart_handle;
  226. bool accel_done;
  227. /* Push buffer state (only for drm's channel on !mm_enabled) */
  228. struct {
  229. int max;
  230. int free;
  231. int cur;
  232. int put;
  233. /* access via pushbuf_bo */
  234. int ib_base;
  235. int ib_max;
  236. int ib_free;
  237. int ib_put;
  238. } dma;
  239. uint32_t sw_subchannel[8];
  240. struct nouveau_vma dispc_vma[2];
  241. struct {
  242. struct nouveau_gpuobj *vblsem;
  243. uint32_t vblsem_head;
  244. uint32_t vblsem_offset;
  245. uint32_t vblsem_rval;
  246. struct list_head vbl_wait;
  247. struct list_head flip;
  248. } nvsw;
  249. struct {
  250. bool active;
  251. char name[32];
  252. struct drm_info_list info;
  253. } debugfs;
  254. };
  255. struct nouveau_exec_engine {
  256. void (*destroy)(struct drm_device *, int engine);
  257. int (*init)(struct drm_device *, int engine);
  258. int (*fini)(struct drm_device *, int engine, bool suspend);
  259. int (*context_new)(struct nouveau_channel *, int engine);
  260. void (*context_del)(struct nouveau_channel *, int engine);
  261. int (*object_new)(struct nouveau_channel *, int engine,
  262. u32 handle, u16 class);
  263. void (*set_tile_region)(struct drm_device *dev, int i);
  264. void (*tlb_flush)(struct drm_device *, int engine);
  265. };
  266. struct nouveau_instmem_engine {
  267. void *priv;
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. int (*suspend)(struct drm_device *dev);
  271. void (*resume)(struct drm_device *dev);
  272. int (*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
  273. u32 size, u32 align);
  274. void (*put)(struct nouveau_gpuobj *);
  275. int (*map)(struct nouveau_gpuobj *);
  276. void (*unmap)(struct nouveau_gpuobj *);
  277. void (*flush)(struct drm_device *);
  278. };
  279. struct nouveau_mc_engine {
  280. int (*init)(struct drm_device *dev);
  281. void (*takedown)(struct drm_device *dev);
  282. };
  283. struct nouveau_timer_engine {
  284. int (*init)(struct drm_device *dev);
  285. void (*takedown)(struct drm_device *dev);
  286. uint64_t (*read)(struct drm_device *dev);
  287. };
  288. struct nouveau_fb_engine {
  289. int num_tiles;
  290. struct drm_mm tag_heap;
  291. void *priv;
  292. int (*init)(struct drm_device *dev);
  293. void (*takedown)(struct drm_device *dev);
  294. void (*init_tile_region)(struct drm_device *dev, int i,
  295. uint32_t addr, uint32_t size,
  296. uint32_t pitch, uint32_t flags);
  297. void (*set_tile_region)(struct drm_device *dev, int i);
  298. void (*free_tile_region)(struct drm_device *dev, int i);
  299. };
  300. struct nouveau_fifo_engine {
  301. void *priv;
  302. int channels;
  303. struct nouveau_gpuobj *playlist[2];
  304. int cur_playlist;
  305. int (*init)(struct drm_device *);
  306. void (*takedown)(struct drm_device *);
  307. void (*disable)(struct drm_device *);
  308. void (*enable)(struct drm_device *);
  309. bool (*reassign)(struct drm_device *, bool enable);
  310. bool (*cache_pull)(struct drm_device *dev, bool enable);
  311. int (*channel_id)(struct drm_device *);
  312. int (*create_context)(struct nouveau_channel *);
  313. void (*destroy_context)(struct nouveau_channel *);
  314. int (*load_context)(struct nouveau_channel *);
  315. int (*unload_context)(struct drm_device *);
  316. void (*tlb_flush)(struct drm_device *dev);
  317. };
  318. struct nouveau_display_engine {
  319. void *priv;
  320. int (*early_init)(struct drm_device *);
  321. void (*late_takedown)(struct drm_device *);
  322. int (*create)(struct drm_device *);
  323. int (*init)(struct drm_device *);
  324. void (*destroy)(struct drm_device *);
  325. };
  326. struct nouveau_gpio_engine {
  327. void *priv;
  328. int (*init)(struct drm_device *);
  329. void (*takedown)(struct drm_device *);
  330. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  331. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  332. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  333. void (*)(void *, int), void *);
  334. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  335. void (*)(void *, int), void *);
  336. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  337. };
  338. struct nouveau_pm_voltage_level {
  339. u32 voltage; /* microvolts */
  340. u8 vid;
  341. };
  342. struct nouveau_pm_voltage {
  343. bool supported;
  344. u8 version;
  345. u8 vid_mask;
  346. struct nouveau_pm_voltage_level *level;
  347. int nr_level;
  348. };
  349. struct nouveau_pm_memtiming {
  350. int id;
  351. u32 reg_100220;
  352. u32 reg_100224;
  353. u32 reg_100228;
  354. u32 reg_10022c;
  355. u32 reg_100230;
  356. u32 reg_100234;
  357. u32 reg_100238;
  358. u32 reg_10023c;
  359. u32 reg_100240;
  360. };
  361. #define NOUVEAU_PM_MAX_LEVEL 8
  362. struct nouveau_pm_level {
  363. struct device_attribute dev_attr;
  364. char name[32];
  365. int id;
  366. u32 core;
  367. u32 memory;
  368. u32 shader;
  369. u32 unk05;
  370. u32 unk0a;
  371. u32 volt_min; /* microvolts */
  372. u32 volt_max;
  373. u8 fanspeed;
  374. u16 memscript;
  375. struct nouveau_pm_memtiming *timing;
  376. };
  377. struct nouveau_pm_temp_sensor_constants {
  378. u16 offset_constant;
  379. s16 offset_mult;
  380. s16 offset_div;
  381. s16 slope_mult;
  382. s16 slope_div;
  383. };
  384. struct nouveau_pm_threshold_temp {
  385. s16 critical;
  386. s16 down_clock;
  387. s16 fan_boost;
  388. };
  389. struct nouveau_pm_memtimings {
  390. bool supported;
  391. struct nouveau_pm_memtiming *timing;
  392. int nr_timing;
  393. };
  394. struct nouveau_pm_engine {
  395. struct nouveau_pm_voltage voltage;
  396. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  397. int nr_perflvl;
  398. struct nouveau_pm_memtimings memtimings;
  399. struct nouveau_pm_temp_sensor_constants sensor_constants;
  400. struct nouveau_pm_threshold_temp threshold_temp;
  401. struct nouveau_pm_level boot;
  402. struct nouveau_pm_level *cur;
  403. struct device *hwmon;
  404. struct notifier_block acpi_nb;
  405. int (*clock_get)(struct drm_device *, u32 id);
  406. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  407. u32 id, int khz);
  408. void (*clock_set)(struct drm_device *, void *);
  409. int (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
  410. void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
  411. void (*clocks_set)(struct drm_device *, void *);
  412. int (*voltage_get)(struct drm_device *);
  413. int (*voltage_set)(struct drm_device *, int voltage);
  414. int (*fanspeed_get)(struct drm_device *);
  415. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  416. int (*temp_get)(struct drm_device *);
  417. };
  418. struct nouveau_vram_engine {
  419. struct nouveau_mm *mm;
  420. int (*init)(struct drm_device *);
  421. void (*takedown)(struct drm_device *dev);
  422. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  423. u32 type, struct nouveau_mem **);
  424. void (*put)(struct drm_device *, struct nouveau_mem **);
  425. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  426. };
  427. struct nouveau_engine {
  428. struct nouveau_instmem_engine instmem;
  429. struct nouveau_mc_engine mc;
  430. struct nouveau_timer_engine timer;
  431. struct nouveau_fb_engine fb;
  432. struct nouveau_fifo_engine fifo;
  433. struct nouveau_display_engine display;
  434. struct nouveau_gpio_engine gpio;
  435. struct nouveau_pm_engine pm;
  436. struct nouveau_vram_engine vram;
  437. };
  438. struct nouveau_pll_vals {
  439. union {
  440. struct {
  441. #ifdef __BIG_ENDIAN
  442. uint8_t N1, M1, N2, M2;
  443. #else
  444. uint8_t M1, N1, M2, N2;
  445. #endif
  446. };
  447. struct {
  448. uint16_t NM1, NM2;
  449. } __attribute__((packed));
  450. };
  451. int log2P;
  452. int refclk;
  453. };
  454. enum nv04_fp_display_regs {
  455. FP_DISPLAY_END,
  456. FP_TOTAL,
  457. FP_CRTC,
  458. FP_SYNC_START,
  459. FP_SYNC_END,
  460. FP_VALID_START,
  461. FP_VALID_END
  462. };
  463. struct nv04_crtc_reg {
  464. unsigned char MiscOutReg;
  465. uint8_t CRTC[0xa0];
  466. uint8_t CR58[0x10];
  467. uint8_t Sequencer[5];
  468. uint8_t Graphics[9];
  469. uint8_t Attribute[21];
  470. unsigned char DAC[768];
  471. /* PCRTC regs */
  472. uint32_t fb_start;
  473. uint32_t crtc_cfg;
  474. uint32_t cursor_cfg;
  475. uint32_t gpio_ext;
  476. uint32_t crtc_830;
  477. uint32_t crtc_834;
  478. uint32_t crtc_850;
  479. uint32_t crtc_eng_ctrl;
  480. /* PRAMDAC regs */
  481. uint32_t nv10_cursync;
  482. struct nouveau_pll_vals pllvals;
  483. uint32_t ramdac_gen_ctrl;
  484. uint32_t ramdac_630;
  485. uint32_t ramdac_634;
  486. uint32_t tv_setup;
  487. uint32_t tv_vtotal;
  488. uint32_t tv_vskew;
  489. uint32_t tv_vsync_delay;
  490. uint32_t tv_htotal;
  491. uint32_t tv_hskew;
  492. uint32_t tv_hsync_delay;
  493. uint32_t tv_hsync_delay2;
  494. uint32_t fp_horiz_regs[7];
  495. uint32_t fp_vert_regs[7];
  496. uint32_t dither;
  497. uint32_t fp_control;
  498. uint32_t dither_regs[6];
  499. uint32_t fp_debug_0;
  500. uint32_t fp_debug_1;
  501. uint32_t fp_debug_2;
  502. uint32_t fp_margin_color;
  503. uint32_t ramdac_8c0;
  504. uint32_t ramdac_a20;
  505. uint32_t ramdac_a24;
  506. uint32_t ramdac_a34;
  507. uint32_t ctv_regs[38];
  508. };
  509. struct nv04_output_reg {
  510. uint32_t output;
  511. int head;
  512. };
  513. struct nv04_mode_state {
  514. struct nv04_crtc_reg crtc_reg[2];
  515. uint32_t pllsel;
  516. uint32_t sel_clk;
  517. };
  518. enum nouveau_card_type {
  519. NV_04 = 0x00,
  520. NV_10 = 0x10,
  521. NV_20 = 0x20,
  522. NV_30 = 0x30,
  523. NV_40 = 0x40,
  524. NV_50 = 0x50,
  525. NV_C0 = 0xc0,
  526. };
  527. struct drm_nouveau_private {
  528. struct drm_device *dev;
  529. bool noaccel;
  530. /* the card type, takes NV_* as values */
  531. enum nouveau_card_type card_type;
  532. /* exact chipset, derived from NV_PMC_BOOT_0 */
  533. int chipset;
  534. int stepping;
  535. int flags;
  536. void __iomem *mmio;
  537. spinlock_t ramin_lock;
  538. void __iomem *ramin;
  539. u32 ramin_size;
  540. u32 ramin_base;
  541. bool ramin_available;
  542. struct drm_mm ramin_heap;
  543. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  544. struct list_head gpuobj_list;
  545. struct list_head classes;
  546. struct nouveau_bo *vga_ram;
  547. /* interrupt handling */
  548. void (*irq_handler[32])(struct drm_device *);
  549. bool msi_enabled;
  550. struct list_head vbl_waiting;
  551. struct {
  552. struct drm_global_reference mem_global_ref;
  553. struct ttm_bo_global_ref bo_global_ref;
  554. struct ttm_bo_device bdev;
  555. atomic_t validate_sequence;
  556. } ttm;
  557. struct {
  558. spinlock_t lock;
  559. struct drm_mm heap;
  560. struct nouveau_bo *bo;
  561. } fence;
  562. struct {
  563. spinlock_t lock;
  564. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  565. } channels;
  566. struct nouveau_engine engine;
  567. struct nouveau_channel *channel;
  568. /* For PFIFO and PGRAPH. */
  569. spinlock_t context_switch_lock;
  570. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  571. spinlock_t vm_lock;
  572. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  573. struct nouveau_ramht *ramht;
  574. struct nouveau_gpuobj *ramfc;
  575. struct nouveau_gpuobj *ramro;
  576. uint32_t ramin_rsvd_vram;
  577. struct {
  578. enum {
  579. NOUVEAU_GART_NONE = 0,
  580. NOUVEAU_GART_AGP, /* AGP */
  581. NOUVEAU_GART_PDMA, /* paged dma object */
  582. NOUVEAU_GART_HW /* on-chip gart/vm */
  583. } type;
  584. uint64_t aper_base;
  585. uint64_t aper_size;
  586. uint64_t aper_free;
  587. struct ttm_backend_func *func;
  588. struct {
  589. struct page *page;
  590. dma_addr_t addr;
  591. } dummy;
  592. struct nouveau_gpuobj *sg_ctxdma;
  593. } gart_info;
  594. /* nv10-nv40 tiling regions */
  595. struct {
  596. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  597. spinlock_t lock;
  598. } tile;
  599. /* VRAM/fb configuration */
  600. uint64_t vram_size;
  601. uint64_t vram_sys_base;
  602. uint64_t fb_phys;
  603. uint64_t fb_available_size;
  604. uint64_t fb_mappable_pages;
  605. uint64_t fb_aper_free;
  606. int fb_mtrr;
  607. /* BAR control (NV50-) */
  608. struct nouveau_vm *bar1_vm;
  609. struct nouveau_vm *bar3_vm;
  610. /* G8x/G9x virtual address space */
  611. struct nouveau_vm *chan_vm;
  612. struct nvbios vbios;
  613. struct nv04_mode_state mode_reg;
  614. struct nv04_mode_state saved_reg;
  615. uint32_t saved_vga_font[4][16384];
  616. uint32_t crtc_owner;
  617. uint32_t dac_users[4];
  618. struct backlight_device *backlight;
  619. struct {
  620. struct dentry *channel_root;
  621. } debugfs;
  622. struct nouveau_fbdev *nfbdev;
  623. struct apertures_struct *apertures;
  624. };
  625. static inline struct drm_nouveau_private *
  626. nouveau_private(struct drm_device *dev)
  627. {
  628. return dev->dev_private;
  629. }
  630. static inline struct drm_nouveau_private *
  631. nouveau_bdev(struct ttm_bo_device *bd)
  632. {
  633. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  634. }
  635. static inline int
  636. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  637. {
  638. struct nouveau_bo *prev;
  639. if (!pnvbo)
  640. return -EINVAL;
  641. prev = *pnvbo;
  642. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  643. if (prev) {
  644. struct ttm_buffer_object *bo = &prev->bo;
  645. ttm_bo_unref(&bo);
  646. }
  647. return 0;
  648. }
  649. /* nouveau_drv.c */
  650. extern int nouveau_agpmode;
  651. extern int nouveau_duallink;
  652. extern int nouveau_uscript_lvds;
  653. extern int nouveau_uscript_tmds;
  654. extern int nouveau_vram_pushbuf;
  655. extern int nouveau_vram_notify;
  656. extern int nouveau_fbpercrtc;
  657. extern int nouveau_tv_disable;
  658. extern char *nouveau_tv_norm;
  659. extern int nouveau_reg_debug;
  660. extern char *nouveau_vbios;
  661. extern int nouveau_ignorelid;
  662. extern int nouveau_nofbaccel;
  663. extern int nouveau_noaccel;
  664. extern int nouveau_force_post;
  665. extern int nouveau_override_conntype;
  666. extern char *nouveau_perflvl;
  667. extern int nouveau_perflvl_wr;
  668. extern int nouveau_msi;
  669. extern int nouveau_ctxfw;
  670. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  671. extern int nouveau_pci_resume(struct pci_dev *pdev);
  672. /* nouveau_state.c */
  673. extern int nouveau_open(struct drm_device *, struct drm_file *);
  674. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  675. extern void nouveau_postclose(struct drm_device *, struct drm_file *);
  676. extern int nouveau_load(struct drm_device *, unsigned long flags);
  677. extern int nouveau_firstopen(struct drm_device *);
  678. extern void nouveau_lastclose(struct drm_device *);
  679. extern int nouveau_unload(struct drm_device *);
  680. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  681. struct drm_file *);
  682. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  683. struct drm_file *);
  684. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  685. uint32_t reg, uint32_t mask, uint32_t val);
  686. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  687. uint32_t reg, uint32_t mask, uint32_t val);
  688. extern bool nouveau_wait_for_idle(struct drm_device *);
  689. extern int nouveau_card_init(struct drm_device *);
  690. /* nouveau_mem.c */
  691. extern int nouveau_mem_vram_init(struct drm_device *);
  692. extern void nouveau_mem_vram_fini(struct drm_device *);
  693. extern int nouveau_mem_gart_init(struct drm_device *);
  694. extern void nouveau_mem_gart_fini(struct drm_device *);
  695. extern int nouveau_mem_init_agp(struct drm_device *);
  696. extern int nouveau_mem_reset_agp(struct drm_device *);
  697. extern void nouveau_mem_close(struct drm_device *);
  698. extern int nouveau_mem_detect(struct drm_device *);
  699. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  700. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  701. struct drm_device *dev, uint32_t addr, uint32_t size,
  702. uint32_t pitch, uint32_t flags);
  703. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  704. struct nouveau_tile_reg *tile,
  705. struct nouveau_fence *fence);
  706. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  707. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  708. /* nouveau_notifier.c */
  709. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  710. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  711. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  712. int cout, uint32_t start, uint32_t end,
  713. uint32_t *offset);
  714. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  715. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  716. struct drm_file *);
  717. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  718. struct drm_file *);
  719. /* nouveau_channel.c */
  720. extern struct drm_ioctl_desc nouveau_ioctls[];
  721. extern int nouveau_max_ioctl;
  722. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  723. extern int nouveau_channel_alloc(struct drm_device *dev,
  724. struct nouveau_channel **chan,
  725. struct drm_file *file_priv,
  726. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  727. extern struct nouveau_channel *
  728. nouveau_channel_get_unlocked(struct nouveau_channel *);
  729. extern struct nouveau_channel *
  730. nouveau_channel_get(struct drm_file *, int id);
  731. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  732. extern void nouveau_channel_put(struct nouveau_channel **);
  733. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  734. struct nouveau_channel **pchan);
  735. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  736. /* nouveau_object.c */
  737. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  738. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  739. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  740. } while (0)
  741. #define NVOBJ_ENGINE_DEL(d, e) do { \
  742. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  743. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  744. } while (0)
  745. #define NVOBJ_CLASS(d, c, e) do { \
  746. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  747. if (ret) \
  748. return ret; \
  749. } while (0)
  750. #define NVOBJ_MTHD(d, c, m, e) do { \
  751. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  752. if (ret) \
  753. return ret; \
  754. } while (0)
  755. extern int nouveau_gpuobj_early_init(struct drm_device *);
  756. extern int nouveau_gpuobj_init(struct drm_device *);
  757. extern void nouveau_gpuobj_takedown(struct drm_device *);
  758. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  759. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  760. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  761. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  762. int (*exec)(struct nouveau_channel *,
  763. u32 class, u32 mthd, u32 data));
  764. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  765. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  766. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  767. uint32_t vram_h, uint32_t tt_h);
  768. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  769. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  770. uint32_t size, int align, uint32_t flags,
  771. struct nouveau_gpuobj **);
  772. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  773. struct nouveau_gpuobj **);
  774. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  775. u32 size, u32 flags,
  776. struct nouveau_gpuobj **);
  777. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  778. uint64_t offset, uint64_t size, int access,
  779. int target, struct nouveau_gpuobj **);
  780. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  781. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  782. u64 size, int target, int access, u32 type,
  783. u32 comp, struct nouveau_gpuobj **pobj);
  784. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  785. int class, u64 base, u64 size, int target,
  786. int access, u32 type, u32 comp);
  787. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  788. struct drm_file *);
  789. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  790. struct drm_file *);
  791. /* nouveau_irq.c */
  792. extern int nouveau_irq_init(struct drm_device *);
  793. extern void nouveau_irq_fini(struct drm_device *);
  794. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  795. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  796. void (*)(struct drm_device *));
  797. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  798. extern void nouveau_irq_preinstall(struct drm_device *);
  799. extern int nouveau_irq_postinstall(struct drm_device *);
  800. extern void nouveau_irq_uninstall(struct drm_device *);
  801. /* nouveau_sgdma.c */
  802. extern int nouveau_sgdma_init(struct drm_device *);
  803. extern void nouveau_sgdma_takedown(struct drm_device *);
  804. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  805. uint32_t offset);
  806. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  807. /* nouveau_debugfs.c */
  808. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  809. extern int nouveau_debugfs_init(struct drm_minor *);
  810. extern void nouveau_debugfs_takedown(struct drm_minor *);
  811. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  812. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  813. #else
  814. static inline int
  815. nouveau_debugfs_init(struct drm_minor *minor)
  816. {
  817. return 0;
  818. }
  819. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  820. {
  821. }
  822. static inline int
  823. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  824. {
  825. return 0;
  826. }
  827. static inline void
  828. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  829. {
  830. }
  831. #endif
  832. /* nouveau_dma.c */
  833. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  834. extern int nouveau_dma_init(struct nouveau_channel *);
  835. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  836. /* nouveau_acpi.c */
  837. #define ROM_BIOS_PAGE 4096
  838. #if defined(CONFIG_ACPI)
  839. void nouveau_register_dsm_handler(void);
  840. void nouveau_unregister_dsm_handler(void);
  841. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  842. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  843. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  844. #else
  845. static inline void nouveau_register_dsm_handler(void) {}
  846. static inline void nouveau_unregister_dsm_handler(void) {}
  847. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  848. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  849. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  850. #endif
  851. /* nouveau_backlight.c */
  852. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  853. extern int nouveau_backlight_init(struct drm_connector *);
  854. extern void nouveau_backlight_exit(struct drm_connector *);
  855. #else
  856. static inline int nouveau_backlight_init(struct drm_connector *dev)
  857. {
  858. return 0;
  859. }
  860. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  861. #endif
  862. /* nouveau_bios.c */
  863. extern int nouveau_bios_init(struct drm_device *);
  864. extern void nouveau_bios_takedown(struct drm_device *dev);
  865. extern int nouveau_run_vbios_init(struct drm_device *);
  866. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  867. struct dcb_entry *);
  868. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  869. enum dcb_gpio_tag);
  870. extern struct dcb_connector_table_entry *
  871. nouveau_bios_connector_entry(struct drm_device *, int index);
  872. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  873. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  874. struct pll_lims *);
  875. extern int nouveau_bios_run_display_table(struct drm_device *,
  876. struct dcb_entry *,
  877. uint32_t script, int pxclk);
  878. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  879. int *length);
  880. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  881. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  882. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  883. bool *dl, bool *if_is_24bit);
  884. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  885. int head, int pxclk);
  886. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  887. enum LVDS_script, int pxclk);
  888. /* nouveau_ttm.c */
  889. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  890. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  891. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  892. /* nouveau_dp.c */
  893. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  894. uint8_t *data, int data_nr);
  895. bool nouveau_dp_detect(struct drm_encoder *);
  896. bool nouveau_dp_link_train(struct drm_encoder *);
  897. /* nv04_fb.c */
  898. extern int nv04_fb_init(struct drm_device *);
  899. extern void nv04_fb_takedown(struct drm_device *);
  900. /* nv10_fb.c */
  901. extern int nv10_fb_init(struct drm_device *);
  902. extern void nv10_fb_takedown(struct drm_device *);
  903. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  904. uint32_t addr, uint32_t size,
  905. uint32_t pitch, uint32_t flags);
  906. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  907. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  908. /* nv30_fb.c */
  909. extern int nv30_fb_init(struct drm_device *);
  910. extern void nv30_fb_takedown(struct drm_device *);
  911. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  912. uint32_t addr, uint32_t size,
  913. uint32_t pitch, uint32_t flags);
  914. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  915. /* nv40_fb.c */
  916. extern int nv40_fb_init(struct drm_device *);
  917. extern void nv40_fb_takedown(struct drm_device *);
  918. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  919. /* nv50_fb.c */
  920. extern int nv50_fb_init(struct drm_device *);
  921. extern void nv50_fb_takedown(struct drm_device *);
  922. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  923. /* nvc0_fb.c */
  924. extern int nvc0_fb_init(struct drm_device *);
  925. extern void nvc0_fb_takedown(struct drm_device *);
  926. /* nv04_fifo.c */
  927. extern int nv04_fifo_init(struct drm_device *);
  928. extern void nv04_fifo_fini(struct drm_device *);
  929. extern void nv04_fifo_disable(struct drm_device *);
  930. extern void nv04_fifo_enable(struct drm_device *);
  931. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  932. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  933. extern int nv04_fifo_channel_id(struct drm_device *);
  934. extern int nv04_fifo_create_context(struct nouveau_channel *);
  935. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  936. extern int nv04_fifo_load_context(struct nouveau_channel *);
  937. extern int nv04_fifo_unload_context(struct drm_device *);
  938. extern void nv04_fifo_isr(struct drm_device *);
  939. /* nv10_fifo.c */
  940. extern int nv10_fifo_init(struct drm_device *);
  941. extern int nv10_fifo_channel_id(struct drm_device *);
  942. extern int nv10_fifo_create_context(struct nouveau_channel *);
  943. extern int nv10_fifo_load_context(struct nouveau_channel *);
  944. extern int nv10_fifo_unload_context(struct drm_device *);
  945. /* nv40_fifo.c */
  946. extern int nv40_fifo_init(struct drm_device *);
  947. extern int nv40_fifo_create_context(struct nouveau_channel *);
  948. extern int nv40_fifo_load_context(struct nouveau_channel *);
  949. extern int nv40_fifo_unload_context(struct drm_device *);
  950. /* nv50_fifo.c */
  951. extern int nv50_fifo_init(struct drm_device *);
  952. extern void nv50_fifo_takedown(struct drm_device *);
  953. extern int nv50_fifo_channel_id(struct drm_device *);
  954. extern int nv50_fifo_create_context(struct nouveau_channel *);
  955. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  956. extern int nv50_fifo_load_context(struct nouveau_channel *);
  957. extern int nv50_fifo_unload_context(struct drm_device *);
  958. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  959. /* nvc0_fifo.c */
  960. extern int nvc0_fifo_init(struct drm_device *);
  961. extern void nvc0_fifo_takedown(struct drm_device *);
  962. extern void nvc0_fifo_disable(struct drm_device *);
  963. extern void nvc0_fifo_enable(struct drm_device *);
  964. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  965. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  966. extern int nvc0_fifo_channel_id(struct drm_device *);
  967. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  968. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  969. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  970. extern int nvc0_fifo_unload_context(struct drm_device *);
  971. /* nv04_graph.c */
  972. extern int nv04_graph_create(struct drm_device *);
  973. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  974. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  975. u32 class, u32 mthd, u32 data);
  976. extern struct nouveau_bitfield nv04_graph_nsource[];
  977. /* nv10_graph.c */
  978. extern int nv10_graph_create(struct drm_device *);
  979. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  980. extern struct nouveau_bitfield nv10_graph_intr[];
  981. extern struct nouveau_bitfield nv10_graph_nstatus[];
  982. /* nv20_graph.c */
  983. extern int nv20_graph_create(struct drm_device *);
  984. /* nv40_graph.c */
  985. extern int nv40_graph_create(struct drm_device *);
  986. extern void nv40_grctx_init(struct nouveau_grctx *);
  987. /* nv50_graph.c */
  988. extern int nv50_graph_create(struct drm_device *);
  989. extern int nv50_grctx_init(struct nouveau_grctx *);
  990. extern struct nouveau_enum nv50_data_error_names[];
  991. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  992. /* nvc0_graph.c */
  993. extern int nvc0_graph_create(struct drm_device *);
  994. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  995. /* nv84_crypt.c */
  996. extern int nv84_crypt_create(struct drm_device *);
  997. /* nva3_copy.c */
  998. extern int nva3_copy_create(struct drm_device *dev);
  999. /* nvc0_copy.c */
  1000. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  1001. /* nv40_mpeg.c */
  1002. extern int nv40_mpeg_create(struct drm_device *dev);
  1003. /* nv50_mpeg.c */
  1004. extern int nv50_mpeg_create(struct drm_device *dev);
  1005. /* nv04_instmem.c */
  1006. extern int nv04_instmem_init(struct drm_device *);
  1007. extern void nv04_instmem_takedown(struct drm_device *);
  1008. extern int nv04_instmem_suspend(struct drm_device *);
  1009. extern void nv04_instmem_resume(struct drm_device *);
  1010. extern int nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1011. u32 size, u32 align);
  1012. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1013. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1014. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1015. extern void nv04_instmem_flush(struct drm_device *);
  1016. /* nv50_instmem.c */
  1017. extern int nv50_instmem_init(struct drm_device *);
  1018. extern void nv50_instmem_takedown(struct drm_device *);
  1019. extern int nv50_instmem_suspend(struct drm_device *);
  1020. extern void nv50_instmem_resume(struct drm_device *);
  1021. extern int nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
  1022. u32 size, u32 align);
  1023. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1024. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1025. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1026. extern void nv50_instmem_flush(struct drm_device *);
  1027. extern void nv84_instmem_flush(struct drm_device *);
  1028. /* nvc0_instmem.c */
  1029. extern int nvc0_instmem_init(struct drm_device *);
  1030. extern void nvc0_instmem_takedown(struct drm_device *);
  1031. extern int nvc0_instmem_suspend(struct drm_device *);
  1032. extern void nvc0_instmem_resume(struct drm_device *);
  1033. /* nv04_mc.c */
  1034. extern int nv04_mc_init(struct drm_device *);
  1035. extern void nv04_mc_takedown(struct drm_device *);
  1036. /* nv40_mc.c */
  1037. extern int nv40_mc_init(struct drm_device *);
  1038. extern void nv40_mc_takedown(struct drm_device *);
  1039. /* nv50_mc.c */
  1040. extern int nv50_mc_init(struct drm_device *);
  1041. extern void nv50_mc_takedown(struct drm_device *);
  1042. /* nv04_timer.c */
  1043. extern int nv04_timer_init(struct drm_device *);
  1044. extern uint64_t nv04_timer_read(struct drm_device *);
  1045. extern void nv04_timer_takedown(struct drm_device *);
  1046. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1047. unsigned long arg);
  1048. /* nv04_dac.c */
  1049. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1050. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1051. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1052. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1053. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1054. /* nv04_dfp.c */
  1055. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1056. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1057. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1058. int head, bool dl);
  1059. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1060. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1061. /* nv04_tv.c */
  1062. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1063. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1064. /* nv17_tv.c */
  1065. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1066. /* nv04_display.c */
  1067. extern int nv04_display_early_init(struct drm_device *);
  1068. extern void nv04_display_late_takedown(struct drm_device *);
  1069. extern int nv04_display_create(struct drm_device *);
  1070. extern int nv04_display_init(struct drm_device *);
  1071. extern void nv04_display_destroy(struct drm_device *);
  1072. /* nv04_crtc.c */
  1073. extern int nv04_crtc_create(struct drm_device *, int index);
  1074. /* nouveau_bo.c */
  1075. extern struct ttm_bo_driver nouveau_bo_driver;
  1076. extern int nouveau_bo_new(struct drm_device *, int size, int align,
  1077. uint32_t flags, uint32_t tile_mode,
  1078. uint32_t tile_flags, struct nouveau_bo **);
  1079. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1080. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1081. extern int nouveau_bo_map(struct nouveau_bo *);
  1082. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1083. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1084. uint32_t busy);
  1085. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1086. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1087. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1088. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1089. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1090. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1091. bool no_wait_reserve, bool no_wait_gpu);
  1092. extern struct nouveau_vma *
  1093. nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
  1094. extern int nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
  1095. struct nouveau_vma *);
  1096. extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);
  1097. /* nouveau_fence.c */
  1098. struct nouveau_fence;
  1099. extern int nouveau_fence_init(struct drm_device *);
  1100. extern void nouveau_fence_fini(struct drm_device *);
  1101. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1102. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1103. extern void nouveau_fence_update(struct nouveau_channel *);
  1104. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1105. bool emit);
  1106. extern int nouveau_fence_emit(struct nouveau_fence *);
  1107. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1108. void (*work)(void *priv, bool signalled),
  1109. void *priv);
  1110. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1111. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1112. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1113. extern int __nouveau_fence_flush(void *obj, void *arg);
  1114. extern void __nouveau_fence_unref(void **obj);
  1115. extern void *__nouveau_fence_ref(void *obj);
  1116. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1117. {
  1118. return __nouveau_fence_signalled(obj, NULL);
  1119. }
  1120. static inline int
  1121. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1122. {
  1123. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1124. }
  1125. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1126. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1127. {
  1128. return __nouveau_fence_flush(obj, NULL);
  1129. }
  1130. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1131. {
  1132. __nouveau_fence_unref((void **)obj);
  1133. }
  1134. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1135. {
  1136. return __nouveau_fence_ref(obj);
  1137. }
  1138. /* nouveau_gem.c */
  1139. extern int nouveau_gem_new(struct drm_device *, int size, int align,
  1140. uint32_t domain, uint32_t tile_mode,
  1141. uint32_t tile_flags, struct nouveau_bo **);
  1142. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1143. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1144. extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
  1145. extern void nouveau_gem_object_close(struct drm_gem_object *,
  1146. struct drm_file *);
  1147. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1148. struct drm_file *);
  1149. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1150. struct drm_file *);
  1151. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1152. struct drm_file *);
  1153. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1154. struct drm_file *);
  1155. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1156. struct drm_file *);
  1157. /* nouveau_display.c */
  1158. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1159. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1160. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1161. struct drm_pending_vblank_event *event);
  1162. int nouveau_finish_page_flip(struct nouveau_channel *,
  1163. struct nouveau_page_flip_state *);
  1164. /* nv10_gpio.c */
  1165. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1166. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1167. /* nv50_gpio.c */
  1168. int nv50_gpio_init(struct drm_device *dev);
  1169. void nv50_gpio_fini(struct drm_device *dev);
  1170. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1171. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1172. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1173. void (*)(void *, int), void *);
  1174. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1175. void (*)(void *, int), void *);
  1176. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1177. /* nv50_calc. */
  1178. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1179. int *N1, int *M1, int *N2, int *M2, int *P);
  1180. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1181. int clk, int *N, int *fN, int *M, int *P);
  1182. #ifndef ioread32_native
  1183. #ifdef __BIG_ENDIAN
  1184. #define ioread16_native ioread16be
  1185. #define iowrite16_native iowrite16be
  1186. #define ioread32_native ioread32be
  1187. #define iowrite32_native iowrite32be
  1188. #else /* def __BIG_ENDIAN */
  1189. #define ioread16_native ioread16
  1190. #define iowrite16_native iowrite16
  1191. #define ioread32_native ioread32
  1192. #define iowrite32_native iowrite32
  1193. #endif /* def __BIG_ENDIAN else */
  1194. #endif /* !ioread32_native */
  1195. /* channel control reg access */
  1196. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1197. {
  1198. return ioread32_native(chan->user + reg);
  1199. }
  1200. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1201. unsigned reg, u32 val)
  1202. {
  1203. iowrite32_native(val, chan->user + reg);
  1204. }
  1205. /* register access */
  1206. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1207. {
  1208. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1209. return ioread32_native(dev_priv->mmio + reg);
  1210. }
  1211. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1212. {
  1213. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1214. iowrite32_native(val, dev_priv->mmio + reg);
  1215. }
  1216. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1217. {
  1218. u32 tmp = nv_rd32(dev, reg);
  1219. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1220. return tmp;
  1221. }
  1222. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1223. {
  1224. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1225. return ioread8(dev_priv->mmio + reg);
  1226. }
  1227. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1228. {
  1229. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1230. iowrite8(val, dev_priv->mmio + reg);
  1231. }
  1232. #define nv_wait(dev, reg, mask, val) \
  1233. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1234. #define nv_wait_ne(dev, reg, mask, val) \
  1235. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1236. /* PRAMIN access */
  1237. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1238. {
  1239. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1240. return ioread32_native(dev_priv->ramin + offset);
  1241. }
  1242. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1243. {
  1244. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1245. iowrite32_native(val, dev_priv->ramin + offset);
  1246. }
  1247. /* object access */
  1248. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1249. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1250. /*
  1251. * Logging
  1252. * Argument d is (struct drm_device *).
  1253. */
  1254. #define NV_PRINTK(level, d, fmt, arg...) \
  1255. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1256. pci_name(d->pdev), ##arg)
  1257. #ifndef NV_DEBUG_NOTRACE
  1258. #define NV_DEBUG(d, fmt, arg...) do { \
  1259. if (drm_debug & DRM_UT_DRIVER) { \
  1260. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1261. __LINE__, ##arg); \
  1262. } \
  1263. } while (0)
  1264. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1265. if (drm_debug & DRM_UT_KMS) { \
  1266. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1267. __LINE__, ##arg); \
  1268. } \
  1269. } while (0)
  1270. #else
  1271. #define NV_DEBUG(d, fmt, arg...) do { \
  1272. if (drm_debug & DRM_UT_DRIVER) \
  1273. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1274. } while (0)
  1275. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1276. if (drm_debug & DRM_UT_KMS) \
  1277. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1278. } while (0)
  1279. #endif
  1280. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1281. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1282. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1283. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1284. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1285. /* nouveau_reg_debug bitmask */
  1286. enum {
  1287. NOUVEAU_REG_DEBUG_MC = 0x1,
  1288. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1289. NOUVEAU_REG_DEBUG_FB = 0x4,
  1290. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1291. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1292. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1293. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1294. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1295. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1296. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1297. };
  1298. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1299. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1300. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1301. } while (0)
  1302. static inline bool
  1303. nv_two_heads(struct drm_device *dev)
  1304. {
  1305. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1306. const int impl = dev->pci_device & 0x0ff0;
  1307. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1308. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1309. return true;
  1310. return false;
  1311. }
  1312. static inline bool
  1313. nv_gf4_disp_arch(struct drm_device *dev)
  1314. {
  1315. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1316. }
  1317. static inline bool
  1318. nv_two_reg_pll(struct drm_device *dev)
  1319. {
  1320. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1321. const int impl = dev->pci_device & 0x0ff0;
  1322. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1323. return true;
  1324. return false;
  1325. }
  1326. static inline bool
  1327. nv_match_device(struct drm_device *dev, unsigned device,
  1328. unsigned sub_vendor, unsigned sub_device)
  1329. {
  1330. return dev->pdev->device == device &&
  1331. dev->pdev->subsystem_vendor == sub_vendor &&
  1332. dev->pdev->subsystem_device == sub_device;
  1333. }
  1334. static inline void *
  1335. nv_engine(struct drm_device *dev, int engine)
  1336. {
  1337. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1338. return (void *)dev_priv->eng[engine];
  1339. }
  1340. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1341. * helpful to determine a number of other hardware features
  1342. */
  1343. static inline int
  1344. nv44_graph_class(struct drm_device *dev)
  1345. {
  1346. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1347. if ((dev_priv->chipset & 0xf0) == 0x60)
  1348. return 1;
  1349. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1350. }
  1351. /* memory type/access flags, do not match hardware values */
  1352. #define NV_MEM_ACCESS_RO 1
  1353. #define NV_MEM_ACCESS_WO 2
  1354. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1355. #define NV_MEM_ACCESS_SYS 4
  1356. #define NV_MEM_ACCESS_VM 8
  1357. #define NV_MEM_TARGET_VRAM 0
  1358. #define NV_MEM_TARGET_PCI 1
  1359. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1360. #define NV_MEM_TARGET_VM 3
  1361. #define NV_MEM_TARGET_GART 4
  1362. #define NV_MEM_TYPE_VM 0x7f
  1363. #define NV_MEM_COMP_VM 0x03
  1364. /* NV_SW object class */
  1365. #define NV_SW 0x0000506e
  1366. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1367. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1368. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1369. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1370. #define NV_SW_YIELD 0x00000080
  1371. #define NV_SW_DMA_VBLSEM 0x0000018c
  1372. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1373. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1374. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1375. #define NV_SW_PAGE_FLIP 0x00000500
  1376. #endif /* __NOUVEAU_DRV_H__ */