radeon_asic.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic r100_asic = {
  167. .init = &r100_init,
  168. .fini = &r100_fini,
  169. .suspend = &r100_suspend,
  170. .resume = &r100_resume,
  171. .vga_set_state = &r100_vga_set_state,
  172. .asic_reset = &r100_asic_reset,
  173. .ioctl_wait_idle = NULL,
  174. .gui_idle = &r100_gui_idle,
  175. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  176. .gart = {
  177. .tlb_flush = &r100_pci_gart_tlb_flush,
  178. .set_page = &r100_pci_gart_set_page,
  179. },
  180. .ring = {
  181. [RADEON_RING_TYPE_GFX_INDEX] = {
  182. .ib_execute = &r100_ring_ib_execute,
  183. .emit_fence = &r100_fence_ring_emit,
  184. .emit_semaphore = &r100_semaphore_ring_emit,
  185. .cs_parse = &r100_cs_parse,
  186. .ring_start = &r100_ring_start,
  187. .ring_test = &r100_ring_test,
  188. .ib_test = &r100_ib_test,
  189. .is_lockup = &r100_gpu_is_lockup,
  190. .get_rptr = &radeon_ring_generic_get_rptr,
  191. .get_wptr = &radeon_ring_generic_get_wptr,
  192. .set_wptr = &radeon_ring_generic_set_wptr,
  193. }
  194. },
  195. .irq = {
  196. .set = &r100_irq_set,
  197. .process = &r100_irq_process,
  198. },
  199. .display = {
  200. .bandwidth_update = &r100_bandwidth_update,
  201. .get_vblank_counter = &r100_get_vblank_counter,
  202. .wait_for_vblank = &r100_wait_for_vblank,
  203. .set_backlight_level = &radeon_legacy_set_backlight_level,
  204. .get_backlight_level = &radeon_legacy_get_backlight_level,
  205. },
  206. .copy = {
  207. .blit = &r100_copy_blit,
  208. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  209. .dma = NULL,
  210. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  211. .copy = &r100_copy_blit,
  212. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  213. },
  214. .surface = {
  215. .set_reg = r100_set_surface_reg,
  216. .clear_reg = r100_clear_surface_reg,
  217. },
  218. .hpd = {
  219. .init = &r100_hpd_init,
  220. .fini = &r100_hpd_fini,
  221. .sense = &r100_hpd_sense,
  222. .set_polarity = &r100_hpd_set_polarity,
  223. },
  224. .pm = {
  225. .misc = &r100_pm_misc,
  226. .prepare = &r100_pm_prepare,
  227. .finish = &r100_pm_finish,
  228. .init_profile = &r100_pm_init_profile,
  229. .get_dynpm_state = &r100_pm_get_dynpm_state,
  230. .get_engine_clock = &radeon_legacy_get_engine_clock,
  231. .set_engine_clock = &radeon_legacy_set_engine_clock,
  232. .get_memory_clock = &radeon_legacy_get_memory_clock,
  233. .set_memory_clock = NULL,
  234. .get_pcie_lanes = NULL,
  235. .set_pcie_lanes = NULL,
  236. .set_clock_gating = &radeon_legacy_set_clock_gating,
  237. },
  238. .pflip = {
  239. .pre_page_flip = &r100_pre_page_flip,
  240. .page_flip = &r100_page_flip,
  241. .post_page_flip = &r100_post_page_flip,
  242. },
  243. };
  244. static struct radeon_asic r200_asic = {
  245. .init = &r100_init,
  246. .fini = &r100_fini,
  247. .suspend = &r100_suspend,
  248. .resume = &r100_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .asic_reset = &r100_asic_reset,
  251. .ioctl_wait_idle = NULL,
  252. .gui_idle = &r100_gui_idle,
  253. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  254. .gart = {
  255. .tlb_flush = &r100_pci_gart_tlb_flush,
  256. .set_page = &r100_pci_gart_set_page,
  257. },
  258. .ring = {
  259. [RADEON_RING_TYPE_GFX_INDEX] = {
  260. .ib_execute = &r100_ring_ib_execute,
  261. .emit_fence = &r100_fence_ring_emit,
  262. .emit_semaphore = &r100_semaphore_ring_emit,
  263. .cs_parse = &r100_cs_parse,
  264. .ring_start = &r100_ring_start,
  265. .ring_test = &r100_ring_test,
  266. .ib_test = &r100_ib_test,
  267. .is_lockup = &r100_gpu_is_lockup,
  268. .get_rptr = &radeon_ring_generic_get_rptr,
  269. .get_wptr = &radeon_ring_generic_get_wptr,
  270. .set_wptr = &radeon_ring_generic_set_wptr,
  271. }
  272. },
  273. .irq = {
  274. .set = &r100_irq_set,
  275. .process = &r100_irq_process,
  276. },
  277. .display = {
  278. .bandwidth_update = &r100_bandwidth_update,
  279. .get_vblank_counter = &r100_get_vblank_counter,
  280. .wait_for_vblank = &r100_wait_for_vblank,
  281. .set_backlight_level = &radeon_legacy_set_backlight_level,
  282. .get_backlight_level = &radeon_legacy_get_backlight_level,
  283. },
  284. .copy = {
  285. .blit = &r100_copy_blit,
  286. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  287. .dma = &r200_copy_dma,
  288. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  289. .copy = &r100_copy_blit,
  290. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  291. },
  292. .surface = {
  293. .set_reg = r100_set_surface_reg,
  294. .clear_reg = r100_clear_surface_reg,
  295. },
  296. .hpd = {
  297. .init = &r100_hpd_init,
  298. .fini = &r100_hpd_fini,
  299. .sense = &r100_hpd_sense,
  300. .set_polarity = &r100_hpd_set_polarity,
  301. },
  302. .pm = {
  303. .misc = &r100_pm_misc,
  304. .prepare = &r100_pm_prepare,
  305. .finish = &r100_pm_finish,
  306. .init_profile = &r100_pm_init_profile,
  307. .get_dynpm_state = &r100_pm_get_dynpm_state,
  308. .get_engine_clock = &radeon_legacy_get_engine_clock,
  309. .set_engine_clock = &radeon_legacy_set_engine_clock,
  310. .get_memory_clock = &radeon_legacy_get_memory_clock,
  311. .set_memory_clock = NULL,
  312. .get_pcie_lanes = NULL,
  313. .set_pcie_lanes = NULL,
  314. .set_clock_gating = &radeon_legacy_set_clock_gating,
  315. },
  316. .pflip = {
  317. .pre_page_flip = &r100_pre_page_flip,
  318. .page_flip = &r100_page_flip,
  319. .post_page_flip = &r100_post_page_flip,
  320. },
  321. };
  322. static struct radeon_asic r300_asic = {
  323. .init = &r300_init,
  324. .fini = &r300_fini,
  325. .suspend = &r300_suspend,
  326. .resume = &r300_resume,
  327. .vga_set_state = &r100_vga_set_state,
  328. .asic_reset = &r300_asic_reset,
  329. .ioctl_wait_idle = NULL,
  330. .gui_idle = &r100_gui_idle,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. .gart = {
  333. .tlb_flush = &r100_pci_gart_tlb_flush,
  334. .set_page = &r100_pci_gart_set_page,
  335. },
  336. .ring = {
  337. [RADEON_RING_TYPE_GFX_INDEX] = {
  338. .ib_execute = &r100_ring_ib_execute,
  339. .emit_fence = &r300_fence_ring_emit,
  340. .emit_semaphore = &r100_semaphore_ring_emit,
  341. .cs_parse = &r300_cs_parse,
  342. .ring_start = &r300_ring_start,
  343. .ring_test = &r100_ring_test,
  344. .ib_test = &r100_ib_test,
  345. .is_lockup = &r100_gpu_is_lockup,
  346. .get_rptr = &radeon_ring_generic_get_rptr,
  347. .get_wptr = &radeon_ring_generic_get_wptr,
  348. .set_wptr = &radeon_ring_generic_set_wptr,
  349. }
  350. },
  351. .irq = {
  352. .set = &r100_irq_set,
  353. .process = &r100_irq_process,
  354. },
  355. .display = {
  356. .bandwidth_update = &r100_bandwidth_update,
  357. .get_vblank_counter = &r100_get_vblank_counter,
  358. .wait_for_vblank = &r100_wait_for_vblank,
  359. .set_backlight_level = &radeon_legacy_set_backlight_level,
  360. .get_backlight_level = &radeon_legacy_get_backlight_level,
  361. },
  362. .copy = {
  363. .blit = &r100_copy_blit,
  364. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  365. .dma = &r200_copy_dma,
  366. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  367. .copy = &r100_copy_blit,
  368. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  369. },
  370. .surface = {
  371. .set_reg = r100_set_surface_reg,
  372. .clear_reg = r100_clear_surface_reg,
  373. },
  374. .hpd = {
  375. .init = &r100_hpd_init,
  376. .fini = &r100_hpd_fini,
  377. .sense = &r100_hpd_sense,
  378. .set_polarity = &r100_hpd_set_polarity,
  379. },
  380. .pm = {
  381. .misc = &r100_pm_misc,
  382. .prepare = &r100_pm_prepare,
  383. .finish = &r100_pm_finish,
  384. .init_profile = &r100_pm_init_profile,
  385. .get_dynpm_state = &r100_pm_get_dynpm_state,
  386. .get_engine_clock = &radeon_legacy_get_engine_clock,
  387. .set_engine_clock = &radeon_legacy_set_engine_clock,
  388. .get_memory_clock = &radeon_legacy_get_memory_clock,
  389. .set_memory_clock = NULL,
  390. .get_pcie_lanes = &rv370_get_pcie_lanes,
  391. .set_pcie_lanes = &rv370_set_pcie_lanes,
  392. .set_clock_gating = &radeon_legacy_set_clock_gating,
  393. },
  394. .pflip = {
  395. .pre_page_flip = &r100_pre_page_flip,
  396. .page_flip = &r100_page_flip,
  397. .post_page_flip = &r100_post_page_flip,
  398. },
  399. };
  400. static struct radeon_asic r300_asic_pcie = {
  401. .init = &r300_init,
  402. .fini = &r300_fini,
  403. .suspend = &r300_suspend,
  404. .resume = &r300_resume,
  405. .vga_set_state = &r100_vga_set_state,
  406. .asic_reset = &r300_asic_reset,
  407. .ioctl_wait_idle = NULL,
  408. .gui_idle = &r100_gui_idle,
  409. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  410. .gart = {
  411. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  412. .set_page = &rv370_pcie_gart_set_page,
  413. },
  414. .ring = {
  415. [RADEON_RING_TYPE_GFX_INDEX] = {
  416. .ib_execute = &r100_ring_ib_execute,
  417. .emit_fence = &r300_fence_ring_emit,
  418. .emit_semaphore = &r100_semaphore_ring_emit,
  419. .cs_parse = &r300_cs_parse,
  420. .ring_start = &r300_ring_start,
  421. .ring_test = &r100_ring_test,
  422. .ib_test = &r100_ib_test,
  423. .is_lockup = &r100_gpu_is_lockup,
  424. .get_rptr = &radeon_ring_generic_get_rptr,
  425. .get_wptr = &radeon_ring_generic_get_wptr,
  426. .set_wptr = &radeon_ring_generic_set_wptr,
  427. }
  428. },
  429. .irq = {
  430. .set = &r100_irq_set,
  431. .process = &r100_irq_process,
  432. },
  433. .display = {
  434. .bandwidth_update = &r100_bandwidth_update,
  435. .get_vblank_counter = &r100_get_vblank_counter,
  436. .wait_for_vblank = &r100_wait_for_vblank,
  437. .set_backlight_level = &radeon_legacy_set_backlight_level,
  438. .get_backlight_level = &radeon_legacy_get_backlight_level,
  439. },
  440. .copy = {
  441. .blit = &r100_copy_blit,
  442. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  443. .dma = &r200_copy_dma,
  444. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  445. .copy = &r100_copy_blit,
  446. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  447. },
  448. .surface = {
  449. .set_reg = r100_set_surface_reg,
  450. .clear_reg = r100_clear_surface_reg,
  451. },
  452. .hpd = {
  453. .init = &r100_hpd_init,
  454. .fini = &r100_hpd_fini,
  455. .sense = &r100_hpd_sense,
  456. .set_polarity = &r100_hpd_set_polarity,
  457. },
  458. .pm = {
  459. .misc = &r100_pm_misc,
  460. .prepare = &r100_pm_prepare,
  461. .finish = &r100_pm_finish,
  462. .init_profile = &r100_pm_init_profile,
  463. .get_dynpm_state = &r100_pm_get_dynpm_state,
  464. .get_engine_clock = &radeon_legacy_get_engine_clock,
  465. .set_engine_clock = &radeon_legacy_set_engine_clock,
  466. .get_memory_clock = &radeon_legacy_get_memory_clock,
  467. .set_memory_clock = NULL,
  468. .get_pcie_lanes = &rv370_get_pcie_lanes,
  469. .set_pcie_lanes = &rv370_set_pcie_lanes,
  470. .set_clock_gating = &radeon_legacy_set_clock_gating,
  471. },
  472. .pflip = {
  473. .pre_page_flip = &r100_pre_page_flip,
  474. .page_flip = &r100_page_flip,
  475. .post_page_flip = &r100_post_page_flip,
  476. },
  477. };
  478. static struct radeon_asic r420_asic = {
  479. .init = &r420_init,
  480. .fini = &r420_fini,
  481. .suspend = &r420_suspend,
  482. .resume = &r420_resume,
  483. .vga_set_state = &r100_vga_set_state,
  484. .asic_reset = &r300_asic_reset,
  485. .ioctl_wait_idle = NULL,
  486. .gui_idle = &r100_gui_idle,
  487. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  488. .gart = {
  489. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  490. .set_page = &rv370_pcie_gart_set_page,
  491. },
  492. .ring = {
  493. [RADEON_RING_TYPE_GFX_INDEX] = {
  494. .ib_execute = &r100_ring_ib_execute,
  495. .emit_fence = &r300_fence_ring_emit,
  496. .emit_semaphore = &r100_semaphore_ring_emit,
  497. .cs_parse = &r300_cs_parse,
  498. .ring_start = &r300_ring_start,
  499. .ring_test = &r100_ring_test,
  500. .ib_test = &r100_ib_test,
  501. .is_lockup = &r100_gpu_is_lockup,
  502. .get_rptr = &radeon_ring_generic_get_rptr,
  503. .get_wptr = &radeon_ring_generic_get_wptr,
  504. .set_wptr = &radeon_ring_generic_set_wptr,
  505. }
  506. },
  507. .irq = {
  508. .set = &r100_irq_set,
  509. .process = &r100_irq_process,
  510. },
  511. .display = {
  512. .bandwidth_update = &r100_bandwidth_update,
  513. .get_vblank_counter = &r100_get_vblank_counter,
  514. .wait_for_vblank = &r100_wait_for_vblank,
  515. .set_backlight_level = &atombios_set_backlight_level,
  516. .get_backlight_level = &atombios_get_backlight_level,
  517. },
  518. .copy = {
  519. .blit = &r100_copy_blit,
  520. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  521. .dma = &r200_copy_dma,
  522. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  523. .copy = &r100_copy_blit,
  524. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  525. },
  526. .surface = {
  527. .set_reg = r100_set_surface_reg,
  528. .clear_reg = r100_clear_surface_reg,
  529. },
  530. .hpd = {
  531. .init = &r100_hpd_init,
  532. .fini = &r100_hpd_fini,
  533. .sense = &r100_hpd_sense,
  534. .set_polarity = &r100_hpd_set_polarity,
  535. },
  536. .pm = {
  537. .misc = &r100_pm_misc,
  538. .prepare = &r100_pm_prepare,
  539. .finish = &r100_pm_finish,
  540. .init_profile = &r420_pm_init_profile,
  541. .get_dynpm_state = &r100_pm_get_dynpm_state,
  542. .get_engine_clock = &radeon_atom_get_engine_clock,
  543. .set_engine_clock = &radeon_atom_set_engine_clock,
  544. .get_memory_clock = &radeon_atom_get_memory_clock,
  545. .set_memory_clock = &radeon_atom_set_memory_clock,
  546. .get_pcie_lanes = &rv370_get_pcie_lanes,
  547. .set_pcie_lanes = &rv370_set_pcie_lanes,
  548. .set_clock_gating = &radeon_atom_set_clock_gating,
  549. },
  550. .pflip = {
  551. .pre_page_flip = &r100_pre_page_flip,
  552. .page_flip = &r100_page_flip,
  553. .post_page_flip = &r100_post_page_flip,
  554. },
  555. };
  556. static struct radeon_asic rs400_asic = {
  557. .init = &rs400_init,
  558. .fini = &rs400_fini,
  559. .suspend = &rs400_suspend,
  560. .resume = &rs400_resume,
  561. .vga_set_state = &r100_vga_set_state,
  562. .asic_reset = &r300_asic_reset,
  563. .ioctl_wait_idle = NULL,
  564. .gui_idle = &r100_gui_idle,
  565. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  566. .gart = {
  567. .tlb_flush = &rs400_gart_tlb_flush,
  568. .set_page = &rs400_gart_set_page,
  569. },
  570. .ring = {
  571. [RADEON_RING_TYPE_GFX_INDEX] = {
  572. .ib_execute = &r100_ring_ib_execute,
  573. .emit_fence = &r300_fence_ring_emit,
  574. .emit_semaphore = &r100_semaphore_ring_emit,
  575. .cs_parse = &r300_cs_parse,
  576. .ring_start = &r300_ring_start,
  577. .ring_test = &r100_ring_test,
  578. .ib_test = &r100_ib_test,
  579. .is_lockup = &r100_gpu_is_lockup,
  580. .get_rptr = &radeon_ring_generic_get_rptr,
  581. .get_wptr = &radeon_ring_generic_get_wptr,
  582. .set_wptr = &radeon_ring_generic_set_wptr,
  583. }
  584. },
  585. .irq = {
  586. .set = &r100_irq_set,
  587. .process = &r100_irq_process,
  588. },
  589. .display = {
  590. .bandwidth_update = &r100_bandwidth_update,
  591. .get_vblank_counter = &r100_get_vblank_counter,
  592. .wait_for_vblank = &r100_wait_for_vblank,
  593. .set_backlight_level = &radeon_legacy_set_backlight_level,
  594. .get_backlight_level = &radeon_legacy_get_backlight_level,
  595. },
  596. .copy = {
  597. .blit = &r100_copy_blit,
  598. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  599. .dma = &r200_copy_dma,
  600. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  601. .copy = &r100_copy_blit,
  602. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  603. },
  604. .surface = {
  605. .set_reg = r100_set_surface_reg,
  606. .clear_reg = r100_clear_surface_reg,
  607. },
  608. .hpd = {
  609. .init = &r100_hpd_init,
  610. .fini = &r100_hpd_fini,
  611. .sense = &r100_hpd_sense,
  612. .set_polarity = &r100_hpd_set_polarity,
  613. },
  614. .pm = {
  615. .misc = &r100_pm_misc,
  616. .prepare = &r100_pm_prepare,
  617. .finish = &r100_pm_finish,
  618. .init_profile = &r100_pm_init_profile,
  619. .get_dynpm_state = &r100_pm_get_dynpm_state,
  620. .get_engine_clock = &radeon_legacy_get_engine_clock,
  621. .set_engine_clock = &radeon_legacy_set_engine_clock,
  622. .get_memory_clock = &radeon_legacy_get_memory_clock,
  623. .set_memory_clock = NULL,
  624. .get_pcie_lanes = NULL,
  625. .set_pcie_lanes = NULL,
  626. .set_clock_gating = &radeon_legacy_set_clock_gating,
  627. },
  628. .pflip = {
  629. .pre_page_flip = &r100_pre_page_flip,
  630. .page_flip = &r100_page_flip,
  631. .post_page_flip = &r100_post_page_flip,
  632. },
  633. };
  634. static struct radeon_asic rs600_asic = {
  635. .init = &rs600_init,
  636. .fini = &rs600_fini,
  637. .suspend = &rs600_suspend,
  638. .resume = &rs600_resume,
  639. .vga_set_state = &r100_vga_set_state,
  640. .asic_reset = &rs600_asic_reset,
  641. .ioctl_wait_idle = NULL,
  642. .gui_idle = &r100_gui_idle,
  643. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  644. .gart = {
  645. .tlb_flush = &rs600_gart_tlb_flush,
  646. .set_page = &rs600_gart_set_page,
  647. },
  648. .ring = {
  649. [RADEON_RING_TYPE_GFX_INDEX] = {
  650. .ib_execute = &r100_ring_ib_execute,
  651. .emit_fence = &r300_fence_ring_emit,
  652. .emit_semaphore = &r100_semaphore_ring_emit,
  653. .cs_parse = &r300_cs_parse,
  654. .ring_start = &r300_ring_start,
  655. .ring_test = &r100_ring_test,
  656. .ib_test = &r100_ib_test,
  657. .is_lockup = &r100_gpu_is_lockup,
  658. .get_rptr = &radeon_ring_generic_get_rptr,
  659. .get_wptr = &radeon_ring_generic_get_wptr,
  660. .set_wptr = &radeon_ring_generic_set_wptr,
  661. }
  662. },
  663. .irq = {
  664. .set = &rs600_irq_set,
  665. .process = &rs600_irq_process,
  666. },
  667. .display = {
  668. .bandwidth_update = &rs600_bandwidth_update,
  669. .get_vblank_counter = &rs600_get_vblank_counter,
  670. .wait_for_vblank = &avivo_wait_for_vblank,
  671. .set_backlight_level = &atombios_set_backlight_level,
  672. .get_backlight_level = &atombios_get_backlight_level,
  673. .hdmi_enable = &r600_hdmi_enable,
  674. .hdmi_setmode = &r600_hdmi_setmode,
  675. },
  676. .copy = {
  677. .blit = &r100_copy_blit,
  678. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  679. .dma = &r200_copy_dma,
  680. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  681. .copy = &r100_copy_blit,
  682. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  683. },
  684. .surface = {
  685. .set_reg = r100_set_surface_reg,
  686. .clear_reg = r100_clear_surface_reg,
  687. },
  688. .hpd = {
  689. .init = &rs600_hpd_init,
  690. .fini = &rs600_hpd_fini,
  691. .sense = &rs600_hpd_sense,
  692. .set_polarity = &rs600_hpd_set_polarity,
  693. },
  694. .pm = {
  695. .misc = &rs600_pm_misc,
  696. .prepare = &rs600_pm_prepare,
  697. .finish = &rs600_pm_finish,
  698. .init_profile = &r420_pm_init_profile,
  699. .get_dynpm_state = &r100_pm_get_dynpm_state,
  700. .get_engine_clock = &radeon_atom_get_engine_clock,
  701. .set_engine_clock = &radeon_atom_set_engine_clock,
  702. .get_memory_clock = &radeon_atom_get_memory_clock,
  703. .set_memory_clock = &radeon_atom_set_memory_clock,
  704. .get_pcie_lanes = NULL,
  705. .set_pcie_lanes = NULL,
  706. .set_clock_gating = &radeon_atom_set_clock_gating,
  707. },
  708. .pflip = {
  709. .pre_page_flip = &rs600_pre_page_flip,
  710. .page_flip = &rs600_page_flip,
  711. .post_page_flip = &rs600_post_page_flip,
  712. },
  713. };
  714. static struct radeon_asic rs690_asic = {
  715. .init = &rs690_init,
  716. .fini = &rs690_fini,
  717. .suspend = &rs690_suspend,
  718. .resume = &rs690_resume,
  719. .vga_set_state = &r100_vga_set_state,
  720. .asic_reset = &rs600_asic_reset,
  721. .ioctl_wait_idle = NULL,
  722. .gui_idle = &r100_gui_idle,
  723. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  724. .gart = {
  725. .tlb_flush = &rs400_gart_tlb_flush,
  726. .set_page = &rs400_gart_set_page,
  727. },
  728. .ring = {
  729. [RADEON_RING_TYPE_GFX_INDEX] = {
  730. .ib_execute = &r100_ring_ib_execute,
  731. .emit_fence = &r300_fence_ring_emit,
  732. .emit_semaphore = &r100_semaphore_ring_emit,
  733. .cs_parse = &r300_cs_parse,
  734. .ring_start = &r300_ring_start,
  735. .ring_test = &r100_ring_test,
  736. .ib_test = &r100_ib_test,
  737. .is_lockup = &r100_gpu_is_lockup,
  738. .get_rptr = &radeon_ring_generic_get_rptr,
  739. .get_wptr = &radeon_ring_generic_get_wptr,
  740. .set_wptr = &radeon_ring_generic_set_wptr,
  741. }
  742. },
  743. .irq = {
  744. .set = &rs600_irq_set,
  745. .process = &rs600_irq_process,
  746. },
  747. .display = {
  748. .get_vblank_counter = &rs600_get_vblank_counter,
  749. .bandwidth_update = &rs690_bandwidth_update,
  750. .wait_for_vblank = &avivo_wait_for_vblank,
  751. .set_backlight_level = &atombios_set_backlight_level,
  752. .get_backlight_level = &atombios_get_backlight_level,
  753. .hdmi_enable = &r600_hdmi_enable,
  754. .hdmi_setmode = &r600_hdmi_setmode,
  755. },
  756. .copy = {
  757. .blit = &r100_copy_blit,
  758. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  759. .dma = &r200_copy_dma,
  760. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  761. .copy = &r200_copy_dma,
  762. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  763. },
  764. .surface = {
  765. .set_reg = r100_set_surface_reg,
  766. .clear_reg = r100_clear_surface_reg,
  767. },
  768. .hpd = {
  769. .init = &rs600_hpd_init,
  770. .fini = &rs600_hpd_fini,
  771. .sense = &rs600_hpd_sense,
  772. .set_polarity = &rs600_hpd_set_polarity,
  773. },
  774. .pm = {
  775. .misc = &rs600_pm_misc,
  776. .prepare = &rs600_pm_prepare,
  777. .finish = &rs600_pm_finish,
  778. .init_profile = &r420_pm_init_profile,
  779. .get_dynpm_state = &r100_pm_get_dynpm_state,
  780. .get_engine_clock = &radeon_atom_get_engine_clock,
  781. .set_engine_clock = &radeon_atom_set_engine_clock,
  782. .get_memory_clock = &radeon_atom_get_memory_clock,
  783. .set_memory_clock = &radeon_atom_set_memory_clock,
  784. .get_pcie_lanes = NULL,
  785. .set_pcie_lanes = NULL,
  786. .set_clock_gating = &radeon_atom_set_clock_gating,
  787. },
  788. .pflip = {
  789. .pre_page_flip = &rs600_pre_page_flip,
  790. .page_flip = &rs600_page_flip,
  791. .post_page_flip = &rs600_post_page_flip,
  792. },
  793. };
  794. static struct radeon_asic rv515_asic = {
  795. .init = &rv515_init,
  796. .fini = &rv515_fini,
  797. .suspend = &rv515_suspend,
  798. .resume = &rv515_resume,
  799. .vga_set_state = &r100_vga_set_state,
  800. .asic_reset = &rs600_asic_reset,
  801. .ioctl_wait_idle = NULL,
  802. .gui_idle = &r100_gui_idle,
  803. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  804. .gart = {
  805. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  806. .set_page = &rv370_pcie_gart_set_page,
  807. },
  808. .ring = {
  809. [RADEON_RING_TYPE_GFX_INDEX] = {
  810. .ib_execute = &r100_ring_ib_execute,
  811. .emit_fence = &r300_fence_ring_emit,
  812. .emit_semaphore = &r100_semaphore_ring_emit,
  813. .cs_parse = &r300_cs_parse,
  814. .ring_start = &rv515_ring_start,
  815. .ring_test = &r100_ring_test,
  816. .ib_test = &r100_ib_test,
  817. .is_lockup = &r100_gpu_is_lockup,
  818. .get_rptr = &radeon_ring_generic_get_rptr,
  819. .get_wptr = &radeon_ring_generic_get_wptr,
  820. .set_wptr = &radeon_ring_generic_set_wptr,
  821. }
  822. },
  823. .irq = {
  824. .set = &rs600_irq_set,
  825. .process = &rs600_irq_process,
  826. },
  827. .display = {
  828. .get_vblank_counter = &rs600_get_vblank_counter,
  829. .bandwidth_update = &rv515_bandwidth_update,
  830. .wait_for_vblank = &avivo_wait_for_vblank,
  831. .set_backlight_level = &atombios_set_backlight_level,
  832. .get_backlight_level = &atombios_get_backlight_level,
  833. },
  834. .copy = {
  835. .blit = &r100_copy_blit,
  836. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  837. .dma = &r200_copy_dma,
  838. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  839. .copy = &r100_copy_blit,
  840. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  841. },
  842. .surface = {
  843. .set_reg = r100_set_surface_reg,
  844. .clear_reg = r100_clear_surface_reg,
  845. },
  846. .hpd = {
  847. .init = &rs600_hpd_init,
  848. .fini = &rs600_hpd_fini,
  849. .sense = &rs600_hpd_sense,
  850. .set_polarity = &rs600_hpd_set_polarity,
  851. },
  852. .pm = {
  853. .misc = &rs600_pm_misc,
  854. .prepare = &rs600_pm_prepare,
  855. .finish = &rs600_pm_finish,
  856. .init_profile = &r420_pm_init_profile,
  857. .get_dynpm_state = &r100_pm_get_dynpm_state,
  858. .get_engine_clock = &radeon_atom_get_engine_clock,
  859. .set_engine_clock = &radeon_atom_set_engine_clock,
  860. .get_memory_clock = &radeon_atom_get_memory_clock,
  861. .set_memory_clock = &radeon_atom_set_memory_clock,
  862. .get_pcie_lanes = &rv370_get_pcie_lanes,
  863. .set_pcie_lanes = &rv370_set_pcie_lanes,
  864. .set_clock_gating = &radeon_atom_set_clock_gating,
  865. },
  866. .pflip = {
  867. .pre_page_flip = &rs600_pre_page_flip,
  868. .page_flip = &rs600_page_flip,
  869. .post_page_flip = &rs600_post_page_flip,
  870. },
  871. };
  872. static struct radeon_asic r520_asic = {
  873. .init = &r520_init,
  874. .fini = &rv515_fini,
  875. .suspend = &rv515_suspend,
  876. .resume = &r520_resume,
  877. .vga_set_state = &r100_vga_set_state,
  878. .asic_reset = &rs600_asic_reset,
  879. .ioctl_wait_idle = NULL,
  880. .gui_idle = &r100_gui_idle,
  881. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  882. .gart = {
  883. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  884. .set_page = &rv370_pcie_gart_set_page,
  885. },
  886. .ring = {
  887. [RADEON_RING_TYPE_GFX_INDEX] = {
  888. .ib_execute = &r100_ring_ib_execute,
  889. .emit_fence = &r300_fence_ring_emit,
  890. .emit_semaphore = &r100_semaphore_ring_emit,
  891. .cs_parse = &r300_cs_parse,
  892. .ring_start = &rv515_ring_start,
  893. .ring_test = &r100_ring_test,
  894. .ib_test = &r100_ib_test,
  895. .is_lockup = &r100_gpu_is_lockup,
  896. .get_rptr = &radeon_ring_generic_get_rptr,
  897. .get_wptr = &radeon_ring_generic_get_wptr,
  898. .set_wptr = &radeon_ring_generic_set_wptr,
  899. }
  900. },
  901. .irq = {
  902. .set = &rs600_irq_set,
  903. .process = &rs600_irq_process,
  904. },
  905. .display = {
  906. .bandwidth_update = &rv515_bandwidth_update,
  907. .get_vblank_counter = &rs600_get_vblank_counter,
  908. .wait_for_vblank = &avivo_wait_for_vblank,
  909. .set_backlight_level = &atombios_set_backlight_level,
  910. .get_backlight_level = &atombios_get_backlight_level,
  911. },
  912. .copy = {
  913. .blit = &r100_copy_blit,
  914. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  915. .dma = &r200_copy_dma,
  916. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  917. .copy = &r100_copy_blit,
  918. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  919. },
  920. .surface = {
  921. .set_reg = r100_set_surface_reg,
  922. .clear_reg = r100_clear_surface_reg,
  923. },
  924. .hpd = {
  925. .init = &rs600_hpd_init,
  926. .fini = &rs600_hpd_fini,
  927. .sense = &rs600_hpd_sense,
  928. .set_polarity = &rs600_hpd_set_polarity,
  929. },
  930. .pm = {
  931. .misc = &rs600_pm_misc,
  932. .prepare = &rs600_pm_prepare,
  933. .finish = &rs600_pm_finish,
  934. .init_profile = &r420_pm_init_profile,
  935. .get_dynpm_state = &r100_pm_get_dynpm_state,
  936. .get_engine_clock = &radeon_atom_get_engine_clock,
  937. .set_engine_clock = &radeon_atom_set_engine_clock,
  938. .get_memory_clock = &radeon_atom_get_memory_clock,
  939. .set_memory_clock = &radeon_atom_set_memory_clock,
  940. .get_pcie_lanes = &rv370_get_pcie_lanes,
  941. .set_pcie_lanes = &rv370_set_pcie_lanes,
  942. .set_clock_gating = &radeon_atom_set_clock_gating,
  943. },
  944. .pflip = {
  945. .pre_page_flip = &rs600_pre_page_flip,
  946. .page_flip = &rs600_page_flip,
  947. .post_page_flip = &rs600_post_page_flip,
  948. },
  949. };
  950. static struct radeon_asic r600_asic = {
  951. .init = &r600_init,
  952. .fini = &r600_fini,
  953. .suspend = &r600_suspend,
  954. .resume = &r600_resume,
  955. .vga_set_state = &r600_vga_set_state,
  956. .asic_reset = &r600_asic_reset,
  957. .ioctl_wait_idle = r600_ioctl_wait_idle,
  958. .gui_idle = &r600_gui_idle,
  959. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  960. .get_xclk = &r600_get_xclk,
  961. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  962. .gart = {
  963. .tlb_flush = &r600_pcie_gart_tlb_flush,
  964. .set_page = &rs600_gart_set_page,
  965. },
  966. .ring = {
  967. [RADEON_RING_TYPE_GFX_INDEX] = {
  968. .ib_execute = &r600_ring_ib_execute,
  969. .emit_fence = &r600_fence_ring_emit,
  970. .emit_semaphore = &r600_semaphore_ring_emit,
  971. .cs_parse = &r600_cs_parse,
  972. .ring_test = &r600_ring_test,
  973. .ib_test = &r600_ib_test,
  974. .is_lockup = &r600_gfx_is_lockup,
  975. .get_rptr = &radeon_ring_generic_get_rptr,
  976. .get_wptr = &radeon_ring_generic_get_wptr,
  977. .set_wptr = &radeon_ring_generic_set_wptr,
  978. },
  979. [R600_RING_TYPE_DMA_INDEX] = {
  980. .ib_execute = &r600_dma_ring_ib_execute,
  981. .emit_fence = &r600_dma_fence_ring_emit,
  982. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  983. .cs_parse = &r600_dma_cs_parse,
  984. .ring_test = &r600_dma_ring_test,
  985. .ib_test = &r600_dma_ib_test,
  986. .is_lockup = &r600_dma_is_lockup,
  987. .get_rptr = &radeon_ring_generic_get_rptr,
  988. .get_wptr = &radeon_ring_generic_get_wptr,
  989. .set_wptr = &radeon_ring_generic_set_wptr,
  990. }
  991. },
  992. .irq = {
  993. .set = &r600_irq_set,
  994. .process = &r600_irq_process,
  995. },
  996. .display = {
  997. .bandwidth_update = &rv515_bandwidth_update,
  998. .get_vblank_counter = &rs600_get_vblank_counter,
  999. .wait_for_vblank = &avivo_wait_for_vblank,
  1000. .set_backlight_level = &atombios_set_backlight_level,
  1001. .get_backlight_level = &atombios_get_backlight_level,
  1002. .hdmi_enable = &r600_hdmi_enable,
  1003. .hdmi_setmode = &r600_hdmi_setmode,
  1004. },
  1005. .copy = {
  1006. .blit = &r600_copy_cpdma,
  1007. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1008. .dma = &r600_copy_dma,
  1009. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1010. .copy = &r600_copy_cpdma,
  1011. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1012. },
  1013. .surface = {
  1014. .set_reg = r600_set_surface_reg,
  1015. .clear_reg = r600_clear_surface_reg,
  1016. },
  1017. .hpd = {
  1018. .init = &r600_hpd_init,
  1019. .fini = &r600_hpd_fini,
  1020. .sense = &r600_hpd_sense,
  1021. .set_polarity = &r600_hpd_set_polarity,
  1022. },
  1023. .pm = {
  1024. .misc = &r600_pm_misc,
  1025. .prepare = &rs600_pm_prepare,
  1026. .finish = &rs600_pm_finish,
  1027. .init_profile = &r600_pm_init_profile,
  1028. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1029. .get_engine_clock = &radeon_atom_get_engine_clock,
  1030. .set_engine_clock = &radeon_atom_set_engine_clock,
  1031. .get_memory_clock = &radeon_atom_get_memory_clock,
  1032. .set_memory_clock = &radeon_atom_set_memory_clock,
  1033. .get_pcie_lanes = &r600_get_pcie_lanes,
  1034. .set_pcie_lanes = &r600_set_pcie_lanes,
  1035. .set_clock_gating = NULL,
  1036. .get_temperature = &rv6xx_get_temp,
  1037. },
  1038. .pflip = {
  1039. .pre_page_flip = &rs600_pre_page_flip,
  1040. .page_flip = &rs600_page_flip,
  1041. .post_page_flip = &rs600_post_page_flip,
  1042. },
  1043. };
  1044. static struct radeon_asic rv6xx_asic = {
  1045. .init = &r600_init,
  1046. .fini = &r600_fini,
  1047. .suspend = &r600_suspend,
  1048. .resume = &r600_resume,
  1049. .vga_set_state = &r600_vga_set_state,
  1050. .asic_reset = &r600_asic_reset,
  1051. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1052. .gui_idle = &r600_gui_idle,
  1053. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1054. .get_xclk = &r600_get_xclk,
  1055. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1056. .gart = {
  1057. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1058. .set_page = &rs600_gart_set_page,
  1059. },
  1060. .ring = {
  1061. [RADEON_RING_TYPE_GFX_INDEX] = {
  1062. .ib_execute = &r600_ring_ib_execute,
  1063. .emit_fence = &r600_fence_ring_emit,
  1064. .emit_semaphore = &r600_semaphore_ring_emit,
  1065. .cs_parse = &r600_cs_parse,
  1066. .ring_test = &r600_ring_test,
  1067. .ib_test = &r600_ib_test,
  1068. .is_lockup = &r600_gfx_is_lockup,
  1069. .get_rptr = &radeon_ring_generic_get_rptr,
  1070. .get_wptr = &radeon_ring_generic_get_wptr,
  1071. .set_wptr = &radeon_ring_generic_set_wptr,
  1072. },
  1073. [R600_RING_TYPE_DMA_INDEX] = {
  1074. .ib_execute = &r600_dma_ring_ib_execute,
  1075. .emit_fence = &r600_dma_fence_ring_emit,
  1076. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1077. .cs_parse = &r600_dma_cs_parse,
  1078. .ring_test = &r600_dma_ring_test,
  1079. .ib_test = &r600_dma_ib_test,
  1080. .is_lockup = &r600_dma_is_lockup,
  1081. .get_rptr = &radeon_ring_generic_get_rptr,
  1082. .get_wptr = &radeon_ring_generic_get_wptr,
  1083. .set_wptr = &radeon_ring_generic_set_wptr,
  1084. }
  1085. },
  1086. .irq = {
  1087. .set = &r600_irq_set,
  1088. .process = &r600_irq_process,
  1089. },
  1090. .display = {
  1091. .bandwidth_update = &rv515_bandwidth_update,
  1092. .get_vblank_counter = &rs600_get_vblank_counter,
  1093. .wait_for_vblank = &avivo_wait_for_vblank,
  1094. .set_backlight_level = &atombios_set_backlight_level,
  1095. .get_backlight_level = &atombios_get_backlight_level,
  1096. },
  1097. .copy = {
  1098. .blit = &r600_copy_cpdma,
  1099. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1100. .dma = &r600_copy_dma,
  1101. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1102. .copy = &r600_copy_cpdma,
  1103. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1104. },
  1105. .surface = {
  1106. .set_reg = r600_set_surface_reg,
  1107. .clear_reg = r600_clear_surface_reg,
  1108. },
  1109. .hpd = {
  1110. .init = &r600_hpd_init,
  1111. .fini = &r600_hpd_fini,
  1112. .sense = &r600_hpd_sense,
  1113. .set_polarity = &r600_hpd_set_polarity,
  1114. },
  1115. .pm = {
  1116. .misc = &r600_pm_misc,
  1117. .prepare = &rs600_pm_prepare,
  1118. .finish = &rs600_pm_finish,
  1119. .init_profile = &r600_pm_init_profile,
  1120. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1121. .get_engine_clock = &radeon_atom_get_engine_clock,
  1122. .set_engine_clock = &radeon_atom_set_engine_clock,
  1123. .get_memory_clock = &radeon_atom_get_memory_clock,
  1124. .set_memory_clock = &radeon_atom_set_memory_clock,
  1125. .get_pcie_lanes = &r600_get_pcie_lanes,
  1126. .set_pcie_lanes = &r600_set_pcie_lanes,
  1127. .set_clock_gating = NULL,
  1128. .get_temperature = &rv6xx_get_temp,
  1129. },
  1130. .dpm = {
  1131. .init = &rv6xx_dpm_init,
  1132. .setup_asic = &rv6xx_setup_asic,
  1133. .enable = &rv6xx_dpm_enable,
  1134. .disable = &rv6xx_dpm_disable,
  1135. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1136. .set_power_state = &rv6xx_dpm_set_power_state,
  1137. .post_set_power_state = &r600_dpm_post_set_power_state,
  1138. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1139. .fini = &rv6xx_dpm_fini,
  1140. .get_sclk = &rv6xx_dpm_get_sclk,
  1141. .get_mclk = &rv6xx_dpm_get_mclk,
  1142. .print_power_state = &rv6xx_dpm_print_power_state,
  1143. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1144. .force_performance_level = &rv6xx_dpm_force_performance_level,
  1145. },
  1146. .pflip = {
  1147. .pre_page_flip = &rs600_pre_page_flip,
  1148. .page_flip = &rs600_page_flip,
  1149. .post_page_flip = &rs600_post_page_flip,
  1150. },
  1151. };
  1152. static struct radeon_asic rs780_asic = {
  1153. .init = &r600_init,
  1154. .fini = &r600_fini,
  1155. .suspend = &r600_suspend,
  1156. .resume = &r600_resume,
  1157. .vga_set_state = &r600_vga_set_state,
  1158. .asic_reset = &r600_asic_reset,
  1159. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1160. .gui_idle = &r600_gui_idle,
  1161. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1162. .get_xclk = &r600_get_xclk,
  1163. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1164. .gart = {
  1165. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1166. .set_page = &rs600_gart_set_page,
  1167. },
  1168. .ring = {
  1169. [RADEON_RING_TYPE_GFX_INDEX] = {
  1170. .ib_execute = &r600_ring_ib_execute,
  1171. .emit_fence = &r600_fence_ring_emit,
  1172. .emit_semaphore = &r600_semaphore_ring_emit,
  1173. .cs_parse = &r600_cs_parse,
  1174. .ring_test = &r600_ring_test,
  1175. .ib_test = &r600_ib_test,
  1176. .is_lockup = &r600_gfx_is_lockup,
  1177. .get_rptr = &radeon_ring_generic_get_rptr,
  1178. .get_wptr = &radeon_ring_generic_get_wptr,
  1179. .set_wptr = &radeon_ring_generic_set_wptr,
  1180. },
  1181. [R600_RING_TYPE_DMA_INDEX] = {
  1182. .ib_execute = &r600_dma_ring_ib_execute,
  1183. .emit_fence = &r600_dma_fence_ring_emit,
  1184. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1185. .cs_parse = &r600_dma_cs_parse,
  1186. .ring_test = &r600_dma_ring_test,
  1187. .ib_test = &r600_dma_ib_test,
  1188. .is_lockup = &r600_dma_is_lockup,
  1189. .get_rptr = &radeon_ring_generic_get_rptr,
  1190. .get_wptr = &radeon_ring_generic_get_wptr,
  1191. .set_wptr = &radeon_ring_generic_set_wptr,
  1192. }
  1193. },
  1194. .irq = {
  1195. .set = &r600_irq_set,
  1196. .process = &r600_irq_process,
  1197. },
  1198. .display = {
  1199. .bandwidth_update = &rs690_bandwidth_update,
  1200. .get_vblank_counter = &rs600_get_vblank_counter,
  1201. .wait_for_vblank = &avivo_wait_for_vblank,
  1202. .set_backlight_level = &atombios_set_backlight_level,
  1203. .get_backlight_level = &atombios_get_backlight_level,
  1204. .hdmi_enable = &r600_hdmi_enable,
  1205. .hdmi_setmode = &r600_hdmi_setmode,
  1206. },
  1207. .copy = {
  1208. .blit = &r600_copy_cpdma,
  1209. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1210. .dma = &r600_copy_dma,
  1211. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1212. .copy = &r600_copy_cpdma,
  1213. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1214. },
  1215. .surface = {
  1216. .set_reg = r600_set_surface_reg,
  1217. .clear_reg = r600_clear_surface_reg,
  1218. },
  1219. .hpd = {
  1220. .init = &r600_hpd_init,
  1221. .fini = &r600_hpd_fini,
  1222. .sense = &r600_hpd_sense,
  1223. .set_polarity = &r600_hpd_set_polarity,
  1224. },
  1225. .pm = {
  1226. .misc = &r600_pm_misc,
  1227. .prepare = &rs600_pm_prepare,
  1228. .finish = &rs600_pm_finish,
  1229. .init_profile = &rs780_pm_init_profile,
  1230. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1231. .get_engine_clock = &radeon_atom_get_engine_clock,
  1232. .set_engine_clock = &radeon_atom_set_engine_clock,
  1233. .get_memory_clock = NULL,
  1234. .set_memory_clock = NULL,
  1235. .get_pcie_lanes = NULL,
  1236. .set_pcie_lanes = NULL,
  1237. .set_clock_gating = NULL,
  1238. .get_temperature = &rv6xx_get_temp,
  1239. },
  1240. .dpm = {
  1241. .init = &rs780_dpm_init,
  1242. .setup_asic = &rs780_dpm_setup_asic,
  1243. .enable = &rs780_dpm_enable,
  1244. .disable = &rs780_dpm_disable,
  1245. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1246. .set_power_state = &rs780_dpm_set_power_state,
  1247. .post_set_power_state = &r600_dpm_post_set_power_state,
  1248. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1249. .fini = &rs780_dpm_fini,
  1250. .get_sclk = &rs780_dpm_get_sclk,
  1251. .get_mclk = &rs780_dpm_get_mclk,
  1252. .print_power_state = &rs780_dpm_print_power_state,
  1253. .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
  1254. },
  1255. .pflip = {
  1256. .pre_page_flip = &rs600_pre_page_flip,
  1257. .page_flip = &rs600_page_flip,
  1258. .post_page_flip = &rs600_post_page_flip,
  1259. },
  1260. };
  1261. static struct radeon_asic rv770_asic = {
  1262. .init = &rv770_init,
  1263. .fini = &rv770_fini,
  1264. .suspend = &rv770_suspend,
  1265. .resume = &rv770_resume,
  1266. .asic_reset = &r600_asic_reset,
  1267. .vga_set_state = &r600_vga_set_state,
  1268. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1269. .gui_idle = &r600_gui_idle,
  1270. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1271. .get_xclk = &rv770_get_xclk,
  1272. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1273. .gart = {
  1274. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1275. .set_page = &rs600_gart_set_page,
  1276. },
  1277. .ring = {
  1278. [RADEON_RING_TYPE_GFX_INDEX] = {
  1279. .ib_execute = &r600_ring_ib_execute,
  1280. .emit_fence = &r600_fence_ring_emit,
  1281. .emit_semaphore = &r600_semaphore_ring_emit,
  1282. .cs_parse = &r600_cs_parse,
  1283. .ring_test = &r600_ring_test,
  1284. .ib_test = &r600_ib_test,
  1285. .is_lockup = &r600_gfx_is_lockup,
  1286. .get_rptr = &radeon_ring_generic_get_rptr,
  1287. .get_wptr = &radeon_ring_generic_get_wptr,
  1288. .set_wptr = &radeon_ring_generic_set_wptr,
  1289. },
  1290. [R600_RING_TYPE_DMA_INDEX] = {
  1291. .ib_execute = &r600_dma_ring_ib_execute,
  1292. .emit_fence = &r600_dma_fence_ring_emit,
  1293. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1294. .cs_parse = &r600_dma_cs_parse,
  1295. .ring_test = &r600_dma_ring_test,
  1296. .ib_test = &r600_dma_ib_test,
  1297. .is_lockup = &r600_dma_is_lockup,
  1298. .get_rptr = &radeon_ring_generic_get_rptr,
  1299. .get_wptr = &radeon_ring_generic_get_wptr,
  1300. .set_wptr = &radeon_ring_generic_set_wptr,
  1301. },
  1302. [R600_RING_TYPE_UVD_INDEX] = {
  1303. .ib_execute = &r600_uvd_ib_execute,
  1304. .emit_fence = &r600_uvd_fence_emit,
  1305. .emit_semaphore = &r600_uvd_semaphore_emit,
  1306. .cs_parse = &radeon_uvd_cs_parse,
  1307. .ring_test = &r600_uvd_ring_test,
  1308. .ib_test = &r600_uvd_ib_test,
  1309. .is_lockup = &radeon_ring_test_lockup,
  1310. .get_rptr = &radeon_ring_generic_get_rptr,
  1311. .get_wptr = &radeon_ring_generic_get_wptr,
  1312. .set_wptr = &radeon_ring_generic_set_wptr,
  1313. }
  1314. },
  1315. .irq = {
  1316. .set = &r600_irq_set,
  1317. .process = &r600_irq_process,
  1318. },
  1319. .display = {
  1320. .bandwidth_update = &rv515_bandwidth_update,
  1321. .get_vblank_counter = &rs600_get_vblank_counter,
  1322. .wait_for_vblank = &avivo_wait_for_vblank,
  1323. .set_backlight_level = &atombios_set_backlight_level,
  1324. .get_backlight_level = &atombios_get_backlight_level,
  1325. .hdmi_enable = &r600_hdmi_enable,
  1326. .hdmi_setmode = &r600_hdmi_setmode,
  1327. },
  1328. .copy = {
  1329. .blit = &r600_copy_cpdma,
  1330. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1331. .dma = &rv770_copy_dma,
  1332. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1333. .copy = &rv770_copy_dma,
  1334. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1335. },
  1336. .surface = {
  1337. .set_reg = r600_set_surface_reg,
  1338. .clear_reg = r600_clear_surface_reg,
  1339. },
  1340. .hpd = {
  1341. .init = &r600_hpd_init,
  1342. .fini = &r600_hpd_fini,
  1343. .sense = &r600_hpd_sense,
  1344. .set_polarity = &r600_hpd_set_polarity,
  1345. },
  1346. .pm = {
  1347. .misc = &rv770_pm_misc,
  1348. .prepare = &rs600_pm_prepare,
  1349. .finish = &rs600_pm_finish,
  1350. .init_profile = &r600_pm_init_profile,
  1351. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1352. .get_engine_clock = &radeon_atom_get_engine_clock,
  1353. .set_engine_clock = &radeon_atom_set_engine_clock,
  1354. .get_memory_clock = &radeon_atom_get_memory_clock,
  1355. .set_memory_clock = &radeon_atom_set_memory_clock,
  1356. .get_pcie_lanes = &r600_get_pcie_lanes,
  1357. .set_pcie_lanes = &r600_set_pcie_lanes,
  1358. .set_clock_gating = &radeon_atom_set_clock_gating,
  1359. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1360. .get_temperature = &rv770_get_temp,
  1361. },
  1362. .dpm = {
  1363. .init = &rv770_dpm_init,
  1364. .setup_asic = &rv770_dpm_setup_asic,
  1365. .enable = &rv770_dpm_enable,
  1366. .disable = &rv770_dpm_disable,
  1367. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1368. .set_power_state = &rv770_dpm_set_power_state,
  1369. .post_set_power_state = &r600_dpm_post_set_power_state,
  1370. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1371. .fini = &rv770_dpm_fini,
  1372. .get_sclk = &rv770_dpm_get_sclk,
  1373. .get_mclk = &rv770_dpm_get_mclk,
  1374. .print_power_state = &rv770_dpm_print_power_state,
  1375. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1376. .force_performance_level = &rv770_dpm_force_performance_level,
  1377. .vblank_too_short = &rv770_dpm_vblank_too_short,
  1378. },
  1379. .pflip = {
  1380. .pre_page_flip = &rs600_pre_page_flip,
  1381. .page_flip = &rv770_page_flip,
  1382. .post_page_flip = &rs600_post_page_flip,
  1383. },
  1384. };
  1385. static struct radeon_asic evergreen_asic = {
  1386. .init = &evergreen_init,
  1387. .fini = &evergreen_fini,
  1388. .suspend = &evergreen_suspend,
  1389. .resume = &evergreen_resume,
  1390. .asic_reset = &evergreen_asic_reset,
  1391. .vga_set_state = &r600_vga_set_state,
  1392. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1393. .gui_idle = &r600_gui_idle,
  1394. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1395. .get_xclk = &rv770_get_xclk,
  1396. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1397. .gart = {
  1398. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1399. .set_page = &rs600_gart_set_page,
  1400. },
  1401. .ring = {
  1402. [RADEON_RING_TYPE_GFX_INDEX] = {
  1403. .ib_execute = &evergreen_ring_ib_execute,
  1404. .emit_fence = &r600_fence_ring_emit,
  1405. .emit_semaphore = &r600_semaphore_ring_emit,
  1406. .cs_parse = &evergreen_cs_parse,
  1407. .ring_test = &r600_ring_test,
  1408. .ib_test = &r600_ib_test,
  1409. .is_lockup = &evergreen_gfx_is_lockup,
  1410. .get_rptr = &radeon_ring_generic_get_rptr,
  1411. .get_wptr = &radeon_ring_generic_get_wptr,
  1412. .set_wptr = &radeon_ring_generic_set_wptr,
  1413. },
  1414. [R600_RING_TYPE_DMA_INDEX] = {
  1415. .ib_execute = &evergreen_dma_ring_ib_execute,
  1416. .emit_fence = &evergreen_dma_fence_ring_emit,
  1417. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1418. .cs_parse = &evergreen_dma_cs_parse,
  1419. .ring_test = &r600_dma_ring_test,
  1420. .ib_test = &r600_dma_ib_test,
  1421. .is_lockup = &evergreen_dma_is_lockup,
  1422. .get_rptr = &radeon_ring_generic_get_rptr,
  1423. .get_wptr = &radeon_ring_generic_get_wptr,
  1424. .set_wptr = &radeon_ring_generic_set_wptr,
  1425. },
  1426. [R600_RING_TYPE_UVD_INDEX] = {
  1427. .ib_execute = &r600_uvd_ib_execute,
  1428. .emit_fence = &r600_uvd_fence_emit,
  1429. .emit_semaphore = &r600_uvd_semaphore_emit,
  1430. .cs_parse = &radeon_uvd_cs_parse,
  1431. .ring_test = &r600_uvd_ring_test,
  1432. .ib_test = &r600_uvd_ib_test,
  1433. .is_lockup = &radeon_ring_test_lockup,
  1434. .get_rptr = &radeon_ring_generic_get_rptr,
  1435. .get_wptr = &radeon_ring_generic_get_wptr,
  1436. .set_wptr = &radeon_ring_generic_set_wptr,
  1437. }
  1438. },
  1439. .irq = {
  1440. .set = &evergreen_irq_set,
  1441. .process = &evergreen_irq_process,
  1442. },
  1443. .display = {
  1444. .bandwidth_update = &evergreen_bandwidth_update,
  1445. .get_vblank_counter = &evergreen_get_vblank_counter,
  1446. .wait_for_vblank = &dce4_wait_for_vblank,
  1447. .set_backlight_level = &atombios_set_backlight_level,
  1448. .get_backlight_level = &atombios_get_backlight_level,
  1449. .hdmi_enable = &evergreen_hdmi_enable,
  1450. .hdmi_setmode = &evergreen_hdmi_setmode,
  1451. },
  1452. .copy = {
  1453. .blit = &r600_copy_cpdma,
  1454. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1455. .dma = &evergreen_copy_dma,
  1456. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1457. .copy = &evergreen_copy_dma,
  1458. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1459. },
  1460. .surface = {
  1461. .set_reg = r600_set_surface_reg,
  1462. .clear_reg = r600_clear_surface_reg,
  1463. },
  1464. .hpd = {
  1465. .init = &evergreen_hpd_init,
  1466. .fini = &evergreen_hpd_fini,
  1467. .sense = &evergreen_hpd_sense,
  1468. .set_polarity = &evergreen_hpd_set_polarity,
  1469. },
  1470. .pm = {
  1471. .misc = &evergreen_pm_misc,
  1472. .prepare = &evergreen_pm_prepare,
  1473. .finish = &evergreen_pm_finish,
  1474. .init_profile = &r600_pm_init_profile,
  1475. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1476. .get_engine_clock = &radeon_atom_get_engine_clock,
  1477. .set_engine_clock = &radeon_atom_set_engine_clock,
  1478. .get_memory_clock = &radeon_atom_get_memory_clock,
  1479. .set_memory_clock = &radeon_atom_set_memory_clock,
  1480. .get_pcie_lanes = &r600_get_pcie_lanes,
  1481. .set_pcie_lanes = &r600_set_pcie_lanes,
  1482. .set_clock_gating = NULL,
  1483. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1484. .get_temperature = &evergreen_get_temp,
  1485. },
  1486. .dpm = {
  1487. .init = &cypress_dpm_init,
  1488. .setup_asic = &cypress_dpm_setup_asic,
  1489. .enable = &cypress_dpm_enable,
  1490. .disable = &cypress_dpm_disable,
  1491. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1492. .set_power_state = &cypress_dpm_set_power_state,
  1493. .post_set_power_state = &r600_dpm_post_set_power_state,
  1494. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1495. .fini = &cypress_dpm_fini,
  1496. .get_sclk = &rv770_dpm_get_sclk,
  1497. .get_mclk = &rv770_dpm_get_mclk,
  1498. .print_power_state = &rv770_dpm_print_power_state,
  1499. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1500. .force_performance_level = &rv770_dpm_force_performance_level,
  1501. .vblank_too_short = &cypress_dpm_vblank_too_short,
  1502. },
  1503. .pflip = {
  1504. .pre_page_flip = &evergreen_pre_page_flip,
  1505. .page_flip = &evergreen_page_flip,
  1506. .post_page_flip = &evergreen_post_page_flip,
  1507. },
  1508. };
  1509. static struct radeon_asic sumo_asic = {
  1510. .init = &evergreen_init,
  1511. .fini = &evergreen_fini,
  1512. .suspend = &evergreen_suspend,
  1513. .resume = &evergreen_resume,
  1514. .asic_reset = &evergreen_asic_reset,
  1515. .vga_set_state = &r600_vga_set_state,
  1516. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1517. .gui_idle = &r600_gui_idle,
  1518. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1519. .get_xclk = &r600_get_xclk,
  1520. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1521. .gart = {
  1522. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1523. .set_page = &rs600_gart_set_page,
  1524. },
  1525. .ring = {
  1526. [RADEON_RING_TYPE_GFX_INDEX] = {
  1527. .ib_execute = &evergreen_ring_ib_execute,
  1528. .emit_fence = &r600_fence_ring_emit,
  1529. .emit_semaphore = &r600_semaphore_ring_emit,
  1530. .cs_parse = &evergreen_cs_parse,
  1531. .ring_test = &r600_ring_test,
  1532. .ib_test = &r600_ib_test,
  1533. .is_lockup = &evergreen_gfx_is_lockup,
  1534. .get_rptr = &radeon_ring_generic_get_rptr,
  1535. .get_wptr = &radeon_ring_generic_get_wptr,
  1536. .set_wptr = &radeon_ring_generic_set_wptr,
  1537. },
  1538. [R600_RING_TYPE_DMA_INDEX] = {
  1539. .ib_execute = &evergreen_dma_ring_ib_execute,
  1540. .emit_fence = &evergreen_dma_fence_ring_emit,
  1541. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1542. .cs_parse = &evergreen_dma_cs_parse,
  1543. .ring_test = &r600_dma_ring_test,
  1544. .ib_test = &r600_dma_ib_test,
  1545. .is_lockup = &evergreen_dma_is_lockup,
  1546. .get_rptr = &radeon_ring_generic_get_rptr,
  1547. .get_wptr = &radeon_ring_generic_get_wptr,
  1548. .set_wptr = &radeon_ring_generic_set_wptr,
  1549. },
  1550. [R600_RING_TYPE_UVD_INDEX] = {
  1551. .ib_execute = &r600_uvd_ib_execute,
  1552. .emit_fence = &r600_uvd_fence_emit,
  1553. .emit_semaphore = &r600_uvd_semaphore_emit,
  1554. .cs_parse = &radeon_uvd_cs_parse,
  1555. .ring_test = &r600_uvd_ring_test,
  1556. .ib_test = &r600_uvd_ib_test,
  1557. .is_lockup = &radeon_ring_test_lockup,
  1558. .get_rptr = &radeon_ring_generic_get_rptr,
  1559. .get_wptr = &radeon_ring_generic_get_wptr,
  1560. .set_wptr = &radeon_ring_generic_set_wptr,
  1561. }
  1562. },
  1563. .irq = {
  1564. .set = &evergreen_irq_set,
  1565. .process = &evergreen_irq_process,
  1566. },
  1567. .display = {
  1568. .bandwidth_update = &evergreen_bandwidth_update,
  1569. .get_vblank_counter = &evergreen_get_vblank_counter,
  1570. .wait_for_vblank = &dce4_wait_for_vblank,
  1571. .set_backlight_level = &atombios_set_backlight_level,
  1572. .get_backlight_level = &atombios_get_backlight_level,
  1573. .hdmi_enable = &evergreen_hdmi_enable,
  1574. .hdmi_setmode = &evergreen_hdmi_setmode,
  1575. },
  1576. .copy = {
  1577. .blit = &r600_copy_cpdma,
  1578. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1579. .dma = &evergreen_copy_dma,
  1580. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1581. .copy = &evergreen_copy_dma,
  1582. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1583. },
  1584. .surface = {
  1585. .set_reg = r600_set_surface_reg,
  1586. .clear_reg = r600_clear_surface_reg,
  1587. },
  1588. .hpd = {
  1589. .init = &evergreen_hpd_init,
  1590. .fini = &evergreen_hpd_fini,
  1591. .sense = &evergreen_hpd_sense,
  1592. .set_polarity = &evergreen_hpd_set_polarity,
  1593. },
  1594. .pm = {
  1595. .misc = &evergreen_pm_misc,
  1596. .prepare = &evergreen_pm_prepare,
  1597. .finish = &evergreen_pm_finish,
  1598. .init_profile = &sumo_pm_init_profile,
  1599. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1600. .get_engine_clock = &radeon_atom_get_engine_clock,
  1601. .set_engine_clock = &radeon_atom_set_engine_clock,
  1602. .get_memory_clock = NULL,
  1603. .set_memory_clock = NULL,
  1604. .get_pcie_lanes = NULL,
  1605. .set_pcie_lanes = NULL,
  1606. .set_clock_gating = NULL,
  1607. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1608. .get_temperature = &sumo_get_temp,
  1609. },
  1610. .dpm = {
  1611. .init = &sumo_dpm_init,
  1612. .setup_asic = &sumo_dpm_setup_asic,
  1613. .enable = &sumo_dpm_enable,
  1614. .disable = &sumo_dpm_disable,
  1615. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1616. .set_power_state = &sumo_dpm_set_power_state,
  1617. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1618. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1619. .fini = &sumo_dpm_fini,
  1620. .get_sclk = &sumo_dpm_get_sclk,
  1621. .get_mclk = &sumo_dpm_get_mclk,
  1622. .print_power_state = &sumo_dpm_print_power_state,
  1623. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1624. .force_performance_level = &sumo_dpm_force_performance_level,
  1625. },
  1626. .pflip = {
  1627. .pre_page_flip = &evergreen_pre_page_flip,
  1628. .page_flip = &evergreen_page_flip,
  1629. .post_page_flip = &evergreen_post_page_flip,
  1630. },
  1631. };
  1632. static struct radeon_asic btc_asic = {
  1633. .init = &evergreen_init,
  1634. .fini = &evergreen_fini,
  1635. .suspend = &evergreen_suspend,
  1636. .resume = &evergreen_resume,
  1637. .asic_reset = &evergreen_asic_reset,
  1638. .vga_set_state = &r600_vga_set_state,
  1639. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1640. .gui_idle = &r600_gui_idle,
  1641. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1642. .get_xclk = &rv770_get_xclk,
  1643. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1644. .gart = {
  1645. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1646. .set_page = &rs600_gart_set_page,
  1647. },
  1648. .ring = {
  1649. [RADEON_RING_TYPE_GFX_INDEX] = {
  1650. .ib_execute = &evergreen_ring_ib_execute,
  1651. .emit_fence = &r600_fence_ring_emit,
  1652. .emit_semaphore = &r600_semaphore_ring_emit,
  1653. .cs_parse = &evergreen_cs_parse,
  1654. .ring_test = &r600_ring_test,
  1655. .ib_test = &r600_ib_test,
  1656. .is_lockup = &evergreen_gfx_is_lockup,
  1657. .get_rptr = &radeon_ring_generic_get_rptr,
  1658. .get_wptr = &radeon_ring_generic_get_wptr,
  1659. .set_wptr = &radeon_ring_generic_set_wptr,
  1660. },
  1661. [R600_RING_TYPE_DMA_INDEX] = {
  1662. .ib_execute = &evergreen_dma_ring_ib_execute,
  1663. .emit_fence = &evergreen_dma_fence_ring_emit,
  1664. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1665. .cs_parse = &evergreen_dma_cs_parse,
  1666. .ring_test = &r600_dma_ring_test,
  1667. .ib_test = &r600_dma_ib_test,
  1668. .is_lockup = &evergreen_dma_is_lockup,
  1669. .get_rptr = &radeon_ring_generic_get_rptr,
  1670. .get_wptr = &radeon_ring_generic_get_wptr,
  1671. .set_wptr = &radeon_ring_generic_set_wptr,
  1672. },
  1673. [R600_RING_TYPE_UVD_INDEX] = {
  1674. .ib_execute = &r600_uvd_ib_execute,
  1675. .emit_fence = &r600_uvd_fence_emit,
  1676. .emit_semaphore = &r600_uvd_semaphore_emit,
  1677. .cs_parse = &radeon_uvd_cs_parse,
  1678. .ring_test = &r600_uvd_ring_test,
  1679. .ib_test = &r600_uvd_ib_test,
  1680. .is_lockup = &radeon_ring_test_lockup,
  1681. .get_rptr = &radeon_ring_generic_get_rptr,
  1682. .get_wptr = &radeon_ring_generic_get_wptr,
  1683. .set_wptr = &radeon_ring_generic_set_wptr,
  1684. }
  1685. },
  1686. .irq = {
  1687. .set = &evergreen_irq_set,
  1688. .process = &evergreen_irq_process,
  1689. },
  1690. .display = {
  1691. .bandwidth_update = &evergreen_bandwidth_update,
  1692. .get_vblank_counter = &evergreen_get_vblank_counter,
  1693. .wait_for_vblank = &dce4_wait_for_vblank,
  1694. .set_backlight_level = &atombios_set_backlight_level,
  1695. .get_backlight_level = &atombios_get_backlight_level,
  1696. .hdmi_enable = &evergreen_hdmi_enable,
  1697. .hdmi_setmode = &evergreen_hdmi_setmode,
  1698. },
  1699. .copy = {
  1700. .blit = &r600_copy_cpdma,
  1701. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1702. .dma = &evergreen_copy_dma,
  1703. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1704. .copy = &evergreen_copy_dma,
  1705. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1706. },
  1707. .surface = {
  1708. .set_reg = r600_set_surface_reg,
  1709. .clear_reg = r600_clear_surface_reg,
  1710. },
  1711. .hpd = {
  1712. .init = &evergreen_hpd_init,
  1713. .fini = &evergreen_hpd_fini,
  1714. .sense = &evergreen_hpd_sense,
  1715. .set_polarity = &evergreen_hpd_set_polarity,
  1716. },
  1717. .pm = {
  1718. .misc = &evergreen_pm_misc,
  1719. .prepare = &evergreen_pm_prepare,
  1720. .finish = &evergreen_pm_finish,
  1721. .init_profile = &btc_pm_init_profile,
  1722. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1723. .get_engine_clock = &radeon_atom_get_engine_clock,
  1724. .set_engine_clock = &radeon_atom_set_engine_clock,
  1725. .get_memory_clock = &radeon_atom_get_memory_clock,
  1726. .set_memory_clock = &radeon_atom_set_memory_clock,
  1727. .get_pcie_lanes = &r600_get_pcie_lanes,
  1728. .set_pcie_lanes = &r600_set_pcie_lanes,
  1729. .set_clock_gating = NULL,
  1730. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1731. .get_temperature = &evergreen_get_temp,
  1732. },
  1733. .dpm = {
  1734. .init = &btc_dpm_init,
  1735. .setup_asic = &btc_dpm_setup_asic,
  1736. .enable = &btc_dpm_enable,
  1737. .disable = &btc_dpm_disable,
  1738. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1739. .set_power_state = &btc_dpm_set_power_state,
  1740. .post_set_power_state = &btc_dpm_post_set_power_state,
  1741. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1742. .fini = &btc_dpm_fini,
  1743. .get_sclk = &btc_dpm_get_sclk,
  1744. .get_mclk = &btc_dpm_get_mclk,
  1745. .print_power_state = &rv770_dpm_print_power_state,
  1746. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1747. .force_performance_level = &rv770_dpm_force_performance_level,
  1748. .vblank_too_short = &btc_dpm_vblank_too_short,
  1749. },
  1750. .pflip = {
  1751. .pre_page_flip = &evergreen_pre_page_flip,
  1752. .page_flip = &evergreen_page_flip,
  1753. .post_page_flip = &evergreen_post_page_flip,
  1754. },
  1755. };
  1756. static struct radeon_asic cayman_asic = {
  1757. .init = &cayman_init,
  1758. .fini = &cayman_fini,
  1759. .suspend = &cayman_suspend,
  1760. .resume = &cayman_resume,
  1761. .asic_reset = &cayman_asic_reset,
  1762. .vga_set_state = &r600_vga_set_state,
  1763. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1764. .gui_idle = &r600_gui_idle,
  1765. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1766. .get_xclk = &rv770_get_xclk,
  1767. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1768. .gart = {
  1769. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1770. .set_page = &rs600_gart_set_page,
  1771. },
  1772. .vm = {
  1773. .init = &cayman_vm_init,
  1774. .fini = &cayman_vm_fini,
  1775. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1776. .set_page = &cayman_vm_set_page,
  1777. },
  1778. .ring = {
  1779. [RADEON_RING_TYPE_GFX_INDEX] = {
  1780. .ib_execute = &cayman_ring_ib_execute,
  1781. .ib_parse = &evergreen_ib_parse,
  1782. .emit_fence = &cayman_fence_ring_emit,
  1783. .emit_semaphore = &r600_semaphore_ring_emit,
  1784. .cs_parse = &evergreen_cs_parse,
  1785. .ring_test = &r600_ring_test,
  1786. .ib_test = &r600_ib_test,
  1787. .is_lockup = &cayman_gfx_is_lockup,
  1788. .vm_flush = &cayman_vm_flush,
  1789. .get_rptr = &radeon_ring_generic_get_rptr,
  1790. .get_wptr = &radeon_ring_generic_get_wptr,
  1791. .set_wptr = &radeon_ring_generic_set_wptr,
  1792. },
  1793. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1794. .ib_execute = &cayman_ring_ib_execute,
  1795. .ib_parse = &evergreen_ib_parse,
  1796. .emit_fence = &cayman_fence_ring_emit,
  1797. .emit_semaphore = &r600_semaphore_ring_emit,
  1798. .cs_parse = &evergreen_cs_parse,
  1799. .ring_test = &r600_ring_test,
  1800. .ib_test = &r600_ib_test,
  1801. .is_lockup = &cayman_gfx_is_lockup,
  1802. .vm_flush = &cayman_vm_flush,
  1803. .get_rptr = &radeon_ring_generic_get_rptr,
  1804. .get_wptr = &radeon_ring_generic_get_wptr,
  1805. .set_wptr = &radeon_ring_generic_set_wptr,
  1806. },
  1807. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1808. .ib_execute = &cayman_ring_ib_execute,
  1809. .ib_parse = &evergreen_ib_parse,
  1810. .emit_fence = &cayman_fence_ring_emit,
  1811. .emit_semaphore = &r600_semaphore_ring_emit,
  1812. .cs_parse = &evergreen_cs_parse,
  1813. .ring_test = &r600_ring_test,
  1814. .ib_test = &r600_ib_test,
  1815. .is_lockup = &cayman_gfx_is_lockup,
  1816. .vm_flush = &cayman_vm_flush,
  1817. .get_rptr = &radeon_ring_generic_get_rptr,
  1818. .get_wptr = &radeon_ring_generic_get_wptr,
  1819. .set_wptr = &radeon_ring_generic_set_wptr,
  1820. },
  1821. [R600_RING_TYPE_DMA_INDEX] = {
  1822. .ib_execute = &cayman_dma_ring_ib_execute,
  1823. .ib_parse = &evergreen_dma_ib_parse,
  1824. .emit_fence = &evergreen_dma_fence_ring_emit,
  1825. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1826. .cs_parse = &evergreen_dma_cs_parse,
  1827. .ring_test = &r600_dma_ring_test,
  1828. .ib_test = &r600_dma_ib_test,
  1829. .is_lockup = &cayman_dma_is_lockup,
  1830. .vm_flush = &cayman_dma_vm_flush,
  1831. .get_rptr = &radeon_ring_generic_get_rptr,
  1832. .get_wptr = &radeon_ring_generic_get_wptr,
  1833. .set_wptr = &radeon_ring_generic_set_wptr,
  1834. },
  1835. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1836. .ib_execute = &cayman_dma_ring_ib_execute,
  1837. .ib_parse = &evergreen_dma_ib_parse,
  1838. .emit_fence = &evergreen_dma_fence_ring_emit,
  1839. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1840. .cs_parse = &evergreen_dma_cs_parse,
  1841. .ring_test = &r600_dma_ring_test,
  1842. .ib_test = &r600_dma_ib_test,
  1843. .is_lockup = &cayman_dma_is_lockup,
  1844. .vm_flush = &cayman_dma_vm_flush,
  1845. .get_rptr = &radeon_ring_generic_get_rptr,
  1846. .get_wptr = &radeon_ring_generic_get_wptr,
  1847. .set_wptr = &radeon_ring_generic_set_wptr,
  1848. },
  1849. [R600_RING_TYPE_UVD_INDEX] = {
  1850. .ib_execute = &r600_uvd_ib_execute,
  1851. .emit_fence = &r600_uvd_fence_emit,
  1852. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1853. .cs_parse = &radeon_uvd_cs_parse,
  1854. .ring_test = &r600_uvd_ring_test,
  1855. .ib_test = &r600_uvd_ib_test,
  1856. .is_lockup = &radeon_ring_test_lockup,
  1857. .get_rptr = &radeon_ring_generic_get_rptr,
  1858. .get_wptr = &radeon_ring_generic_get_wptr,
  1859. .set_wptr = &radeon_ring_generic_set_wptr,
  1860. }
  1861. },
  1862. .irq = {
  1863. .set = &evergreen_irq_set,
  1864. .process = &evergreen_irq_process,
  1865. },
  1866. .display = {
  1867. .bandwidth_update = &evergreen_bandwidth_update,
  1868. .get_vblank_counter = &evergreen_get_vblank_counter,
  1869. .wait_for_vblank = &dce4_wait_for_vblank,
  1870. .set_backlight_level = &atombios_set_backlight_level,
  1871. .get_backlight_level = &atombios_get_backlight_level,
  1872. .hdmi_enable = &evergreen_hdmi_enable,
  1873. .hdmi_setmode = &evergreen_hdmi_setmode,
  1874. },
  1875. .copy = {
  1876. .blit = &r600_copy_cpdma,
  1877. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1878. .dma = &evergreen_copy_dma,
  1879. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1880. .copy = &evergreen_copy_dma,
  1881. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1882. },
  1883. .surface = {
  1884. .set_reg = r600_set_surface_reg,
  1885. .clear_reg = r600_clear_surface_reg,
  1886. },
  1887. .hpd = {
  1888. .init = &evergreen_hpd_init,
  1889. .fini = &evergreen_hpd_fini,
  1890. .sense = &evergreen_hpd_sense,
  1891. .set_polarity = &evergreen_hpd_set_polarity,
  1892. },
  1893. .pm = {
  1894. .misc = &evergreen_pm_misc,
  1895. .prepare = &evergreen_pm_prepare,
  1896. .finish = &evergreen_pm_finish,
  1897. .init_profile = &btc_pm_init_profile,
  1898. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1899. .get_engine_clock = &radeon_atom_get_engine_clock,
  1900. .set_engine_clock = &radeon_atom_set_engine_clock,
  1901. .get_memory_clock = &radeon_atom_get_memory_clock,
  1902. .set_memory_clock = &radeon_atom_set_memory_clock,
  1903. .get_pcie_lanes = &r600_get_pcie_lanes,
  1904. .set_pcie_lanes = &r600_set_pcie_lanes,
  1905. .set_clock_gating = NULL,
  1906. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1907. .get_temperature = &evergreen_get_temp,
  1908. },
  1909. .dpm = {
  1910. .init = &ni_dpm_init,
  1911. .setup_asic = &ni_dpm_setup_asic,
  1912. .enable = &ni_dpm_enable,
  1913. .disable = &ni_dpm_disable,
  1914. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1915. .set_power_state = &ni_dpm_set_power_state,
  1916. .post_set_power_state = &ni_dpm_post_set_power_state,
  1917. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1918. .fini = &ni_dpm_fini,
  1919. .get_sclk = &ni_dpm_get_sclk,
  1920. .get_mclk = &ni_dpm_get_mclk,
  1921. .print_power_state = &ni_dpm_print_power_state,
  1922. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1923. .force_performance_level = &ni_dpm_force_performance_level,
  1924. .vblank_too_short = &ni_dpm_vblank_too_short,
  1925. },
  1926. .pflip = {
  1927. .pre_page_flip = &evergreen_pre_page_flip,
  1928. .page_flip = &evergreen_page_flip,
  1929. .post_page_flip = &evergreen_post_page_flip,
  1930. },
  1931. };
  1932. static struct radeon_asic trinity_asic = {
  1933. .init = &cayman_init,
  1934. .fini = &cayman_fini,
  1935. .suspend = &cayman_suspend,
  1936. .resume = &cayman_resume,
  1937. .asic_reset = &cayman_asic_reset,
  1938. .vga_set_state = &r600_vga_set_state,
  1939. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1940. .gui_idle = &r600_gui_idle,
  1941. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1942. .get_xclk = &r600_get_xclk,
  1943. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1944. .gart = {
  1945. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1946. .set_page = &rs600_gart_set_page,
  1947. },
  1948. .vm = {
  1949. .init = &cayman_vm_init,
  1950. .fini = &cayman_vm_fini,
  1951. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1952. .set_page = &cayman_vm_set_page,
  1953. },
  1954. .ring = {
  1955. [RADEON_RING_TYPE_GFX_INDEX] = {
  1956. .ib_execute = &cayman_ring_ib_execute,
  1957. .ib_parse = &evergreen_ib_parse,
  1958. .emit_fence = &cayman_fence_ring_emit,
  1959. .emit_semaphore = &r600_semaphore_ring_emit,
  1960. .cs_parse = &evergreen_cs_parse,
  1961. .ring_test = &r600_ring_test,
  1962. .ib_test = &r600_ib_test,
  1963. .is_lockup = &cayman_gfx_is_lockup,
  1964. .vm_flush = &cayman_vm_flush,
  1965. .get_rptr = &radeon_ring_generic_get_rptr,
  1966. .get_wptr = &radeon_ring_generic_get_wptr,
  1967. .set_wptr = &radeon_ring_generic_set_wptr,
  1968. },
  1969. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1970. .ib_execute = &cayman_ring_ib_execute,
  1971. .ib_parse = &evergreen_ib_parse,
  1972. .emit_fence = &cayman_fence_ring_emit,
  1973. .emit_semaphore = &r600_semaphore_ring_emit,
  1974. .cs_parse = &evergreen_cs_parse,
  1975. .ring_test = &r600_ring_test,
  1976. .ib_test = &r600_ib_test,
  1977. .is_lockup = &cayman_gfx_is_lockup,
  1978. .vm_flush = &cayman_vm_flush,
  1979. .get_rptr = &radeon_ring_generic_get_rptr,
  1980. .get_wptr = &radeon_ring_generic_get_wptr,
  1981. .set_wptr = &radeon_ring_generic_set_wptr,
  1982. },
  1983. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1984. .ib_execute = &cayman_ring_ib_execute,
  1985. .ib_parse = &evergreen_ib_parse,
  1986. .emit_fence = &cayman_fence_ring_emit,
  1987. .emit_semaphore = &r600_semaphore_ring_emit,
  1988. .cs_parse = &evergreen_cs_parse,
  1989. .ring_test = &r600_ring_test,
  1990. .ib_test = &r600_ib_test,
  1991. .is_lockup = &cayman_gfx_is_lockup,
  1992. .vm_flush = &cayman_vm_flush,
  1993. .get_rptr = &radeon_ring_generic_get_rptr,
  1994. .get_wptr = &radeon_ring_generic_get_wptr,
  1995. .set_wptr = &radeon_ring_generic_set_wptr,
  1996. },
  1997. [R600_RING_TYPE_DMA_INDEX] = {
  1998. .ib_execute = &cayman_dma_ring_ib_execute,
  1999. .ib_parse = &evergreen_dma_ib_parse,
  2000. .emit_fence = &evergreen_dma_fence_ring_emit,
  2001. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2002. .cs_parse = &evergreen_dma_cs_parse,
  2003. .ring_test = &r600_dma_ring_test,
  2004. .ib_test = &r600_dma_ib_test,
  2005. .is_lockup = &cayman_dma_is_lockup,
  2006. .vm_flush = &cayman_dma_vm_flush,
  2007. .get_rptr = &radeon_ring_generic_get_rptr,
  2008. .get_wptr = &radeon_ring_generic_get_wptr,
  2009. .set_wptr = &radeon_ring_generic_set_wptr,
  2010. },
  2011. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2012. .ib_execute = &cayman_dma_ring_ib_execute,
  2013. .ib_parse = &evergreen_dma_ib_parse,
  2014. .emit_fence = &evergreen_dma_fence_ring_emit,
  2015. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2016. .cs_parse = &evergreen_dma_cs_parse,
  2017. .ring_test = &r600_dma_ring_test,
  2018. .ib_test = &r600_dma_ib_test,
  2019. .is_lockup = &cayman_dma_is_lockup,
  2020. .vm_flush = &cayman_dma_vm_flush,
  2021. .get_rptr = &radeon_ring_generic_get_rptr,
  2022. .get_wptr = &radeon_ring_generic_get_wptr,
  2023. .set_wptr = &radeon_ring_generic_set_wptr,
  2024. },
  2025. [R600_RING_TYPE_UVD_INDEX] = {
  2026. .ib_execute = &r600_uvd_ib_execute,
  2027. .emit_fence = &r600_uvd_fence_emit,
  2028. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2029. .cs_parse = &radeon_uvd_cs_parse,
  2030. .ring_test = &r600_uvd_ring_test,
  2031. .ib_test = &r600_uvd_ib_test,
  2032. .is_lockup = &radeon_ring_test_lockup,
  2033. .get_rptr = &radeon_ring_generic_get_rptr,
  2034. .get_wptr = &radeon_ring_generic_get_wptr,
  2035. .set_wptr = &radeon_ring_generic_set_wptr,
  2036. }
  2037. },
  2038. .irq = {
  2039. .set = &evergreen_irq_set,
  2040. .process = &evergreen_irq_process,
  2041. },
  2042. .display = {
  2043. .bandwidth_update = &dce6_bandwidth_update,
  2044. .get_vblank_counter = &evergreen_get_vblank_counter,
  2045. .wait_for_vblank = &dce4_wait_for_vblank,
  2046. .set_backlight_level = &atombios_set_backlight_level,
  2047. .get_backlight_level = &atombios_get_backlight_level,
  2048. },
  2049. .copy = {
  2050. .blit = &r600_copy_cpdma,
  2051. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2052. .dma = &evergreen_copy_dma,
  2053. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2054. .copy = &evergreen_copy_dma,
  2055. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2056. },
  2057. .surface = {
  2058. .set_reg = r600_set_surface_reg,
  2059. .clear_reg = r600_clear_surface_reg,
  2060. },
  2061. .hpd = {
  2062. .init = &evergreen_hpd_init,
  2063. .fini = &evergreen_hpd_fini,
  2064. .sense = &evergreen_hpd_sense,
  2065. .set_polarity = &evergreen_hpd_set_polarity,
  2066. },
  2067. .pm = {
  2068. .misc = &evergreen_pm_misc,
  2069. .prepare = &evergreen_pm_prepare,
  2070. .finish = &evergreen_pm_finish,
  2071. .init_profile = &sumo_pm_init_profile,
  2072. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2073. .get_engine_clock = &radeon_atom_get_engine_clock,
  2074. .set_engine_clock = &radeon_atom_set_engine_clock,
  2075. .get_memory_clock = NULL,
  2076. .set_memory_clock = NULL,
  2077. .get_pcie_lanes = NULL,
  2078. .set_pcie_lanes = NULL,
  2079. .set_clock_gating = NULL,
  2080. .set_uvd_clocks = &sumo_set_uvd_clocks,
  2081. .get_temperature = &tn_get_temp,
  2082. },
  2083. .dpm = {
  2084. .init = &trinity_dpm_init,
  2085. .setup_asic = &trinity_dpm_setup_asic,
  2086. .enable = &trinity_dpm_enable,
  2087. .disable = &trinity_dpm_disable,
  2088. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  2089. .set_power_state = &trinity_dpm_set_power_state,
  2090. .post_set_power_state = &trinity_dpm_post_set_power_state,
  2091. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  2092. .fini = &trinity_dpm_fini,
  2093. .get_sclk = &trinity_dpm_get_sclk,
  2094. .get_mclk = &trinity_dpm_get_mclk,
  2095. .print_power_state = &trinity_dpm_print_power_state,
  2096. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  2097. .force_performance_level = &trinity_dpm_force_performance_level,
  2098. },
  2099. .pflip = {
  2100. .pre_page_flip = &evergreen_pre_page_flip,
  2101. .page_flip = &evergreen_page_flip,
  2102. .post_page_flip = &evergreen_post_page_flip,
  2103. },
  2104. };
  2105. static struct radeon_asic si_asic = {
  2106. .init = &si_init,
  2107. .fini = &si_fini,
  2108. .suspend = &si_suspend,
  2109. .resume = &si_resume,
  2110. .asic_reset = &si_asic_reset,
  2111. .vga_set_state = &r600_vga_set_state,
  2112. .ioctl_wait_idle = r600_ioctl_wait_idle,
  2113. .gui_idle = &r600_gui_idle,
  2114. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2115. .get_xclk = &si_get_xclk,
  2116. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  2117. .gart = {
  2118. .tlb_flush = &si_pcie_gart_tlb_flush,
  2119. .set_page = &rs600_gart_set_page,
  2120. },
  2121. .vm = {
  2122. .init = &si_vm_init,
  2123. .fini = &si_vm_fini,
  2124. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2125. .set_page = &si_vm_set_page,
  2126. },
  2127. .ring = {
  2128. [RADEON_RING_TYPE_GFX_INDEX] = {
  2129. .ib_execute = &si_ring_ib_execute,
  2130. .ib_parse = &si_ib_parse,
  2131. .emit_fence = &si_fence_ring_emit,
  2132. .emit_semaphore = &r600_semaphore_ring_emit,
  2133. .cs_parse = NULL,
  2134. .ring_test = &r600_ring_test,
  2135. .ib_test = &r600_ib_test,
  2136. .is_lockup = &si_gfx_is_lockup,
  2137. .vm_flush = &si_vm_flush,
  2138. .get_rptr = &radeon_ring_generic_get_rptr,
  2139. .get_wptr = &radeon_ring_generic_get_wptr,
  2140. .set_wptr = &radeon_ring_generic_set_wptr,
  2141. },
  2142. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2143. .ib_execute = &si_ring_ib_execute,
  2144. .ib_parse = &si_ib_parse,
  2145. .emit_fence = &si_fence_ring_emit,
  2146. .emit_semaphore = &r600_semaphore_ring_emit,
  2147. .cs_parse = NULL,
  2148. .ring_test = &r600_ring_test,
  2149. .ib_test = &r600_ib_test,
  2150. .is_lockup = &si_gfx_is_lockup,
  2151. .vm_flush = &si_vm_flush,
  2152. .get_rptr = &radeon_ring_generic_get_rptr,
  2153. .get_wptr = &radeon_ring_generic_get_wptr,
  2154. .set_wptr = &radeon_ring_generic_set_wptr,
  2155. },
  2156. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2157. .ib_execute = &si_ring_ib_execute,
  2158. .ib_parse = &si_ib_parse,
  2159. .emit_fence = &si_fence_ring_emit,
  2160. .emit_semaphore = &r600_semaphore_ring_emit,
  2161. .cs_parse = NULL,
  2162. .ring_test = &r600_ring_test,
  2163. .ib_test = &r600_ib_test,
  2164. .is_lockup = &si_gfx_is_lockup,
  2165. .vm_flush = &si_vm_flush,
  2166. .get_rptr = &radeon_ring_generic_get_rptr,
  2167. .get_wptr = &radeon_ring_generic_get_wptr,
  2168. .set_wptr = &radeon_ring_generic_set_wptr,
  2169. },
  2170. [R600_RING_TYPE_DMA_INDEX] = {
  2171. .ib_execute = &cayman_dma_ring_ib_execute,
  2172. .ib_parse = &evergreen_dma_ib_parse,
  2173. .emit_fence = &evergreen_dma_fence_ring_emit,
  2174. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2175. .cs_parse = NULL,
  2176. .ring_test = &r600_dma_ring_test,
  2177. .ib_test = &r600_dma_ib_test,
  2178. .is_lockup = &si_dma_is_lockup,
  2179. .vm_flush = &si_dma_vm_flush,
  2180. .get_rptr = &radeon_ring_generic_get_rptr,
  2181. .get_wptr = &radeon_ring_generic_get_wptr,
  2182. .set_wptr = &radeon_ring_generic_set_wptr,
  2183. },
  2184. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2185. .ib_execute = &cayman_dma_ring_ib_execute,
  2186. .ib_parse = &evergreen_dma_ib_parse,
  2187. .emit_fence = &evergreen_dma_fence_ring_emit,
  2188. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2189. .cs_parse = NULL,
  2190. .ring_test = &r600_dma_ring_test,
  2191. .ib_test = &r600_dma_ib_test,
  2192. .is_lockup = &si_dma_is_lockup,
  2193. .vm_flush = &si_dma_vm_flush,
  2194. .get_rptr = &radeon_ring_generic_get_rptr,
  2195. .get_wptr = &radeon_ring_generic_get_wptr,
  2196. .set_wptr = &radeon_ring_generic_set_wptr,
  2197. },
  2198. [R600_RING_TYPE_UVD_INDEX] = {
  2199. .ib_execute = &r600_uvd_ib_execute,
  2200. .emit_fence = &r600_uvd_fence_emit,
  2201. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2202. .cs_parse = &radeon_uvd_cs_parse,
  2203. .ring_test = &r600_uvd_ring_test,
  2204. .ib_test = &r600_uvd_ib_test,
  2205. .is_lockup = &radeon_ring_test_lockup,
  2206. .get_rptr = &radeon_ring_generic_get_rptr,
  2207. .get_wptr = &radeon_ring_generic_get_wptr,
  2208. .set_wptr = &radeon_ring_generic_set_wptr,
  2209. }
  2210. },
  2211. .irq = {
  2212. .set = &si_irq_set,
  2213. .process = &si_irq_process,
  2214. },
  2215. .display = {
  2216. .bandwidth_update = &dce6_bandwidth_update,
  2217. .get_vblank_counter = &evergreen_get_vblank_counter,
  2218. .wait_for_vblank = &dce4_wait_for_vblank,
  2219. .set_backlight_level = &atombios_set_backlight_level,
  2220. .get_backlight_level = &atombios_get_backlight_level,
  2221. },
  2222. .copy = {
  2223. .blit = NULL,
  2224. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2225. .dma = &si_copy_dma,
  2226. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2227. .copy = &si_copy_dma,
  2228. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2229. },
  2230. .surface = {
  2231. .set_reg = r600_set_surface_reg,
  2232. .clear_reg = r600_clear_surface_reg,
  2233. },
  2234. .hpd = {
  2235. .init = &evergreen_hpd_init,
  2236. .fini = &evergreen_hpd_fini,
  2237. .sense = &evergreen_hpd_sense,
  2238. .set_polarity = &evergreen_hpd_set_polarity,
  2239. },
  2240. .pm = {
  2241. .misc = &evergreen_pm_misc,
  2242. .prepare = &evergreen_pm_prepare,
  2243. .finish = &evergreen_pm_finish,
  2244. .init_profile = &sumo_pm_init_profile,
  2245. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2246. .get_engine_clock = &radeon_atom_get_engine_clock,
  2247. .set_engine_clock = &radeon_atom_set_engine_clock,
  2248. .get_memory_clock = &radeon_atom_get_memory_clock,
  2249. .set_memory_clock = &radeon_atom_set_memory_clock,
  2250. .get_pcie_lanes = &r600_get_pcie_lanes,
  2251. .set_pcie_lanes = &r600_set_pcie_lanes,
  2252. .set_clock_gating = NULL,
  2253. .set_uvd_clocks = &si_set_uvd_clocks,
  2254. .get_temperature = &si_get_temp,
  2255. },
  2256. .dpm = {
  2257. .init = &si_dpm_init,
  2258. .setup_asic = &si_dpm_setup_asic,
  2259. .enable = &si_dpm_enable,
  2260. .disable = &si_dpm_disable,
  2261. .pre_set_power_state = &si_dpm_pre_set_power_state,
  2262. .set_power_state = &si_dpm_set_power_state,
  2263. .post_set_power_state = &si_dpm_post_set_power_state,
  2264. .display_configuration_changed = &si_dpm_display_configuration_changed,
  2265. .fini = &si_dpm_fini,
  2266. .get_sclk = &ni_dpm_get_sclk,
  2267. .get_mclk = &ni_dpm_get_mclk,
  2268. .print_power_state = &ni_dpm_print_power_state,
  2269. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  2270. .force_performance_level = &si_dpm_force_performance_level,
  2271. .vblank_too_short = &ni_dpm_vblank_too_short,
  2272. },
  2273. .pflip = {
  2274. .pre_page_flip = &evergreen_pre_page_flip,
  2275. .page_flip = &evergreen_page_flip,
  2276. .post_page_flip = &evergreen_post_page_flip,
  2277. },
  2278. };
  2279. static struct radeon_asic ci_asic = {
  2280. .init = &cik_init,
  2281. .fini = &cik_fini,
  2282. .suspend = &cik_suspend,
  2283. .resume = &cik_resume,
  2284. .asic_reset = &cik_asic_reset,
  2285. .vga_set_state = &r600_vga_set_state,
  2286. .ioctl_wait_idle = NULL,
  2287. .gui_idle = &r600_gui_idle,
  2288. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2289. .get_xclk = &cik_get_xclk,
  2290. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2291. .gart = {
  2292. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2293. .set_page = &rs600_gart_set_page,
  2294. },
  2295. .vm = {
  2296. .init = &cik_vm_init,
  2297. .fini = &cik_vm_fini,
  2298. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2299. .set_page = &cik_vm_set_page,
  2300. },
  2301. .ring = {
  2302. [RADEON_RING_TYPE_GFX_INDEX] = {
  2303. .ib_execute = &cik_ring_ib_execute,
  2304. .ib_parse = &cik_ib_parse,
  2305. .emit_fence = &cik_fence_gfx_ring_emit,
  2306. .emit_semaphore = &cik_semaphore_ring_emit,
  2307. .cs_parse = NULL,
  2308. .ring_test = &cik_ring_test,
  2309. .ib_test = &cik_ib_test,
  2310. .is_lockup = &cik_gfx_is_lockup,
  2311. .vm_flush = &cik_vm_flush,
  2312. .get_rptr = &radeon_ring_generic_get_rptr,
  2313. .get_wptr = &radeon_ring_generic_get_wptr,
  2314. .set_wptr = &radeon_ring_generic_set_wptr,
  2315. },
  2316. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2317. .ib_execute = &cik_ring_ib_execute,
  2318. .ib_parse = &cik_ib_parse,
  2319. .emit_fence = &cik_fence_compute_ring_emit,
  2320. .emit_semaphore = &cik_semaphore_ring_emit,
  2321. .cs_parse = NULL,
  2322. .ring_test = &cik_ring_test,
  2323. .ib_test = &cik_ib_test,
  2324. .is_lockup = &cik_gfx_is_lockup,
  2325. .vm_flush = &cik_vm_flush,
  2326. .get_rptr = &cik_compute_ring_get_rptr,
  2327. .get_wptr = &cik_compute_ring_get_wptr,
  2328. .set_wptr = &cik_compute_ring_set_wptr,
  2329. },
  2330. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2331. .ib_execute = &cik_ring_ib_execute,
  2332. .ib_parse = &cik_ib_parse,
  2333. .emit_fence = &cik_fence_compute_ring_emit,
  2334. .emit_semaphore = &cik_semaphore_ring_emit,
  2335. .cs_parse = NULL,
  2336. .ring_test = &cik_ring_test,
  2337. .ib_test = &cik_ib_test,
  2338. .is_lockup = &cik_gfx_is_lockup,
  2339. .vm_flush = &cik_vm_flush,
  2340. .get_rptr = &cik_compute_ring_get_rptr,
  2341. .get_wptr = &cik_compute_ring_get_wptr,
  2342. .set_wptr = &cik_compute_ring_set_wptr,
  2343. },
  2344. [R600_RING_TYPE_DMA_INDEX] = {
  2345. .ib_execute = &cik_sdma_ring_ib_execute,
  2346. .ib_parse = &cik_ib_parse,
  2347. .emit_fence = &cik_sdma_fence_ring_emit,
  2348. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2349. .cs_parse = NULL,
  2350. .ring_test = &cik_sdma_ring_test,
  2351. .ib_test = &cik_sdma_ib_test,
  2352. .is_lockup = &cik_sdma_is_lockup,
  2353. .vm_flush = &cik_dma_vm_flush,
  2354. .get_rptr = &radeon_ring_generic_get_rptr,
  2355. .get_wptr = &radeon_ring_generic_get_wptr,
  2356. .set_wptr = &radeon_ring_generic_set_wptr,
  2357. },
  2358. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2359. .ib_execute = &cik_sdma_ring_ib_execute,
  2360. .ib_parse = &cik_ib_parse,
  2361. .emit_fence = &cik_sdma_fence_ring_emit,
  2362. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2363. .cs_parse = NULL,
  2364. .ring_test = &cik_sdma_ring_test,
  2365. .ib_test = &cik_sdma_ib_test,
  2366. .is_lockup = &cik_sdma_is_lockup,
  2367. .vm_flush = &cik_dma_vm_flush,
  2368. .get_rptr = &radeon_ring_generic_get_rptr,
  2369. .get_wptr = &radeon_ring_generic_get_wptr,
  2370. .set_wptr = &radeon_ring_generic_set_wptr,
  2371. },
  2372. [R600_RING_TYPE_UVD_INDEX] = {
  2373. .ib_execute = &r600_uvd_ib_execute,
  2374. .emit_fence = &r600_uvd_fence_emit,
  2375. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2376. .cs_parse = &radeon_uvd_cs_parse,
  2377. .ring_test = &r600_uvd_ring_test,
  2378. .ib_test = &r600_uvd_ib_test,
  2379. .is_lockup = &radeon_ring_test_lockup,
  2380. .get_rptr = &radeon_ring_generic_get_rptr,
  2381. .get_wptr = &radeon_ring_generic_get_wptr,
  2382. .set_wptr = &radeon_ring_generic_set_wptr,
  2383. }
  2384. },
  2385. .irq = {
  2386. .set = &cik_irq_set,
  2387. .process = &cik_irq_process,
  2388. },
  2389. .display = {
  2390. .bandwidth_update = &dce8_bandwidth_update,
  2391. .get_vblank_counter = &evergreen_get_vblank_counter,
  2392. .wait_for_vblank = &dce4_wait_for_vblank,
  2393. },
  2394. .copy = {
  2395. .blit = NULL,
  2396. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2397. .dma = &cik_copy_dma,
  2398. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2399. .copy = &cik_copy_dma,
  2400. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2401. },
  2402. .surface = {
  2403. .set_reg = r600_set_surface_reg,
  2404. .clear_reg = r600_clear_surface_reg,
  2405. },
  2406. .hpd = {
  2407. .init = &evergreen_hpd_init,
  2408. .fini = &evergreen_hpd_fini,
  2409. .sense = &evergreen_hpd_sense,
  2410. .set_polarity = &evergreen_hpd_set_polarity,
  2411. },
  2412. .pm = {
  2413. .misc = &evergreen_pm_misc,
  2414. .prepare = &evergreen_pm_prepare,
  2415. .finish = &evergreen_pm_finish,
  2416. .init_profile = &sumo_pm_init_profile,
  2417. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2418. .get_engine_clock = &radeon_atom_get_engine_clock,
  2419. .set_engine_clock = &radeon_atom_set_engine_clock,
  2420. .get_memory_clock = &radeon_atom_get_memory_clock,
  2421. .set_memory_clock = &radeon_atom_set_memory_clock,
  2422. .get_pcie_lanes = NULL,
  2423. .set_pcie_lanes = NULL,
  2424. .set_clock_gating = NULL,
  2425. .set_uvd_clocks = &cik_set_uvd_clocks,
  2426. .get_temperature = &ci_get_temp,
  2427. },
  2428. .dpm = {
  2429. .init = &ci_dpm_init,
  2430. .setup_asic = &ci_dpm_setup_asic,
  2431. .enable = &ci_dpm_enable,
  2432. .disable = &ci_dpm_disable,
  2433. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  2434. .set_power_state = &ci_dpm_set_power_state,
  2435. .post_set_power_state = &ci_dpm_post_set_power_state,
  2436. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  2437. .fini = &ci_dpm_fini,
  2438. .get_sclk = &ci_dpm_get_sclk,
  2439. .get_mclk = &ci_dpm_get_mclk,
  2440. .print_power_state = &ci_dpm_print_power_state,
  2441. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  2442. .force_performance_level = &ci_dpm_force_performance_level,
  2443. .vblank_too_short = &ci_dpm_vblank_too_short,
  2444. },
  2445. .pflip = {
  2446. .pre_page_flip = &evergreen_pre_page_flip,
  2447. .page_flip = &evergreen_page_flip,
  2448. .post_page_flip = &evergreen_post_page_flip,
  2449. },
  2450. };
  2451. static struct radeon_asic kv_asic = {
  2452. .init = &cik_init,
  2453. .fini = &cik_fini,
  2454. .suspend = &cik_suspend,
  2455. .resume = &cik_resume,
  2456. .asic_reset = &cik_asic_reset,
  2457. .vga_set_state = &r600_vga_set_state,
  2458. .ioctl_wait_idle = NULL,
  2459. .gui_idle = &r600_gui_idle,
  2460. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2461. .get_xclk = &cik_get_xclk,
  2462. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2463. .gart = {
  2464. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2465. .set_page = &rs600_gart_set_page,
  2466. },
  2467. .vm = {
  2468. .init = &cik_vm_init,
  2469. .fini = &cik_vm_fini,
  2470. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2471. .set_page = &cik_vm_set_page,
  2472. },
  2473. .ring = {
  2474. [RADEON_RING_TYPE_GFX_INDEX] = {
  2475. .ib_execute = &cik_ring_ib_execute,
  2476. .ib_parse = &cik_ib_parse,
  2477. .emit_fence = &cik_fence_gfx_ring_emit,
  2478. .emit_semaphore = &cik_semaphore_ring_emit,
  2479. .cs_parse = NULL,
  2480. .ring_test = &cik_ring_test,
  2481. .ib_test = &cik_ib_test,
  2482. .is_lockup = &cik_gfx_is_lockup,
  2483. .vm_flush = &cik_vm_flush,
  2484. .get_rptr = &radeon_ring_generic_get_rptr,
  2485. .get_wptr = &radeon_ring_generic_get_wptr,
  2486. .set_wptr = &radeon_ring_generic_set_wptr,
  2487. },
  2488. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2489. .ib_execute = &cik_ring_ib_execute,
  2490. .ib_parse = &cik_ib_parse,
  2491. .emit_fence = &cik_fence_compute_ring_emit,
  2492. .emit_semaphore = &cik_semaphore_ring_emit,
  2493. .cs_parse = NULL,
  2494. .ring_test = &cik_ring_test,
  2495. .ib_test = &cik_ib_test,
  2496. .is_lockup = &cik_gfx_is_lockup,
  2497. .vm_flush = &cik_vm_flush,
  2498. .get_rptr = &cik_compute_ring_get_rptr,
  2499. .get_wptr = &cik_compute_ring_get_wptr,
  2500. .set_wptr = &cik_compute_ring_set_wptr,
  2501. },
  2502. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2503. .ib_execute = &cik_ring_ib_execute,
  2504. .ib_parse = &cik_ib_parse,
  2505. .emit_fence = &cik_fence_compute_ring_emit,
  2506. .emit_semaphore = &cik_semaphore_ring_emit,
  2507. .cs_parse = NULL,
  2508. .ring_test = &cik_ring_test,
  2509. .ib_test = &cik_ib_test,
  2510. .is_lockup = &cik_gfx_is_lockup,
  2511. .vm_flush = &cik_vm_flush,
  2512. .get_rptr = &cik_compute_ring_get_rptr,
  2513. .get_wptr = &cik_compute_ring_get_wptr,
  2514. .set_wptr = &cik_compute_ring_set_wptr,
  2515. },
  2516. [R600_RING_TYPE_DMA_INDEX] = {
  2517. .ib_execute = &cik_sdma_ring_ib_execute,
  2518. .ib_parse = &cik_ib_parse,
  2519. .emit_fence = &cik_sdma_fence_ring_emit,
  2520. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2521. .cs_parse = NULL,
  2522. .ring_test = &cik_sdma_ring_test,
  2523. .ib_test = &cik_sdma_ib_test,
  2524. .is_lockup = &cik_sdma_is_lockup,
  2525. .vm_flush = &cik_dma_vm_flush,
  2526. .get_rptr = &radeon_ring_generic_get_rptr,
  2527. .get_wptr = &radeon_ring_generic_get_wptr,
  2528. .set_wptr = &radeon_ring_generic_set_wptr,
  2529. },
  2530. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2531. .ib_execute = &cik_sdma_ring_ib_execute,
  2532. .ib_parse = &cik_ib_parse,
  2533. .emit_fence = &cik_sdma_fence_ring_emit,
  2534. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2535. .cs_parse = NULL,
  2536. .ring_test = &cik_sdma_ring_test,
  2537. .ib_test = &cik_sdma_ib_test,
  2538. .is_lockup = &cik_sdma_is_lockup,
  2539. .vm_flush = &cik_dma_vm_flush,
  2540. .get_rptr = &radeon_ring_generic_get_rptr,
  2541. .get_wptr = &radeon_ring_generic_get_wptr,
  2542. .set_wptr = &radeon_ring_generic_set_wptr,
  2543. },
  2544. [R600_RING_TYPE_UVD_INDEX] = {
  2545. .ib_execute = &r600_uvd_ib_execute,
  2546. .emit_fence = &r600_uvd_fence_emit,
  2547. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2548. .cs_parse = &radeon_uvd_cs_parse,
  2549. .ring_test = &r600_uvd_ring_test,
  2550. .ib_test = &r600_uvd_ib_test,
  2551. .is_lockup = &radeon_ring_test_lockup,
  2552. .get_rptr = &radeon_ring_generic_get_rptr,
  2553. .get_wptr = &radeon_ring_generic_get_wptr,
  2554. .set_wptr = &radeon_ring_generic_set_wptr,
  2555. }
  2556. },
  2557. .irq = {
  2558. .set = &cik_irq_set,
  2559. .process = &cik_irq_process,
  2560. },
  2561. .display = {
  2562. .bandwidth_update = &dce8_bandwidth_update,
  2563. .get_vblank_counter = &evergreen_get_vblank_counter,
  2564. .wait_for_vblank = &dce4_wait_for_vblank,
  2565. },
  2566. .copy = {
  2567. .blit = NULL,
  2568. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2569. .dma = &cik_copy_dma,
  2570. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2571. .copy = &cik_copy_dma,
  2572. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2573. },
  2574. .surface = {
  2575. .set_reg = r600_set_surface_reg,
  2576. .clear_reg = r600_clear_surface_reg,
  2577. },
  2578. .hpd = {
  2579. .init = &evergreen_hpd_init,
  2580. .fini = &evergreen_hpd_fini,
  2581. .sense = &evergreen_hpd_sense,
  2582. .set_polarity = &evergreen_hpd_set_polarity,
  2583. },
  2584. .pm = {
  2585. .misc = &evergreen_pm_misc,
  2586. .prepare = &evergreen_pm_prepare,
  2587. .finish = &evergreen_pm_finish,
  2588. .init_profile = &sumo_pm_init_profile,
  2589. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2590. .get_engine_clock = &radeon_atom_get_engine_clock,
  2591. .set_engine_clock = &radeon_atom_set_engine_clock,
  2592. .get_memory_clock = &radeon_atom_get_memory_clock,
  2593. .set_memory_clock = &radeon_atom_set_memory_clock,
  2594. .get_pcie_lanes = NULL,
  2595. .set_pcie_lanes = NULL,
  2596. .set_clock_gating = NULL,
  2597. .set_uvd_clocks = &cik_set_uvd_clocks,
  2598. .get_temperature = &kv_get_temp,
  2599. },
  2600. .dpm = {
  2601. .init = &kv_dpm_init,
  2602. .setup_asic = &kv_dpm_setup_asic,
  2603. .enable = &kv_dpm_enable,
  2604. .disable = &kv_dpm_disable,
  2605. .pre_set_power_state = &kv_dpm_pre_set_power_state,
  2606. .set_power_state = &kv_dpm_set_power_state,
  2607. .post_set_power_state = &kv_dpm_post_set_power_state,
  2608. .display_configuration_changed = &kv_dpm_display_configuration_changed,
  2609. .fini = &kv_dpm_fini,
  2610. .get_sclk = &kv_dpm_get_sclk,
  2611. .get_mclk = &kv_dpm_get_mclk,
  2612. .print_power_state = &kv_dpm_print_power_state,
  2613. .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
  2614. .force_performance_level = &kv_dpm_force_performance_level,
  2615. .powergate_uvd = &kv_dpm_powergate_uvd,
  2616. },
  2617. .pflip = {
  2618. .pre_page_flip = &evergreen_pre_page_flip,
  2619. .page_flip = &evergreen_page_flip,
  2620. .post_page_flip = &evergreen_post_page_flip,
  2621. },
  2622. };
  2623. /**
  2624. * radeon_asic_init - register asic specific callbacks
  2625. *
  2626. * @rdev: radeon device pointer
  2627. *
  2628. * Registers the appropriate asic specific callbacks for each
  2629. * chip family. Also sets other asics specific info like the number
  2630. * of crtcs and the register aperture accessors (all asics).
  2631. * Returns 0 for success.
  2632. */
  2633. int radeon_asic_init(struct radeon_device *rdev)
  2634. {
  2635. radeon_register_accessor_init(rdev);
  2636. /* set the number of crtcs */
  2637. if (rdev->flags & RADEON_SINGLE_CRTC)
  2638. rdev->num_crtc = 1;
  2639. else
  2640. rdev->num_crtc = 2;
  2641. rdev->has_uvd = false;
  2642. switch (rdev->family) {
  2643. case CHIP_R100:
  2644. case CHIP_RV100:
  2645. case CHIP_RS100:
  2646. case CHIP_RV200:
  2647. case CHIP_RS200:
  2648. rdev->asic = &r100_asic;
  2649. break;
  2650. case CHIP_R200:
  2651. case CHIP_RV250:
  2652. case CHIP_RS300:
  2653. case CHIP_RV280:
  2654. rdev->asic = &r200_asic;
  2655. break;
  2656. case CHIP_R300:
  2657. case CHIP_R350:
  2658. case CHIP_RV350:
  2659. case CHIP_RV380:
  2660. if (rdev->flags & RADEON_IS_PCIE)
  2661. rdev->asic = &r300_asic_pcie;
  2662. else
  2663. rdev->asic = &r300_asic;
  2664. break;
  2665. case CHIP_R420:
  2666. case CHIP_R423:
  2667. case CHIP_RV410:
  2668. rdev->asic = &r420_asic;
  2669. /* handle macs */
  2670. if (rdev->bios == NULL) {
  2671. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2672. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2673. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2674. rdev->asic->pm.set_memory_clock = NULL;
  2675. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2676. }
  2677. break;
  2678. case CHIP_RS400:
  2679. case CHIP_RS480:
  2680. rdev->asic = &rs400_asic;
  2681. break;
  2682. case CHIP_RS600:
  2683. rdev->asic = &rs600_asic;
  2684. break;
  2685. case CHIP_RS690:
  2686. case CHIP_RS740:
  2687. rdev->asic = &rs690_asic;
  2688. break;
  2689. case CHIP_RV515:
  2690. rdev->asic = &rv515_asic;
  2691. break;
  2692. case CHIP_R520:
  2693. case CHIP_RV530:
  2694. case CHIP_RV560:
  2695. case CHIP_RV570:
  2696. case CHIP_R580:
  2697. rdev->asic = &r520_asic;
  2698. break;
  2699. case CHIP_R600:
  2700. rdev->asic = &r600_asic;
  2701. break;
  2702. case CHIP_RV610:
  2703. case CHIP_RV630:
  2704. case CHIP_RV620:
  2705. case CHIP_RV635:
  2706. case CHIP_RV670:
  2707. rdev->asic = &rv6xx_asic;
  2708. rdev->has_uvd = true;
  2709. break;
  2710. case CHIP_RS780:
  2711. case CHIP_RS880:
  2712. rdev->asic = &rs780_asic;
  2713. rdev->has_uvd = true;
  2714. break;
  2715. case CHIP_RV770:
  2716. case CHIP_RV730:
  2717. case CHIP_RV710:
  2718. case CHIP_RV740:
  2719. rdev->asic = &rv770_asic;
  2720. rdev->has_uvd = true;
  2721. break;
  2722. case CHIP_CEDAR:
  2723. case CHIP_REDWOOD:
  2724. case CHIP_JUNIPER:
  2725. case CHIP_CYPRESS:
  2726. case CHIP_HEMLOCK:
  2727. /* set num crtcs */
  2728. if (rdev->family == CHIP_CEDAR)
  2729. rdev->num_crtc = 4;
  2730. else
  2731. rdev->num_crtc = 6;
  2732. rdev->asic = &evergreen_asic;
  2733. rdev->has_uvd = true;
  2734. break;
  2735. case CHIP_PALM:
  2736. case CHIP_SUMO:
  2737. case CHIP_SUMO2:
  2738. rdev->asic = &sumo_asic;
  2739. rdev->has_uvd = true;
  2740. break;
  2741. case CHIP_BARTS:
  2742. case CHIP_TURKS:
  2743. case CHIP_CAICOS:
  2744. /* set num crtcs */
  2745. if (rdev->family == CHIP_CAICOS)
  2746. rdev->num_crtc = 4;
  2747. else
  2748. rdev->num_crtc = 6;
  2749. rdev->asic = &btc_asic;
  2750. rdev->has_uvd = true;
  2751. break;
  2752. case CHIP_CAYMAN:
  2753. rdev->asic = &cayman_asic;
  2754. /* set num crtcs */
  2755. rdev->num_crtc = 6;
  2756. rdev->has_uvd = true;
  2757. break;
  2758. case CHIP_ARUBA:
  2759. rdev->asic = &trinity_asic;
  2760. /* set num crtcs */
  2761. rdev->num_crtc = 4;
  2762. rdev->has_uvd = true;
  2763. break;
  2764. case CHIP_TAHITI:
  2765. case CHIP_PITCAIRN:
  2766. case CHIP_VERDE:
  2767. case CHIP_OLAND:
  2768. case CHIP_HAINAN:
  2769. rdev->asic = &si_asic;
  2770. /* set num crtcs */
  2771. if (rdev->family == CHIP_HAINAN)
  2772. rdev->num_crtc = 0;
  2773. else if (rdev->family == CHIP_OLAND)
  2774. rdev->num_crtc = 2;
  2775. else
  2776. rdev->num_crtc = 6;
  2777. if (rdev->family == CHIP_HAINAN)
  2778. rdev->has_uvd = false;
  2779. else
  2780. rdev->has_uvd = true;
  2781. break;
  2782. case CHIP_BONAIRE:
  2783. rdev->asic = &ci_asic;
  2784. rdev->num_crtc = 6;
  2785. rdev->has_uvd = true;
  2786. break;
  2787. case CHIP_KAVERI:
  2788. case CHIP_KABINI:
  2789. rdev->asic = &kv_asic;
  2790. /* set num crtcs */
  2791. if (rdev->family == CHIP_KAVERI)
  2792. rdev->num_crtc = 4;
  2793. else
  2794. rdev->num_crtc = 2;
  2795. rdev->has_uvd = true;
  2796. break;
  2797. default:
  2798. /* FIXME: not supported yet */
  2799. return -EINVAL;
  2800. }
  2801. if (rdev->flags & RADEON_IS_IGP) {
  2802. rdev->asic->pm.get_memory_clock = NULL;
  2803. rdev->asic->pm.set_memory_clock = NULL;
  2804. }
  2805. return 0;
  2806. }