head_32.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
  2. *
  3. * arch/sh/kernel/head.S
  4. *
  5. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  6. * Copyright (C) 2010 Matt Fleming
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. *
  12. * Head.S contains the SH exception handlers and startup code.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/mmu.h>
  18. #include <cpu/mmu_context.h>
  19. #ifdef CONFIG_CPU_SH4A
  20. #define SYNCO() synco
  21. #define PREFI(label, reg) \
  22. mov.l label, reg; \
  23. prefi @reg
  24. #else
  25. #define SYNCO()
  26. #define PREFI(label, reg)
  27. #endif
  28. .section .empty_zero_page, "aw"
  29. ENTRY(empty_zero_page)
  30. .long 1 /* MOUNT_ROOT_RDONLY */
  31. .long 0 /* RAMDISK_FLAGS */
  32. .long 0x0200 /* ORIG_ROOT_DEV */
  33. .long 1 /* LOADER_TYPE */
  34. .long 0x00000000 /* INITRD_START */
  35. .long 0x00000000 /* INITRD_SIZE */
  36. #ifdef CONFIG_32BIT
  37. .long 0x53453f00 + 32 /* "SE?" = 32 bit */
  38. #else
  39. .long 0x53453f00 + 29 /* "SE?" = 29 bit */
  40. #endif
  41. 1:
  42. .skip PAGE_SIZE - empty_zero_page - 1b
  43. __HEAD
  44. /*
  45. * Condition at the entry of _stext:
  46. *
  47. * BSC has already been initialized.
  48. * INTC may or may not be initialized.
  49. * VBR may or may not be initialized.
  50. * MMU may or may not be initialized.
  51. * Cache may or may not be initialized.
  52. * Hardware (including on-chip modules) may or may not be initialized.
  53. *
  54. */
  55. ENTRY(_stext)
  56. ! Initialize Status Register
  57. mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
  58. ldc r0, sr
  59. ! Initialize global interrupt mask
  60. #ifdef CONFIG_CPU_HAS_SR_RB
  61. mov #0, r0
  62. ldc r0, r6_bank
  63. #endif
  64. /*
  65. * Prefetch if possible to reduce cache miss penalty.
  66. *
  67. * We do this early on for SH-4A as a micro-optimization,
  68. * as later on we will have speculative execution enabled
  69. * and this will become less of an issue.
  70. */
  71. PREFI(5f, r0)
  72. PREFI(6f, r0)
  73. !
  74. mov.l 2f, r0
  75. mov r0, r15 ! Set initial r15 (stack pointer)
  76. #ifdef CONFIG_CPU_HAS_SR_RB
  77. mov.l 7f, r0
  78. ldc r0, r7_bank ! ... and initial thread_info
  79. #endif
  80. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  81. #define __PMB_ITER_BY_SIZE(size) \
  82. .L##size: \
  83. mov #(size >> 4), r6; \
  84. shll16 r6; \
  85. shll8 r6; \
  86. \
  87. cmp/hi r5, r6; \
  88. bt 9999f; \
  89. \
  90. mov #(PMB_SZ_##size##M >> 2), r9; \
  91. shll2 r9; \
  92. \
  93. /* \
  94. * Cached mapping \
  95. */ \
  96. mov #PMB_C, r8; \
  97. or r0, r8; \
  98. or r9, r8; \
  99. mov.l r8, @r1; \
  100. mov.l r2, @r3; \
  101. \
  102. /* Increment to the next PMB_DATA entry */ \
  103. add r4, r1; \
  104. /* Increment to the next PMB_ADDR entry */ \
  105. add r4, r3; \
  106. /* Increment number of PMB entries */ \
  107. add #1, r10; \
  108. \
  109. /* \
  110. * Uncached mapping \
  111. */ \
  112. mov #(PMB_UB >> 8), r8; \
  113. shll8 r8; \
  114. \
  115. or r0, r8; \
  116. or r9, r8; \
  117. mov.l r8, @r1; \
  118. mov r2, r8; \
  119. add r7, r8; \
  120. mov.l r8, @r3; \
  121. \
  122. /* Increment to the next PMB_DATA entry */ \
  123. add r4, r1; \
  124. /* Increment to the next PMB_ADDR entry */ \
  125. add r4, r3; \
  126. /* Increment number of PMB entries */ \
  127. add #1, r10; \
  128. \
  129. sub r6, r5; \
  130. add r6, r0; \
  131. add r6, r2; \
  132. \
  133. bra .L##size; \
  134. 9999:
  135. /*
  136. * Reconfigure the initial PMB mappings setup by the hardware.
  137. *
  138. * When we boot in 32-bit MMU mode there are 2 PMB entries already
  139. * setup for us.
  140. *
  141. * Entry VPN PPN V SZ C UB WT
  142. * ---------------------------------------------------------------
  143. * 0 0x80000000 0x00000000 1 512MB 1 0 1
  144. * 1 0xA0000000 0x00000000 1 512MB 0 0 0
  145. *
  146. * But we reprogram them here because we want complete control over
  147. * our address space and the initial mappings may not map PAGE_OFFSET
  148. * to __MEMORY_START (or even map all of our RAM).
  149. *
  150. * Once we've setup cached and uncached mappings for all of RAM we
  151. * clear the rest of the PMB entries.
  152. *
  153. * This clearing also deals with the fact that PMB entries can persist
  154. * across reboots. The PMB could have been left in any state when the
  155. * reboot occurred, so to be safe we clear all entries and start with
  156. * with a clean slate.
  157. */
  158. mov.l .LMMUCR, r1 /* Flush the TLB */
  159. mov.l @r1, r0
  160. or #MMUCR_TI, r0
  161. mov.l r0, @r1
  162. mov.l .LMEMORY_SIZE, r5
  163. mov r5, r7
  164. mov #PMB_E_SHIFT, r0
  165. mov #0x1, r4
  166. shld r0, r4
  167. mov.l .LFIRST_DATA_ENTRY, r0
  168. mov.l .LPMB_DATA, r1
  169. mov.l .LFIRST_ADDR_ENTRY, r2
  170. mov.l .LPMB_ADDR, r3
  171. mov #0, r10
  172. /*
  173. * r0 = PMB_DATA data field
  174. * r1 = PMB_DATA address field
  175. * r2 = PMB_ADDR data field
  176. * r3 = PMB_ADDR address field
  177. * r4 = PMB_E_SHIFT
  178. * r5 = remaining amount of RAM to map
  179. * r6 = PMB mapping size we're trying to use
  180. * r7 = cached_to_uncached
  181. * r8 = scratch register
  182. * r9 = scratch register
  183. * r10 = number of PMB entries we've setup
  184. */
  185. __PMB_ITER_BY_SIZE(512)
  186. __PMB_ITER_BY_SIZE(128)
  187. __PMB_ITER_BY_SIZE(64)
  188. __PMB_ITER_BY_SIZE(16)
  189. /* Update cached_to_uncached */
  190. mov.l .Lcached_to_uncached, r0
  191. mov.l r7, @r0
  192. /*
  193. * Clear the remaining PMB entries.
  194. *
  195. * r3 = entry to begin clearing from
  196. * r10 = number of entries we've setup so far
  197. */
  198. mov #0, r1
  199. mov #PMB_ENTRY_MAX, r0
  200. .Lagain:
  201. mov.l r1, @r3 /* Clear PMB_ADDR entry */
  202. add #1, r10 /* Increment the loop counter */
  203. cmp/eq r0, r10
  204. bf/s .Lagain
  205. add r4, r3 /* Increment to the next PMB_ADDR entry */
  206. mov.l 6f, r0
  207. icbi @r0
  208. #endif /* !CONFIG_PMB_LEGACY */
  209. #ifndef CONFIG_SH_NO_BSS_INIT
  210. /*
  211. * Don't clear BSS if running on slow platforms such as an RTL simulation,
  212. * remote memory via SHdebug link, etc. For these the memory can be guaranteed
  213. * to be all zero on boot anyway.
  214. */
  215. ! Clear BSS area
  216. #ifdef CONFIG_SMP
  217. mov.l 3f, r0
  218. cmp/eq #0, r0 ! skip clear if set to zero
  219. bt 10f
  220. #endif
  221. mov.l 3f, r1
  222. add #4, r1
  223. mov.l 4f, r2
  224. mov #0, r0
  225. 9: cmp/hs r2, r1
  226. bf/s 9b ! while (r1 < r2)
  227. mov.l r0,@-r2
  228. 10:
  229. #endif
  230. ! Additional CPU initialization
  231. mov.l 6f, r0
  232. jsr @r0
  233. nop
  234. SYNCO() ! Wait for pending instructions..
  235. ! Start kernel
  236. mov.l 5f, r0
  237. jmp @r0
  238. nop
  239. .balign 4
  240. #if defined(CONFIG_CPU_SH2)
  241. 1: .long 0x000000F0 ! IMASK=0xF
  242. #else
  243. 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
  244. #endif
  245. ENTRY(stack_start)
  246. 2: .long init_thread_union+THREAD_SIZE
  247. 3: .long __bss_start
  248. 4: .long _end
  249. 5: .long start_kernel
  250. 6: .long sh_cpu_init
  251. 7: .long init_thread_union
  252. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  253. .LPMB_ADDR: .long PMB_ADDR
  254. .LPMB_DATA: .long PMB_DATA
  255. .LFIRST_ADDR_ENTRY: .long PAGE_OFFSET | PMB_V
  256. .LFIRST_DATA_ENTRY: .long __MEMORY_START | PMB_V
  257. .LMMUCR: .long MMUCR
  258. .Lcached_to_uncached: .long cached_to_uncached
  259. .LMEMORY_SIZE: .long __MEMORY_SIZE
  260. #endif