intel-gtt.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. struct pci_dev *pcidev; /* device one */
  78. struct pci_dev *bridge_dev;
  79. u8 __iomem *registers;
  80. u32 __iomem *gtt; /* I915G */
  81. int num_dcache_entries;
  82. union {
  83. void __iomem *i9xx_flush_page;
  84. void *i8xx_flush_page;
  85. };
  86. struct page *i8xx_page;
  87. struct resource ifp_resource;
  88. int resource_valid;
  89. } intel_private;
  90. #ifdef USE_PCI_DMA_API
  91. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  92. {
  93. *ret = pci_map_page(intel_private.pcidev, page, 0,
  94. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  95. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  96. return -EINVAL;
  97. return 0;
  98. }
  99. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  100. {
  101. pci_unmap_page(intel_private.pcidev, dma,
  102. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  103. }
  104. static void intel_agp_free_sglist(struct agp_memory *mem)
  105. {
  106. struct sg_table st;
  107. st.sgl = mem->sg_list;
  108. st.orig_nents = st.nents = mem->page_count;
  109. sg_free_table(&st);
  110. mem->sg_list = NULL;
  111. mem->num_sg = 0;
  112. }
  113. static int intel_agp_map_memory(struct agp_memory *mem)
  114. {
  115. struct sg_table st;
  116. struct scatterlist *sg;
  117. int i;
  118. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  119. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  120. goto err;
  121. mem->sg_list = sg = st.sgl;
  122. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  123. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  124. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  125. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  126. if (unlikely(!mem->num_sg))
  127. goto err;
  128. return 0;
  129. err:
  130. sg_free_table(&st);
  131. return -ENOMEM;
  132. }
  133. static void intel_agp_unmap_memory(struct agp_memory *mem)
  134. {
  135. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  136. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. intel_agp_free_sglist(mem);
  139. }
  140. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  141. off_t pg_start, int mask_type)
  142. {
  143. struct scatterlist *sg;
  144. int i, j;
  145. j = pg_start;
  146. WARN_ON(!mem->num_sg);
  147. if (mem->num_sg == mem->page_count) {
  148. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  149. writel(agp_bridge->driver->mask_memory(agp_bridge,
  150. sg_dma_address(sg), mask_type),
  151. intel_private.gtt+j);
  152. j++;
  153. }
  154. } else {
  155. /* sg may merge pages, but we have to separate
  156. * per-page addr for GTT */
  157. unsigned int len, m;
  158. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  159. len = sg_dma_len(sg) / PAGE_SIZE;
  160. for (m = 0; m < len; m++) {
  161. writel(agp_bridge->driver->mask_memory(agp_bridge,
  162. sg_dma_address(sg) + m * PAGE_SIZE,
  163. mask_type),
  164. intel_private.gtt+j);
  165. j++;
  166. }
  167. }
  168. }
  169. readl(intel_private.gtt+j-1);
  170. }
  171. #else
  172. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  173. off_t pg_start, int mask_type)
  174. {
  175. int i, j;
  176. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  177. writel(agp_bridge->driver->mask_memory(agp_bridge,
  178. page_to_phys(mem->pages[i]), mask_type),
  179. intel_private.gtt+j);
  180. }
  181. readl(intel_private.gtt+j-1);
  182. }
  183. #endif
  184. static int intel_i810_fetch_size(void)
  185. {
  186. u32 smram_miscc;
  187. struct aper_size_info_fixed *values;
  188. pci_read_config_dword(intel_private.bridge_dev,
  189. I810_SMRAM_MISCC, &smram_miscc);
  190. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  191. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  192. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  193. return 0;
  194. }
  195. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  196. agp_bridge->current_size = (void *) (values + 1);
  197. agp_bridge->aperture_size_idx = 1;
  198. return values[1].size;
  199. } else {
  200. agp_bridge->current_size = (void *) (values);
  201. agp_bridge->aperture_size_idx = 0;
  202. return values[0].size;
  203. }
  204. return 0;
  205. }
  206. static int intel_i810_configure(void)
  207. {
  208. struct aper_size_info_fixed *current_size;
  209. u32 temp;
  210. int i;
  211. current_size = A_SIZE_FIX(agp_bridge->current_size);
  212. if (!intel_private.registers) {
  213. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  214. temp &= 0xfff80000;
  215. intel_private.registers = ioremap(temp, 128 * 4096);
  216. if (!intel_private.registers) {
  217. dev_err(&intel_private.pcidev->dev,
  218. "can't remap memory\n");
  219. return -ENOMEM;
  220. }
  221. }
  222. if ((readl(intel_private.registers+I810_DRAM_CTL)
  223. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  224. /* This will need to be dynamically assigned */
  225. dev_info(&intel_private.pcidev->dev,
  226. "detected 4MB dedicated video ram\n");
  227. intel_private.num_dcache_entries = 1024;
  228. }
  229. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  230. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  231. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  232. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  233. if (agp_bridge->driver->needs_scratch_page) {
  234. for (i = 0; i < current_size->num_entries; i++) {
  235. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  236. }
  237. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  238. }
  239. global_cache_flush();
  240. return 0;
  241. }
  242. static void intel_i810_cleanup(void)
  243. {
  244. writel(0, intel_private.registers+I810_PGETBL_CTL);
  245. readl(intel_private.registers); /* PCI Posting. */
  246. iounmap(intel_private.registers);
  247. }
  248. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  249. {
  250. return;
  251. }
  252. /* Exists to support ARGB cursors */
  253. static struct page *i8xx_alloc_pages(void)
  254. {
  255. struct page *page;
  256. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  257. if (page == NULL)
  258. return NULL;
  259. if (set_pages_uc(page, 4) < 0) {
  260. set_pages_wb(page, 4);
  261. __free_pages(page, 2);
  262. return NULL;
  263. }
  264. get_page(page);
  265. atomic_inc(&agp_bridge->current_memory_agp);
  266. return page;
  267. }
  268. static void i8xx_destroy_pages(struct page *page)
  269. {
  270. if (page == NULL)
  271. return;
  272. set_pages_wb(page, 4);
  273. put_page(page);
  274. __free_pages(page, 2);
  275. atomic_dec(&agp_bridge->current_memory_agp);
  276. }
  277. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  278. int type)
  279. {
  280. if (type < AGP_USER_TYPES)
  281. return type;
  282. else if (type == AGP_USER_CACHED_MEMORY)
  283. return INTEL_AGP_CACHED_MEMORY;
  284. else
  285. return 0;
  286. }
  287. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  288. int type)
  289. {
  290. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  291. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  292. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  293. return INTEL_AGP_UNCACHED_MEMORY;
  294. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  295. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  296. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  297. else /* set 'normal'/'cached' to LLC by default */
  298. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  299. INTEL_AGP_CACHED_MEMORY_LLC;
  300. }
  301. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i, j, num_entries;
  305. void *temp;
  306. int ret = -EINVAL;
  307. int mask_type;
  308. if (mem->page_count == 0)
  309. goto out;
  310. temp = agp_bridge->current_size;
  311. num_entries = A_SIZE_FIX(temp)->num_entries;
  312. if ((pg_start + mem->page_count) > num_entries)
  313. goto out_err;
  314. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  315. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  316. ret = -EBUSY;
  317. goto out_err;
  318. }
  319. }
  320. if (type != mem->type)
  321. goto out_err;
  322. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  323. switch (mask_type) {
  324. case AGP_DCACHE_MEMORY:
  325. if (!mem->is_flushed)
  326. global_cache_flush();
  327. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  328. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  329. intel_private.registers+I810_PTE_BASE+(i*4));
  330. }
  331. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  332. break;
  333. case AGP_PHYS_MEMORY:
  334. case AGP_NORMAL_MEMORY:
  335. if (!mem->is_flushed)
  336. global_cache_flush();
  337. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  338. writel(agp_bridge->driver->mask_memory(agp_bridge,
  339. page_to_phys(mem->pages[i]), mask_type),
  340. intel_private.registers+I810_PTE_BASE+(j*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  343. break;
  344. default:
  345. goto out_err;
  346. }
  347. out:
  348. ret = 0;
  349. out_err:
  350. mem->is_flushed = true;
  351. return ret;
  352. }
  353. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  354. int type)
  355. {
  356. int i;
  357. if (mem->page_count == 0)
  358. return 0;
  359. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  360. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  361. }
  362. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  363. return 0;
  364. }
  365. /*
  366. * The i810/i830 requires a physical address to program its mouse
  367. * pointer into hardware.
  368. * However the Xserver still writes to it through the agp aperture.
  369. */
  370. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  371. {
  372. struct agp_memory *new;
  373. struct page *page;
  374. switch (pg_count) {
  375. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  376. break;
  377. case 4:
  378. /* kludge to get 4 physical pages for ARGB cursor */
  379. page = i8xx_alloc_pages();
  380. break;
  381. default:
  382. return NULL;
  383. }
  384. if (page == NULL)
  385. return NULL;
  386. new = agp_create_memory(pg_count);
  387. if (new == NULL)
  388. return NULL;
  389. new->pages[0] = page;
  390. if (pg_count == 4) {
  391. /* kludge to get 4 physical pages for ARGB cursor */
  392. new->pages[1] = new->pages[0] + 1;
  393. new->pages[2] = new->pages[1] + 1;
  394. new->pages[3] = new->pages[2] + 1;
  395. }
  396. new->page_count = pg_count;
  397. new->num_scratch_pages = pg_count;
  398. new->type = AGP_PHYS_MEMORY;
  399. new->physical = page_to_phys(new->pages[0]);
  400. return new;
  401. }
  402. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  403. {
  404. struct agp_memory *new;
  405. if (type == AGP_DCACHE_MEMORY) {
  406. if (pg_count != intel_private.num_dcache_entries)
  407. return NULL;
  408. new = agp_create_memory(1);
  409. if (new == NULL)
  410. return NULL;
  411. new->type = AGP_DCACHE_MEMORY;
  412. new->page_count = pg_count;
  413. new->num_scratch_pages = 0;
  414. agp_free_page_array(new);
  415. return new;
  416. }
  417. if (type == AGP_PHYS_MEMORY)
  418. return alloc_agpphysmem_i8xx(pg_count, type);
  419. return NULL;
  420. }
  421. static void intel_i810_free_by_type(struct agp_memory *curr)
  422. {
  423. agp_free_key(curr->key);
  424. if (curr->type == AGP_PHYS_MEMORY) {
  425. if (curr->page_count == 4)
  426. i8xx_destroy_pages(curr->pages[0]);
  427. else {
  428. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  429. AGP_PAGE_DESTROY_UNMAP);
  430. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  431. AGP_PAGE_DESTROY_FREE);
  432. }
  433. agp_free_page_array(curr);
  434. }
  435. kfree(curr);
  436. }
  437. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  438. dma_addr_t addr, int type)
  439. {
  440. /* Type checking must be done elsewhere */
  441. return addr | bridge->driver->masks[type].mask;
  442. }
  443. static struct aper_size_info_fixed intel_i830_sizes[] =
  444. {
  445. {128, 32768, 5},
  446. /* The 64M mode still requires a 128k gatt */
  447. {64, 16384, 5},
  448. {256, 65536, 6},
  449. {512, 131072, 7},
  450. };
  451. static unsigned int intel_gtt_stolen_entries(void)
  452. {
  453. u16 gmch_ctrl;
  454. u8 rdct;
  455. int local = 0;
  456. static const int ddt[4] = { 0, 16, 32, 64 };
  457. int size; /* reserved space (in kb) at the top of stolen memory */
  458. unsigned int overhead_entries, stolen_entries;
  459. unsigned int stolen_size = 0;
  460. pci_read_config_word(intel_private.bridge_dev,
  461. I830_GMCH_CTRL, &gmch_ctrl);
  462. if (IS_I965) {
  463. u32 pgetbl_ctl;
  464. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  465. /* The 965 has a field telling us the size of the GTT,
  466. * which may be larger than what is necessary to map the
  467. * aperture.
  468. */
  469. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  470. case I965_PGETBL_SIZE_128KB:
  471. size = 128;
  472. break;
  473. case I965_PGETBL_SIZE_256KB:
  474. size = 256;
  475. break;
  476. case I965_PGETBL_SIZE_512KB:
  477. size = 512;
  478. break;
  479. case I965_PGETBL_SIZE_1MB:
  480. size = 1024;
  481. break;
  482. case I965_PGETBL_SIZE_2MB:
  483. size = 2048;
  484. break;
  485. case I965_PGETBL_SIZE_1_5MB:
  486. size = 1024 + 512;
  487. break;
  488. default:
  489. dev_info(&intel_private.pcidev->dev,
  490. "unknown page table size, assuming 512KB\n");
  491. size = 512;
  492. }
  493. size += 4; /* add in BIOS popup space */
  494. } else if (IS_G33 && !IS_PINEVIEW) {
  495. /* G33's GTT size defined in gmch_ctrl */
  496. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  497. case G33_PGETBL_SIZE_1M:
  498. size = 1024;
  499. break;
  500. case G33_PGETBL_SIZE_2M:
  501. size = 2048;
  502. break;
  503. default:
  504. dev_info(&intel_private.bridge_dev->dev,
  505. "unknown page table size 0x%x, assuming 512KB\n",
  506. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  507. size = 512;
  508. }
  509. size += 4;
  510. } else if (IS_G4X || IS_PINEVIEW) {
  511. /* On 4 series hardware, GTT stolen is separate from graphics
  512. * stolen, ignore it in stolen gtt entries counting. However,
  513. * 4KB of the stolen memory doesn't get mapped to the GTT.
  514. */
  515. size = 4;
  516. } else {
  517. /* On previous hardware, the GTT size was just what was
  518. * required to map the aperture.
  519. */
  520. size = agp_bridge->driver->fetch_size() + 4;
  521. }
  522. overhead_entries = size/4;
  523. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  524. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  525. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  526. case I830_GMCH_GMS_STOLEN_512:
  527. stolen_size = KB(512);
  528. break;
  529. case I830_GMCH_GMS_STOLEN_1024:
  530. stolen_size = MB(1);
  531. break;
  532. case I830_GMCH_GMS_STOLEN_8192:
  533. stolen_size = MB(8);
  534. break;
  535. case I830_GMCH_GMS_LOCAL:
  536. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  537. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  538. MB(ddt[I830_RDRAM_DDT(rdct)]);
  539. local = 1;
  540. break;
  541. default:
  542. stolen_size = 0;
  543. break;
  544. }
  545. } else if (IS_SNB) {
  546. /*
  547. * SandyBridge has new memory control reg at 0x50.w
  548. */
  549. u16 snb_gmch_ctl;
  550. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  551. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  552. case SNB_GMCH_GMS_STOLEN_32M:
  553. stolen_size = MB(32);
  554. break;
  555. case SNB_GMCH_GMS_STOLEN_64M:
  556. stolen_size = MB(64);
  557. break;
  558. case SNB_GMCH_GMS_STOLEN_96M:
  559. stolen_size = MB(96);
  560. break;
  561. case SNB_GMCH_GMS_STOLEN_128M:
  562. stolen_size = MB(128);
  563. break;
  564. case SNB_GMCH_GMS_STOLEN_160M:
  565. stolen_size = MB(160);
  566. break;
  567. case SNB_GMCH_GMS_STOLEN_192M:
  568. stolen_size = MB(192);
  569. break;
  570. case SNB_GMCH_GMS_STOLEN_224M:
  571. stolen_size = MB(224);
  572. break;
  573. case SNB_GMCH_GMS_STOLEN_256M:
  574. stolen_size = MB(256);
  575. break;
  576. case SNB_GMCH_GMS_STOLEN_288M:
  577. stolen_size = MB(288);
  578. break;
  579. case SNB_GMCH_GMS_STOLEN_320M:
  580. stolen_size = MB(320);
  581. break;
  582. case SNB_GMCH_GMS_STOLEN_352M:
  583. stolen_size = MB(352);
  584. break;
  585. case SNB_GMCH_GMS_STOLEN_384M:
  586. stolen_size = MB(384);
  587. break;
  588. case SNB_GMCH_GMS_STOLEN_416M:
  589. stolen_size = MB(416);
  590. break;
  591. case SNB_GMCH_GMS_STOLEN_448M:
  592. stolen_size = MB(448);
  593. break;
  594. case SNB_GMCH_GMS_STOLEN_480M:
  595. stolen_size = MB(480);
  596. break;
  597. case SNB_GMCH_GMS_STOLEN_512M:
  598. stolen_size = MB(512);
  599. break;
  600. }
  601. } else {
  602. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  603. case I855_GMCH_GMS_STOLEN_1M:
  604. stolen_size = MB(1);
  605. break;
  606. case I855_GMCH_GMS_STOLEN_4M:
  607. stolen_size = MB(4);
  608. break;
  609. case I855_GMCH_GMS_STOLEN_8M:
  610. stolen_size = MB(8);
  611. break;
  612. case I855_GMCH_GMS_STOLEN_16M:
  613. stolen_size = MB(16);
  614. break;
  615. case I855_GMCH_GMS_STOLEN_32M:
  616. stolen_size = MB(32);
  617. break;
  618. case I915_GMCH_GMS_STOLEN_48M:
  619. stolen_size = MB(48);
  620. break;
  621. case I915_GMCH_GMS_STOLEN_64M:
  622. stolen_size = MB(64);
  623. break;
  624. case G33_GMCH_GMS_STOLEN_128M:
  625. stolen_size = MB(128);
  626. break;
  627. case G33_GMCH_GMS_STOLEN_256M:
  628. stolen_size = MB(256);
  629. break;
  630. case INTEL_GMCH_GMS_STOLEN_96M:
  631. stolen_size = MB(96);
  632. break;
  633. case INTEL_GMCH_GMS_STOLEN_160M:
  634. stolen_size = MB(160);
  635. break;
  636. case INTEL_GMCH_GMS_STOLEN_224M:
  637. stolen_size = MB(224);
  638. break;
  639. case INTEL_GMCH_GMS_STOLEN_352M:
  640. stolen_size = MB(352);
  641. break;
  642. default:
  643. stolen_size = 0;
  644. break;
  645. }
  646. }
  647. if (!local && stolen_size > intel_max_stolen) {
  648. dev_info(&intel_private.bridge_dev->dev,
  649. "detected %dK stolen memory, trimming to %dK\n",
  650. stolen_size / KB(1), intel_max_stolen / KB(1));
  651. stolen_size = intel_max_stolen;
  652. } else if (stolen_size > 0) {
  653. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  654. stolen_size / KB(1), local ? "local" : "stolen");
  655. } else {
  656. dev_info(&intel_private.bridge_dev->dev,
  657. "no pre-allocated video memory detected\n");
  658. stolen_size = 0;
  659. }
  660. stolen_entries = stolen_size/KB(4) - overhead_entries;
  661. return stolen_entries;
  662. }
  663. static unsigned int intel_gtt_mappable_entries(void)
  664. {
  665. unsigned int aperture_size;
  666. u16 gmch_ctrl;
  667. aperture_size = 1024 * 1024;
  668. pci_read_config_word(intel_private.bridge_dev,
  669. I830_GMCH_CTRL, &gmch_ctrl);
  670. switch (intel_private.pcidev->device) {
  671. case PCI_DEVICE_ID_INTEL_82830_CGC:
  672. case PCI_DEVICE_ID_INTEL_82845G_IG:
  673. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  674. case PCI_DEVICE_ID_INTEL_82865_IG:
  675. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  676. aperture_size *= 64;
  677. else
  678. aperture_size *= 128;
  679. break;
  680. default:
  681. /* 9xx supports large sizes, just look at the length */
  682. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  683. break;
  684. }
  685. return aperture_size >> PAGE_SHIFT;
  686. }
  687. static int intel_gtt_init(void)
  688. {
  689. /* we have to call this as early as possible after the MMIO base address is known */
  690. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  691. if (intel_private.base.gtt_stolen_entries == 0) {
  692. iounmap(intel_private.registers);
  693. return -ENOMEM;
  694. }
  695. return 0;
  696. }
  697. static int intel_fake_agp_fetch_size(void)
  698. {
  699. unsigned int aper_size;
  700. int i;
  701. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  702. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  703. / MB(1);
  704. for (i = 0; i < num_sizes; i++) {
  705. if (aper_size == intel_i830_sizes[i].size) {
  706. agp_bridge->current_size = intel_i830_sizes + i;
  707. return aper_size;
  708. }
  709. }
  710. return 0;
  711. }
  712. static void intel_i830_fini_flush(void)
  713. {
  714. kunmap(intel_private.i8xx_page);
  715. intel_private.i8xx_flush_page = NULL;
  716. unmap_page_from_agp(intel_private.i8xx_page);
  717. __free_page(intel_private.i8xx_page);
  718. intel_private.i8xx_page = NULL;
  719. }
  720. static void intel_i830_setup_flush(void)
  721. {
  722. /* return if we've already set the flush mechanism up */
  723. if (intel_private.i8xx_page)
  724. return;
  725. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  726. if (!intel_private.i8xx_page)
  727. return;
  728. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  729. if (!intel_private.i8xx_flush_page)
  730. intel_i830_fini_flush();
  731. }
  732. /* The chipset_flush interface needs to get data that has already been
  733. * flushed out of the CPU all the way out to main memory, because the GPU
  734. * doesn't snoop those buffers.
  735. *
  736. * The 8xx series doesn't have the same lovely interface for flushing the
  737. * chipset write buffers that the later chips do. According to the 865
  738. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  739. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  740. * that it'll push whatever was in there out. It appears to work.
  741. */
  742. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  743. {
  744. unsigned int *pg = intel_private.i8xx_flush_page;
  745. memset(pg, 0, 1024);
  746. if (cpu_has_clflush)
  747. clflush_cache_range(pg, 1024);
  748. else if (wbinvd_on_all_cpus() != 0)
  749. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  750. }
  751. /* The intel i830 automatically initializes the agp aperture during POST.
  752. * Use the memory already set aside for in the GTT.
  753. */
  754. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  755. {
  756. int page_order, ret;
  757. struct aper_size_info_fixed *size;
  758. int num_entries;
  759. u32 temp;
  760. size = agp_bridge->current_size;
  761. page_order = size->page_order;
  762. num_entries = size->num_entries;
  763. agp_bridge->gatt_table_real = NULL;
  764. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  765. temp &= 0xfff80000;
  766. intel_private.registers = ioremap(temp, 128 * 4096);
  767. if (!intel_private.registers)
  768. return -ENOMEM;
  769. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  770. global_cache_flush(); /* FIXME: ?? */
  771. ret = intel_gtt_init();
  772. if (ret != 0)
  773. return ret;
  774. agp_bridge->gatt_table = NULL;
  775. agp_bridge->gatt_bus_addr = temp;
  776. return 0;
  777. }
  778. /* Return the gatt table to a sane state. Use the top of stolen
  779. * memory for the GTT.
  780. */
  781. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  782. {
  783. return 0;
  784. }
  785. static int intel_i830_configure(void)
  786. {
  787. struct aper_size_info_fixed *current_size;
  788. u32 temp;
  789. u16 gmch_ctrl;
  790. int i;
  791. current_size = A_SIZE_FIX(agp_bridge->current_size);
  792. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  793. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  794. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  795. gmch_ctrl |= I830_GMCH_ENABLED;
  796. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  797. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  798. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  799. if (agp_bridge->driver->needs_scratch_page) {
  800. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  801. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  802. }
  803. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  804. }
  805. global_cache_flush();
  806. intel_i830_setup_flush();
  807. return 0;
  808. }
  809. static void intel_i830_cleanup(void)
  810. {
  811. iounmap(intel_private.registers);
  812. }
  813. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  814. int type)
  815. {
  816. int i, j, num_entries;
  817. void *temp;
  818. int ret = -EINVAL;
  819. int mask_type;
  820. if (mem->page_count == 0)
  821. goto out;
  822. temp = agp_bridge->current_size;
  823. num_entries = A_SIZE_FIX(temp)->num_entries;
  824. if (pg_start < intel_private.base.gtt_stolen_entries) {
  825. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  826. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  827. pg_start, intel_private.base.gtt_stolen_entries);
  828. dev_info(&intel_private.pcidev->dev,
  829. "trying to insert into local/stolen memory\n");
  830. goto out_err;
  831. }
  832. if ((pg_start + mem->page_count) > num_entries)
  833. goto out_err;
  834. /* The i830 can't check the GTT for entries since its read only,
  835. * depend on the caller to make the correct offset decisions.
  836. */
  837. if (type != mem->type)
  838. goto out_err;
  839. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  840. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  841. mask_type != INTEL_AGP_CACHED_MEMORY)
  842. goto out_err;
  843. if (!mem->is_flushed)
  844. global_cache_flush();
  845. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  846. writel(agp_bridge->driver->mask_memory(agp_bridge,
  847. page_to_phys(mem->pages[i]), mask_type),
  848. intel_private.registers+I810_PTE_BASE+(j*4));
  849. }
  850. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  851. out:
  852. ret = 0;
  853. out_err:
  854. mem->is_flushed = true;
  855. return ret;
  856. }
  857. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  858. int type)
  859. {
  860. int i;
  861. if (mem->page_count == 0)
  862. return 0;
  863. if (pg_start < intel_private.base.gtt_stolen_entries) {
  864. dev_info(&intel_private.pcidev->dev,
  865. "trying to disable local/stolen memory\n");
  866. return -EINVAL;
  867. }
  868. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  869. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  870. }
  871. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  872. return 0;
  873. }
  874. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  875. {
  876. if (type == AGP_PHYS_MEMORY)
  877. return alloc_agpphysmem_i8xx(pg_count, type);
  878. /* always return NULL for other allocation types for now */
  879. return NULL;
  880. }
  881. static int intel_alloc_chipset_flush_resource(void)
  882. {
  883. int ret;
  884. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  885. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  886. pcibios_align_resource, intel_private.bridge_dev);
  887. return ret;
  888. }
  889. static void intel_i915_setup_chipset_flush(void)
  890. {
  891. int ret;
  892. u32 temp;
  893. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  894. if (!(temp & 0x1)) {
  895. intel_alloc_chipset_flush_resource();
  896. intel_private.resource_valid = 1;
  897. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  898. } else {
  899. temp &= ~1;
  900. intel_private.resource_valid = 1;
  901. intel_private.ifp_resource.start = temp;
  902. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  903. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  904. /* some BIOSes reserve this area in a pnp some don't */
  905. if (ret)
  906. intel_private.resource_valid = 0;
  907. }
  908. }
  909. static void intel_i965_g33_setup_chipset_flush(void)
  910. {
  911. u32 temp_hi, temp_lo;
  912. int ret;
  913. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  914. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  915. if (!(temp_lo & 0x1)) {
  916. intel_alloc_chipset_flush_resource();
  917. intel_private.resource_valid = 1;
  918. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  919. upper_32_bits(intel_private.ifp_resource.start));
  920. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  921. } else {
  922. u64 l64;
  923. temp_lo &= ~0x1;
  924. l64 = ((u64)temp_hi << 32) | temp_lo;
  925. intel_private.resource_valid = 1;
  926. intel_private.ifp_resource.start = l64;
  927. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  928. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  929. /* some BIOSes reserve this area in a pnp some don't */
  930. if (ret)
  931. intel_private.resource_valid = 0;
  932. }
  933. }
  934. static void intel_i9xx_setup_flush(void)
  935. {
  936. /* return if already configured */
  937. if (intel_private.ifp_resource.start)
  938. return;
  939. if (IS_SNB)
  940. return;
  941. /* setup a resource for this object */
  942. intel_private.ifp_resource.name = "Intel Flush Page";
  943. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  944. /* Setup chipset flush for 915 */
  945. if (IS_I965 || IS_G33 || IS_G4X) {
  946. intel_i965_g33_setup_chipset_flush();
  947. } else {
  948. intel_i915_setup_chipset_flush();
  949. }
  950. if (intel_private.ifp_resource.start)
  951. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  952. if (!intel_private.i9xx_flush_page)
  953. dev_err(&intel_private.pcidev->dev,
  954. "can't ioremap flush page - no chipset flushing\n");
  955. }
  956. static int intel_i9xx_configure(void)
  957. {
  958. struct aper_size_info_fixed *current_size;
  959. u32 temp;
  960. u16 gmch_ctrl;
  961. int i;
  962. current_size = A_SIZE_FIX(agp_bridge->current_size);
  963. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  964. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  965. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  966. gmch_ctrl |= I830_GMCH_ENABLED;
  967. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  968. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  969. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  970. if (agp_bridge->driver->needs_scratch_page) {
  971. for (i = intel_private.base.gtt_stolen_entries; i <
  972. intel_private.base.gtt_total_entries; i++) {
  973. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  974. }
  975. readl(intel_private.gtt+i-1); /* PCI Posting. */
  976. }
  977. global_cache_flush();
  978. intel_i9xx_setup_flush();
  979. return 0;
  980. }
  981. static void intel_i915_cleanup(void)
  982. {
  983. if (intel_private.i9xx_flush_page)
  984. iounmap(intel_private.i9xx_flush_page);
  985. if (intel_private.resource_valid)
  986. release_resource(&intel_private.ifp_resource);
  987. intel_private.ifp_resource.start = 0;
  988. intel_private.resource_valid = 0;
  989. iounmap(intel_private.gtt);
  990. iounmap(intel_private.registers);
  991. }
  992. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  993. {
  994. if (intel_private.i9xx_flush_page)
  995. writel(1, intel_private.i9xx_flush_page);
  996. }
  997. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  998. int type)
  999. {
  1000. int num_entries;
  1001. void *temp;
  1002. int ret = -EINVAL;
  1003. int mask_type;
  1004. if (mem->page_count == 0)
  1005. goto out;
  1006. temp = agp_bridge->current_size;
  1007. num_entries = A_SIZE_FIX(temp)->num_entries;
  1008. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1009. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1010. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1011. pg_start, intel_private.base.gtt_stolen_entries);
  1012. dev_info(&intel_private.pcidev->dev,
  1013. "trying to insert into local/stolen memory\n");
  1014. goto out_err;
  1015. }
  1016. if ((pg_start + mem->page_count) > num_entries)
  1017. goto out_err;
  1018. /* The i915 can't check the GTT for entries since it's read only;
  1019. * depend on the caller to make the correct offset decisions.
  1020. */
  1021. if (type != mem->type)
  1022. goto out_err;
  1023. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1024. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1025. mask_type != INTEL_AGP_CACHED_MEMORY)
  1026. goto out_err;
  1027. if (!mem->is_flushed)
  1028. global_cache_flush();
  1029. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1030. out:
  1031. ret = 0;
  1032. out_err:
  1033. mem->is_flushed = true;
  1034. return ret;
  1035. }
  1036. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1037. int type)
  1038. {
  1039. int i;
  1040. if (mem->page_count == 0)
  1041. return 0;
  1042. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1043. dev_info(&intel_private.pcidev->dev,
  1044. "trying to disable local/stolen memory\n");
  1045. return -EINVAL;
  1046. }
  1047. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1048. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1049. readl(intel_private.gtt+i-1);
  1050. return 0;
  1051. }
  1052. /* Return the aperture size by just checking the resource length. The effect
  1053. * described in the spec of the MSAC registers is just changing of the
  1054. * resource size.
  1055. */
  1056. static int intel_i915_get_gtt_size(void)
  1057. {
  1058. int size;
  1059. if (IS_G33) {
  1060. u16 gmch_ctrl;
  1061. /* G33's GTT size defined in gmch_ctrl */
  1062. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  1063. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1064. case I830_GMCH_GMS_STOLEN_512:
  1065. size = 512;
  1066. break;
  1067. case I830_GMCH_GMS_STOLEN_1024:
  1068. size = 1024;
  1069. break;
  1070. case I830_GMCH_GMS_STOLEN_8192:
  1071. size = 8*1024;
  1072. break;
  1073. default:
  1074. dev_info(&intel_private.bridge_dev->dev,
  1075. "unknown page table size 0x%x, assuming 512KB\n",
  1076. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1077. size = 512;
  1078. }
  1079. } else {
  1080. /* On previous hardware, the GTT size was just what was
  1081. * required to map the aperture.
  1082. */
  1083. size = agp_bridge->driver->fetch_size();
  1084. }
  1085. return KB(size);
  1086. }
  1087. /* The intel i915 automatically initializes the agp aperture during POST.
  1088. * Use the memory already set aside for in the GTT.
  1089. */
  1090. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1091. {
  1092. int page_order, ret;
  1093. struct aper_size_info_fixed *size;
  1094. int num_entries;
  1095. u32 temp, temp2;
  1096. int gtt_map_size;
  1097. size = agp_bridge->current_size;
  1098. page_order = size->page_order;
  1099. num_entries = size->num_entries;
  1100. agp_bridge->gatt_table_real = NULL;
  1101. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1102. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1103. gtt_map_size = intel_i915_get_gtt_size();
  1104. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1105. if (!intel_private.gtt)
  1106. return -ENOMEM;
  1107. intel_private.base.gtt_total_entries = gtt_map_size / 4;
  1108. temp &= 0xfff80000;
  1109. intel_private.registers = ioremap(temp, 128 * 4096);
  1110. if (!intel_private.registers) {
  1111. iounmap(intel_private.gtt);
  1112. return -ENOMEM;
  1113. }
  1114. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1115. global_cache_flush(); /* FIXME: ? */
  1116. ret = intel_gtt_init();
  1117. if (ret != 0) {
  1118. iounmap(intel_private.gtt);
  1119. return ret;
  1120. }
  1121. agp_bridge->gatt_table = NULL;
  1122. agp_bridge->gatt_bus_addr = temp;
  1123. return 0;
  1124. }
  1125. /*
  1126. * The i965 supports 36-bit physical addresses, but to keep
  1127. * the format of the GTT the same, the bits that don't fit
  1128. * in a 32-bit word are shifted down to bits 4..7.
  1129. *
  1130. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1131. * is always zero on 32-bit architectures, so no need to make
  1132. * this conditional.
  1133. */
  1134. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1135. dma_addr_t addr, int type)
  1136. {
  1137. /* Shift high bits down */
  1138. addr |= (addr >> 28) & 0xf0;
  1139. /* Type checking must be done elsewhere */
  1140. return addr | bridge->driver->masks[type].mask;
  1141. }
  1142. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1143. dma_addr_t addr, int type)
  1144. {
  1145. /* gen6 has bit11-4 for physical addr bit39-32 */
  1146. addr |= (addr >> 28) & 0xff0;
  1147. /* Type checking must be done elsewhere */
  1148. return addr | bridge->driver->masks[type].mask;
  1149. }
  1150. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1151. {
  1152. u16 snb_gmch_ctl;
  1153. switch (intel_private.bridge_dev->device) {
  1154. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1155. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1156. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1157. case PCI_DEVICE_ID_INTEL_G45_HB:
  1158. case PCI_DEVICE_ID_INTEL_G41_HB:
  1159. case PCI_DEVICE_ID_INTEL_B43_HB:
  1160. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1161. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1162. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1163. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1164. *gtt_offset = *gtt_size = MB(2);
  1165. break;
  1166. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1167. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1168. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1169. *gtt_offset = MB(2);
  1170. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1171. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1172. default:
  1173. case SNB_GTT_SIZE_0M:
  1174. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1175. *gtt_size = MB(0);
  1176. break;
  1177. case SNB_GTT_SIZE_1M:
  1178. *gtt_size = MB(1);
  1179. break;
  1180. case SNB_GTT_SIZE_2M:
  1181. *gtt_size = MB(2);
  1182. break;
  1183. }
  1184. break;
  1185. default:
  1186. *gtt_offset = *gtt_size = KB(512);
  1187. }
  1188. }
  1189. /* The intel i965 automatically initializes the agp aperture during POST.
  1190. * Use the memory already set aside for in the GTT.
  1191. */
  1192. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1193. {
  1194. int page_order, ret;
  1195. struct aper_size_info_fixed *size;
  1196. int num_entries;
  1197. u32 temp;
  1198. int gtt_offset, gtt_size;
  1199. size = agp_bridge->current_size;
  1200. page_order = size->page_order;
  1201. num_entries = size->num_entries;
  1202. agp_bridge->gatt_table_real = NULL;
  1203. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1204. temp &= 0xfff00000;
  1205. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1206. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1207. if (!intel_private.gtt)
  1208. return -ENOMEM;
  1209. intel_private.base.gtt_total_entries = gtt_size / 4;
  1210. intel_private.registers = ioremap(temp, 128 * 4096);
  1211. if (!intel_private.registers) {
  1212. iounmap(intel_private.gtt);
  1213. return -ENOMEM;
  1214. }
  1215. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1216. global_cache_flush(); /* FIXME: ? */
  1217. ret = intel_gtt_init();
  1218. if (ret != 0) {
  1219. iounmap(intel_private.gtt);
  1220. return ret;
  1221. }
  1222. agp_bridge->gatt_table = NULL;
  1223. agp_bridge->gatt_bus_addr = temp;
  1224. return 0;
  1225. }
  1226. static const struct agp_bridge_driver intel_810_driver = {
  1227. .owner = THIS_MODULE,
  1228. .aperture_sizes = intel_i810_sizes,
  1229. .size_type = FIXED_APER_SIZE,
  1230. .num_aperture_sizes = 2,
  1231. .needs_scratch_page = true,
  1232. .configure = intel_i810_configure,
  1233. .fetch_size = intel_i810_fetch_size,
  1234. .cleanup = intel_i810_cleanup,
  1235. .mask_memory = intel_i810_mask_memory,
  1236. .masks = intel_i810_masks,
  1237. .agp_enable = intel_i810_agp_enable,
  1238. .cache_flush = global_cache_flush,
  1239. .create_gatt_table = agp_generic_create_gatt_table,
  1240. .free_gatt_table = agp_generic_free_gatt_table,
  1241. .insert_memory = intel_i810_insert_entries,
  1242. .remove_memory = intel_i810_remove_entries,
  1243. .alloc_by_type = intel_i810_alloc_by_type,
  1244. .free_by_type = intel_i810_free_by_type,
  1245. .agp_alloc_page = agp_generic_alloc_page,
  1246. .agp_alloc_pages = agp_generic_alloc_pages,
  1247. .agp_destroy_page = agp_generic_destroy_page,
  1248. .agp_destroy_pages = agp_generic_destroy_pages,
  1249. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1250. };
  1251. static const struct agp_bridge_driver intel_830_driver = {
  1252. .owner = THIS_MODULE,
  1253. .aperture_sizes = intel_i830_sizes,
  1254. .size_type = FIXED_APER_SIZE,
  1255. .num_aperture_sizes = 4,
  1256. .needs_scratch_page = true,
  1257. .configure = intel_i830_configure,
  1258. .fetch_size = intel_fake_agp_fetch_size,
  1259. .cleanup = intel_i830_cleanup,
  1260. .mask_memory = intel_i810_mask_memory,
  1261. .masks = intel_i810_masks,
  1262. .agp_enable = intel_i810_agp_enable,
  1263. .cache_flush = global_cache_flush,
  1264. .create_gatt_table = intel_i830_create_gatt_table,
  1265. .free_gatt_table = intel_i830_free_gatt_table,
  1266. .insert_memory = intel_i830_insert_entries,
  1267. .remove_memory = intel_i830_remove_entries,
  1268. .alloc_by_type = intel_i830_alloc_by_type,
  1269. .free_by_type = intel_i810_free_by_type,
  1270. .agp_alloc_page = agp_generic_alloc_page,
  1271. .agp_alloc_pages = agp_generic_alloc_pages,
  1272. .agp_destroy_page = agp_generic_destroy_page,
  1273. .agp_destroy_pages = agp_generic_destroy_pages,
  1274. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1275. .chipset_flush = intel_i830_chipset_flush,
  1276. };
  1277. static const struct agp_bridge_driver intel_915_driver = {
  1278. .owner = THIS_MODULE,
  1279. .aperture_sizes = intel_i830_sizes,
  1280. .size_type = FIXED_APER_SIZE,
  1281. .num_aperture_sizes = 4,
  1282. .needs_scratch_page = true,
  1283. .configure = intel_i9xx_configure,
  1284. .fetch_size = intel_fake_agp_fetch_size,
  1285. .cleanup = intel_i915_cleanup,
  1286. .mask_memory = intel_i810_mask_memory,
  1287. .masks = intel_i810_masks,
  1288. .agp_enable = intel_i810_agp_enable,
  1289. .cache_flush = global_cache_flush,
  1290. .create_gatt_table = intel_i915_create_gatt_table,
  1291. .free_gatt_table = intel_i830_free_gatt_table,
  1292. .insert_memory = intel_i915_insert_entries,
  1293. .remove_memory = intel_i915_remove_entries,
  1294. .alloc_by_type = intel_i830_alloc_by_type,
  1295. .free_by_type = intel_i810_free_by_type,
  1296. .agp_alloc_page = agp_generic_alloc_page,
  1297. .agp_alloc_pages = agp_generic_alloc_pages,
  1298. .agp_destroy_page = agp_generic_destroy_page,
  1299. .agp_destroy_pages = agp_generic_destroy_pages,
  1300. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1301. .chipset_flush = intel_i915_chipset_flush,
  1302. #ifdef USE_PCI_DMA_API
  1303. .agp_map_page = intel_agp_map_page,
  1304. .agp_unmap_page = intel_agp_unmap_page,
  1305. .agp_map_memory = intel_agp_map_memory,
  1306. .agp_unmap_memory = intel_agp_unmap_memory,
  1307. #endif
  1308. };
  1309. static const struct agp_bridge_driver intel_i965_driver = {
  1310. .owner = THIS_MODULE,
  1311. .aperture_sizes = intel_i830_sizes,
  1312. .size_type = FIXED_APER_SIZE,
  1313. .num_aperture_sizes = 4,
  1314. .needs_scratch_page = true,
  1315. .configure = intel_i9xx_configure,
  1316. .fetch_size = intel_fake_agp_fetch_size,
  1317. .cleanup = intel_i915_cleanup,
  1318. .mask_memory = intel_i965_mask_memory,
  1319. .masks = intel_i810_masks,
  1320. .agp_enable = intel_i810_agp_enable,
  1321. .cache_flush = global_cache_flush,
  1322. .create_gatt_table = intel_i965_create_gatt_table,
  1323. .free_gatt_table = intel_i830_free_gatt_table,
  1324. .insert_memory = intel_i915_insert_entries,
  1325. .remove_memory = intel_i915_remove_entries,
  1326. .alloc_by_type = intel_i830_alloc_by_type,
  1327. .free_by_type = intel_i810_free_by_type,
  1328. .agp_alloc_page = agp_generic_alloc_page,
  1329. .agp_alloc_pages = agp_generic_alloc_pages,
  1330. .agp_destroy_page = agp_generic_destroy_page,
  1331. .agp_destroy_pages = agp_generic_destroy_pages,
  1332. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1333. .chipset_flush = intel_i915_chipset_flush,
  1334. #ifdef USE_PCI_DMA_API
  1335. .agp_map_page = intel_agp_map_page,
  1336. .agp_unmap_page = intel_agp_unmap_page,
  1337. .agp_map_memory = intel_agp_map_memory,
  1338. .agp_unmap_memory = intel_agp_unmap_memory,
  1339. #endif
  1340. };
  1341. static const struct agp_bridge_driver intel_gen6_driver = {
  1342. .owner = THIS_MODULE,
  1343. .aperture_sizes = intel_i830_sizes,
  1344. .size_type = FIXED_APER_SIZE,
  1345. .num_aperture_sizes = 4,
  1346. .needs_scratch_page = true,
  1347. .configure = intel_i9xx_configure,
  1348. .fetch_size = intel_fake_agp_fetch_size,
  1349. .cleanup = intel_i915_cleanup,
  1350. .mask_memory = intel_gen6_mask_memory,
  1351. .masks = intel_gen6_masks,
  1352. .agp_enable = intel_i810_agp_enable,
  1353. .cache_flush = global_cache_flush,
  1354. .create_gatt_table = intel_i965_create_gatt_table,
  1355. .free_gatt_table = intel_i830_free_gatt_table,
  1356. .insert_memory = intel_i915_insert_entries,
  1357. .remove_memory = intel_i915_remove_entries,
  1358. .alloc_by_type = intel_i830_alloc_by_type,
  1359. .free_by_type = intel_i810_free_by_type,
  1360. .agp_alloc_page = agp_generic_alloc_page,
  1361. .agp_alloc_pages = agp_generic_alloc_pages,
  1362. .agp_destroy_page = agp_generic_destroy_page,
  1363. .agp_destroy_pages = agp_generic_destroy_pages,
  1364. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1365. .chipset_flush = intel_i915_chipset_flush,
  1366. #ifdef USE_PCI_DMA_API
  1367. .agp_map_page = intel_agp_map_page,
  1368. .agp_unmap_page = intel_agp_unmap_page,
  1369. .agp_map_memory = intel_agp_map_memory,
  1370. .agp_unmap_memory = intel_agp_unmap_memory,
  1371. #endif
  1372. };
  1373. static const struct agp_bridge_driver intel_g33_driver = {
  1374. .owner = THIS_MODULE,
  1375. .aperture_sizes = intel_i830_sizes,
  1376. .size_type = FIXED_APER_SIZE,
  1377. .num_aperture_sizes = 4,
  1378. .needs_scratch_page = true,
  1379. .configure = intel_i9xx_configure,
  1380. .fetch_size = intel_fake_agp_fetch_size,
  1381. .cleanup = intel_i915_cleanup,
  1382. .mask_memory = intel_i965_mask_memory,
  1383. .masks = intel_i810_masks,
  1384. .agp_enable = intel_i810_agp_enable,
  1385. .cache_flush = global_cache_flush,
  1386. .create_gatt_table = intel_i915_create_gatt_table,
  1387. .free_gatt_table = intel_i830_free_gatt_table,
  1388. .insert_memory = intel_i915_insert_entries,
  1389. .remove_memory = intel_i915_remove_entries,
  1390. .alloc_by_type = intel_i830_alloc_by_type,
  1391. .free_by_type = intel_i810_free_by_type,
  1392. .agp_alloc_page = agp_generic_alloc_page,
  1393. .agp_alloc_pages = agp_generic_alloc_pages,
  1394. .agp_destroy_page = agp_generic_destroy_page,
  1395. .agp_destroy_pages = agp_generic_destroy_pages,
  1396. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1397. .chipset_flush = intel_i915_chipset_flush,
  1398. #ifdef USE_PCI_DMA_API
  1399. .agp_map_page = intel_agp_map_page,
  1400. .agp_unmap_page = intel_agp_unmap_page,
  1401. .agp_map_memory = intel_agp_map_memory,
  1402. .agp_unmap_memory = intel_agp_unmap_memory,
  1403. #endif
  1404. };
  1405. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1406. * driver and gmch_driver must be non-null, and find_gmch will determine
  1407. * which one should be used if a gmch_chip_id is present.
  1408. */
  1409. static const struct intel_gtt_driver_description {
  1410. unsigned int gmch_chip_id;
  1411. char *name;
  1412. const struct agp_bridge_driver *gmch_driver;
  1413. } intel_gtt_chipsets[] = {
  1414. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
  1415. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
  1416. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
  1417. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
  1418. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
  1419. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
  1420. { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
  1421. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
  1422. { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
  1423. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
  1424. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
  1425. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
  1426. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
  1427. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
  1428. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
  1429. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
  1430. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
  1431. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
  1432. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
  1433. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
  1434. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
  1435. { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
  1436. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
  1437. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
  1438. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
  1439. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
  1440. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
  1441. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
  1442. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
  1443. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
  1444. { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
  1445. { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
  1446. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1447. "HD Graphics", &intel_i965_driver },
  1448. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1449. "HD Graphics", &intel_i965_driver },
  1450. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1451. "Sandybridge", &intel_gen6_driver },
  1452. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1453. "Sandybridge", &intel_gen6_driver },
  1454. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1455. "Sandybridge", &intel_gen6_driver },
  1456. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1457. "Sandybridge", &intel_gen6_driver },
  1458. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1459. "Sandybridge", &intel_gen6_driver },
  1460. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1461. "Sandybridge", &intel_gen6_driver },
  1462. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1463. "Sandybridge", &intel_gen6_driver },
  1464. { 0, NULL, NULL }
  1465. };
  1466. static int find_gmch(u16 device)
  1467. {
  1468. struct pci_dev *gmch_device;
  1469. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1470. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1471. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1472. device, gmch_device);
  1473. }
  1474. if (!gmch_device)
  1475. return 0;
  1476. intel_private.pcidev = gmch_device;
  1477. return 1;
  1478. }
  1479. int intel_gmch_probe(struct pci_dev *pdev,
  1480. struct agp_bridge_data *bridge)
  1481. {
  1482. int i, mask;
  1483. bridge->driver = NULL;
  1484. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1485. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1486. bridge->driver =
  1487. intel_gtt_chipsets[i].gmch_driver;
  1488. break;
  1489. }
  1490. }
  1491. if (!bridge->driver)
  1492. return 0;
  1493. bridge->dev_private_data = &intel_private;
  1494. bridge->dev = pdev;
  1495. intel_private.bridge_dev = pci_dev_get(pdev);
  1496. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1497. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1498. mask = 40;
  1499. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1500. mask = 36;
  1501. else
  1502. mask = 32;
  1503. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1504. dev_err(&intel_private.pcidev->dev,
  1505. "set gfx device dma mask %d-bit failed!\n", mask);
  1506. else
  1507. pci_set_consistent_dma_mask(intel_private.pcidev,
  1508. DMA_BIT_MASK(mask));
  1509. if (bridge->driver == &intel_810_driver)
  1510. return 1;
  1511. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  1512. return 1;
  1513. }
  1514. EXPORT_SYMBOL(intel_gmch_probe);
  1515. void intel_gmch_remove(struct pci_dev *pdev)
  1516. {
  1517. if (intel_private.pcidev)
  1518. pci_dev_put(intel_private.pcidev);
  1519. if (intel_private.bridge_dev)
  1520. pci_dev_put(intel_private.bridge_dev);
  1521. }
  1522. EXPORT_SYMBOL(intel_gmch_remove);
  1523. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1524. MODULE_LICENSE("GPL and additional rights");