sata_sis.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "libata.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "0.7"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg);
  61. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/966L */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. };
  77. static struct scsi_host_template sis_sht = {
  78. .module = THIS_MODULE,
  79. .name = DRV_NAME,
  80. .ioctl = ata_scsi_ioctl,
  81. .queuecommand = ata_scsi_queuecmd,
  82. .can_queue = ATA_DEF_QUEUE,
  83. .this_id = ATA_SHT_THIS_ID,
  84. .sg_tablesize = ATA_MAX_PRD,
  85. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  86. .emulated = ATA_SHT_EMULATED,
  87. .use_clustering = ATA_SHT_USE_CLUSTERING,
  88. .proc_name = DRV_NAME,
  89. .dma_boundary = ATA_DMA_BOUNDARY,
  90. .slave_configure = ata_scsi_slave_config,
  91. .slave_destroy = ata_scsi_slave_destroy,
  92. .bios_param = ata_std_bios_param,
  93. };
  94. static const struct ata_port_operations sis_ops = {
  95. .port_disable = ata_port_disable,
  96. .tf_load = ata_tf_load,
  97. .tf_read = ata_tf_read,
  98. .check_status = ata_check_status,
  99. .exec_command = ata_exec_command,
  100. .dev_select = ata_std_dev_select,
  101. .bmdma_setup = ata_bmdma_setup,
  102. .bmdma_start = ata_bmdma_start,
  103. .bmdma_stop = ata_bmdma_stop,
  104. .bmdma_status = ata_bmdma_status,
  105. .qc_prep = ata_qc_prep,
  106. .qc_issue = ata_qc_issue_prot,
  107. .data_xfer = ata_pio_data_xfer,
  108. .freeze = ata_bmdma_freeze,
  109. .thaw = ata_bmdma_thaw,
  110. .error_handler = ata_bmdma_error_handler,
  111. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  112. .irq_handler = ata_interrupt,
  113. .irq_clear = ata_bmdma_irq_clear,
  114. .scr_read = sis_scr_read,
  115. .scr_write = sis_scr_write,
  116. .port_start = ata_port_start,
  117. .port_stop = ata_port_stop,
  118. .host_stop = ata_host_stop,
  119. };
  120. static struct ata_port_info sis_port_info = {
  121. .sht = &sis_sht,
  122. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  123. .pio_mask = 0x1f,
  124. .mwdma_mask = 0x7,
  125. .udma_mask = 0x7f,
  126. .port_ops = &sis_ops,
  127. };
  128. MODULE_AUTHOR("Uwe Koziolek");
  129. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  130. MODULE_LICENSE("GPL");
  131. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  132. MODULE_VERSION(DRV_VERSION);
  133. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  134. {
  135. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  136. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  137. u8 pmr;
  138. if (ap->port_no) {
  139. switch (pdev->device) {
  140. case 0x0180:
  141. case 0x0181:
  142. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  143. if ((pmr & SIS_PMR_COMBINED) == 0)
  144. addr += SIS180_SATA1_OFS;
  145. break;
  146. case 0x0182:
  147. case 0x0183:
  148. case 0x1182:
  149. case 0x1183:
  150. addr += SIS182_SATA1_OFS;
  151. break;
  152. }
  153. }
  154. return addr;
  155. }
  156. static u32 sis_scr_cfg_read (struct ata_port *ap, unsigned int sc_reg)
  157. {
  158. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  159. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  160. u32 val, val2 = 0;
  161. u8 pmr;
  162. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  163. return 0xffffffff;
  164. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  165. pci_read_config_dword(pdev, cfg_addr, &val);
  166. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  167. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  168. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  169. return (val|val2) & 0xfffffffb; /* avoid problems with powerdowned ports */
  170. }
  171. static void sis_scr_cfg_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  172. {
  173. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  174. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  175. u8 pmr;
  176. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  177. return;
  178. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  179. pci_write_config_dword(pdev, cfg_addr, val);
  180. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  181. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  182. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  183. }
  184. static u32 sis_scr_read (struct ata_port *ap, unsigned int sc_reg)
  185. {
  186. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  187. u32 val, val2 = 0;
  188. u8 pmr;
  189. if (sc_reg > SCR_CONTROL)
  190. return 0xffffffffU;
  191. if (ap->flags & SIS_FLAG_CFGSCR)
  192. return sis_scr_cfg_read(ap, sc_reg);
  193. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  194. val = inl(ap->ioaddr.scr_addr + (sc_reg * 4));
  195. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  196. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  197. val2 = inl(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  198. return (val | val2) & 0xfffffffb;
  199. }
  200. static void sis_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  201. {
  202. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  203. u8 pmr;
  204. if (sc_reg > SCR_CONTROL)
  205. return;
  206. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  207. if (ap->flags & SIS_FLAG_CFGSCR)
  208. sis_scr_cfg_write(ap, sc_reg, val);
  209. else {
  210. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  211. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) || (pdev->device == 0x1182) ||
  212. (pdev->device == 0x1183) || (pmr & SIS_PMR_COMBINED))
  213. outl(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  214. }
  215. }
  216. static int sis_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  217. {
  218. static int printed_version;
  219. struct ata_probe_ent *probe_ent = NULL;
  220. int rc;
  221. u32 genctl, val;
  222. struct ata_port_info pi = sis_port_info, *ppi[2] = { &pi, &pi };
  223. int pci_dev_busy = 0;
  224. u8 pmr;
  225. u8 port2_start = 0x20;
  226. if (!printed_version++)
  227. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  228. rc = pci_enable_device(pdev);
  229. if (rc)
  230. return rc;
  231. rc = pci_request_regions(pdev, DRV_NAME);
  232. if (rc) {
  233. pci_dev_busy = 1;
  234. goto err_out;
  235. }
  236. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  237. if (rc)
  238. goto err_out_regions;
  239. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  240. if (rc)
  241. goto err_out_regions;
  242. /* check and see if the SCRs are in IO space or PCI cfg space */
  243. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  244. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  245. pi.flags |= SIS_FLAG_CFGSCR;
  246. /* if hardware thinks SCRs are in IO space, but there are
  247. * no IO resources assigned, change to PCI cfg space.
  248. */
  249. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  250. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  251. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  252. genctl &= ~GENCTL_IOMAPPED_SCR;
  253. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  254. pi.flags |= SIS_FLAG_CFGSCR;
  255. }
  256. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  257. switch (ent->device) {
  258. case 0x0180:
  259. case 0x0181:
  260. /* The PATA-handling is provided by pata_sis */
  261. switch (pmr & 0x30) {
  262. case 0x10:
  263. ppi[1] = &sis_info133;
  264. break;
  265. case 0x30:
  266. ppi[0] = &sis_info133;
  267. break;
  268. }
  269. if ((pmr & SIS_PMR_COMBINED) == 0) {
  270. dev_printk(KERN_INFO, &pdev->dev,
  271. "Detected SiS 180/181/964 chipset in SATA mode\n");
  272. port2_start = 64;
  273. } else {
  274. dev_printk(KERN_INFO, &pdev->dev,
  275. "Detected SiS 180/181 chipset in combined mode\n");
  276. port2_start=0;
  277. pi.flags |= ATA_FLAG_SLAVE_POSS;
  278. }
  279. break;
  280. case 0x0182:
  281. case 0x0183:
  282. pci_read_config_dword ( pdev, 0x6C, &val);
  283. if (val & (1L << 31)) {
  284. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965 chipset\n");
  285. pi.flags |= ATA_FLAG_SLAVE_POSS;
  286. } else {
  287. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 182/965L chipset\n");
  288. }
  289. break;
  290. case 0x1182:
  291. case 0x1183:
  292. pci_read_config_dword(pdev, 0x64, &val);
  293. if (val & 0x10000000) {
  294. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966L SATA controller\n");
  295. } else {
  296. dev_printk(KERN_INFO, &pdev->dev, "Detected SiS 1182/1183/966 SATA controller\n");
  297. pi.flags |= ATA_FLAG_SLAVE_POSS;
  298. }
  299. break;
  300. }
  301. probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
  302. if (!probe_ent) {
  303. rc = -ENOMEM;
  304. goto err_out_regions;
  305. }
  306. if (!(probe_ent->port_flags & SIS_FLAG_CFGSCR)) {
  307. probe_ent->port[0].scr_addr =
  308. pci_resource_start(pdev, SIS_SCR_PCI_BAR);
  309. probe_ent->port[1].scr_addr =
  310. pci_resource_start(pdev, SIS_SCR_PCI_BAR) + port2_start;
  311. }
  312. pci_set_master(pdev);
  313. pci_intx(pdev, 1);
  314. /* FIXME: check ata_device_add return value */
  315. ata_device_add(probe_ent);
  316. kfree(probe_ent);
  317. return 0;
  318. err_out_regions:
  319. pci_release_regions(pdev);
  320. err_out:
  321. if (!pci_dev_busy)
  322. pci_disable_device(pdev);
  323. return rc;
  324. }
  325. static int __init sis_init(void)
  326. {
  327. return pci_register_driver(&sis_pci_driver);
  328. }
  329. static void __exit sis_exit(void)
  330. {
  331. pci_unregister_driver(&sis_pci_driver);
  332. }
  333. module_init(sis_init);
  334. module_exit(sis_exit);