hda_intel.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <sound/core.h>
  48. #include <sound/initval.h>
  49. #include "hda_codec.h"
  50. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  51. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  52. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  53. static char *model[SNDRV_CARDS];
  54. static int position_fix[SNDRV_CARDS];
  55. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  56. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int single_cmd;
  58. static int enable_msi;
  59. module_param_array(index, int, NULL, 0444);
  60. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  61. module_param_array(id, charp, NULL, 0444);
  62. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  63. module_param_array(enable, bool, NULL, 0444);
  64. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  65. module_param_array(model, charp, NULL, 0444);
  66. MODULE_PARM_DESC(model, "Use the given board model.");
  67. module_param_array(position_fix, int, NULL, 0444);
  68. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  69. "(0 = auto, 1 = none, 2 = POSBUF).");
  70. module_param_array(bdl_pos_adj, int, NULL, 0644);
  71. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  72. module_param_array(probe_mask, int, NULL, 0444);
  73. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  74. module_param(single_cmd, bool, 0444);
  75. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  76. "(for debugging only).");
  77. module_param(enable_msi, int, 0444);
  78. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  79. #ifdef CONFIG_SND_HDA_POWER_SAVE
  80. /* power_save option is defined in hda_codec.c */
  81. /* reset the HD-audio controller in power save mode.
  82. * this may give more power-saving, but will take longer time to
  83. * wake up.
  84. */
  85. static int power_save_controller = 1;
  86. module_param(power_save_controller, bool, 0644);
  87. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  88. #endif
  89. MODULE_LICENSE("GPL");
  90. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  91. "{Intel, ICH6M},"
  92. "{Intel, ICH7},"
  93. "{Intel, ESB2},"
  94. "{Intel, ICH8},"
  95. "{Intel, ICH9},"
  96. "{Intel, ICH10},"
  97. "{Intel, PCH},"
  98. "{Intel, SCH},"
  99. "{ATI, SB450},"
  100. "{ATI, SB600},"
  101. "{ATI, RS600},"
  102. "{ATI, RS690},"
  103. "{ATI, RS780},"
  104. "{ATI, R600},"
  105. "{ATI, RV630},"
  106. "{ATI, RV610},"
  107. "{ATI, RV670},"
  108. "{ATI, RV635},"
  109. "{ATI, RV620},"
  110. "{ATI, RV770},"
  111. "{VIA, VT8251},"
  112. "{VIA, VT8237A},"
  113. "{SiS, SIS966},"
  114. "{ULI, M5461}}");
  115. MODULE_DESCRIPTION("Intel HDA driver");
  116. #define SFX "hda-intel: "
  117. /*
  118. * registers
  119. */
  120. #define ICH6_REG_GCAP 0x00
  121. #define ICH6_REG_VMIN 0x02
  122. #define ICH6_REG_VMAJ 0x03
  123. #define ICH6_REG_OUTPAY 0x04
  124. #define ICH6_REG_INPAY 0x06
  125. #define ICH6_REG_GCTL 0x08
  126. #define ICH6_REG_WAKEEN 0x0c
  127. #define ICH6_REG_STATESTS 0x0e
  128. #define ICH6_REG_GSTS 0x10
  129. #define ICH6_REG_INTCTL 0x20
  130. #define ICH6_REG_INTSTS 0x24
  131. #define ICH6_REG_WALCLK 0x30
  132. #define ICH6_REG_SYNC 0x34
  133. #define ICH6_REG_CORBLBASE 0x40
  134. #define ICH6_REG_CORBUBASE 0x44
  135. #define ICH6_REG_CORBWP 0x48
  136. #define ICH6_REG_CORBRP 0x4A
  137. #define ICH6_REG_CORBCTL 0x4c
  138. #define ICH6_REG_CORBSTS 0x4d
  139. #define ICH6_REG_CORBSIZE 0x4e
  140. #define ICH6_REG_RIRBLBASE 0x50
  141. #define ICH6_REG_RIRBUBASE 0x54
  142. #define ICH6_REG_RIRBWP 0x58
  143. #define ICH6_REG_RINTCNT 0x5a
  144. #define ICH6_REG_RIRBCTL 0x5c
  145. #define ICH6_REG_RIRBSTS 0x5d
  146. #define ICH6_REG_RIRBSIZE 0x5e
  147. #define ICH6_REG_IC 0x60
  148. #define ICH6_REG_IR 0x64
  149. #define ICH6_REG_IRS 0x68
  150. #define ICH6_IRS_VALID (1<<1)
  151. #define ICH6_IRS_BUSY (1<<0)
  152. #define ICH6_REG_DPLBASE 0x70
  153. #define ICH6_REG_DPUBASE 0x74
  154. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  155. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  156. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  157. /* stream register offsets from stream base */
  158. #define ICH6_REG_SD_CTL 0x00
  159. #define ICH6_REG_SD_STS 0x03
  160. #define ICH6_REG_SD_LPIB 0x04
  161. #define ICH6_REG_SD_CBL 0x08
  162. #define ICH6_REG_SD_LVI 0x0c
  163. #define ICH6_REG_SD_FIFOW 0x0e
  164. #define ICH6_REG_SD_FIFOSIZE 0x10
  165. #define ICH6_REG_SD_FORMAT 0x12
  166. #define ICH6_REG_SD_BDLPL 0x18
  167. #define ICH6_REG_SD_BDLPU 0x1c
  168. /* PCI space */
  169. #define ICH6_PCIREG_TCSEL 0x44
  170. /*
  171. * other constants
  172. */
  173. /* max number of SDs */
  174. /* ICH, ATI and VIA have 4 playback and 4 capture */
  175. #define ICH6_NUM_CAPTURE 4
  176. #define ICH6_NUM_PLAYBACK 4
  177. /* ULI has 6 playback and 5 capture */
  178. #define ULI_NUM_CAPTURE 5
  179. #define ULI_NUM_PLAYBACK 6
  180. /* ATI HDMI has 1 playback and 0 capture */
  181. #define ATIHDMI_NUM_CAPTURE 0
  182. #define ATIHDMI_NUM_PLAYBACK 1
  183. /* TERA has 4 playback and 3 capture */
  184. #define TERA_NUM_CAPTURE 3
  185. #define TERA_NUM_PLAYBACK 4
  186. /* this number is statically defined for simplicity */
  187. #define MAX_AZX_DEV 16
  188. /* max number of fragments - we may use more if allocating more pages for BDL */
  189. #define BDL_SIZE 4096
  190. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  191. #define AZX_MAX_FRAG 32
  192. /* max buffer size - no h/w limit, you can increase as you like */
  193. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  194. /* max number of PCM devics per card */
  195. #define AZX_MAX_PCMS 8
  196. /* RIRB int mask: overrun[2], response[0] */
  197. #define RIRB_INT_RESPONSE 0x01
  198. #define RIRB_INT_OVERRUN 0x04
  199. #define RIRB_INT_MASK 0x05
  200. /* STATESTS int mask: SD2,SD1,SD0 */
  201. #define AZX_MAX_CODECS 3
  202. #define STATESTS_INT_MASK 0x07
  203. /* SD_CTL bits */
  204. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  205. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  206. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  207. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  208. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  209. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  210. #define SD_CTL_STREAM_TAG_SHIFT 20
  211. /* SD_CTL and SD_STS */
  212. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  213. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  214. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  215. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  216. SD_INT_COMPLETE)
  217. /* SD_STS */
  218. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  219. /* INTCTL and INTSTS */
  220. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  221. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  222. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  223. /* GCTL unsolicited response enable bit */
  224. #define ICH6_GCTL_UREN (1<<8)
  225. /* GCTL reset bit */
  226. #define ICH6_GCTL_RESET (1<<0)
  227. /* CORB/RIRB control, read/write pointer */
  228. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  229. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  230. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  231. /* below are so far hardcoded - should read registers in future */
  232. #define ICH6_MAX_CORB_ENTRIES 256
  233. #define ICH6_MAX_RIRB_ENTRIES 256
  234. /* position fix mode */
  235. enum {
  236. POS_FIX_AUTO,
  237. POS_FIX_LPIB,
  238. POS_FIX_POSBUF,
  239. };
  240. /* Defines for ATI HD Audio support in SB450 south bridge */
  241. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  242. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  243. /* Defines for Nvidia HDA support */
  244. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  245. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  246. #define NVIDIA_HDA_ISTRM_COH 0x4d
  247. #define NVIDIA_HDA_OSTRM_COH 0x4c
  248. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  249. /* Defines for Intel SCH HDA snoop control */
  250. #define INTEL_SCH_HDA_DEVC 0x78
  251. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  252. /*
  253. */
  254. struct azx_dev {
  255. struct snd_dma_buffer bdl; /* BDL buffer */
  256. u32 *posbuf; /* position buffer pointer */
  257. unsigned int bufsize; /* size of the play buffer in bytes */
  258. unsigned int period_bytes; /* size of the period in bytes */
  259. unsigned int frags; /* number for period in the play buffer */
  260. unsigned int fifo_size; /* FIFO size */
  261. void __iomem *sd_addr; /* stream descriptor pointer */
  262. u32 sd_int_sta_mask; /* stream int status mask */
  263. /* pcm support */
  264. struct snd_pcm_substream *substream; /* assigned substream,
  265. * set in PCM open
  266. */
  267. unsigned int format_val; /* format value to be set in the
  268. * controller and the codec
  269. */
  270. unsigned char stream_tag; /* assigned stream */
  271. unsigned char index; /* stream index */
  272. unsigned int opened :1;
  273. unsigned int running :1;
  274. unsigned int irq_pending :1;
  275. unsigned int irq_ignore :1;
  276. };
  277. /* CORB/RIRB */
  278. struct azx_rb {
  279. u32 *buf; /* CORB/RIRB buffer
  280. * Each CORB entry is 4byte, RIRB is 8byte
  281. */
  282. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  283. /* for RIRB */
  284. unsigned short rp, wp; /* read/write pointers */
  285. int cmds; /* number of pending requests */
  286. u32 res; /* last read value */
  287. };
  288. struct azx {
  289. struct snd_card *card;
  290. struct pci_dev *pci;
  291. int dev_index;
  292. /* chip type specific */
  293. int driver_type;
  294. int playback_streams;
  295. int playback_index_offset;
  296. int capture_streams;
  297. int capture_index_offset;
  298. int num_streams;
  299. /* pci resources */
  300. unsigned long addr;
  301. void __iomem *remap_addr;
  302. int irq;
  303. /* locks */
  304. spinlock_t reg_lock;
  305. struct mutex open_mutex;
  306. /* streams (x num_streams) */
  307. struct azx_dev *azx_dev;
  308. /* PCM */
  309. struct snd_pcm *pcm[AZX_MAX_PCMS];
  310. /* HD codec */
  311. unsigned short codec_mask;
  312. struct hda_bus *bus;
  313. /* CORB/RIRB */
  314. struct azx_rb corb;
  315. struct azx_rb rirb;
  316. /* CORB/RIRB and position buffers */
  317. struct snd_dma_buffer rb;
  318. struct snd_dma_buffer posbuf;
  319. /* flags */
  320. int position_fix;
  321. unsigned int running :1;
  322. unsigned int initialized :1;
  323. unsigned int single_cmd :1;
  324. unsigned int polling_mode :1;
  325. unsigned int msi :1;
  326. unsigned int irq_pending_warned :1;
  327. /* for debugging */
  328. unsigned int last_cmd; /* last issued command (to sync) */
  329. /* for pending irqs */
  330. struct work_struct irq_pending_work;
  331. };
  332. /* driver types */
  333. enum {
  334. AZX_DRIVER_ICH,
  335. AZX_DRIVER_SCH,
  336. AZX_DRIVER_ATI,
  337. AZX_DRIVER_ATIHDMI,
  338. AZX_DRIVER_VIA,
  339. AZX_DRIVER_SIS,
  340. AZX_DRIVER_ULI,
  341. AZX_DRIVER_NVIDIA,
  342. AZX_DRIVER_TERA,
  343. };
  344. static char *driver_short_names[] __devinitdata = {
  345. [AZX_DRIVER_ICH] = "HDA Intel",
  346. [AZX_DRIVER_SCH] = "HDA Intel MID",
  347. [AZX_DRIVER_ATI] = "HDA ATI SB",
  348. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  349. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  350. [AZX_DRIVER_SIS] = "HDA SIS966",
  351. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  352. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  353. [AZX_DRIVER_TERA] = "HDA Teradici",
  354. };
  355. /*
  356. * macros for easy use
  357. */
  358. #define azx_writel(chip,reg,value) \
  359. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  360. #define azx_readl(chip,reg) \
  361. readl((chip)->remap_addr + ICH6_REG_##reg)
  362. #define azx_writew(chip,reg,value) \
  363. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  364. #define azx_readw(chip,reg) \
  365. readw((chip)->remap_addr + ICH6_REG_##reg)
  366. #define azx_writeb(chip,reg,value) \
  367. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  368. #define azx_readb(chip,reg) \
  369. readb((chip)->remap_addr + ICH6_REG_##reg)
  370. #define azx_sd_writel(dev,reg,value) \
  371. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  372. #define azx_sd_readl(dev,reg) \
  373. readl((dev)->sd_addr + ICH6_REG_##reg)
  374. #define azx_sd_writew(dev,reg,value) \
  375. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  376. #define azx_sd_readw(dev,reg) \
  377. readw((dev)->sd_addr + ICH6_REG_##reg)
  378. #define azx_sd_writeb(dev,reg,value) \
  379. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  380. #define azx_sd_readb(dev,reg) \
  381. readb((dev)->sd_addr + ICH6_REG_##reg)
  382. /* for pcm support */
  383. #define get_azx_dev(substream) (substream->runtime->private_data)
  384. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  385. /*
  386. * Interface for HD codec
  387. */
  388. /*
  389. * CORB / RIRB interface
  390. */
  391. static int azx_alloc_cmd_io(struct azx *chip)
  392. {
  393. int err;
  394. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  395. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  396. snd_dma_pci_data(chip->pci),
  397. PAGE_SIZE, &chip->rb);
  398. if (err < 0) {
  399. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  400. return err;
  401. }
  402. return 0;
  403. }
  404. static void azx_init_cmd_io(struct azx *chip)
  405. {
  406. /* CORB set up */
  407. chip->corb.addr = chip->rb.addr;
  408. chip->corb.buf = (u32 *)chip->rb.area;
  409. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  410. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  411. /* set the corb size to 256 entries (ULI requires explicitly) */
  412. azx_writeb(chip, CORBSIZE, 0x02);
  413. /* set the corb write pointer to 0 */
  414. azx_writew(chip, CORBWP, 0);
  415. /* reset the corb hw read pointer */
  416. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  417. /* enable corb dma */
  418. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  419. /* RIRB set up */
  420. chip->rirb.addr = chip->rb.addr + 2048;
  421. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  422. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  423. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  424. /* set the rirb size to 256 entries (ULI requires explicitly) */
  425. azx_writeb(chip, RIRBSIZE, 0x02);
  426. /* reset the rirb hw write pointer */
  427. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  428. /* set N=1, get RIRB response interrupt for new entry */
  429. azx_writew(chip, RINTCNT, 1);
  430. /* enable rirb dma and response irq */
  431. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  432. chip->rirb.rp = chip->rirb.cmds = 0;
  433. }
  434. static void azx_free_cmd_io(struct azx *chip)
  435. {
  436. /* disable ringbuffer DMAs */
  437. azx_writeb(chip, RIRBCTL, 0);
  438. azx_writeb(chip, CORBCTL, 0);
  439. }
  440. /* send a command */
  441. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  442. {
  443. struct azx *chip = codec->bus->private_data;
  444. unsigned int wp;
  445. /* add command to corb */
  446. wp = azx_readb(chip, CORBWP);
  447. wp++;
  448. wp %= ICH6_MAX_CORB_ENTRIES;
  449. spin_lock_irq(&chip->reg_lock);
  450. chip->rirb.cmds++;
  451. chip->corb.buf[wp] = cpu_to_le32(val);
  452. azx_writel(chip, CORBWP, wp);
  453. spin_unlock_irq(&chip->reg_lock);
  454. return 0;
  455. }
  456. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  457. /* retrieve RIRB entry - called from interrupt handler */
  458. static void azx_update_rirb(struct azx *chip)
  459. {
  460. unsigned int rp, wp;
  461. u32 res, res_ex;
  462. wp = azx_readb(chip, RIRBWP);
  463. if (wp == chip->rirb.wp)
  464. return;
  465. chip->rirb.wp = wp;
  466. while (chip->rirb.rp != wp) {
  467. chip->rirb.rp++;
  468. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  469. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  470. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  471. res = le32_to_cpu(chip->rirb.buf[rp]);
  472. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  473. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  474. else if (chip->rirb.cmds) {
  475. chip->rirb.res = res;
  476. smp_wmb();
  477. chip->rirb.cmds--;
  478. }
  479. }
  480. }
  481. /* receive a response */
  482. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  483. {
  484. struct azx *chip = codec->bus->private_data;
  485. unsigned long timeout;
  486. again:
  487. timeout = jiffies + msecs_to_jiffies(1000);
  488. for (;;) {
  489. if (chip->polling_mode) {
  490. spin_lock_irq(&chip->reg_lock);
  491. azx_update_rirb(chip);
  492. spin_unlock_irq(&chip->reg_lock);
  493. }
  494. if (!chip->rirb.cmds) {
  495. smp_rmb();
  496. return chip->rirb.res; /* the last value */
  497. }
  498. if (time_after(jiffies, timeout))
  499. break;
  500. if (codec->bus->needs_damn_long_delay)
  501. msleep(2); /* temporary workaround */
  502. else {
  503. udelay(10);
  504. cond_resched();
  505. }
  506. }
  507. if (chip->msi) {
  508. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  509. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  510. free_irq(chip->irq, chip);
  511. chip->irq = -1;
  512. pci_disable_msi(chip->pci);
  513. chip->msi = 0;
  514. if (azx_acquire_irq(chip, 1) < 0)
  515. return -1;
  516. goto again;
  517. }
  518. if (!chip->polling_mode) {
  519. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  520. "switching to polling mode: last cmd=0x%08x\n",
  521. chip->last_cmd);
  522. chip->polling_mode = 1;
  523. goto again;
  524. }
  525. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  526. "switching to single_cmd mode: last cmd=0x%08x\n",
  527. chip->last_cmd);
  528. chip->rirb.rp = azx_readb(chip, RIRBWP);
  529. chip->rirb.cmds = 0;
  530. /* switch to single_cmd mode */
  531. chip->single_cmd = 1;
  532. azx_free_cmd_io(chip);
  533. return -1;
  534. }
  535. /*
  536. * Use the single immediate command instead of CORB/RIRB for simplicity
  537. *
  538. * Note: according to Intel, this is not preferred use. The command was
  539. * intended for the BIOS only, and may get confused with unsolicited
  540. * responses. So, we shouldn't use it for normal operation from the
  541. * driver.
  542. * I left the codes, however, for debugging/testing purposes.
  543. */
  544. /* send a command */
  545. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  546. {
  547. struct azx *chip = codec->bus->private_data;
  548. int timeout = 50;
  549. while (timeout--) {
  550. /* check ICB busy bit */
  551. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  552. /* Clear IRV valid bit */
  553. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  554. ICH6_IRS_VALID);
  555. azx_writel(chip, IC, val);
  556. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  557. ICH6_IRS_BUSY);
  558. return 0;
  559. }
  560. udelay(1);
  561. }
  562. if (printk_ratelimit())
  563. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  564. azx_readw(chip, IRS), val);
  565. return -EIO;
  566. }
  567. /* receive a response */
  568. static unsigned int azx_single_get_response(struct hda_codec *codec)
  569. {
  570. struct azx *chip = codec->bus->private_data;
  571. int timeout = 50;
  572. while (timeout--) {
  573. /* check IRV busy bit */
  574. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  575. return azx_readl(chip, IR);
  576. udelay(1);
  577. }
  578. if (printk_ratelimit())
  579. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  580. azx_readw(chip, IRS));
  581. return (unsigned int)-1;
  582. }
  583. /*
  584. * The below are the main callbacks from hda_codec.
  585. *
  586. * They are just the skeleton to call sub-callbacks according to the
  587. * current setting of chip->single_cmd.
  588. */
  589. /* send a command */
  590. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  591. int direct, unsigned int verb,
  592. unsigned int para)
  593. {
  594. struct azx *chip = codec->bus->private_data;
  595. u32 val;
  596. val = (u32)(codec->addr & 0x0f) << 28;
  597. val |= (u32)direct << 27;
  598. val |= (u32)nid << 20;
  599. val |= verb << 8;
  600. val |= para;
  601. chip->last_cmd = val;
  602. if (chip->single_cmd)
  603. return azx_single_send_cmd(codec, val);
  604. else
  605. return azx_corb_send_cmd(codec, val);
  606. }
  607. /* get a response */
  608. static unsigned int azx_get_response(struct hda_codec *codec)
  609. {
  610. struct azx *chip = codec->bus->private_data;
  611. if (chip->single_cmd)
  612. return azx_single_get_response(codec);
  613. else
  614. return azx_rirb_get_response(codec);
  615. }
  616. #ifdef CONFIG_SND_HDA_POWER_SAVE
  617. static void azx_power_notify(struct hda_codec *codec);
  618. #endif
  619. /* reset codec link */
  620. static int azx_reset(struct azx *chip)
  621. {
  622. int count;
  623. /* clear STATESTS */
  624. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  625. /* reset controller */
  626. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  627. count = 50;
  628. while (azx_readb(chip, GCTL) && --count)
  629. msleep(1);
  630. /* delay for >= 100us for codec PLL to settle per spec
  631. * Rev 0.9 section 5.5.1
  632. */
  633. msleep(1);
  634. /* Bring controller out of reset */
  635. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  636. count = 50;
  637. while (!azx_readb(chip, GCTL) && --count)
  638. msleep(1);
  639. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  640. msleep(1);
  641. /* check to see if controller is ready */
  642. if (!azx_readb(chip, GCTL)) {
  643. snd_printd("azx_reset: controller not ready!\n");
  644. return -EBUSY;
  645. }
  646. /* Accept unsolicited responses */
  647. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  648. /* detect codecs */
  649. if (!chip->codec_mask) {
  650. chip->codec_mask = azx_readw(chip, STATESTS);
  651. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  652. }
  653. return 0;
  654. }
  655. /*
  656. * Lowlevel interface
  657. */
  658. /* enable interrupts */
  659. static void azx_int_enable(struct azx *chip)
  660. {
  661. /* enable controller CIE and GIE */
  662. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  663. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  664. }
  665. /* disable interrupts */
  666. static void azx_int_disable(struct azx *chip)
  667. {
  668. int i;
  669. /* disable interrupts in stream descriptor */
  670. for (i = 0; i < chip->num_streams; i++) {
  671. struct azx_dev *azx_dev = &chip->azx_dev[i];
  672. azx_sd_writeb(azx_dev, SD_CTL,
  673. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  674. }
  675. /* disable SIE for all streams */
  676. azx_writeb(chip, INTCTL, 0);
  677. /* disable controller CIE and GIE */
  678. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  679. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  680. }
  681. /* clear interrupts */
  682. static void azx_int_clear(struct azx *chip)
  683. {
  684. int i;
  685. /* clear stream status */
  686. for (i = 0; i < chip->num_streams; i++) {
  687. struct azx_dev *azx_dev = &chip->azx_dev[i];
  688. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  689. }
  690. /* clear STATESTS */
  691. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  692. /* clear rirb status */
  693. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  694. /* clear int status */
  695. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  696. }
  697. /* start a stream */
  698. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  699. {
  700. /* enable SIE */
  701. azx_writeb(chip, INTCTL,
  702. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  703. /* set DMA start and interrupt mask */
  704. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  705. SD_CTL_DMA_START | SD_INT_MASK);
  706. }
  707. /* stop a stream */
  708. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  709. {
  710. /* stop DMA */
  711. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  712. ~(SD_CTL_DMA_START | SD_INT_MASK));
  713. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  714. /* disable SIE */
  715. azx_writeb(chip, INTCTL,
  716. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  717. }
  718. /*
  719. * reset and start the controller registers
  720. */
  721. static void azx_init_chip(struct azx *chip)
  722. {
  723. if (chip->initialized)
  724. return;
  725. /* reset controller */
  726. azx_reset(chip);
  727. /* initialize interrupts */
  728. azx_int_clear(chip);
  729. azx_int_enable(chip);
  730. /* initialize the codec command I/O */
  731. if (!chip->single_cmd)
  732. azx_init_cmd_io(chip);
  733. /* program the position buffer */
  734. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  735. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  736. chip->initialized = 1;
  737. }
  738. /*
  739. * initialize the PCI registers
  740. */
  741. /* update bits in a PCI register byte */
  742. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  743. unsigned char mask, unsigned char val)
  744. {
  745. unsigned char data;
  746. pci_read_config_byte(pci, reg, &data);
  747. data &= ~mask;
  748. data |= (val & mask);
  749. pci_write_config_byte(pci, reg, data);
  750. }
  751. static void azx_init_pci(struct azx *chip)
  752. {
  753. unsigned short snoop;
  754. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  755. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  756. * Ensuring these bits are 0 clears playback static on some HD Audio
  757. * codecs
  758. */
  759. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  760. switch (chip->driver_type) {
  761. case AZX_DRIVER_ATI:
  762. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  763. update_pci_byte(chip->pci,
  764. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  765. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  766. break;
  767. case AZX_DRIVER_NVIDIA:
  768. /* For NVIDIA HDA, enable snoop */
  769. update_pci_byte(chip->pci,
  770. NVIDIA_HDA_TRANSREG_ADDR,
  771. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  772. update_pci_byte(chip->pci,
  773. NVIDIA_HDA_ISTRM_COH,
  774. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  775. update_pci_byte(chip->pci,
  776. NVIDIA_HDA_OSTRM_COH,
  777. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  778. break;
  779. case AZX_DRIVER_SCH:
  780. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  781. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  782. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  783. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  784. pci_read_config_word(chip->pci,
  785. INTEL_SCH_HDA_DEVC, &snoop);
  786. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  787. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  788. ? "Failed" : "OK");
  789. }
  790. break;
  791. }
  792. }
  793. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  794. /*
  795. * interrupt handler
  796. */
  797. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  798. {
  799. struct azx *chip = dev_id;
  800. struct azx_dev *azx_dev;
  801. u32 status;
  802. int i;
  803. spin_lock(&chip->reg_lock);
  804. status = azx_readl(chip, INTSTS);
  805. if (status == 0) {
  806. spin_unlock(&chip->reg_lock);
  807. return IRQ_NONE;
  808. }
  809. for (i = 0; i < chip->num_streams; i++) {
  810. azx_dev = &chip->azx_dev[i];
  811. if (status & azx_dev->sd_int_sta_mask) {
  812. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  813. if (!azx_dev->substream || !azx_dev->running)
  814. continue;
  815. /* ignore the first dummy IRQ (due to pos_adj) */
  816. if (azx_dev->irq_ignore) {
  817. azx_dev->irq_ignore = 0;
  818. continue;
  819. }
  820. /* check whether this IRQ is really acceptable */
  821. if (azx_position_ok(chip, azx_dev)) {
  822. azx_dev->irq_pending = 0;
  823. spin_unlock(&chip->reg_lock);
  824. snd_pcm_period_elapsed(azx_dev->substream);
  825. spin_lock(&chip->reg_lock);
  826. } else {
  827. /* bogus IRQ, process it later */
  828. azx_dev->irq_pending = 1;
  829. schedule_work(&chip->irq_pending_work);
  830. }
  831. }
  832. }
  833. /* clear rirb int */
  834. status = azx_readb(chip, RIRBSTS);
  835. if (status & RIRB_INT_MASK) {
  836. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  837. azx_update_rirb(chip);
  838. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  839. }
  840. #if 0
  841. /* clear state status int */
  842. if (azx_readb(chip, STATESTS) & 0x04)
  843. azx_writeb(chip, STATESTS, 0x04);
  844. #endif
  845. spin_unlock(&chip->reg_lock);
  846. return IRQ_HANDLED;
  847. }
  848. /*
  849. * set up a BDL entry
  850. */
  851. static int setup_bdle(struct snd_pcm_substream *substream,
  852. struct azx_dev *azx_dev, u32 **bdlp,
  853. int ofs, int size, int with_ioc)
  854. {
  855. u32 *bdl = *bdlp;
  856. while (size > 0) {
  857. dma_addr_t addr;
  858. int chunk;
  859. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  860. return -EINVAL;
  861. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  862. /* program the address field of the BDL entry */
  863. bdl[0] = cpu_to_le32((u32)addr);
  864. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  865. /* program the size field of the BDL entry */
  866. chunk = PAGE_SIZE - (ofs % PAGE_SIZE);
  867. if (size < chunk)
  868. chunk = size;
  869. bdl[2] = cpu_to_le32(chunk);
  870. /* program the IOC to enable interrupt
  871. * only when the whole fragment is processed
  872. */
  873. size -= chunk;
  874. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  875. bdl += 4;
  876. azx_dev->frags++;
  877. ofs += chunk;
  878. }
  879. *bdlp = bdl;
  880. return ofs;
  881. }
  882. /*
  883. * set up BDL entries
  884. */
  885. static int azx_setup_periods(struct azx *chip,
  886. struct snd_pcm_substream *substream,
  887. struct azx_dev *azx_dev)
  888. {
  889. u32 *bdl;
  890. int i, ofs, periods, period_bytes;
  891. int pos_adj;
  892. /* reset BDL address */
  893. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  894. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  895. period_bytes = snd_pcm_lib_period_bytes(substream);
  896. azx_dev->period_bytes = period_bytes;
  897. periods = azx_dev->bufsize / period_bytes;
  898. /* program the initial BDL entries */
  899. bdl = (u32 *)azx_dev->bdl.area;
  900. ofs = 0;
  901. azx_dev->frags = 0;
  902. azx_dev->irq_ignore = 0;
  903. pos_adj = bdl_pos_adj[chip->dev_index];
  904. if (pos_adj > 0) {
  905. struct snd_pcm_runtime *runtime = substream->runtime;
  906. int pos_align = pos_adj;
  907. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  908. if (!pos_adj)
  909. pos_adj = pos_align;
  910. else
  911. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  912. pos_align;
  913. pos_adj = frames_to_bytes(runtime, pos_adj);
  914. if (pos_adj >= period_bytes) {
  915. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  916. bdl_pos_adj[chip->dev_index]);
  917. pos_adj = 0;
  918. } else {
  919. ofs = setup_bdle(substream, azx_dev,
  920. &bdl, ofs, pos_adj, 1);
  921. if (ofs < 0)
  922. goto error;
  923. azx_dev->irq_ignore = 1;
  924. }
  925. } else
  926. pos_adj = 0;
  927. for (i = 0; i < periods; i++) {
  928. if (i == periods - 1 && pos_adj)
  929. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  930. period_bytes - pos_adj, 0);
  931. else
  932. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  933. period_bytes, 1);
  934. if (ofs < 0)
  935. goto error;
  936. }
  937. return 0;
  938. error:
  939. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  940. azx_dev->bufsize, period_bytes);
  941. /* reset */
  942. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  943. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  944. return -EINVAL;
  945. }
  946. /*
  947. * set up the SD for streaming
  948. */
  949. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  950. {
  951. unsigned char val;
  952. int timeout;
  953. /* make sure the run bit is zero for SD */
  954. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  955. ~SD_CTL_DMA_START);
  956. /* reset stream */
  957. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  958. SD_CTL_STREAM_RESET);
  959. udelay(3);
  960. timeout = 300;
  961. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  962. --timeout)
  963. ;
  964. val &= ~SD_CTL_STREAM_RESET;
  965. azx_sd_writeb(azx_dev, SD_CTL, val);
  966. udelay(3);
  967. timeout = 300;
  968. /* waiting for hardware to report that the stream is out of reset */
  969. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  970. --timeout)
  971. ;
  972. /* program the stream_tag */
  973. azx_sd_writel(azx_dev, SD_CTL,
  974. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  975. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  976. /* program the length of samples in cyclic buffer */
  977. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  978. /* program the stream format */
  979. /* this value needs to be the same as the one programmed */
  980. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  981. /* program the stream LVI (last valid index) of the BDL */
  982. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  983. /* program the BDL address */
  984. /* lower BDL address */
  985. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  986. /* upper BDL address */
  987. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  988. /* enable the position buffer */
  989. if (chip->position_fix == POS_FIX_POSBUF ||
  990. chip->position_fix == POS_FIX_AUTO) {
  991. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  992. azx_writel(chip, DPLBASE,
  993. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  994. }
  995. /* set the interrupt enable bits in the descriptor control register */
  996. azx_sd_writel(azx_dev, SD_CTL,
  997. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  998. return 0;
  999. }
  1000. /*
  1001. * Codec initialization
  1002. */
  1003. static unsigned int azx_max_codecs[] __devinitdata = {
  1004. [AZX_DRIVER_ICH] = 4, /* Some ICH9 boards use SD3 */
  1005. [AZX_DRIVER_SCH] = 3,
  1006. [AZX_DRIVER_ATI] = 4,
  1007. [AZX_DRIVER_ATIHDMI] = 4,
  1008. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  1009. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  1010. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  1011. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  1012. [AZX_DRIVER_TERA] = 1,
  1013. };
  1014. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1015. unsigned int codec_probe_mask)
  1016. {
  1017. struct hda_bus_template bus_temp;
  1018. int c, codecs, audio_codecs, err;
  1019. memset(&bus_temp, 0, sizeof(bus_temp));
  1020. bus_temp.private_data = chip;
  1021. bus_temp.modelname = model;
  1022. bus_temp.pci = chip->pci;
  1023. bus_temp.ops.command = azx_send_cmd;
  1024. bus_temp.ops.get_response = azx_get_response;
  1025. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1026. bus_temp.ops.pm_notify = azx_power_notify;
  1027. #endif
  1028. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1029. if (err < 0)
  1030. return err;
  1031. codecs = audio_codecs = 0;
  1032. for (c = 0; c < AZX_MAX_CODECS; c++) {
  1033. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1034. struct hda_codec *codec;
  1035. err = snd_hda_codec_new(chip->bus, c, &codec);
  1036. if (err < 0)
  1037. continue;
  1038. codecs++;
  1039. if (codec->afg)
  1040. audio_codecs++;
  1041. }
  1042. }
  1043. if (!audio_codecs) {
  1044. /* probe additional slots if no codec is found */
  1045. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  1046. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1047. err = snd_hda_codec_new(chip->bus, c, NULL);
  1048. if (err < 0)
  1049. continue;
  1050. codecs++;
  1051. }
  1052. }
  1053. }
  1054. if (!codecs) {
  1055. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1056. return -ENXIO;
  1057. }
  1058. return 0;
  1059. }
  1060. /*
  1061. * PCM support
  1062. */
  1063. /* assign a stream for the PCM */
  1064. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1065. {
  1066. int dev, i, nums;
  1067. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1068. dev = chip->playback_index_offset;
  1069. nums = chip->playback_streams;
  1070. } else {
  1071. dev = chip->capture_index_offset;
  1072. nums = chip->capture_streams;
  1073. }
  1074. for (i = 0; i < nums; i++, dev++)
  1075. if (!chip->azx_dev[dev].opened) {
  1076. chip->azx_dev[dev].opened = 1;
  1077. return &chip->azx_dev[dev];
  1078. }
  1079. return NULL;
  1080. }
  1081. /* release the assigned stream */
  1082. static inline void azx_release_device(struct azx_dev *azx_dev)
  1083. {
  1084. azx_dev->opened = 0;
  1085. }
  1086. static struct snd_pcm_hardware azx_pcm_hw = {
  1087. .info = (SNDRV_PCM_INFO_MMAP |
  1088. SNDRV_PCM_INFO_INTERLEAVED |
  1089. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1090. SNDRV_PCM_INFO_MMAP_VALID |
  1091. /* No full-resume yet implemented */
  1092. /* SNDRV_PCM_INFO_RESUME |*/
  1093. SNDRV_PCM_INFO_PAUSE |
  1094. SNDRV_PCM_INFO_SYNC_START),
  1095. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1096. .rates = SNDRV_PCM_RATE_48000,
  1097. .rate_min = 48000,
  1098. .rate_max = 48000,
  1099. .channels_min = 2,
  1100. .channels_max = 2,
  1101. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1102. .period_bytes_min = 128,
  1103. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1104. .periods_min = 2,
  1105. .periods_max = AZX_MAX_FRAG,
  1106. .fifo_size = 0,
  1107. };
  1108. struct azx_pcm {
  1109. struct azx *chip;
  1110. struct hda_codec *codec;
  1111. struct hda_pcm_stream *hinfo[2];
  1112. };
  1113. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1114. {
  1115. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1116. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1117. struct azx *chip = apcm->chip;
  1118. struct azx_dev *azx_dev;
  1119. struct snd_pcm_runtime *runtime = substream->runtime;
  1120. unsigned long flags;
  1121. int err;
  1122. mutex_lock(&chip->open_mutex);
  1123. azx_dev = azx_assign_device(chip, substream->stream);
  1124. if (azx_dev == NULL) {
  1125. mutex_unlock(&chip->open_mutex);
  1126. return -EBUSY;
  1127. }
  1128. runtime->hw = azx_pcm_hw;
  1129. runtime->hw.channels_min = hinfo->channels_min;
  1130. runtime->hw.channels_max = hinfo->channels_max;
  1131. runtime->hw.formats = hinfo->formats;
  1132. runtime->hw.rates = hinfo->rates;
  1133. snd_pcm_limit_hw_rates(runtime);
  1134. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1135. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1136. 128);
  1137. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1138. 128);
  1139. snd_hda_power_up(apcm->codec);
  1140. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1141. if (err < 0) {
  1142. azx_release_device(azx_dev);
  1143. snd_hda_power_down(apcm->codec);
  1144. mutex_unlock(&chip->open_mutex);
  1145. return err;
  1146. }
  1147. spin_lock_irqsave(&chip->reg_lock, flags);
  1148. azx_dev->substream = substream;
  1149. azx_dev->running = 0;
  1150. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1151. runtime->private_data = azx_dev;
  1152. snd_pcm_set_sync(substream);
  1153. mutex_unlock(&chip->open_mutex);
  1154. return 0;
  1155. }
  1156. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1157. {
  1158. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1159. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1160. struct azx *chip = apcm->chip;
  1161. struct azx_dev *azx_dev = get_azx_dev(substream);
  1162. unsigned long flags;
  1163. mutex_lock(&chip->open_mutex);
  1164. spin_lock_irqsave(&chip->reg_lock, flags);
  1165. azx_dev->substream = NULL;
  1166. azx_dev->running = 0;
  1167. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1168. azx_release_device(azx_dev);
  1169. hinfo->ops.close(hinfo, apcm->codec, substream);
  1170. snd_hda_power_down(apcm->codec);
  1171. mutex_unlock(&chip->open_mutex);
  1172. return 0;
  1173. }
  1174. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1175. struct snd_pcm_hw_params *hw_params)
  1176. {
  1177. return snd_pcm_lib_malloc_pages(substream,
  1178. params_buffer_bytes(hw_params));
  1179. }
  1180. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1181. {
  1182. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1183. struct azx_dev *azx_dev = get_azx_dev(substream);
  1184. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1185. /* reset BDL address */
  1186. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1187. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1188. azx_sd_writel(azx_dev, SD_CTL, 0);
  1189. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1190. return snd_pcm_lib_free_pages(substream);
  1191. }
  1192. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1193. {
  1194. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1195. struct azx *chip = apcm->chip;
  1196. struct azx_dev *azx_dev = get_azx_dev(substream);
  1197. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1198. struct snd_pcm_runtime *runtime = substream->runtime;
  1199. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1200. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1201. runtime->channels,
  1202. runtime->format,
  1203. hinfo->maxbps);
  1204. if (!azx_dev->format_val) {
  1205. snd_printk(KERN_ERR SFX
  1206. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1207. runtime->rate, runtime->channels, runtime->format);
  1208. return -EINVAL;
  1209. }
  1210. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1211. azx_dev->bufsize, azx_dev->format_val);
  1212. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1213. return -EINVAL;
  1214. azx_setup_controller(chip, azx_dev);
  1215. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1216. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1217. else
  1218. azx_dev->fifo_size = 0;
  1219. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1220. azx_dev->format_val, substream);
  1221. }
  1222. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1223. {
  1224. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1225. struct azx *chip = apcm->chip;
  1226. struct azx_dev *azx_dev;
  1227. struct snd_pcm_substream *s;
  1228. int start, nsync = 0, sbits = 0;
  1229. int nwait, timeout;
  1230. switch (cmd) {
  1231. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1232. case SNDRV_PCM_TRIGGER_RESUME:
  1233. case SNDRV_PCM_TRIGGER_START:
  1234. start = 1;
  1235. break;
  1236. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1237. case SNDRV_PCM_TRIGGER_SUSPEND:
  1238. case SNDRV_PCM_TRIGGER_STOP:
  1239. start = 0;
  1240. break;
  1241. default:
  1242. return -EINVAL;
  1243. }
  1244. snd_pcm_group_for_each_entry(s, substream) {
  1245. if (s->pcm->card != substream->pcm->card)
  1246. continue;
  1247. azx_dev = get_azx_dev(s);
  1248. sbits |= 1 << azx_dev->index;
  1249. nsync++;
  1250. snd_pcm_trigger_done(s, substream);
  1251. }
  1252. spin_lock(&chip->reg_lock);
  1253. if (nsync > 1) {
  1254. /* first, set SYNC bits of corresponding streams */
  1255. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1256. }
  1257. snd_pcm_group_for_each_entry(s, substream) {
  1258. if (s->pcm->card != substream->pcm->card)
  1259. continue;
  1260. azx_dev = get_azx_dev(s);
  1261. if (start)
  1262. azx_stream_start(chip, azx_dev);
  1263. else
  1264. azx_stream_stop(chip, azx_dev);
  1265. azx_dev->running = start;
  1266. }
  1267. spin_unlock(&chip->reg_lock);
  1268. if (start) {
  1269. if (nsync == 1)
  1270. return 0;
  1271. /* wait until all FIFOs get ready */
  1272. for (timeout = 5000; timeout; timeout--) {
  1273. nwait = 0;
  1274. snd_pcm_group_for_each_entry(s, substream) {
  1275. if (s->pcm->card != substream->pcm->card)
  1276. continue;
  1277. azx_dev = get_azx_dev(s);
  1278. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1279. SD_STS_FIFO_READY))
  1280. nwait++;
  1281. }
  1282. if (!nwait)
  1283. break;
  1284. cpu_relax();
  1285. }
  1286. } else {
  1287. /* wait until all RUN bits are cleared */
  1288. for (timeout = 5000; timeout; timeout--) {
  1289. nwait = 0;
  1290. snd_pcm_group_for_each_entry(s, substream) {
  1291. if (s->pcm->card != substream->pcm->card)
  1292. continue;
  1293. azx_dev = get_azx_dev(s);
  1294. if (azx_sd_readb(azx_dev, SD_CTL) &
  1295. SD_CTL_DMA_START)
  1296. nwait++;
  1297. }
  1298. if (!nwait)
  1299. break;
  1300. cpu_relax();
  1301. }
  1302. }
  1303. if (nsync > 1) {
  1304. spin_lock(&chip->reg_lock);
  1305. /* reset SYNC bits */
  1306. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1307. spin_unlock(&chip->reg_lock);
  1308. }
  1309. return 0;
  1310. }
  1311. static unsigned int azx_get_position(struct azx *chip,
  1312. struct azx_dev *azx_dev)
  1313. {
  1314. unsigned int pos;
  1315. if (chip->position_fix == POS_FIX_POSBUF ||
  1316. chip->position_fix == POS_FIX_AUTO) {
  1317. /* use the position buffer */
  1318. pos = le32_to_cpu(*azx_dev->posbuf);
  1319. } else {
  1320. /* read LPIB */
  1321. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1322. }
  1323. if (pos >= azx_dev->bufsize)
  1324. pos = 0;
  1325. return pos;
  1326. }
  1327. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1328. {
  1329. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1330. struct azx *chip = apcm->chip;
  1331. struct azx_dev *azx_dev = get_azx_dev(substream);
  1332. return bytes_to_frames(substream->runtime,
  1333. azx_get_position(chip, azx_dev));
  1334. }
  1335. /*
  1336. * Check whether the current DMA position is acceptable for updating
  1337. * periods. Returns non-zero if it's OK.
  1338. *
  1339. * Many HD-audio controllers appear pretty inaccurate about
  1340. * the update-IRQ timing. The IRQ is issued before actually the
  1341. * data is processed. So, we need to process it afterwords in a
  1342. * workqueue.
  1343. */
  1344. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1345. {
  1346. unsigned int pos;
  1347. pos = azx_get_position(chip, azx_dev);
  1348. if (chip->position_fix == POS_FIX_AUTO) {
  1349. if (!pos) {
  1350. printk(KERN_WARNING
  1351. "hda-intel: Invalid position buffer, "
  1352. "using LPIB read method instead.\n");
  1353. chip->position_fix = POS_FIX_LPIB;
  1354. pos = azx_get_position(chip, azx_dev);
  1355. } else
  1356. chip->position_fix = POS_FIX_POSBUF;
  1357. }
  1358. if (!bdl_pos_adj[chip->dev_index])
  1359. return 1; /* no delayed ack */
  1360. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1361. return 0; /* NG - it's below the period boundary */
  1362. return 1; /* OK, it's fine */
  1363. }
  1364. /*
  1365. * The work for pending PCM period updates.
  1366. */
  1367. static void azx_irq_pending_work(struct work_struct *work)
  1368. {
  1369. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1370. int i, pending;
  1371. if (!chip->irq_pending_warned) {
  1372. printk(KERN_WARNING
  1373. "hda-intel: IRQ timing workaround is activated "
  1374. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1375. chip->card->number);
  1376. chip->irq_pending_warned = 1;
  1377. }
  1378. for (;;) {
  1379. pending = 0;
  1380. spin_lock_irq(&chip->reg_lock);
  1381. for (i = 0; i < chip->num_streams; i++) {
  1382. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1383. if (!azx_dev->irq_pending ||
  1384. !azx_dev->substream ||
  1385. !azx_dev->running)
  1386. continue;
  1387. if (azx_position_ok(chip, azx_dev)) {
  1388. azx_dev->irq_pending = 0;
  1389. spin_unlock(&chip->reg_lock);
  1390. snd_pcm_period_elapsed(azx_dev->substream);
  1391. spin_lock(&chip->reg_lock);
  1392. } else
  1393. pending++;
  1394. }
  1395. spin_unlock_irq(&chip->reg_lock);
  1396. if (!pending)
  1397. return;
  1398. cond_resched();
  1399. }
  1400. }
  1401. /* clear irq_pending flags and assure no on-going workq */
  1402. static void azx_clear_irq_pending(struct azx *chip)
  1403. {
  1404. int i;
  1405. spin_lock_irq(&chip->reg_lock);
  1406. for (i = 0; i < chip->num_streams; i++)
  1407. chip->azx_dev[i].irq_pending = 0;
  1408. spin_unlock_irq(&chip->reg_lock);
  1409. flush_scheduled_work();
  1410. }
  1411. static struct snd_pcm_ops azx_pcm_ops = {
  1412. .open = azx_pcm_open,
  1413. .close = azx_pcm_close,
  1414. .ioctl = snd_pcm_lib_ioctl,
  1415. .hw_params = azx_pcm_hw_params,
  1416. .hw_free = azx_pcm_hw_free,
  1417. .prepare = azx_pcm_prepare,
  1418. .trigger = azx_pcm_trigger,
  1419. .pointer = azx_pcm_pointer,
  1420. .page = snd_pcm_sgbuf_ops_page,
  1421. };
  1422. static void azx_pcm_free(struct snd_pcm *pcm)
  1423. {
  1424. kfree(pcm->private_data);
  1425. }
  1426. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1427. struct hda_pcm *cpcm)
  1428. {
  1429. int err;
  1430. struct snd_pcm *pcm;
  1431. struct azx_pcm *apcm;
  1432. /* if no substreams are defined for both playback and capture,
  1433. * it's just a placeholder. ignore it.
  1434. */
  1435. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1436. return 0;
  1437. if (snd_BUG_ON(!cpcm->name))
  1438. return -EINVAL;
  1439. err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
  1440. cpcm->stream[0].substreams,
  1441. cpcm->stream[1].substreams,
  1442. &pcm);
  1443. if (err < 0)
  1444. return err;
  1445. strcpy(pcm->name, cpcm->name);
  1446. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1447. if (apcm == NULL)
  1448. return -ENOMEM;
  1449. apcm->chip = chip;
  1450. apcm->codec = codec;
  1451. apcm->hinfo[0] = &cpcm->stream[0];
  1452. apcm->hinfo[1] = &cpcm->stream[1];
  1453. pcm->private_data = apcm;
  1454. pcm->private_free = azx_pcm_free;
  1455. if (cpcm->stream[0].substreams)
  1456. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1457. if (cpcm->stream[1].substreams)
  1458. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1459. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1460. snd_dma_pci_data(chip->pci),
  1461. 1024 * 64, 1024 * 1024);
  1462. chip->pcm[cpcm->device] = pcm;
  1463. return 0;
  1464. }
  1465. static int __devinit azx_pcm_create(struct azx *chip)
  1466. {
  1467. static const char *dev_name[HDA_PCM_NTYPES] = {
  1468. "Audio", "SPDIF", "HDMI", "Modem"
  1469. };
  1470. /* starting device index for each PCM type */
  1471. static int dev_idx[HDA_PCM_NTYPES] = {
  1472. [HDA_PCM_TYPE_AUDIO] = 0,
  1473. [HDA_PCM_TYPE_SPDIF] = 1,
  1474. [HDA_PCM_TYPE_HDMI] = 3,
  1475. [HDA_PCM_TYPE_MODEM] = 6
  1476. };
  1477. /* normal audio device indices; not linear to keep compatibility */
  1478. static int audio_idx[4] = { 0, 2, 4, 5 };
  1479. struct hda_codec *codec;
  1480. int c, err;
  1481. int num_devs[HDA_PCM_NTYPES];
  1482. err = snd_hda_build_pcms(chip->bus);
  1483. if (err < 0)
  1484. return err;
  1485. /* create audio PCMs */
  1486. memset(num_devs, 0, sizeof(num_devs));
  1487. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1488. for (c = 0; c < codec->num_pcms; c++) {
  1489. struct hda_pcm *cpcm = &codec->pcm_info[c];
  1490. int type = cpcm->pcm_type;
  1491. switch (type) {
  1492. case HDA_PCM_TYPE_AUDIO:
  1493. if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
  1494. snd_printk(KERN_WARNING
  1495. "Too many audio devices\n");
  1496. continue;
  1497. }
  1498. cpcm->device = audio_idx[num_devs[type]];
  1499. break;
  1500. case HDA_PCM_TYPE_SPDIF:
  1501. case HDA_PCM_TYPE_HDMI:
  1502. case HDA_PCM_TYPE_MODEM:
  1503. if (num_devs[type]) {
  1504. snd_printk(KERN_WARNING
  1505. "%s already defined\n",
  1506. dev_name[type]);
  1507. continue;
  1508. }
  1509. cpcm->device = dev_idx[type];
  1510. break;
  1511. default:
  1512. snd_printk(KERN_WARNING
  1513. "Invalid PCM type %d\n", type);
  1514. continue;
  1515. }
  1516. num_devs[type]++;
  1517. err = create_codec_pcm(chip, codec, cpcm);
  1518. if (err < 0)
  1519. return err;
  1520. }
  1521. }
  1522. return 0;
  1523. }
  1524. /*
  1525. * mixer creation - all stuff is implemented in hda module
  1526. */
  1527. static int __devinit azx_mixer_create(struct azx *chip)
  1528. {
  1529. return snd_hda_build_controls(chip->bus);
  1530. }
  1531. /*
  1532. * initialize SD streams
  1533. */
  1534. static int __devinit azx_init_stream(struct azx *chip)
  1535. {
  1536. int i;
  1537. /* initialize each stream (aka device)
  1538. * assign the starting bdl address to each stream (device)
  1539. * and initialize
  1540. */
  1541. for (i = 0; i < chip->num_streams; i++) {
  1542. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1543. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1544. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1545. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1546. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1547. azx_dev->sd_int_sta_mask = 1 << i;
  1548. /* stream tag: must be non-zero and unique */
  1549. azx_dev->index = i;
  1550. azx_dev->stream_tag = i + 1;
  1551. }
  1552. return 0;
  1553. }
  1554. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1555. {
  1556. if (request_irq(chip->pci->irq, azx_interrupt,
  1557. chip->msi ? 0 : IRQF_SHARED,
  1558. "HDA Intel", chip)) {
  1559. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1560. "disabling device\n", chip->pci->irq);
  1561. if (do_disconnect)
  1562. snd_card_disconnect(chip->card);
  1563. return -1;
  1564. }
  1565. chip->irq = chip->pci->irq;
  1566. pci_intx(chip->pci, !chip->msi);
  1567. return 0;
  1568. }
  1569. static void azx_stop_chip(struct azx *chip)
  1570. {
  1571. if (!chip->initialized)
  1572. return;
  1573. /* disable interrupts */
  1574. azx_int_disable(chip);
  1575. azx_int_clear(chip);
  1576. /* disable CORB/RIRB */
  1577. azx_free_cmd_io(chip);
  1578. /* disable position buffer */
  1579. azx_writel(chip, DPLBASE, 0);
  1580. azx_writel(chip, DPUBASE, 0);
  1581. chip->initialized = 0;
  1582. }
  1583. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1584. /* power-up/down the controller */
  1585. static void azx_power_notify(struct hda_codec *codec)
  1586. {
  1587. struct azx *chip = codec->bus->private_data;
  1588. struct hda_codec *c;
  1589. int power_on = 0;
  1590. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1591. if (c->power_on) {
  1592. power_on = 1;
  1593. break;
  1594. }
  1595. }
  1596. if (power_on)
  1597. azx_init_chip(chip);
  1598. else if (chip->running && power_save_controller)
  1599. azx_stop_chip(chip);
  1600. }
  1601. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1602. #ifdef CONFIG_PM
  1603. /*
  1604. * power management
  1605. */
  1606. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1607. {
  1608. struct snd_card *card = pci_get_drvdata(pci);
  1609. struct azx *chip = card->private_data;
  1610. int i;
  1611. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1612. azx_clear_irq_pending(chip);
  1613. for (i = 0; i < AZX_MAX_PCMS; i++)
  1614. snd_pcm_suspend_all(chip->pcm[i]);
  1615. if (chip->initialized)
  1616. snd_hda_suspend(chip->bus, state);
  1617. azx_stop_chip(chip);
  1618. if (chip->irq >= 0) {
  1619. free_irq(chip->irq, chip);
  1620. chip->irq = -1;
  1621. }
  1622. if (chip->msi)
  1623. pci_disable_msi(chip->pci);
  1624. pci_disable_device(pci);
  1625. pci_save_state(pci);
  1626. pci_set_power_state(pci, pci_choose_state(pci, state));
  1627. return 0;
  1628. }
  1629. static int azx_resume(struct pci_dev *pci)
  1630. {
  1631. struct snd_card *card = pci_get_drvdata(pci);
  1632. struct azx *chip = card->private_data;
  1633. pci_set_power_state(pci, PCI_D0);
  1634. pci_restore_state(pci);
  1635. if (pci_enable_device(pci) < 0) {
  1636. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1637. "disabling device\n");
  1638. snd_card_disconnect(card);
  1639. return -EIO;
  1640. }
  1641. pci_set_master(pci);
  1642. if (chip->msi)
  1643. if (pci_enable_msi(pci) < 0)
  1644. chip->msi = 0;
  1645. if (azx_acquire_irq(chip, 1) < 0)
  1646. return -EIO;
  1647. azx_init_pci(chip);
  1648. if (snd_hda_codecs_inuse(chip->bus))
  1649. azx_init_chip(chip);
  1650. snd_hda_resume(chip->bus);
  1651. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1652. return 0;
  1653. }
  1654. #endif /* CONFIG_PM */
  1655. /*
  1656. * destructor
  1657. */
  1658. static int azx_free(struct azx *chip)
  1659. {
  1660. int i;
  1661. if (chip->initialized) {
  1662. azx_clear_irq_pending(chip);
  1663. for (i = 0; i < chip->num_streams; i++)
  1664. azx_stream_stop(chip, &chip->azx_dev[i]);
  1665. azx_stop_chip(chip);
  1666. }
  1667. if (chip->irq >= 0)
  1668. free_irq(chip->irq, (void*)chip);
  1669. if (chip->msi)
  1670. pci_disable_msi(chip->pci);
  1671. if (chip->remap_addr)
  1672. iounmap(chip->remap_addr);
  1673. if (chip->azx_dev) {
  1674. for (i = 0; i < chip->num_streams; i++)
  1675. if (chip->azx_dev[i].bdl.area)
  1676. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1677. }
  1678. if (chip->rb.area)
  1679. snd_dma_free_pages(&chip->rb);
  1680. if (chip->posbuf.area)
  1681. snd_dma_free_pages(&chip->posbuf);
  1682. pci_release_regions(chip->pci);
  1683. pci_disable_device(chip->pci);
  1684. kfree(chip->azx_dev);
  1685. kfree(chip);
  1686. return 0;
  1687. }
  1688. static int azx_dev_free(struct snd_device *device)
  1689. {
  1690. return azx_free(device->device_data);
  1691. }
  1692. /*
  1693. * white/black-listing for position_fix
  1694. */
  1695. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1696. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1697. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1698. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1699. {}
  1700. };
  1701. static int __devinit check_position_fix(struct azx *chip, int fix)
  1702. {
  1703. const struct snd_pci_quirk *q;
  1704. if (fix == POS_FIX_AUTO) {
  1705. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1706. if (q) {
  1707. printk(KERN_INFO
  1708. "hda_intel: position_fix set to %d "
  1709. "for device %04x:%04x\n",
  1710. q->value, q->subvendor, q->subdevice);
  1711. return q->value;
  1712. }
  1713. }
  1714. return fix;
  1715. }
  1716. /*
  1717. * black-lists for probe_mask
  1718. */
  1719. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1720. /* Thinkpad often breaks the controller communication when accessing
  1721. * to the non-working (or non-existing) modem codec slot.
  1722. */
  1723. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1724. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1725. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1726. {}
  1727. };
  1728. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1729. {
  1730. const struct snd_pci_quirk *q;
  1731. if (probe_mask[dev] == -1) {
  1732. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1733. if (q) {
  1734. printk(KERN_INFO
  1735. "hda_intel: probe_mask set to 0x%x "
  1736. "for device %04x:%04x\n",
  1737. q->value, q->subvendor, q->subdevice);
  1738. probe_mask[dev] = q->value;
  1739. }
  1740. }
  1741. }
  1742. /*
  1743. * constructor
  1744. */
  1745. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1746. int dev, int driver_type,
  1747. struct azx **rchip)
  1748. {
  1749. struct azx *chip;
  1750. int i, err;
  1751. unsigned short gcap;
  1752. static struct snd_device_ops ops = {
  1753. .dev_free = azx_dev_free,
  1754. };
  1755. *rchip = NULL;
  1756. err = pci_enable_device(pci);
  1757. if (err < 0)
  1758. return err;
  1759. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1760. if (!chip) {
  1761. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1762. pci_disable_device(pci);
  1763. return -ENOMEM;
  1764. }
  1765. spin_lock_init(&chip->reg_lock);
  1766. mutex_init(&chip->open_mutex);
  1767. chip->card = card;
  1768. chip->pci = pci;
  1769. chip->irq = -1;
  1770. chip->driver_type = driver_type;
  1771. chip->msi = enable_msi;
  1772. chip->dev_index = dev;
  1773. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1774. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1775. check_probe_mask(chip, dev);
  1776. chip->single_cmd = single_cmd;
  1777. if (bdl_pos_adj[dev] < 0) {
  1778. switch (chip->driver_type) {
  1779. case AZX_DRIVER_ICH:
  1780. bdl_pos_adj[dev] = 1;
  1781. break;
  1782. default:
  1783. bdl_pos_adj[dev] = 32;
  1784. break;
  1785. }
  1786. }
  1787. #if BITS_PER_LONG != 64
  1788. /* Fix up base address on ULI M5461 */
  1789. if (chip->driver_type == AZX_DRIVER_ULI) {
  1790. u16 tmp3;
  1791. pci_read_config_word(pci, 0x40, &tmp3);
  1792. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1793. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1794. }
  1795. #endif
  1796. err = pci_request_regions(pci, "ICH HD audio");
  1797. if (err < 0) {
  1798. kfree(chip);
  1799. pci_disable_device(pci);
  1800. return err;
  1801. }
  1802. chip->addr = pci_resource_start(pci, 0);
  1803. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1804. if (chip->remap_addr == NULL) {
  1805. snd_printk(KERN_ERR SFX "ioremap error\n");
  1806. err = -ENXIO;
  1807. goto errout;
  1808. }
  1809. if (chip->msi)
  1810. if (pci_enable_msi(pci) < 0)
  1811. chip->msi = 0;
  1812. if (azx_acquire_irq(chip, 0) < 0) {
  1813. err = -EBUSY;
  1814. goto errout;
  1815. }
  1816. pci_set_master(pci);
  1817. synchronize_irq(chip->irq);
  1818. gcap = azx_readw(chip, GCAP);
  1819. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1820. /* allow 64bit DMA address if supported by H/W */
  1821. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1822. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1823. /* read number of streams from GCAP register instead of using
  1824. * hardcoded value
  1825. */
  1826. chip->capture_streams = (gcap >> 8) & 0x0f;
  1827. chip->playback_streams = (gcap >> 12) & 0x0f;
  1828. if (!chip->playback_streams && !chip->capture_streams) {
  1829. /* gcap didn't give any info, switching to old method */
  1830. switch (chip->driver_type) {
  1831. case AZX_DRIVER_ULI:
  1832. chip->playback_streams = ULI_NUM_PLAYBACK;
  1833. chip->capture_streams = ULI_NUM_CAPTURE;
  1834. break;
  1835. case AZX_DRIVER_ATIHDMI:
  1836. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1837. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1838. break;
  1839. default:
  1840. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1841. chip->capture_streams = ICH6_NUM_CAPTURE;
  1842. break;
  1843. }
  1844. }
  1845. chip->capture_index_offset = 0;
  1846. chip->playback_index_offset = chip->capture_streams;
  1847. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1848. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1849. GFP_KERNEL);
  1850. if (!chip->azx_dev) {
  1851. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1852. goto errout;
  1853. }
  1854. for (i = 0; i < chip->num_streams; i++) {
  1855. /* allocate memory for the BDL for each stream */
  1856. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1857. snd_dma_pci_data(chip->pci),
  1858. BDL_SIZE, &chip->azx_dev[i].bdl);
  1859. if (err < 0) {
  1860. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1861. goto errout;
  1862. }
  1863. }
  1864. /* allocate memory for the position buffer */
  1865. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1866. snd_dma_pci_data(chip->pci),
  1867. chip->num_streams * 8, &chip->posbuf);
  1868. if (err < 0) {
  1869. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1870. goto errout;
  1871. }
  1872. /* allocate CORB/RIRB */
  1873. if (!chip->single_cmd) {
  1874. err = azx_alloc_cmd_io(chip);
  1875. if (err < 0)
  1876. goto errout;
  1877. }
  1878. /* initialize streams */
  1879. azx_init_stream(chip);
  1880. /* initialize chip */
  1881. azx_init_pci(chip);
  1882. azx_init_chip(chip);
  1883. /* codec detection */
  1884. if (!chip->codec_mask) {
  1885. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1886. err = -ENODEV;
  1887. goto errout;
  1888. }
  1889. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1890. if (err <0) {
  1891. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1892. goto errout;
  1893. }
  1894. strcpy(card->driver, "HDA-Intel");
  1895. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1896. sprintf(card->longname, "%s at 0x%lx irq %i",
  1897. card->shortname, chip->addr, chip->irq);
  1898. *rchip = chip;
  1899. return 0;
  1900. errout:
  1901. azx_free(chip);
  1902. return err;
  1903. }
  1904. static void power_down_all_codecs(struct azx *chip)
  1905. {
  1906. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1907. /* The codecs were powered up in snd_hda_codec_new().
  1908. * Now all initialization done, so turn them down if possible
  1909. */
  1910. struct hda_codec *codec;
  1911. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1912. snd_hda_power_down(codec);
  1913. }
  1914. #endif
  1915. }
  1916. static int __devinit azx_probe(struct pci_dev *pci,
  1917. const struct pci_device_id *pci_id)
  1918. {
  1919. static int dev;
  1920. struct snd_card *card;
  1921. struct azx *chip;
  1922. int err;
  1923. if (dev >= SNDRV_CARDS)
  1924. return -ENODEV;
  1925. if (!enable[dev]) {
  1926. dev++;
  1927. return -ENOENT;
  1928. }
  1929. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1930. if (!card) {
  1931. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1932. return -ENOMEM;
  1933. }
  1934. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1935. if (err < 0) {
  1936. snd_card_free(card);
  1937. return err;
  1938. }
  1939. card->private_data = chip;
  1940. /* create codec instances */
  1941. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1942. if (err < 0) {
  1943. snd_card_free(card);
  1944. return err;
  1945. }
  1946. /* create PCM streams */
  1947. err = azx_pcm_create(chip);
  1948. if (err < 0) {
  1949. snd_card_free(card);
  1950. return err;
  1951. }
  1952. /* create mixer controls */
  1953. err = azx_mixer_create(chip);
  1954. if (err < 0) {
  1955. snd_card_free(card);
  1956. return err;
  1957. }
  1958. snd_card_set_dev(card, &pci->dev);
  1959. err = snd_card_register(card);
  1960. if (err < 0) {
  1961. snd_card_free(card);
  1962. return err;
  1963. }
  1964. pci_set_drvdata(pci, card);
  1965. chip->running = 1;
  1966. power_down_all_codecs(chip);
  1967. dev++;
  1968. return err;
  1969. }
  1970. static void __devexit azx_remove(struct pci_dev *pci)
  1971. {
  1972. snd_card_free(pci_get_drvdata(pci));
  1973. pci_set_drvdata(pci, NULL);
  1974. }
  1975. /* PCI IDs */
  1976. static struct pci_device_id azx_ids[] = {
  1977. /* ICH 6..10 */
  1978. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  1979. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  1980. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  1981. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  1982. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  1983. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  1984. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  1985. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  1986. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  1987. /* PCH */
  1988. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  1989. /* SCH */
  1990. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  1991. /* ATI SB 450/600 */
  1992. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  1993. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  1994. /* ATI HDMI */
  1995. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  1996. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  1997. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  1998. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  1999. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2000. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2001. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2002. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2003. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2004. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2005. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2006. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2007. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2008. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2009. /* VIA VT8251/VT8237A */
  2010. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2011. /* SIS966 */
  2012. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2013. /* ULI M5461 */
  2014. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2015. /* NVIDIA MCP */
  2016. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2017. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2018. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2019. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2020. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2021. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2022. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2023. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2024. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2025. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2026. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2027. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2028. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2029. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2030. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2031. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2032. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2033. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2034. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2035. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2036. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2037. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2038. /* Teradici */
  2039. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2040. { 0, }
  2041. };
  2042. MODULE_DEVICE_TABLE(pci, azx_ids);
  2043. /* pci_driver definition */
  2044. static struct pci_driver driver = {
  2045. .name = "HDA Intel",
  2046. .id_table = azx_ids,
  2047. .probe = azx_probe,
  2048. .remove = __devexit_p(azx_remove),
  2049. #ifdef CONFIG_PM
  2050. .suspend = azx_suspend,
  2051. .resume = azx_resume,
  2052. #endif
  2053. };
  2054. static int __init alsa_card_azx_init(void)
  2055. {
  2056. return pci_register_driver(&driver);
  2057. }
  2058. static void __exit alsa_card_azx_exit(void)
  2059. {
  2060. pci_unregister_driver(&driver);
  2061. }
  2062. module_init(alsa_card_azx_init)
  2063. module_exit(alsa_card_azx_exit)