dm365.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222
  1. /*
  2. * TI DaVinci DM365 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/serial_8250.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/gpio.h>
  21. #include <linux/spi/spi.h>
  22. #include <asm/mach/map.h>
  23. #include <mach/dm365.h>
  24. #include <mach/cputype.h>
  25. #include <mach/edma.h>
  26. #include <mach/psc.h>
  27. #include <mach/mux.h>
  28. #include <mach/irqs.h>
  29. #include <mach/time.h>
  30. #include <mach/serial.h>
  31. #include <mach/common.h>
  32. #include <mach/asp.h>
  33. #include <mach/keyscan.h>
  34. #include <mach/spi.h>
  35. #include "clock.h"
  36. #include "mux.h"
  37. #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
  38. static struct pll_data pll1_data = {
  39. .num = 1,
  40. .phys_base = DAVINCI_PLL1_BASE,
  41. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  42. };
  43. static struct pll_data pll2_data = {
  44. .num = 2,
  45. .phys_base = DAVINCI_PLL2_BASE,
  46. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  47. };
  48. static struct clk ref_clk = {
  49. .name = "ref_clk",
  50. .rate = DM365_REF_FREQ,
  51. };
  52. static struct clk pll1_clk = {
  53. .name = "pll1",
  54. .parent = &ref_clk,
  55. .flags = CLK_PLL,
  56. .pll_data = &pll1_data,
  57. };
  58. static struct clk pll1_aux_clk = {
  59. .name = "pll1_aux_clk",
  60. .parent = &pll1_clk,
  61. .flags = CLK_PLL | PRE_PLL,
  62. };
  63. static struct clk pll1_sysclkbp = {
  64. .name = "pll1_sysclkbp",
  65. .parent = &pll1_clk,
  66. .flags = CLK_PLL | PRE_PLL,
  67. .div_reg = BPDIV
  68. };
  69. static struct clk clkout0_clk = {
  70. .name = "clkout0",
  71. .parent = &pll1_clk,
  72. .flags = CLK_PLL | PRE_PLL,
  73. };
  74. static struct clk pll1_sysclk1 = {
  75. .name = "pll1_sysclk1",
  76. .parent = &pll1_clk,
  77. .flags = CLK_PLL,
  78. .div_reg = PLLDIV1,
  79. };
  80. static struct clk pll1_sysclk2 = {
  81. .name = "pll1_sysclk2",
  82. .parent = &pll1_clk,
  83. .flags = CLK_PLL,
  84. .div_reg = PLLDIV2,
  85. };
  86. static struct clk pll1_sysclk3 = {
  87. .name = "pll1_sysclk3",
  88. .parent = &pll1_clk,
  89. .flags = CLK_PLL,
  90. .div_reg = PLLDIV3,
  91. };
  92. static struct clk pll1_sysclk4 = {
  93. .name = "pll1_sysclk4",
  94. .parent = &pll1_clk,
  95. .flags = CLK_PLL,
  96. .div_reg = PLLDIV4,
  97. };
  98. static struct clk pll1_sysclk5 = {
  99. .name = "pll1_sysclk5",
  100. .parent = &pll1_clk,
  101. .flags = CLK_PLL,
  102. .div_reg = PLLDIV5,
  103. };
  104. static struct clk pll1_sysclk6 = {
  105. .name = "pll1_sysclk6",
  106. .parent = &pll1_clk,
  107. .flags = CLK_PLL,
  108. .div_reg = PLLDIV6,
  109. };
  110. static struct clk pll1_sysclk7 = {
  111. .name = "pll1_sysclk7",
  112. .parent = &pll1_clk,
  113. .flags = CLK_PLL,
  114. .div_reg = PLLDIV7,
  115. };
  116. static struct clk pll1_sysclk8 = {
  117. .name = "pll1_sysclk8",
  118. .parent = &pll1_clk,
  119. .flags = CLK_PLL,
  120. .div_reg = PLLDIV8,
  121. };
  122. static struct clk pll1_sysclk9 = {
  123. .name = "pll1_sysclk9",
  124. .parent = &pll1_clk,
  125. .flags = CLK_PLL,
  126. .div_reg = PLLDIV9,
  127. };
  128. static struct clk pll2_clk = {
  129. .name = "pll2",
  130. .parent = &ref_clk,
  131. .flags = CLK_PLL,
  132. .pll_data = &pll2_data,
  133. };
  134. static struct clk pll2_aux_clk = {
  135. .name = "pll2_aux_clk",
  136. .parent = &pll2_clk,
  137. .flags = CLK_PLL | PRE_PLL,
  138. };
  139. static struct clk clkout1_clk = {
  140. .name = "clkout1",
  141. .parent = &pll2_clk,
  142. .flags = CLK_PLL | PRE_PLL,
  143. };
  144. static struct clk pll2_sysclk1 = {
  145. .name = "pll2_sysclk1",
  146. .parent = &pll2_clk,
  147. .flags = CLK_PLL,
  148. .div_reg = PLLDIV1,
  149. };
  150. static struct clk pll2_sysclk2 = {
  151. .name = "pll2_sysclk2",
  152. .parent = &pll2_clk,
  153. .flags = CLK_PLL,
  154. .div_reg = PLLDIV2,
  155. };
  156. static struct clk pll2_sysclk3 = {
  157. .name = "pll2_sysclk3",
  158. .parent = &pll2_clk,
  159. .flags = CLK_PLL,
  160. .div_reg = PLLDIV3,
  161. };
  162. static struct clk pll2_sysclk4 = {
  163. .name = "pll2_sysclk4",
  164. .parent = &pll2_clk,
  165. .flags = CLK_PLL,
  166. .div_reg = PLLDIV4,
  167. };
  168. static struct clk pll2_sysclk5 = {
  169. .name = "pll2_sysclk5",
  170. .parent = &pll2_clk,
  171. .flags = CLK_PLL,
  172. .div_reg = PLLDIV5,
  173. };
  174. static struct clk pll2_sysclk6 = {
  175. .name = "pll2_sysclk6",
  176. .parent = &pll2_clk,
  177. .flags = CLK_PLL,
  178. .div_reg = PLLDIV6,
  179. };
  180. static struct clk pll2_sysclk7 = {
  181. .name = "pll2_sysclk7",
  182. .parent = &pll2_clk,
  183. .flags = CLK_PLL,
  184. .div_reg = PLLDIV7,
  185. };
  186. static struct clk pll2_sysclk8 = {
  187. .name = "pll2_sysclk8",
  188. .parent = &pll2_clk,
  189. .flags = CLK_PLL,
  190. .div_reg = PLLDIV8,
  191. };
  192. static struct clk pll2_sysclk9 = {
  193. .name = "pll2_sysclk9",
  194. .parent = &pll2_clk,
  195. .flags = CLK_PLL,
  196. .div_reg = PLLDIV9,
  197. };
  198. static struct clk vpss_dac_clk = {
  199. .name = "vpss_dac",
  200. .parent = &pll1_sysclk3,
  201. .lpsc = DM365_LPSC_DAC_CLK,
  202. };
  203. static struct clk vpss_master_clk = {
  204. .name = "vpss_master",
  205. .parent = &pll1_sysclk5,
  206. .lpsc = DM365_LPSC_VPSSMSTR,
  207. .flags = CLK_PSC,
  208. };
  209. static struct clk arm_clk = {
  210. .name = "arm_clk",
  211. .parent = &pll2_sysclk2,
  212. .lpsc = DAVINCI_LPSC_ARM,
  213. .flags = ALWAYS_ENABLED,
  214. };
  215. static struct clk uart0_clk = {
  216. .name = "uart0",
  217. .parent = &pll1_aux_clk,
  218. .lpsc = DAVINCI_LPSC_UART0,
  219. };
  220. static struct clk uart1_clk = {
  221. .name = "uart1",
  222. .parent = &pll1_sysclk4,
  223. .lpsc = DAVINCI_LPSC_UART1,
  224. };
  225. static struct clk i2c_clk = {
  226. .name = "i2c",
  227. .parent = &pll1_aux_clk,
  228. .lpsc = DAVINCI_LPSC_I2C,
  229. };
  230. static struct clk mmcsd0_clk = {
  231. .name = "mmcsd0",
  232. .parent = &pll1_sysclk8,
  233. .lpsc = DAVINCI_LPSC_MMC_SD,
  234. };
  235. static struct clk mmcsd1_clk = {
  236. .name = "mmcsd1",
  237. .parent = &pll1_sysclk4,
  238. .lpsc = DM365_LPSC_MMC_SD1,
  239. };
  240. static struct clk spi0_clk = {
  241. .name = "spi0",
  242. .parent = &pll1_sysclk4,
  243. .lpsc = DAVINCI_LPSC_SPI,
  244. };
  245. static struct clk spi1_clk = {
  246. .name = "spi1",
  247. .parent = &pll1_sysclk4,
  248. .lpsc = DM365_LPSC_SPI1,
  249. };
  250. static struct clk spi2_clk = {
  251. .name = "spi2",
  252. .parent = &pll1_sysclk4,
  253. .lpsc = DM365_LPSC_SPI2,
  254. };
  255. static struct clk spi3_clk = {
  256. .name = "spi3",
  257. .parent = &pll1_sysclk4,
  258. .lpsc = DM365_LPSC_SPI3,
  259. };
  260. static struct clk spi4_clk = {
  261. .name = "spi4",
  262. .parent = &pll1_aux_clk,
  263. .lpsc = DM365_LPSC_SPI4,
  264. };
  265. static struct clk gpio_clk = {
  266. .name = "gpio",
  267. .parent = &pll1_sysclk4,
  268. .lpsc = DAVINCI_LPSC_GPIO,
  269. };
  270. static struct clk aemif_clk = {
  271. .name = "aemif",
  272. .parent = &pll1_sysclk4,
  273. .lpsc = DAVINCI_LPSC_AEMIF,
  274. };
  275. static struct clk pwm0_clk = {
  276. .name = "pwm0",
  277. .parent = &pll1_aux_clk,
  278. .lpsc = DAVINCI_LPSC_PWM0,
  279. };
  280. static struct clk pwm1_clk = {
  281. .name = "pwm1",
  282. .parent = &pll1_aux_clk,
  283. .lpsc = DAVINCI_LPSC_PWM1,
  284. };
  285. static struct clk pwm2_clk = {
  286. .name = "pwm2",
  287. .parent = &pll1_aux_clk,
  288. .lpsc = DAVINCI_LPSC_PWM2,
  289. };
  290. static struct clk pwm3_clk = {
  291. .name = "pwm3",
  292. .parent = &ref_clk,
  293. .lpsc = DM365_LPSC_PWM3,
  294. };
  295. static struct clk timer0_clk = {
  296. .name = "timer0",
  297. .parent = &pll1_aux_clk,
  298. .lpsc = DAVINCI_LPSC_TIMER0,
  299. };
  300. static struct clk timer1_clk = {
  301. .name = "timer1",
  302. .parent = &pll1_aux_clk,
  303. .lpsc = DAVINCI_LPSC_TIMER1,
  304. };
  305. static struct clk timer2_clk = {
  306. .name = "timer2",
  307. .parent = &pll1_aux_clk,
  308. .lpsc = DAVINCI_LPSC_TIMER2,
  309. .usecount = 1,
  310. };
  311. static struct clk timer3_clk = {
  312. .name = "timer3",
  313. .parent = &pll1_aux_clk,
  314. .lpsc = DM365_LPSC_TIMER3,
  315. };
  316. static struct clk usb_clk = {
  317. .name = "usb",
  318. .parent = &pll1_aux_clk,
  319. .lpsc = DAVINCI_LPSC_USB,
  320. };
  321. static struct clk emac_clk = {
  322. .name = "emac",
  323. .parent = &pll1_sysclk4,
  324. .lpsc = DM365_LPSC_EMAC,
  325. };
  326. static struct clk voicecodec_clk = {
  327. .name = "voice_codec",
  328. .parent = &pll2_sysclk4,
  329. .lpsc = DM365_LPSC_VOICE_CODEC,
  330. };
  331. static struct clk asp0_clk = {
  332. .name = "asp0",
  333. .parent = &pll1_sysclk4,
  334. .lpsc = DM365_LPSC_McBSP1,
  335. };
  336. static struct clk rto_clk = {
  337. .name = "rto",
  338. .parent = &pll1_sysclk4,
  339. .lpsc = DM365_LPSC_RTO,
  340. };
  341. static struct clk mjcp_clk = {
  342. .name = "mjcp",
  343. .parent = &pll1_sysclk3,
  344. .lpsc = DM365_LPSC_MJCP,
  345. };
  346. static struct clk_lookup dm365_clks[] = {
  347. CLK(NULL, "ref", &ref_clk),
  348. CLK(NULL, "pll1", &pll1_clk),
  349. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  350. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  351. CLK(NULL, "clkout0", &clkout0_clk),
  352. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  353. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  354. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  355. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  356. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  357. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  358. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  359. CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
  360. CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
  361. CLK(NULL, "pll2", &pll2_clk),
  362. CLK(NULL, "pll2_aux", &pll2_aux_clk),
  363. CLK(NULL, "clkout1", &clkout1_clk),
  364. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  365. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  366. CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
  367. CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
  368. CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
  369. CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
  370. CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
  371. CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
  372. CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
  373. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  374. CLK(NULL, "vpss_master", &vpss_master_clk),
  375. CLK(NULL, "arm", &arm_clk),
  376. CLK(NULL, "uart0", &uart0_clk),
  377. CLK(NULL, "uart1", &uart1_clk),
  378. CLK("i2c_davinci.1", NULL, &i2c_clk),
  379. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  380. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  381. CLK("spi_davinci.0", NULL, &spi0_clk),
  382. CLK("spi_davinci.1", NULL, &spi1_clk),
  383. CLK("spi_davinci.2", NULL, &spi2_clk),
  384. CLK("spi_davinci.3", NULL, &spi3_clk),
  385. CLK("spi_davinci.4", NULL, &spi4_clk),
  386. CLK(NULL, "gpio", &gpio_clk),
  387. CLK(NULL, "aemif", &aemif_clk),
  388. CLK(NULL, "pwm0", &pwm0_clk),
  389. CLK(NULL, "pwm1", &pwm1_clk),
  390. CLK(NULL, "pwm2", &pwm2_clk),
  391. CLK(NULL, "pwm3", &pwm3_clk),
  392. CLK(NULL, "timer0", &timer0_clk),
  393. CLK(NULL, "timer1", &timer1_clk),
  394. CLK("watchdog", NULL, &timer2_clk),
  395. CLK(NULL, "timer3", &timer3_clk),
  396. CLK(NULL, "usb", &usb_clk),
  397. CLK("davinci_emac.1", NULL, &emac_clk),
  398. CLK("davinci_voicecodec", NULL, &voicecodec_clk),
  399. CLK("davinci-asp.0", NULL, &asp0_clk),
  400. CLK(NULL, "rto", &rto_clk),
  401. CLK(NULL, "mjcp", &mjcp_clk),
  402. CLK(NULL, NULL, NULL),
  403. };
  404. /*----------------------------------------------------------------------*/
  405. #define INTMUX 0x18
  406. #define EVTMUX 0x1c
  407. static const struct mux_config dm365_pins[] = {
  408. #ifdef CONFIG_DAVINCI_MUX
  409. MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
  410. MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
  411. MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
  412. MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
  413. MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
  414. MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
  415. MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
  416. MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
  417. MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
  418. MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
  419. MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
  420. MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
  421. MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
  422. MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
  423. MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
  424. MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
  425. MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
  426. MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
  427. MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
  428. MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
  429. MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
  430. MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
  431. MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
  432. MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
  433. MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
  434. MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
  435. MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
  436. MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
  437. MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
  438. MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
  439. MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
  440. MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
  441. MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
  442. MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
  443. MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
  444. MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
  445. MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
  446. MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
  447. MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
  448. MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
  449. MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
  450. MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
  451. MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
  452. MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
  453. MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
  454. MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
  455. MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
  456. MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
  457. MUX_CFG(DM365, KEYSCAN, 2, 0, 0x3f, 0x3f, false)
  458. MUX_CFG(DM365, PWM0, 1, 0, 3, 2, false)
  459. MUX_CFG(DM365, PWM0_G23, 3, 26, 3, 3, false)
  460. MUX_CFG(DM365, PWM1, 1, 2, 3, 2, false)
  461. MUX_CFG(DM365, PWM1_G25, 3, 29, 3, 2, false)
  462. MUX_CFG(DM365, PWM2_G87, 1, 10, 3, 2, false)
  463. MUX_CFG(DM365, PWM2_G88, 1, 8, 3, 2, false)
  464. MUX_CFG(DM365, PWM2_G89, 1, 6, 3, 2, false)
  465. MUX_CFG(DM365, PWM2_G90, 1, 4, 3, 2, false)
  466. MUX_CFG(DM365, PWM3_G80, 1, 20, 3, 3, false)
  467. MUX_CFG(DM365, PWM3_G81, 1, 18, 3, 3, false)
  468. MUX_CFG(DM365, PWM3_G85, 1, 14, 3, 2, false)
  469. MUX_CFG(DM365, PWM3_G86, 1, 12, 3, 2, false)
  470. MUX_CFG(DM365, SPI1_SCLK, 4, 2, 3, 1, false)
  471. MUX_CFG(DM365, SPI1_SDI, 3, 31, 1, 1, false)
  472. MUX_CFG(DM365, SPI1_SDO, 4, 0, 3, 1, false)
  473. MUX_CFG(DM365, SPI1_SDENA0, 4, 4, 3, 1, false)
  474. MUX_CFG(DM365, SPI1_SDENA1, 4, 0, 3, 2, false)
  475. MUX_CFG(DM365, SPI2_SCLK, 4, 10, 3, 1, false)
  476. MUX_CFG(DM365, SPI2_SDI, 4, 6, 3, 1, false)
  477. MUX_CFG(DM365, SPI2_SDO, 4, 8, 3, 1, false)
  478. MUX_CFG(DM365, SPI2_SDENA0, 4, 12, 3, 1, false)
  479. MUX_CFG(DM365, SPI2_SDENA1, 4, 8, 3, 2, false)
  480. MUX_CFG(DM365, SPI3_SCLK, 0, 0, 3, 2, false)
  481. MUX_CFG(DM365, SPI3_SDI, 0, 2, 3, 2, false)
  482. MUX_CFG(DM365, SPI3_SDO, 0, 6, 3, 2, false)
  483. MUX_CFG(DM365, SPI3_SDENA0, 0, 4, 3, 2, false)
  484. MUX_CFG(DM365, SPI3_SDENA1, 0, 6, 3, 3, false)
  485. MUX_CFG(DM365, SPI4_SCLK, 4, 18, 3, 1, false)
  486. MUX_CFG(DM365, SPI4_SDI, 4, 14, 3, 1, false)
  487. MUX_CFG(DM365, SPI4_SDO, 4, 16, 3, 1, false)
  488. MUX_CFG(DM365, SPI4_SDENA0, 4, 20, 3, 1, false)
  489. MUX_CFG(DM365, SPI4_SDENA1, 4, 16, 3, 2, false)
  490. MUX_CFG(DM365, GPIO20, 3, 21, 3, 0, false)
  491. MUX_CFG(DM365, GPIO33, 4, 12, 3, 0, false)
  492. MUX_CFG(DM365, GPIO40, 4, 26, 3, 0, false)
  493. MUX_CFG(DM365, GPIO64_57, 2, 6, 1, 0, false)
  494. MUX_CFG(DM365, VOUT_FIELD, 1, 18, 3, 1, false)
  495. MUX_CFG(DM365, VOUT_FIELD_G81, 1, 18, 3, 0, false)
  496. MUX_CFG(DM365, VOUT_HVSYNC, 1, 16, 1, 0, false)
  497. MUX_CFG(DM365, VOUT_COUTL_EN, 1, 0, 0xff, 0x55, false)
  498. MUX_CFG(DM365, VOUT_COUTH_EN, 1, 8, 0xff, 0x55, false)
  499. MUX_CFG(DM365, VIN_CAM_WEN, 0, 14, 3, 0, false)
  500. MUX_CFG(DM365, VIN_CAM_VD, 0, 13, 1, 0, false)
  501. MUX_CFG(DM365, VIN_CAM_HD, 0, 12, 1, 0, false)
  502. MUX_CFG(DM365, VIN_YIN4_7_EN, 0, 0, 0xff, 0, false)
  503. MUX_CFG(DM365, VIN_YIN0_3_EN, 0, 8, 0xf, 0, false)
  504. INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
  505. INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  506. INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  507. INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
  508. INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
  509. INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
  510. INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
  511. INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
  512. INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
  513. INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
  514. INT_CFG(DM365, INT_IMX0_ENABLE, 0, 1, 0, false)
  515. INT_CFG(DM365, INT_IMX0_DISABLE, 0, 1, 1, false)
  516. INT_CFG(DM365, INT_HDVICP_ENABLE, 0, 1, 1, false)
  517. INT_CFG(DM365, INT_HDVICP_DISABLE, 0, 1, 0, false)
  518. INT_CFG(DM365, INT_IMX1_ENABLE, 24, 1, 1, false)
  519. INT_CFG(DM365, INT_IMX1_DISABLE, 24, 1, 0, false)
  520. INT_CFG(DM365, INT_NSF_ENABLE, 25, 1, 1, false)
  521. INT_CFG(DM365, INT_NSF_DISABLE, 25, 1, 0, false)
  522. EVT_CFG(DM365, EVT2_ASP_TX, 0, 1, 0, false)
  523. EVT_CFG(DM365, EVT3_ASP_RX, 1, 1, 0, false)
  524. EVT_CFG(DM365, EVT2_VC_TX, 0, 1, 1, false)
  525. EVT_CFG(DM365, EVT3_VC_RX, 1, 1, 1, false)
  526. #endif
  527. };
  528. static u64 dm365_spi0_dma_mask = DMA_BIT_MASK(32);
  529. static struct davinci_spi_platform_data dm365_spi0_pdata = {
  530. .version = SPI_VERSION_1,
  531. .num_chipselect = 2,
  532. .clk_internal = 1,
  533. .cs_hold = 1,
  534. .intr_level = 0,
  535. .poll_mode = 1, /* 0 -> interrupt mode 1-> polling mode */
  536. .c2tdelay = 0,
  537. .t2cdelay = 0,
  538. };
  539. static struct resource dm365_spi0_resources[] = {
  540. {
  541. .start = 0x01c66000,
  542. .end = 0x01c667ff,
  543. .flags = IORESOURCE_MEM,
  544. },
  545. {
  546. .start = IRQ_DM365_SPIINT0_0,
  547. .flags = IORESOURCE_IRQ,
  548. },
  549. {
  550. .start = 17,
  551. .flags = IORESOURCE_DMA,
  552. },
  553. {
  554. .start = 16,
  555. .flags = IORESOURCE_DMA,
  556. },
  557. {
  558. .start = EVENTQ_3,
  559. .flags = IORESOURCE_DMA,
  560. },
  561. };
  562. static struct platform_device dm365_spi0_device = {
  563. .name = "spi_davinci",
  564. .id = 0,
  565. .dev = {
  566. .dma_mask = &dm365_spi0_dma_mask,
  567. .coherent_dma_mask = DMA_BIT_MASK(32),
  568. .platform_data = &dm365_spi0_pdata,
  569. },
  570. .num_resources = ARRAY_SIZE(dm365_spi0_resources),
  571. .resource = dm365_spi0_resources,
  572. };
  573. void __init dm365_init_spi0(unsigned chipselect_mask,
  574. struct spi_board_info *info, unsigned len)
  575. {
  576. davinci_cfg_reg(DM365_SPI0_SCLK);
  577. davinci_cfg_reg(DM365_SPI0_SDI);
  578. davinci_cfg_reg(DM365_SPI0_SDO);
  579. /* not all slaves will be wired up */
  580. if (chipselect_mask & BIT(0))
  581. davinci_cfg_reg(DM365_SPI0_SDENA0);
  582. if (chipselect_mask & BIT(1))
  583. davinci_cfg_reg(DM365_SPI0_SDENA1);
  584. spi_register_board_info(info, len);
  585. platform_device_register(&dm365_spi0_device);
  586. }
  587. static struct emac_platform_data dm365_emac_pdata = {
  588. .ctrl_reg_offset = DM365_EMAC_CNTRL_OFFSET,
  589. .ctrl_mod_reg_offset = DM365_EMAC_CNTRL_MOD_OFFSET,
  590. .ctrl_ram_offset = DM365_EMAC_CNTRL_RAM_OFFSET,
  591. .mdio_reg_offset = DM365_EMAC_MDIO_OFFSET,
  592. .ctrl_ram_size = DM365_EMAC_CNTRL_RAM_SIZE,
  593. .version = EMAC_VERSION_2,
  594. };
  595. static struct resource dm365_emac_resources[] = {
  596. {
  597. .start = DM365_EMAC_BASE,
  598. .end = DM365_EMAC_BASE + 0x47ff,
  599. .flags = IORESOURCE_MEM,
  600. },
  601. {
  602. .start = IRQ_DM365_EMAC_RXTHRESH,
  603. .end = IRQ_DM365_EMAC_RXTHRESH,
  604. .flags = IORESOURCE_IRQ,
  605. },
  606. {
  607. .start = IRQ_DM365_EMAC_RXPULSE,
  608. .end = IRQ_DM365_EMAC_RXPULSE,
  609. .flags = IORESOURCE_IRQ,
  610. },
  611. {
  612. .start = IRQ_DM365_EMAC_TXPULSE,
  613. .end = IRQ_DM365_EMAC_TXPULSE,
  614. .flags = IORESOURCE_IRQ,
  615. },
  616. {
  617. .start = IRQ_DM365_EMAC_MISCPULSE,
  618. .end = IRQ_DM365_EMAC_MISCPULSE,
  619. .flags = IORESOURCE_IRQ,
  620. },
  621. };
  622. static struct platform_device dm365_emac_device = {
  623. .name = "davinci_emac",
  624. .id = 1,
  625. .dev = {
  626. .platform_data = &dm365_emac_pdata,
  627. },
  628. .num_resources = ARRAY_SIZE(dm365_emac_resources),
  629. .resource = dm365_emac_resources,
  630. };
  631. static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  632. [IRQ_VDINT0] = 2,
  633. [IRQ_VDINT1] = 6,
  634. [IRQ_VDINT2] = 6,
  635. [IRQ_HISTINT] = 6,
  636. [IRQ_H3AINT] = 6,
  637. [IRQ_PRVUINT] = 6,
  638. [IRQ_RSZINT] = 6,
  639. [IRQ_DM365_INSFINT] = 7,
  640. [IRQ_VENCINT] = 6,
  641. [IRQ_ASQINT] = 6,
  642. [IRQ_IMXINT] = 6,
  643. [IRQ_DM365_IMCOPINT] = 4,
  644. [IRQ_USBINT] = 4,
  645. [IRQ_DM365_RTOINT] = 7,
  646. [IRQ_DM365_TINT5] = 7,
  647. [IRQ_DM365_TINT6] = 5,
  648. [IRQ_CCINT0] = 5,
  649. [IRQ_CCERRINT] = 5,
  650. [IRQ_TCERRINT0] = 5,
  651. [IRQ_TCERRINT] = 7,
  652. [IRQ_PSCIN] = 4,
  653. [IRQ_DM365_SPINT2_1] = 7,
  654. [IRQ_DM365_TINT7] = 7,
  655. [IRQ_DM365_SDIOINT0] = 7,
  656. [IRQ_MBXINT] = 7,
  657. [IRQ_MBRINT] = 7,
  658. [IRQ_MMCINT] = 7,
  659. [IRQ_DM365_MMCINT1] = 7,
  660. [IRQ_DM365_PWMINT3] = 7,
  661. [IRQ_AEMIFINT] = 2,
  662. [IRQ_DM365_SDIOINT1] = 2,
  663. [IRQ_TINT0_TINT12] = 7,
  664. [IRQ_TINT0_TINT34] = 7,
  665. [IRQ_TINT1_TINT12] = 7,
  666. [IRQ_TINT1_TINT34] = 7,
  667. [IRQ_PWMINT0] = 7,
  668. [IRQ_PWMINT1] = 3,
  669. [IRQ_PWMINT2] = 3,
  670. [IRQ_I2C] = 3,
  671. [IRQ_UARTINT0] = 3,
  672. [IRQ_UARTINT1] = 3,
  673. [IRQ_DM365_RTCINT] = 3,
  674. [IRQ_DM365_SPIINT0_0] = 3,
  675. [IRQ_DM365_SPIINT3_0] = 3,
  676. [IRQ_DM365_GPIO0] = 3,
  677. [IRQ_DM365_GPIO1] = 7,
  678. [IRQ_DM365_GPIO2] = 4,
  679. [IRQ_DM365_GPIO3] = 4,
  680. [IRQ_DM365_GPIO4] = 7,
  681. [IRQ_DM365_GPIO5] = 7,
  682. [IRQ_DM365_GPIO6] = 7,
  683. [IRQ_DM365_GPIO7] = 7,
  684. [IRQ_DM365_EMAC_RXTHRESH] = 7,
  685. [IRQ_DM365_EMAC_RXPULSE] = 7,
  686. [IRQ_DM365_EMAC_TXPULSE] = 7,
  687. [IRQ_DM365_EMAC_MISCPULSE] = 7,
  688. [IRQ_DM365_GPIO12] = 7,
  689. [IRQ_DM365_GPIO13] = 7,
  690. [IRQ_DM365_GPIO14] = 7,
  691. [IRQ_DM365_GPIO15] = 7,
  692. [IRQ_DM365_KEYINT] = 7,
  693. [IRQ_DM365_TCERRINT2] = 7,
  694. [IRQ_DM365_TCERRINT3] = 7,
  695. [IRQ_DM365_EMUINT] = 7,
  696. };
  697. /* Four Transfer Controllers on DM365 */
  698. static const s8
  699. dm365_queue_tc_mapping[][2] = {
  700. /* {event queue no, TC no} */
  701. {0, 0},
  702. {1, 1},
  703. {2, 2},
  704. {3, 3},
  705. {-1, -1},
  706. };
  707. static const s8
  708. dm365_queue_priority_mapping[][2] = {
  709. /* {event queue no, Priority} */
  710. {0, 7},
  711. {1, 7},
  712. {2, 7},
  713. {3, 0},
  714. {-1, -1},
  715. };
  716. static struct edma_soc_info dm365_edma_info[] = {
  717. {
  718. .n_channel = 64,
  719. .n_region = 4,
  720. .n_slot = 256,
  721. .n_tc = 4,
  722. .n_cc = 1,
  723. .queue_tc_mapping = dm365_queue_tc_mapping,
  724. .queue_priority_mapping = dm365_queue_priority_mapping,
  725. .default_queue = EVENTQ_3,
  726. },
  727. };
  728. static struct resource edma_resources[] = {
  729. {
  730. .name = "edma_cc0",
  731. .start = 0x01c00000,
  732. .end = 0x01c00000 + SZ_64K - 1,
  733. .flags = IORESOURCE_MEM,
  734. },
  735. {
  736. .name = "edma_tc0",
  737. .start = 0x01c10000,
  738. .end = 0x01c10000 + SZ_1K - 1,
  739. .flags = IORESOURCE_MEM,
  740. },
  741. {
  742. .name = "edma_tc1",
  743. .start = 0x01c10400,
  744. .end = 0x01c10400 + SZ_1K - 1,
  745. .flags = IORESOURCE_MEM,
  746. },
  747. {
  748. .name = "edma_tc2",
  749. .start = 0x01c10800,
  750. .end = 0x01c10800 + SZ_1K - 1,
  751. .flags = IORESOURCE_MEM,
  752. },
  753. {
  754. .name = "edma_tc3",
  755. .start = 0x01c10c00,
  756. .end = 0x01c10c00 + SZ_1K - 1,
  757. .flags = IORESOURCE_MEM,
  758. },
  759. {
  760. .name = "edma0",
  761. .start = IRQ_CCINT0,
  762. .flags = IORESOURCE_IRQ,
  763. },
  764. {
  765. .name = "edma0_err",
  766. .start = IRQ_CCERRINT,
  767. .flags = IORESOURCE_IRQ,
  768. },
  769. /* not using TC*_ERR */
  770. };
  771. static struct platform_device dm365_edma_device = {
  772. .name = "edma",
  773. .id = 0,
  774. .dev.platform_data = dm365_edma_info,
  775. .num_resources = ARRAY_SIZE(edma_resources),
  776. .resource = edma_resources,
  777. };
  778. static struct resource dm365_asp_resources[] = {
  779. {
  780. .start = DAVINCI_DM365_ASP0_BASE,
  781. .end = DAVINCI_DM365_ASP0_BASE + SZ_8K - 1,
  782. .flags = IORESOURCE_MEM,
  783. },
  784. {
  785. .start = DAVINCI_DMA_ASP0_TX,
  786. .end = DAVINCI_DMA_ASP0_TX,
  787. .flags = IORESOURCE_DMA,
  788. },
  789. {
  790. .start = DAVINCI_DMA_ASP0_RX,
  791. .end = DAVINCI_DMA_ASP0_RX,
  792. .flags = IORESOURCE_DMA,
  793. },
  794. };
  795. static struct platform_device dm365_asp_device = {
  796. .name = "davinci-asp",
  797. .id = 0,
  798. .num_resources = ARRAY_SIZE(dm365_asp_resources),
  799. .resource = dm365_asp_resources,
  800. };
  801. static struct resource dm365_vc_resources[] = {
  802. {
  803. .start = DAVINCI_DM365_VC_BASE,
  804. .end = DAVINCI_DM365_VC_BASE + SZ_1K - 1,
  805. .flags = IORESOURCE_MEM,
  806. },
  807. {
  808. .start = DAVINCI_DMA_VC_TX,
  809. .end = DAVINCI_DMA_VC_TX,
  810. .flags = IORESOURCE_DMA,
  811. },
  812. {
  813. .start = DAVINCI_DMA_VC_RX,
  814. .end = DAVINCI_DMA_VC_RX,
  815. .flags = IORESOURCE_DMA,
  816. },
  817. };
  818. static struct platform_device dm365_vc_device = {
  819. .name = "davinci_voicecodec",
  820. .id = -1,
  821. .num_resources = ARRAY_SIZE(dm365_vc_resources),
  822. .resource = dm365_vc_resources,
  823. };
  824. static struct resource dm365_rtc_resources[] = {
  825. {
  826. .start = DM365_RTC_BASE,
  827. .end = DM365_RTC_BASE + SZ_1K - 1,
  828. .flags = IORESOURCE_MEM,
  829. },
  830. {
  831. .start = IRQ_DM365_RTCINT,
  832. .flags = IORESOURCE_IRQ,
  833. },
  834. };
  835. static struct platform_device dm365_rtc_device = {
  836. .name = "rtc_davinci",
  837. .id = 0,
  838. .num_resources = ARRAY_SIZE(dm365_rtc_resources),
  839. .resource = dm365_rtc_resources,
  840. };
  841. static struct map_desc dm365_io_desc[] = {
  842. {
  843. .virtual = IO_VIRT,
  844. .pfn = __phys_to_pfn(IO_PHYS),
  845. .length = IO_SIZE,
  846. .type = MT_DEVICE
  847. },
  848. {
  849. .virtual = SRAM_VIRT,
  850. .pfn = __phys_to_pfn(0x00010000),
  851. .length = SZ_32K,
  852. /* MT_MEMORY_NONCACHED requires supersection alignment */
  853. .type = MT_DEVICE,
  854. },
  855. };
  856. static struct resource dm365_ks_resources[] = {
  857. {
  858. /* registers */
  859. .start = DM365_KEYSCAN_BASE,
  860. .end = DM365_KEYSCAN_BASE + SZ_1K - 1,
  861. .flags = IORESOURCE_MEM,
  862. },
  863. {
  864. /* interrupt */
  865. .start = IRQ_DM365_KEYINT,
  866. .end = IRQ_DM365_KEYINT,
  867. .flags = IORESOURCE_IRQ,
  868. },
  869. };
  870. static struct platform_device dm365_ks_device = {
  871. .name = "davinci_keyscan",
  872. .id = 0,
  873. .num_resources = ARRAY_SIZE(dm365_ks_resources),
  874. .resource = dm365_ks_resources,
  875. };
  876. /* Contents of JTAG ID register used to identify exact cpu type */
  877. static struct davinci_id dm365_ids[] = {
  878. {
  879. .variant = 0x0,
  880. .part_no = 0xb83e,
  881. .manufacturer = 0x017,
  882. .cpu_id = DAVINCI_CPU_ID_DM365,
  883. .name = "dm365_rev1.1",
  884. },
  885. {
  886. .variant = 0x8,
  887. .part_no = 0xb83e,
  888. .manufacturer = 0x017,
  889. .cpu_id = DAVINCI_CPU_ID_DM365,
  890. .name = "dm365_rev1.2",
  891. },
  892. };
  893. static u32 dm365_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  894. static struct davinci_timer_info dm365_timer_info = {
  895. .timers = davinci_timer_instance,
  896. .clockevent_id = T0_BOT,
  897. .clocksource_id = T0_TOP,
  898. };
  899. static struct plat_serial8250_port dm365_serial_platform_data[] = {
  900. {
  901. .mapbase = DAVINCI_UART0_BASE,
  902. .irq = IRQ_UARTINT0,
  903. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  904. UPF_IOREMAP,
  905. .iotype = UPIO_MEM,
  906. .regshift = 2,
  907. },
  908. {
  909. .mapbase = DAVINCI_UART1_BASE,
  910. .irq = IRQ_UARTINT1,
  911. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  912. UPF_IOREMAP,
  913. .iotype = UPIO_MEM,
  914. .regshift = 2,
  915. },
  916. {
  917. .flags = 0
  918. },
  919. };
  920. static struct platform_device dm365_serial_device = {
  921. .name = "serial8250",
  922. .id = PLAT8250_DEV_PLATFORM,
  923. .dev = {
  924. .platform_data = dm365_serial_platform_data,
  925. },
  926. };
  927. static struct davinci_soc_info davinci_soc_info_dm365 = {
  928. .io_desc = dm365_io_desc,
  929. .io_desc_num = ARRAY_SIZE(dm365_io_desc),
  930. .jtag_id_reg = 0x01c40028,
  931. .ids = dm365_ids,
  932. .ids_num = ARRAY_SIZE(dm365_ids),
  933. .cpu_clks = dm365_clks,
  934. .psc_bases = dm365_psc_bases,
  935. .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
  936. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  937. .pinmux_pins = dm365_pins,
  938. .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
  939. .intc_base = DAVINCI_ARM_INTC_BASE,
  940. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  941. .intc_irq_prios = dm365_default_priorities,
  942. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  943. .timer_info = &dm365_timer_info,
  944. .gpio_type = GPIO_TYPE_DAVINCI,
  945. .gpio_base = DAVINCI_GPIO_BASE,
  946. .gpio_num = 104,
  947. .gpio_irq = IRQ_DM365_GPIO0,
  948. .gpio_unbanked = 8, /* really 16 ... skip muxed GPIOs */
  949. .serial_dev = &dm365_serial_device,
  950. .emac_pdata = &dm365_emac_pdata,
  951. .sram_dma = 0x00010000,
  952. .sram_len = SZ_32K,
  953. .reset_device = &davinci_wdt_device,
  954. };
  955. void __init dm365_init_asp(struct snd_platform_data *pdata)
  956. {
  957. davinci_cfg_reg(DM365_MCBSP0_BDX);
  958. davinci_cfg_reg(DM365_MCBSP0_X);
  959. davinci_cfg_reg(DM365_MCBSP0_BFSX);
  960. davinci_cfg_reg(DM365_MCBSP0_BDR);
  961. davinci_cfg_reg(DM365_MCBSP0_R);
  962. davinci_cfg_reg(DM365_MCBSP0_BFSR);
  963. davinci_cfg_reg(DM365_EVT2_ASP_TX);
  964. davinci_cfg_reg(DM365_EVT3_ASP_RX);
  965. dm365_asp_device.dev.platform_data = pdata;
  966. platform_device_register(&dm365_asp_device);
  967. }
  968. void __init dm365_init_vc(struct snd_platform_data *pdata)
  969. {
  970. davinci_cfg_reg(DM365_EVT2_VC_TX);
  971. davinci_cfg_reg(DM365_EVT3_VC_RX);
  972. dm365_vc_device.dev.platform_data = pdata;
  973. platform_device_register(&dm365_vc_device);
  974. }
  975. void __init dm365_init_ks(struct davinci_ks_platform_data *pdata)
  976. {
  977. dm365_ks_device.dev.platform_data = pdata;
  978. platform_device_register(&dm365_ks_device);
  979. }
  980. void __init dm365_init_rtc(void)
  981. {
  982. davinci_cfg_reg(DM365_INT_PRTCSS);
  983. platform_device_register(&dm365_rtc_device);
  984. }
  985. void __init dm365_init(void)
  986. {
  987. davinci_common_init(&davinci_soc_info_dm365);
  988. }
  989. static struct resource dm365_vpss_resources[] = {
  990. {
  991. /* VPSS ISP5 Base address */
  992. .name = "isp5",
  993. .start = 0x01c70000,
  994. .end = 0x01c70000 + 0xff,
  995. .flags = IORESOURCE_MEM,
  996. },
  997. {
  998. /* VPSS CLK Base address */
  999. .name = "vpss",
  1000. .start = 0x01c70200,
  1001. .end = 0x01c70200 + 0xff,
  1002. .flags = IORESOURCE_MEM,
  1003. },
  1004. };
  1005. static struct platform_device dm365_vpss_device = {
  1006. .name = "vpss",
  1007. .id = -1,
  1008. .dev.platform_data = "dm365_vpss",
  1009. .num_resources = ARRAY_SIZE(dm365_vpss_resources),
  1010. .resource = dm365_vpss_resources,
  1011. };
  1012. static struct resource vpfe_resources[] = {
  1013. {
  1014. .start = IRQ_VDINT0,
  1015. .end = IRQ_VDINT0,
  1016. .flags = IORESOURCE_IRQ,
  1017. },
  1018. {
  1019. .start = IRQ_VDINT1,
  1020. .end = IRQ_VDINT1,
  1021. .flags = IORESOURCE_IRQ,
  1022. },
  1023. };
  1024. static u64 vpfe_capture_dma_mask = DMA_BIT_MASK(32);
  1025. static struct platform_device vpfe_capture_dev = {
  1026. .name = CAPTURE_DRV_NAME,
  1027. .id = -1,
  1028. .num_resources = ARRAY_SIZE(vpfe_resources),
  1029. .resource = vpfe_resources,
  1030. .dev = {
  1031. .dma_mask = &vpfe_capture_dma_mask,
  1032. .coherent_dma_mask = DMA_BIT_MASK(32),
  1033. },
  1034. };
  1035. static void dm365_isif_setup_pinmux(void)
  1036. {
  1037. davinci_cfg_reg(DM365_VIN_CAM_WEN);
  1038. davinci_cfg_reg(DM365_VIN_CAM_VD);
  1039. davinci_cfg_reg(DM365_VIN_CAM_HD);
  1040. davinci_cfg_reg(DM365_VIN_YIN4_7_EN);
  1041. davinci_cfg_reg(DM365_VIN_YIN0_3_EN);
  1042. }
  1043. static struct resource isif_resource[] = {
  1044. /* ISIF Base address */
  1045. {
  1046. .start = 0x01c71000,
  1047. .end = 0x01c71000 + 0x1ff,
  1048. .flags = IORESOURCE_MEM,
  1049. },
  1050. /* ISIF Linearization table 0 */
  1051. {
  1052. .start = 0x1C7C000,
  1053. .end = 0x1C7C000 + 0x2ff,
  1054. .flags = IORESOURCE_MEM,
  1055. },
  1056. /* ISIF Linearization table 1 */
  1057. {
  1058. .start = 0x1C7C400,
  1059. .end = 0x1C7C400 + 0x2ff,
  1060. .flags = IORESOURCE_MEM,
  1061. },
  1062. };
  1063. static struct platform_device dm365_isif_dev = {
  1064. .name = "isif",
  1065. .id = -1,
  1066. .num_resources = ARRAY_SIZE(isif_resource),
  1067. .resource = isif_resource,
  1068. .dev = {
  1069. .dma_mask = &vpfe_capture_dma_mask,
  1070. .coherent_dma_mask = DMA_BIT_MASK(32),
  1071. .platform_data = dm365_isif_setup_pinmux,
  1072. },
  1073. };
  1074. static int __init dm365_init_devices(void)
  1075. {
  1076. if (!cpu_is_davinci_dm365())
  1077. return 0;
  1078. davinci_cfg_reg(DM365_INT_EDMA_CC);
  1079. platform_device_register(&dm365_edma_device);
  1080. platform_device_register(&dm365_emac_device);
  1081. /* Add isif clock alias */
  1082. clk_add_alias("master", dm365_isif_dev.name, "vpss_master", NULL);
  1083. platform_device_register(&dm365_vpss_device);
  1084. platform_device_register(&dm365_isif_dev);
  1085. platform_device_register(&vpfe_capture_dev);
  1086. return 0;
  1087. }
  1088. postcore_initcall(dm365_init_devices);
  1089. void dm365_set_vpfe_config(struct vpfe_config *cfg)
  1090. {
  1091. vpfe_capture_dev.dev.platform_data = cfg;
  1092. }