tg3.c 441 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 130
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "February 14, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  180. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  181. static char version[] =
  182. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  183. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  184. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  185. MODULE_LICENSE("GPL");
  186. MODULE_VERSION(DRV_MODULE_VERSION);
  187. MODULE_FIRMWARE(FIRMWARE_TG3);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  190. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  191. module_param(tg3_debug, int, 0);
  192. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  193. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  194. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  195. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  215. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  216. TG3_DRV_DATA_FLAG_5705_10_100},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  218. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  219. TG3_DRV_DATA_FLAG_5705_10_100},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  230. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  236. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  244. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  245. PCI_VENDOR_ID_LENOVO,
  246. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  247. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  250. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  269. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  270. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  271. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  272. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  273. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  274. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  290. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  305. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  306. {}
  307. };
  308. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  309. static const struct {
  310. const char string[ETH_GSTRING_LEN];
  311. } ethtool_stats_keys[] = {
  312. { "rx_octets" },
  313. { "rx_fragments" },
  314. { "rx_ucast_packets" },
  315. { "rx_mcast_packets" },
  316. { "rx_bcast_packets" },
  317. { "rx_fcs_errors" },
  318. { "rx_align_errors" },
  319. { "rx_xon_pause_rcvd" },
  320. { "rx_xoff_pause_rcvd" },
  321. { "rx_mac_ctrl_rcvd" },
  322. { "rx_xoff_entered" },
  323. { "rx_frame_too_long_errors" },
  324. { "rx_jabbers" },
  325. { "rx_undersize_packets" },
  326. { "rx_in_length_errors" },
  327. { "rx_out_length_errors" },
  328. { "rx_64_or_less_octet_packets" },
  329. { "rx_65_to_127_octet_packets" },
  330. { "rx_128_to_255_octet_packets" },
  331. { "rx_256_to_511_octet_packets" },
  332. { "rx_512_to_1023_octet_packets" },
  333. { "rx_1024_to_1522_octet_packets" },
  334. { "rx_1523_to_2047_octet_packets" },
  335. { "rx_2048_to_4095_octet_packets" },
  336. { "rx_4096_to_8191_octet_packets" },
  337. { "rx_8192_to_9022_octet_packets" },
  338. { "tx_octets" },
  339. { "tx_collisions" },
  340. { "tx_xon_sent" },
  341. { "tx_xoff_sent" },
  342. { "tx_flow_control" },
  343. { "tx_mac_errors" },
  344. { "tx_single_collisions" },
  345. { "tx_mult_collisions" },
  346. { "tx_deferred" },
  347. { "tx_excessive_collisions" },
  348. { "tx_late_collisions" },
  349. { "tx_collide_2times" },
  350. { "tx_collide_3times" },
  351. { "tx_collide_4times" },
  352. { "tx_collide_5times" },
  353. { "tx_collide_6times" },
  354. { "tx_collide_7times" },
  355. { "tx_collide_8times" },
  356. { "tx_collide_9times" },
  357. { "tx_collide_10times" },
  358. { "tx_collide_11times" },
  359. { "tx_collide_12times" },
  360. { "tx_collide_13times" },
  361. { "tx_collide_14times" },
  362. { "tx_collide_15times" },
  363. { "tx_ucast_packets" },
  364. { "tx_mcast_packets" },
  365. { "tx_bcast_packets" },
  366. { "tx_carrier_sense_errors" },
  367. { "tx_discards" },
  368. { "tx_errors" },
  369. { "dma_writeq_full" },
  370. { "dma_write_prioq_full" },
  371. { "rxbds_empty" },
  372. { "rx_discards" },
  373. { "rx_errors" },
  374. { "rx_threshold_hit" },
  375. { "dma_readq_full" },
  376. { "dma_read_prioq_full" },
  377. { "tx_comp_queue_full" },
  378. { "ring_set_send_prod_index" },
  379. { "ring_status_update" },
  380. { "nic_irqs" },
  381. { "nic_avoided_irqs" },
  382. { "nic_tx_threshold_hit" },
  383. { "mbuf_lwm_thresh_hit" },
  384. };
  385. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  386. #define TG3_NVRAM_TEST 0
  387. #define TG3_LINK_TEST 1
  388. #define TG3_REGISTER_TEST 2
  389. #define TG3_MEMORY_TEST 3
  390. #define TG3_MAC_LOOPB_TEST 4
  391. #define TG3_PHY_LOOPB_TEST 5
  392. #define TG3_EXT_LOOPB_TEST 6
  393. #define TG3_INTERRUPT_TEST 7
  394. static const struct {
  395. const char string[ETH_GSTRING_LEN];
  396. } ethtool_test_keys[] = {
  397. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  398. [TG3_LINK_TEST] = { "link test (online) " },
  399. [TG3_REGISTER_TEST] = { "register test (offline)" },
  400. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  401. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  402. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  403. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  404. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  405. };
  406. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  407. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. writel(val, tp->regs + off);
  410. }
  411. static u32 tg3_read32(struct tg3 *tp, u32 off)
  412. {
  413. return readl(tp->regs + off);
  414. }
  415. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  416. {
  417. writel(val, tp->aperegs + off);
  418. }
  419. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  420. {
  421. return readl(tp->aperegs + off);
  422. }
  423. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  424. {
  425. unsigned long flags;
  426. spin_lock_irqsave(&tp->indirect_lock, flags);
  427. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  429. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  430. }
  431. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  432. {
  433. writel(val, tp->regs + off);
  434. readl(tp->regs + off);
  435. }
  436. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  437. {
  438. unsigned long flags;
  439. u32 val;
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  442. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  443. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  444. return val;
  445. }
  446. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  447. {
  448. unsigned long flags;
  449. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  451. TG3_64BIT_REG_LOW, val);
  452. return;
  453. }
  454. if (off == TG3_RX_STD_PROD_IDX_REG) {
  455. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  456. TG3_64BIT_REG_LOW, val);
  457. return;
  458. }
  459. spin_lock_irqsave(&tp->indirect_lock, flags);
  460. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  462. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  463. /* In indirect mode when disabling interrupts, we also need
  464. * to clear the interrupt bit in the GRC local ctrl register.
  465. */
  466. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  467. (val == 0x1)) {
  468. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  469. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  470. }
  471. }
  472. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  473. {
  474. unsigned long flags;
  475. u32 val;
  476. spin_lock_irqsave(&tp->indirect_lock, flags);
  477. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  478. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  479. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  480. return val;
  481. }
  482. /* usec_wait specifies the wait time in usec when writing to certain registers
  483. * where it is unsafe to read back the register without some delay.
  484. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  485. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  486. */
  487. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  488. {
  489. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  490. /* Non-posted methods */
  491. tp->write32(tp, off, val);
  492. else {
  493. /* Posted method */
  494. tg3_write32(tp, off, val);
  495. if (usec_wait)
  496. udelay(usec_wait);
  497. tp->read32(tp, off);
  498. }
  499. /* Wait again after the read for the posted method to guarantee that
  500. * the wait time is met.
  501. */
  502. if (usec_wait)
  503. udelay(usec_wait);
  504. }
  505. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. tp->write32_mbox(tp, off, val);
  508. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  509. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  510. !tg3_flag(tp, ICH_WORKAROUND)))
  511. tp->read32_mbox(tp, off);
  512. }
  513. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  514. {
  515. void __iomem *mbox = tp->regs + off;
  516. writel(val, mbox);
  517. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  518. writel(val, mbox);
  519. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  520. tg3_flag(tp, FLUSH_POSTED_WRITES))
  521. readl(mbox);
  522. }
  523. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  524. {
  525. return readl(tp->regs + off + GRCMBOX_BASE);
  526. }
  527. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  528. {
  529. writel(val, tp->regs + off + GRCMBOX_BASE);
  530. }
  531. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  532. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  533. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  534. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  535. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  536. #define tw32(reg, val) tp->write32(tp, reg, val)
  537. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  538. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  539. #define tr32(reg) tp->read32(tp, reg)
  540. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  541. {
  542. unsigned long flags;
  543. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  544. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  545. return;
  546. spin_lock_irqsave(&tp->indirect_lock, flags);
  547. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  550. /* Always leave this as zero. */
  551. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  552. } else {
  553. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  554. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  555. /* Always leave this as zero. */
  556. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  557. }
  558. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  559. }
  560. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  561. {
  562. unsigned long flags;
  563. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  564. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  565. *val = 0;
  566. return;
  567. }
  568. spin_lock_irqsave(&tp->indirect_lock, flags);
  569. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  570. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  571. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  572. /* Always leave this as zero. */
  573. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  574. } else {
  575. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  576. *val = tr32(TG3PCI_MEM_WIN_DATA);
  577. /* Always leave this as zero. */
  578. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  579. }
  580. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  581. }
  582. static void tg3_ape_lock_init(struct tg3 *tp)
  583. {
  584. int i;
  585. u32 regbase, bit;
  586. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  587. regbase = TG3_APE_LOCK_GRANT;
  588. else
  589. regbase = TG3_APE_PER_LOCK_GRANT;
  590. /* Make sure the driver hasn't any stale locks. */
  591. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  592. switch (i) {
  593. case TG3_APE_LOCK_PHY0:
  594. case TG3_APE_LOCK_PHY1:
  595. case TG3_APE_LOCK_PHY2:
  596. case TG3_APE_LOCK_PHY3:
  597. bit = APE_LOCK_GRANT_DRIVER;
  598. break;
  599. default:
  600. if (!tp->pci_fn)
  601. bit = APE_LOCK_GRANT_DRIVER;
  602. else
  603. bit = 1 << tp->pci_fn;
  604. }
  605. tg3_ape_write32(tp, regbase + 4 * i, bit);
  606. }
  607. }
  608. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  609. {
  610. int i, off;
  611. int ret = 0;
  612. u32 status, req, gnt, bit;
  613. if (!tg3_flag(tp, ENABLE_APE))
  614. return 0;
  615. switch (locknum) {
  616. case TG3_APE_LOCK_GPIO:
  617. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  618. return 0;
  619. case TG3_APE_LOCK_GRC:
  620. case TG3_APE_LOCK_MEM:
  621. if (!tp->pci_fn)
  622. bit = APE_LOCK_REQ_DRIVER;
  623. else
  624. bit = 1 << tp->pci_fn;
  625. break;
  626. case TG3_APE_LOCK_PHY0:
  627. case TG3_APE_LOCK_PHY1:
  628. case TG3_APE_LOCK_PHY2:
  629. case TG3_APE_LOCK_PHY3:
  630. bit = APE_LOCK_REQ_DRIVER;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  636. req = TG3_APE_LOCK_REQ;
  637. gnt = TG3_APE_LOCK_GRANT;
  638. } else {
  639. req = TG3_APE_PER_LOCK_REQ;
  640. gnt = TG3_APE_PER_LOCK_GRANT;
  641. }
  642. off = 4 * locknum;
  643. tg3_ape_write32(tp, req + off, bit);
  644. /* Wait for up to 1 millisecond to acquire lock. */
  645. for (i = 0; i < 100; i++) {
  646. status = tg3_ape_read32(tp, gnt + off);
  647. if (status == bit)
  648. break;
  649. udelay(10);
  650. }
  651. if (status != bit) {
  652. /* Revoke the lock request. */
  653. tg3_ape_write32(tp, gnt + off, bit);
  654. ret = -EBUSY;
  655. }
  656. return ret;
  657. }
  658. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  659. {
  660. u32 gnt, bit;
  661. if (!tg3_flag(tp, ENABLE_APE))
  662. return;
  663. switch (locknum) {
  664. case TG3_APE_LOCK_GPIO:
  665. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  666. return;
  667. case TG3_APE_LOCK_GRC:
  668. case TG3_APE_LOCK_MEM:
  669. if (!tp->pci_fn)
  670. bit = APE_LOCK_GRANT_DRIVER;
  671. else
  672. bit = 1 << tp->pci_fn;
  673. break;
  674. case TG3_APE_LOCK_PHY0:
  675. case TG3_APE_LOCK_PHY1:
  676. case TG3_APE_LOCK_PHY2:
  677. case TG3_APE_LOCK_PHY3:
  678. bit = APE_LOCK_GRANT_DRIVER;
  679. break;
  680. default:
  681. return;
  682. }
  683. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  684. gnt = TG3_APE_LOCK_GRANT;
  685. else
  686. gnt = TG3_APE_PER_LOCK_GRANT;
  687. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  688. }
  689. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  690. {
  691. u32 apedata;
  692. while (timeout_us) {
  693. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  694. return -EBUSY;
  695. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  696. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  697. break;
  698. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  699. udelay(10);
  700. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  701. }
  702. return timeout_us ? 0 : -EBUSY;
  703. }
  704. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  705. {
  706. u32 i, apedata;
  707. for (i = 0; i < timeout_us / 10; i++) {
  708. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  709. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  710. break;
  711. udelay(10);
  712. }
  713. return i == timeout_us / 10;
  714. }
  715. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  716. u32 len)
  717. {
  718. int err;
  719. u32 i, bufoff, msgoff, maxlen, apedata;
  720. if (!tg3_flag(tp, APE_HAS_NCSI))
  721. return 0;
  722. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  723. if (apedata != APE_SEG_SIG_MAGIC)
  724. return -ENODEV;
  725. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  726. if (!(apedata & APE_FW_STATUS_READY))
  727. return -EAGAIN;
  728. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  729. TG3_APE_SHMEM_BASE;
  730. msgoff = bufoff + 2 * sizeof(u32);
  731. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  732. while (len) {
  733. u32 length;
  734. /* Cap xfer sizes to scratchpad limits. */
  735. length = (len > maxlen) ? maxlen : len;
  736. len -= length;
  737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  738. if (!(apedata & APE_FW_STATUS_READY))
  739. return -EAGAIN;
  740. /* Wait for up to 1 msec for APE to service previous event. */
  741. err = tg3_ape_event_lock(tp, 1000);
  742. if (err)
  743. return err;
  744. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  745. APE_EVENT_STATUS_SCRTCHPD_READ |
  746. APE_EVENT_STATUS_EVENT_PENDING;
  747. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  748. tg3_ape_write32(tp, bufoff, base_off);
  749. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  750. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  751. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  752. base_off += length;
  753. if (tg3_ape_wait_for_event(tp, 30000))
  754. return -EAGAIN;
  755. for (i = 0; length; i += 4, length -= 4) {
  756. u32 val = tg3_ape_read32(tp, msgoff + i);
  757. memcpy(data, &val, sizeof(u32));
  758. data++;
  759. }
  760. }
  761. return 0;
  762. }
  763. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  764. {
  765. int err;
  766. u32 apedata;
  767. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  768. if (apedata != APE_SEG_SIG_MAGIC)
  769. return -EAGAIN;
  770. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  771. if (!(apedata & APE_FW_STATUS_READY))
  772. return -EAGAIN;
  773. /* Wait for up to 1 millisecond for APE to service previous event. */
  774. err = tg3_ape_event_lock(tp, 1000);
  775. if (err)
  776. return err;
  777. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  778. event | APE_EVENT_STATUS_EVENT_PENDING);
  779. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  780. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  781. return 0;
  782. }
  783. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  784. {
  785. u32 event;
  786. u32 apedata;
  787. if (!tg3_flag(tp, ENABLE_APE))
  788. return;
  789. switch (kind) {
  790. case RESET_KIND_INIT:
  791. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  792. APE_HOST_SEG_SIG_MAGIC);
  793. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  794. APE_HOST_SEG_LEN_MAGIC);
  795. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  796. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  797. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  798. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  799. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  800. APE_HOST_BEHAV_NO_PHYLOCK);
  801. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  802. TG3_APE_HOST_DRVR_STATE_START);
  803. event = APE_EVENT_STATUS_STATE_START;
  804. break;
  805. case RESET_KIND_SHUTDOWN:
  806. /* With the interface we are currently using,
  807. * APE does not track driver state. Wiping
  808. * out the HOST SEGMENT SIGNATURE forces
  809. * the APE to assume OS absent status.
  810. */
  811. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  812. if (device_may_wakeup(&tp->pdev->dev) &&
  813. tg3_flag(tp, WOL_ENABLE)) {
  814. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  815. TG3_APE_HOST_WOL_SPEED_AUTO);
  816. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  817. } else
  818. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  819. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  820. event = APE_EVENT_STATUS_STATE_UNLOAD;
  821. break;
  822. case RESET_KIND_SUSPEND:
  823. event = APE_EVENT_STATUS_STATE_SUSPEND;
  824. break;
  825. default:
  826. return;
  827. }
  828. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  829. tg3_ape_send_event(tp, event);
  830. }
  831. static void tg3_disable_ints(struct tg3 *tp)
  832. {
  833. int i;
  834. tw32(TG3PCI_MISC_HOST_CTRL,
  835. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  836. for (i = 0; i < tp->irq_max; i++)
  837. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  838. }
  839. static void tg3_enable_ints(struct tg3 *tp)
  840. {
  841. int i;
  842. tp->irq_sync = 0;
  843. wmb();
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  846. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  847. for (i = 0; i < tp->irq_cnt; i++) {
  848. struct tg3_napi *tnapi = &tp->napi[i];
  849. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  850. if (tg3_flag(tp, 1SHOT_MSI))
  851. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  852. tp->coal_now |= tnapi->coal_now;
  853. }
  854. /* Force an initial interrupt */
  855. if (!tg3_flag(tp, TAGGED_STATUS) &&
  856. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  857. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  858. else
  859. tw32(HOSTCC_MODE, tp->coal_now);
  860. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  861. }
  862. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  863. {
  864. struct tg3 *tp = tnapi->tp;
  865. struct tg3_hw_status *sblk = tnapi->hw_status;
  866. unsigned int work_exists = 0;
  867. /* check for phy events */
  868. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  869. if (sblk->status & SD_STATUS_LINK_CHG)
  870. work_exists = 1;
  871. }
  872. /* check for TX work to do */
  873. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  874. work_exists = 1;
  875. /* check for RX work to do */
  876. if (tnapi->rx_rcb_prod_idx &&
  877. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  878. work_exists = 1;
  879. return work_exists;
  880. }
  881. /* tg3_int_reenable
  882. * similar to tg3_enable_ints, but it accurately determines whether there
  883. * is new work pending and can return without flushing the PIO write
  884. * which reenables interrupts
  885. */
  886. static void tg3_int_reenable(struct tg3_napi *tnapi)
  887. {
  888. struct tg3 *tp = tnapi->tp;
  889. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  890. mmiowb();
  891. /* When doing tagged status, this work check is unnecessary.
  892. * The last_tag we write above tells the chip which piece of
  893. * work we've completed.
  894. */
  895. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  896. tw32(HOSTCC_MODE, tp->coalesce_mode |
  897. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  898. }
  899. static void tg3_switch_clocks(struct tg3 *tp)
  900. {
  901. u32 clock_ctrl;
  902. u32 orig_clock_ctrl;
  903. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  904. return;
  905. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  906. orig_clock_ctrl = clock_ctrl;
  907. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  908. CLOCK_CTRL_CLKRUN_OENABLE |
  909. 0x1f);
  910. tp->pci_clock_ctrl = clock_ctrl;
  911. if (tg3_flag(tp, 5705_PLUS)) {
  912. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  913. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  914. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  915. }
  916. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  917. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  918. clock_ctrl |
  919. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  920. 40);
  921. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  922. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  923. 40);
  924. }
  925. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  926. }
  927. #define PHY_BUSY_LOOPS 5000
  928. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  929. u32 *val)
  930. {
  931. u32 frame_val;
  932. unsigned int loops;
  933. int ret;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. *val = 0x0;
  941. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  942. MI_COM_PHY_ADDR_MASK);
  943. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  944. MI_COM_REG_ADDR_MASK);
  945. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0) {
  960. *val = frame_val & MI_COM_DATA_MASK;
  961. ret = 0;
  962. }
  963. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  964. tw32_f(MAC_MI_MODE, tp->mi_mode);
  965. udelay(80);
  966. }
  967. tg3_ape_unlock(tp, tp->phy_ape_lock);
  968. return ret;
  969. }
  970. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  971. {
  972. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  973. }
  974. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  975. u32 val)
  976. {
  977. u32 frame_val;
  978. unsigned int loops;
  979. int ret;
  980. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  981. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  982. return 0;
  983. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  984. tw32_f(MAC_MI_MODE,
  985. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  986. udelay(80);
  987. }
  988. tg3_ape_lock(tp, tp->phy_ape_lock);
  989. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  990. MI_COM_PHY_ADDR_MASK);
  991. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  992. MI_COM_REG_ADDR_MASK);
  993. frame_val |= (val & MI_COM_DATA_MASK);
  994. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  995. tw32_f(MAC_MI_COM, frame_val);
  996. loops = PHY_BUSY_LOOPS;
  997. while (loops != 0) {
  998. udelay(10);
  999. frame_val = tr32(MAC_MI_COM);
  1000. if ((frame_val & MI_COM_BUSY) == 0) {
  1001. udelay(5);
  1002. frame_val = tr32(MAC_MI_COM);
  1003. break;
  1004. }
  1005. loops -= 1;
  1006. }
  1007. ret = -EBUSY;
  1008. if (loops != 0)
  1009. ret = 0;
  1010. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1011. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1012. udelay(80);
  1013. }
  1014. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1015. return ret;
  1016. }
  1017. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1018. {
  1019. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1020. }
  1021. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1022. {
  1023. int err;
  1024. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1025. if (err)
  1026. goto done;
  1027. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1028. if (err)
  1029. goto done;
  1030. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1031. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1032. if (err)
  1033. goto done;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1035. done:
  1036. return err;
  1037. }
  1038. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1039. {
  1040. int err;
  1041. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1045. if (err)
  1046. goto done;
  1047. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1048. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1049. if (err)
  1050. goto done;
  1051. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1052. done:
  1053. return err;
  1054. }
  1055. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1059. if (!err)
  1060. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1061. return err;
  1062. }
  1063. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1064. {
  1065. int err;
  1066. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1067. if (!err)
  1068. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1069. return err;
  1070. }
  1071. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1072. {
  1073. int err;
  1074. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1075. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1076. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1077. if (!err)
  1078. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1082. {
  1083. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1084. set |= MII_TG3_AUXCTL_MISC_WREN;
  1085. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1086. }
  1087. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1088. {
  1089. u32 val;
  1090. int err;
  1091. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1092. if (err)
  1093. return err;
  1094. if (enable)
  1095. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1096. else
  1097. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1098. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1099. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1100. return err;
  1101. }
  1102. static int tg3_bmcr_reset(struct tg3 *tp)
  1103. {
  1104. u32 phy_control;
  1105. int limit, err;
  1106. /* OK, reset it, and poll the BMCR_RESET bit until it
  1107. * clears or we time out.
  1108. */
  1109. phy_control = BMCR_RESET;
  1110. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1111. if (err != 0)
  1112. return -EBUSY;
  1113. limit = 5000;
  1114. while (limit--) {
  1115. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1116. if (err != 0)
  1117. return -EBUSY;
  1118. if ((phy_control & BMCR_RESET) == 0) {
  1119. udelay(40);
  1120. break;
  1121. }
  1122. udelay(10);
  1123. }
  1124. if (limit < 0)
  1125. return -EBUSY;
  1126. return 0;
  1127. }
  1128. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1129. {
  1130. struct tg3 *tp = bp->priv;
  1131. u32 val;
  1132. spin_lock_bh(&tp->lock);
  1133. if (tg3_readphy(tp, reg, &val))
  1134. val = -EIO;
  1135. spin_unlock_bh(&tp->lock);
  1136. return val;
  1137. }
  1138. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1139. {
  1140. struct tg3 *tp = bp->priv;
  1141. u32 ret = 0;
  1142. spin_lock_bh(&tp->lock);
  1143. if (tg3_writephy(tp, reg, val))
  1144. ret = -EIO;
  1145. spin_unlock_bh(&tp->lock);
  1146. return ret;
  1147. }
  1148. static int tg3_mdio_reset(struct mii_bus *bp)
  1149. {
  1150. return 0;
  1151. }
  1152. static void tg3_mdio_config_5785(struct tg3 *tp)
  1153. {
  1154. u32 val;
  1155. struct phy_device *phydev;
  1156. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1157. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1158. case PHY_ID_BCM50610:
  1159. case PHY_ID_BCM50610M:
  1160. val = MAC_PHYCFG2_50610_LED_MODES;
  1161. break;
  1162. case PHY_ID_BCMAC131:
  1163. val = MAC_PHYCFG2_AC131_LED_MODES;
  1164. break;
  1165. case PHY_ID_RTL8211C:
  1166. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1167. break;
  1168. case PHY_ID_RTL8201E:
  1169. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1170. break;
  1171. default:
  1172. return;
  1173. }
  1174. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1175. tw32(MAC_PHYCFG2, val);
  1176. val = tr32(MAC_PHYCFG1);
  1177. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1178. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1179. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1180. tw32(MAC_PHYCFG1, val);
  1181. return;
  1182. }
  1183. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1184. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1185. MAC_PHYCFG2_FMODE_MASK_MASK |
  1186. MAC_PHYCFG2_GMODE_MASK_MASK |
  1187. MAC_PHYCFG2_ACT_MASK_MASK |
  1188. MAC_PHYCFG2_QUAL_MASK_MASK |
  1189. MAC_PHYCFG2_INBAND_ENABLE;
  1190. tw32(MAC_PHYCFG2, val);
  1191. val = tr32(MAC_PHYCFG1);
  1192. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1193. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1195. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1196. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1197. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1198. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1199. }
  1200. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1201. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1202. tw32(MAC_PHYCFG1, val);
  1203. val = tr32(MAC_EXT_RGMII_MODE);
  1204. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1205. MAC_RGMII_MODE_RX_QUALITY |
  1206. MAC_RGMII_MODE_RX_ACTIVITY |
  1207. MAC_RGMII_MODE_RX_ENG_DET |
  1208. MAC_RGMII_MODE_TX_ENABLE |
  1209. MAC_RGMII_MODE_TX_LOWPWR |
  1210. MAC_RGMII_MODE_TX_RESET);
  1211. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1212. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1213. val |= MAC_RGMII_MODE_RX_INT_B |
  1214. MAC_RGMII_MODE_RX_QUALITY |
  1215. MAC_RGMII_MODE_RX_ACTIVITY |
  1216. MAC_RGMII_MODE_RX_ENG_DET;
  1217. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1218. val |= MAC_RGMII_MODE_TX_ENABLE |
  1219. MAC_RGMII_MODE_TX_LOWPWR |
  1220. MAC_RGMII_MODE_TX_RESET;
  1221. }
  1222. tw32(MAC_EXT_RGMII_MODE, val);
  1223. }
  1224. static void tg3_mdio_start(struct tg3 *tp)
  1225. {
  1226. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1228. udelay(80);
  1229. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1230. tg3_asic_rev(tp) == ASIC_REV_5785)
  1231. tg3_mdio_config_5785(tp);
  1232. }
  1233. static int tg3_mdio_init(struct tg3 *tp)
  1234. {
  1235. int i;
  1236. u32 reg;
  1237. struct phy_device *phydev;
  1238. if (tg3_flag(tp, 5717_PLUS)) {
  1239. u32 is_serdes;
  1240. tp->phy_addr = tp->pci_fn + 1;
  1241. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1242. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1243. else
  1244. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1245. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1246. if (is_serdes)
  1247. tp->phy_addr += 7;
  1248. } else
  1249. tp->phy_addr = TG3_PHY_MII_ADDR;
  1250. tg3_mdio_start(tp);
  1251. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1252. return 0;
  1253. tp->mdio_bus = mdiobus_alloc();
  1254. if (tp->mdio_bus == NULL)
  1255. return -ENOMEM;
  1256. tp->mdio_bus->name = "tg3 mdio bus";
  1257. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1258. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1259. tp->mdio_bus->priv = tp;
  1260. tp->mdio_bus->parent = &tp->pdev->dev;
  1261. tp->mdio_bus->read = &tg3_mdio_read;
  1262. tp->mdio_bus->write = &tg3_mdio_write;
  1263. tp->mdio_bus->reset = &tg3_mdio_reset;
  1264. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1265. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1266. for (i = 0; i < PHY_MAX_ADDR; i++)
  1267. tp->mdio_bus->irq[i] = PHY_POLL;
  1268. /* The bus registration will look for all the PHYs on the mdio bus.
  1269. * Unfortunately, it does not ensure the PHY is powered up before
  1270. * accessing the PHY ID registers. A chip reset is the
  1271. * quickest way to bring the device back to an operational state..
  1272. */
  1273. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1274. tg3_bmcr_reset(tp);
  1275. i = mdiobus_register(tp->mdio_bus);
  1276. if (i) {
  1277. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1278. mdiobus_free(tp->mdio_bus);
  1279. return i;
  1280. }
  1281. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1282. if (!phydev || !phydev->drv) {
  1283. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1284. mdiobus_unregister(tp->mdio_bus);
  1285. mdiobus_free(tp->mdio_bus);
  1286. return -ENODEV;
  1287. }
  1288. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1289. case PHY_ID_BCM57780:
  1290. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1291. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1292. break;
  1293. case PHY_ID_BCM50610:
  1294. case PHY_ID_BCM50610M:
  1295. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1296. PHY_BRCM_RX_REFCLK_UNUSED |
  1297. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1298. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1299. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1300. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1301. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1302. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1303. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1304. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1305. /* fallthru */
  1306. case PHY_ID_RTL8211C:
  1307. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1308. break;
  1309. case PHY_ID_RTL8201E:
  1310. case PHY_ID_BCMAC131:
  1311. phydev->interface = PHY_INTERFACE_MODE_MII;
  1312. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1313. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1314. break;
  1315. }
  1316. tg3_flag_set(tp, MDIOBUS_INITED);
  1317. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1318. tg3_mdio_config_5785(tp);
  1319. return 0;
  1320. }
  1321. static void tg3_mdio_fini(struct tg3 *tp)
  1322. {
  1323. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1324. tg3_flag_clear(tp, MDIOBUS_INITED);
  1325. mdiobus_unregister(tp->mdio_bus);
  1326. mdiobus_free(tp->mdio_bus);
  1327. }
  1328. }
  1329. /* tp->lock is held. */
  1330. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1331. {
  1332. u32 val;
  1333. val = tr32(GRC_RX_CPU_EVENT);
  1334. val |= GRC_RX_CPU_DRIVER_EVENT;
  1335. tw32_f(GRC_RX_CPU_EVENT, val);
  1336. tp->last_event_jiffies = jiffies;
  1337. }
  1338. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1339. /* tp->lock is held. */
  1340. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1341. {
  1342. int i;
  1343. unsigned int delay_cnt;
  1344. long time_remain;
  1345. /* If enough time has passed, no wait is necessary. */
  1346. time_remain = (long)(tp->last_event_jiffies + 1 +
  1347. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1348. (long)jiffies;
  1349. if (time_remain < 0)
  1350. return;
  1351. /* Check if we can shorten the wait time. */
  1352. delay_cnt = jiffies_to_usecs(time_remain);
  1353. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1354. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1355. delay_cnt = (delay_cnt >> 3) + 1;
  1356. for (i = 0; i < delay_cnt; i++) {
  1357. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1358. break;
  1359. udelay(8);
  1360. }
  1361. }
  1362. /* tp->lock is held. */
  1363. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1364. {
  1365. u32 reg, val;
  1366. val = 0;
  1367. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1368. val = reg << 16;
  1369. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1370. val |= (reg & 0xffff);
  1371. *data++ = val;
  1372. val = 0;
  1373. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1374. val = reg << 16;
  1375. if (!tg3_readphy(tp, MII_LPA, &reg))
  1376. val |= (reg & 0xffff);
  1377. *data++ = val;
  1378. val = 0;
  1379. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1380. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1381. val = reg << 16;
  1382. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1383. val |= (reg & 0xffff);
  1384. }
  1385. *data++ = val;
  1386. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1387. val = reg << 16;
  1388. else
  1389. val = 0;
  1390. *data++ = val;
  1391. }
  1392. /* tp->lock is held. */
  1393. static void tg3_ump_link_report(struct tg3 *tp)
  1394. {
  1395. u32 data[4];
  1396. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1397. return;
  1398. tg3_phy_gather_ump_data(tp, data);
  1399. tg3_wait_for_event_ack(tp);
  1400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1406. tg3_generate_fw_event(tp);
  1407. }
  1408. /* tp->lock is held. */
  1409. static void tg3_stop_fw(struct tg3 *tp)
  1410. {
  1411. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1412. /* Wait for RX cpu to ACK the previous event. */
  1413. tg3_wait_for_event_ack(tp);
  1414. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1415. tg3_generate_fw_event(tp);
  1416. /* Wait for RX cpu to ACK this event. */
  1417. tg3_wait_for_event_ack(tp);
  1418. }
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1422. {
  1423. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1424. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1425. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1426. switch (kind) {
  1427. case RESET_KIND_INIT:
  1428. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1429. DRV_STATE_START);
  1430. break;
  1431. case RESET_KIND_SHUTDOWN:
  1432. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1433. DRV_STATE_UNLOAD);
  1434. break;
  1435. case RESET_KIND_SUSPEND:
  1436. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1437. DRV_STATE_SUSPEND);
  1438. break;
  1439. default:
  1440. break;
  1441. }
  1442. }
  1443. if (kind == RESET_KIND_INIT ||
  1444. kind == RESET_KIND_SUSPEND)
  1445. tg3_ape_driver_state_change(tp, kind);
  1446. }
  1447. /* tp->lock is held. */
  1448. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1449. {
  1450. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1451. switch (kind) {
  1452. case RESET_KIND_INIT:
  1453. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1454. DRV_STATE_START_DONE);
  1455. break;
  1456. case RESET_KIND_SHUTDOWN:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_UNLOAD_DONE);
  1459. break;
  1460. default:
  1461. break;
  1462. }
  1463. }
  1464. if (kind == RESET_KIND_SHUTDOWN)
  1465. tg3_ape_driver_state_change(tp, kind);
  1466. }
  1467. /* tp->lock is held. */
  1468. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1469. {
  1470. if (tg3_flag(tp, ENABLE_ASF)) {
  1471. switch (kind) {
  1472. case RESET_KIND_INIT:
  1473. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1474. DRV_STATE_START);
  1475. break;
  1476. case RESET_KIND_SHUTDOWN:
  1477. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1478. DRV_STATE_UNLOAD);
  1479. break;
  1480. case RESET_KIND_SUSPEND:
  1481. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1482. DRV_STATE_SUSPEND);
  1483. break;
  1484. default:
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. static int tg3_poll_fw(struct tg3 *tp)
  1490. {
  1491. int i;
  1492. u32 val;
  1493. if (tg3_flag(tp, IS_SSB_CORE)) {
  1494. /* We don't use firmware. */
  1495. return 0;
  1496. }
  1497. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1498. /* Wait up to 20ms for init done. */
  1499. for (i = 0; i < 200; i++) {
  1500. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1501. return 0;
  1502. udelay(100);
  1503. }
  1504. return -ENODEV;
  1505. }
  1506. /* Wait for firmware initialization to complete. */
  1507. for (i = 0; i < 100000; i++) {
  1508. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1509. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1510. break;
  1511. udelay(10);
  1512. }
  1513. /* Chip might not be fitted with firmware. Some Sun onboard
  1514. * parts are configured like that. So don't signal the timeout
  1515. * of the above loop as an error, but do report the lack of
  1516. * running firmware once.
  1517. */
  1518. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1519. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1520. netdev_info(tp->dev, "No firmware running\n");
  1521. }
  1522. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1523. /* The 57765 A0 needs a little more
  1524. * time to do some important work.
  1525. */
  1526. mdelay(10);
  1527. }
  1528. return 0;
  1529. }
  1530. static void tg3_link_report(struct tg3 *tp)
  1531. {
  1532. if (!netif_carrier_ok(tp->dev)) {
  1533. netif_info(tp, link, tp->dev, "Link is down\n");
  1534. tg3_ump_link_report(tp);
  1535. } else if (netif_msg_link(tp)) {
  1536. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1537. (tp->link_config.active_speed == SPEED_1000 ?
  1538. 1000 :
  1539. (tp->link_config.active_speed == SPEED_100 ?
  1540. 100 : 10)),
  1541. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1542. "full" : "half"));
  1543. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1544. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1545. "on" : "off",
  1546. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1547. "on" : "off");
  1548. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1549. netdev_info(tp->dev, "EEE is %s\n",
  1550. tp->setlpicnt ? "enabled" : "disabled");
  1551. tg3_ump_link_report(tp);
  1552. }
  1553. }
  1554. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1555. {
  1556. u16 miireg;
  1557. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1558. miireg = ADVERTISE_1000XPAUSE;
  1559. else if (flow_ctrl & FLOW_CTRL_TX)
  1560. miireg = ADVERTISE_1000XPSE_ASYM;
  1561. else if (flow_ctrl & FLOW_CTRL_RX)
  1562. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1563. else
  1564. miireg = 0;
  1565. return miireg;
  1566. }
  1567. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1568. {
  1569. u8 cap = 0;
  1570. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1571. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1572. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1573. if (lcladv & ADVERTISE_1000XPAUSE)
  1574. cap = FLOW_CTRL_RX;
  1575. if (rmtadv & ADVERTISE_1000XPAUSE)
  1576. cap = FLOW_CTRL_TX;
  1577. }
  1578. return cap;
  1579. }
  1580. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1581. {
  1582. u8 autoneg;
  1583. u8 flowctrl = 0;
  1584. u32 old_rx_mode = tp->rx_mode;
  1585. u32 old_tx_mode = tp->tx_mode;
  1586. if (tg3_flag(tp, USE_PHYLIB))
  1587. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1588. else
  1589. autoneg = tp->link_config.autoneg;
  1590. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1591. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1592. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1593. else
  1594. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1595. } else
  1596. flowctrl = tp->link_config.flowctrl;
  1597. tp->link_config.active_flowctrl = flowctrl;
  1598. if (flowctrl & FLOW_CTRL_RX)
  1599. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1600. else
  1601. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1602. if (old_rx_mode != tp->rx_mode)
  1603. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1604. if (flowctrl & FLOW_CTRL_TX)
  1605. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1606. else
  1607. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1608. if (old_tx_mode != tp->tx_mode)
  1609. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1610. }
  1611. static void tg3_adjust_link(struct net_device *dev)
  1612. {
  1613. u8 oldflowctrl, linkmesg = 0;
  1614. u32 mac_mode, lcl_adv, rmt_adv;
  1615. struct tg3 *tp = netdev_priv(dev);
  1616. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1617. spin_lock_bh(&tp->lock);
  1618. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1619. MAC_MODE_HALF_DUPLEX);
  1620. oldflowctrl = tp->link_config.active_flowctrl;
  1621. if (phydev->link) {
  1622. lcl_adv = 0;
  1623. rmt_adv = 0;
  1624. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1625. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1626. else if (phydev->speed == SPEED_1000 ||
  1627. tg3_asic_rev(tp) != ASIC_REV_5785)
  1628. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1629. else
  1630. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1631. if (phydev->duplex == DUPLEX_HALF)
  1632. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1633. else {
  1634. lcl_adv = mii_advertise_flowctrl(
  1635. tp->link_config.flowctrl);
  1636. if (phydev->pause)
  1637. rmt_adv = LPA_PAUSE_CAP;
  1638. if (phydev->asym_pause)
  1639. rmt_adv |= LPA_PAUSE_ASYM;
  1640. }
  1641. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1642. } else
  1643. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1644. if (mac_mode != tp->mac_mode) {
  1645. tp->mac_mode = mac_mode;
  1646. tw32_f(MAC_MODE, tp->mac_mode);
  1647. udelay(40);
  1648. }
  1649. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1650. if (phydev->speed == SPEED_10)
  1651. tw32(MAC_MI_STAT,
  1652. MAC_MI_STAT_10MBPS_MODE |
  1653. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1654. else
  1655. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1656. }
  1657. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1658. tw32(MAC_TX_LENGTHS,
  1659. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1660. (6 << TX_LENGTHS_IPG_SHIFT) |
  1661. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1662. else
  1663. tw32(MAC_TX_LENGTHS,
  1664. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1665. (6 << TX_LENGTHS_IPG_SHIFT) |
  1666. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1667. if (phydev->link != tp->old_link ||
  1668. phydev->speed != tp->link_config.active_speed ||
  1669. phydev->duplex != tp->link_config.active_duplex ||
  1670. oldflowctrl != tp->link_config.active_flowctrl)
  1671. linkmesg = 1;
  1672. tp->old_link = phydev->link;
  1673. tp->link_config.active_speed = phydev->speed;
  1674. tp->link_config.active_duplex = phydev->duplex;
  1675. spin_unlock_bh(&tp->lock);
  1676. if (linkmesg)
  1677. tg3_link_report(tp);
  1678. }
  1679. static int tg3_phy_init(struct tg3 *tp)
  1680. {
  1681. struct phy_device *phydev;
  1682. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1683. return 0;
  1684. /* Bring the PHY back to a known state. */
  1685. tg3_bmcr_reset(tp);
  1686. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1687. /* Attach the MAC to the PHY. */
  1688. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1689. tg3_adjust_link, phydev->interface);
  1690. if (IS_ERR(phydev)) {
  1691. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1692. return PTR_ERR(phydev);
  1693. }
  1694. /* Mask with MAC supported features. */
  1695. switch (phydev->interface) {
  1696. case PHY_INTERFACE_MODE_GMII:
  1697. case PHY_INTERFACE_MODE_RGMII:
  1698. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1699. phydev->supported &= (PHY_GBIT_FEATURES |
  1700. SUPPORTED_Pause |
  1701. SUPPORTED_Asym_Pause);
  1702. break;
  1703. }
  1704. /* fallthru */
  1705. case PHY_INTERFACE_MODE_MII:
  1706. phydev->supported &= (PHY_BASIC_FEATURES |
  1707. SUPPORTED_Pause |
  1708. SUPPORTED_Asym_Pause);
  1709. break;
  1710. default:
  1711. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1712. return -EINVAL;
  1713. }
  1714. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1715. phydev->advertising = phydev->supported;
  1716. return 0;
  1717. }
  1718. static void tg3_phy_start(struct tg3 *tp)
  1719. {
  1720. struct phy_device *phydev;
  1721. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1722. return;
  1723. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1724. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1725. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1726. phydev->speed = tp->link_config.speed;
  1727. phydev->duplex = tp->link_config.duplex;
  1728. phydev->autoneg = tp->link_config.autoneg;
  1729. phydev->advertising = tp->link_config.advertising;
  1730. }
  1731. phy_start(phydev);
  1732. phy_start_aneg(phydev);
  1733. }
  1734. static void tg3_phy_stop(struct tg3 *tp)
  1735. {
  1736. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1737. return;
  1738. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1739. }
  1740. static void tg3_phy_fini(struct tg3 *tp)
  1741. {
  1742. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1743. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1744. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1745. }
  1746. }
  1747. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1748. {
  1749. int err;
  1750. u32 val;
  1751. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1752. return 0;
  1753. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1754. /* Cannot do read-modify-write on 5401 */
  1755. err = tg3_phy_auxctl_write(tp,
  1756. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1757. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1758. 0x4c20);
  1759. goto done;
  1760. }
  1761. err = tg3_phy_auxctl_read(tp,
  1762. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1763. if (err)
  1764. return err;
  1765. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1766. err = tg3_phy_auxctl_write(tp,
  1767. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1768. done:
  1769. return err;
  1770. }
  1771. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1772. {
  1773. u32 phytest;
  1774. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1775. u32 phy;
  1776. tg3_writephy(tp, MII_TG3_FET_TEST,
  1777. phytest | MII_TG3_FET_SHADOW_EN);
  1778. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1779. if (enable)
  1780. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1781. else
  1782. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1783. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1784. }
  1785. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1786. }
  1787. }
  1788. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1789. {
  1790. u32 reg;
  1791. if (!tg3_flag(tp, 5705_PLUS) ||
  1792. (tg3_flag(tp, 5717_PLUS) &&
  1793. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1794. return;
  1795. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1796. tg3_phy_fet_toggle_apd(tp, enable);
  1797. return;
  1798. }
  1799. reg = MII_TG3_MISC_SHDW_WREN |
  1800. MII_TG3_MISC_SHDW_SCR5_SEL |
  1801. MII_TG3_MISC_SHDW_SCR5_LPED |
  1802. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1803. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1804. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1805. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1806. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1807. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1808. reg = MII_TG3_MISC_SHDW_WREN |
  1809. MII_TG3_MISC_SHDW_APD_SEL |
  1810. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1811. if (enable)
  1812. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1813. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1814. }
  1815. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1816. {
  1817. u32 phy;
  1818. if (!tg3_flag(tp, 5705_PLUS) ||
  1819. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1820. return;
  1821. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1822. u32 ephy;
  1823. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1824. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1825. tg3_writephy(tp, MII_TG3_FET_TEST,
  1826. ephy | MII_TG3_FET_SHADOW_EN);
  1827. if (!tg3_readphy(tp, reg, &phy)) {
  1828. if (enable)
  1829. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1830. else
  1831. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1832. tg3_writephy(tp, reg, phy);
  1833. }
  1834. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1835. }
  1836. } else {
  1837. int ret;
  1838. ret = tg3_phy_auxctl_read(tp,
  1839. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1840. if (!ret) {
  1841. if (enable)
  1842. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1843. else
  1844. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1845. tg3_phy_auxctl_write(tp,
  1846. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1847. }
  1848. }
  1849. }
  1850. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1851. {
  1852. int ret;
  1853. u32 val;
  1854. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1855. return;
  1856. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1857. if (!ret)
  1858. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1859. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1860. }
  1861. static void tg3_phy_apply_otp(struct tg3 *tp)
  1862. {
  1863. u32 otp, phy;
  1864. if (!tp->phy_otp)
  1865. return;
  1866. otp = tp->phy_otp;
  1867. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1868. return;
  1869. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1870. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1871. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1872. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1873. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1874. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1875. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1876. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1877. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1878. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1879. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1880. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1881. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1882. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1883. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1884. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1885. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1886. }
  1887. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1888. {
  1889. u32 val;
  1890. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1891. return;
  1892. tp->setlpicnt = 0;
  1893. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1894. current_link_up == 1 &&
  1895. tp->link_config.active_duplex == DUPLEX_FULL &&
  1896. (tp->link_config.active_speed == SPEED_100 ||
  1897. tp->link_config.active_speed == SPEED_1000)) {
  1898. u32 eeectl;
  1899. if (tp->link_config.active_speed == SPEED_1000)
  1900. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1901. else
  1902. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1903. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1904. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1905. TG3_CL45_D7_EEERES_STAT, &val);
  1906. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1907. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1908. tp->setlpicnt = 2;
  1909. }
  1910. if (!tp->setlpicnt) {
  1911. if (current_link_up == 1 &&
  1912. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1913. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1914. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1915. }
  1916. val = tr32(TG3_CPMU_EEE_MODE);
  1917. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1918. }
  1919. }
  1920. static void tg3_phy_eee_enable(struct tg3 *tp)
  1921. {
  1922. u32 val;
  1923. if (tp->link_config.active_speed == SPEED_1000 &&
  1924. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1925. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1926. tg3_flag(tp, 57765_CLASS)) &&
  1927. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1928. val = MII_TG3_DSP_TAP26_ALNOKO |
  1929. MII_TG3_DSP_TAP26_RMRXSTO;
  1930. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1931. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1932. }
  1933. val = tr32(TG3_CPMU_EEE_MODE);
  1934. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1935. }
  1936. static int tg3_wait_macro_done(struct tg3 *tp)
  1937. {
  1938. int limit = 100;
  1939. while (limit--) {
  1940. u32 tmp32;
  1941. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1942. if ((tmp32 & 0x1000) == 0)
  1943. break;
  1944. }
  1945. }
  1946. if (limit < 0)
  1947. return -EBUSY;
  1948. return 0;
  1949. }
  1950. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1951. {
  1952. static const u32 test_pat[4][6] = {
  1953. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1954. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1955. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1956. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1957. };
  1958. int chan;
  1959. for (chan = 0; chan < 4; chan++) {
  1960. int i;
  1961. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1962. (chan * 0x2000) | 0x0200);
  1963. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1964. for (i = 0; i < 6; i++)
  1965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1966. test_pat[chan][i]);
  1967. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1968. if (tg3_wait_macro_done(tp)) {
  1969. *resetp = 1;
  1970. return -EBUSY;
  1971. }
  1972. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1973. (chan * 0x2000) | 0x0200);
  1974. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1975. if (tg3_wait_macro_done(tp)) {
  1976. *resetp = 1;
  1977. return -EBUSY;
  1978. }
  1979. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1980. if (tg3_wait_macro_done(tp)) {
  1981. *resetp = 1;
  1982. return -EBUSY;
  1983. }
  1984. for (i = 0; i < 6; i += 2) {
  1985. u32 low, high;
  1986. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1987. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1988. tg3_wait_macro_done(tp)) {
  1989. *resetp = 1;
  1990. return -EBUSY;
  1991. }
  1992. low &= 0x7fff;
  1993. high &= 0x000f;
  1994. if (low != test_pat[chan][i] ||
  1995. high != test_pat[chan][i+1]) {
  1996. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1997. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1998. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1999. return -EBUSY;
  2000. }
  2001. }
  2002. }
  2003. return 0;
  2004. }
  2005. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2006. {
  2007. int chan;
  2008. for (chan = 0; chan < 4; chan++) {
  2009. int i;
  2010. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2011. (chan * 0x2000) | 0x0200);
  2012. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2013. for (i = 0; i < 6; i++)
  2014. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2015. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2016. if (tg3_wait_macro_done(tp))
  2017. return -EBUSY;
  2018. }
  2019. return 0;
  2020. }
  2021. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2022. {
  2023. u32 reg32, phy9_orig;
  2024. int retries, do_phy_reset, err;
  2025. retries = 10;
  2026. do_phy_reset = 1;
  2027. do {
  2028. if (do_phy_reset) {
  2029. err = tg3_bmcr_reset(tp);
  2030. if (err)
  2031. return err;
  2032. do_phy_reset = 0;
  2033. }
  2034. /* Disable transmitter and interrupt. */
  2035. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2036. continue;
  2037. reg32 |= 0x3000;
  2038. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2039. /* Set full-duplex, 1000 mbps. */
  2040. tg3_writephy(tp, MII_BMCR,
  2041. BMCR_FULLDPLX | BMCR_SPEED1000);
  2042. /* Set to master mode. */
  2043. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2044. continue;
  2045. tg3_writephy(tp, MII_CTRL1000,
  2046. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2047. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2048. if (err)
  2049. return err;
  2050. /* Block the PHY control access. */
  2051. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2052. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2053. if (!err)
  2054. break;
  2055. } while (--retries);
  2056. err = tg3_phy_reset_chanpat(tp);
  2057. if (err)
  2058. return err;
  2059. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2060. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2061. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2062. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2063. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2064. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2065. reg32 &= ~0x3000;
  2066. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2067. } else if (!err)
  2068. err = -EBUSY;
  2069. return err;
  2070. }
  2071. static void tg3_carrier_on(struct tg3 *tp)
  2072. {
  2073. netif_carrier_on(tp->dev);
  2074. tp->link_up = true;
  2075. }
  2076. static void tg3_carrier_off(struct tg3 *tp)
  2077. {
  2078. netif_carrier_off(tp->dev);
  2079. tp->link_up = false;
  2080. }
  2081. /* This will reset the tigon3 PHY if there is no valid
  2082. * link unless the FORCE argument is non-zero.
  2083. */
  2084. static int tg3_phy_reset(struct tg3 *tp)
  2085. {
  2086. u32 val, cpmuctrl;
  2087. int err;
  2088. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2089. val = tr32(GRC_MISC_CFG);
  2090. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2091. udelay(40);
  2092. }
  2093. err = tg3_readphy(tp, MII_BMSR, &val);
  2094. err |= tg3_readphy(tp, MII_BMSR, &val);
  2095. if (err != 0)
  2096. return -EBUSY;
  2097. if (netif_running(tp->dev) && tp->link_up) {
  2098. tg3_carrier_off(tp);
  2099. tg3_link_report(tp);
  2100. }
  2101. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2102. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2103. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2104. err = tg3_phy_reset_5703_4_5(tp);
  2105. if (err)
  2106. return err;
  2107. goto out;
  2108. }
  2109. cpmuctrl = 0;
  2110. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2111. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2112. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2113. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2114. tw32(TG3_CPMU_CTRL,
  2115. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2116. }
  2117. err = tg3_bmcr_reset(tp);
  2118. if (err)
  2119. return err;
  2120. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2121. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2122. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2123. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2124. }
  2125. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2126. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2127. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2128. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2129. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2130. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2131. udelay(40);
  2132. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2133. }
  2134. }
  2135. if (tg3_flag(tp, 5717_PLUS) &&
  2136. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2137. return 0;
  2138. tg3_phy_apply_otp(tp);
  2139. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2140. tg3_phy_toggle_apd(tp, true);
  2141. else
  2142. tg3_phy_toggle_apd(tp, false);
  2143. out:
  2144. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2145. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2146. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2147. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2148. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2149. }
  2150. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2151. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2152. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2153. }
  2154. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2155. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2156. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2157. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2158. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2159. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2160. }
  2161. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2162. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2163. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2164. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2165. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2166. tg3_writephy(tp, MII_TG3_TEST1,
  2167. MII_TG3_TEST1_TRIM_EN | 0x4);
  2168. } else
  2169. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2170. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2171. }
  2172. }
  2173. /* Set Extended packet length bit (bit 14) on all chips that */
  2174. /* support jumbo frames */
  2175. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2176. /* Cannot do read-modify-write on 5401 */
  2177. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2178. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2179. /* Set bit 14 with read-modify-write to preserve other bits */
  2180. err = tg3_phy_auxctl_read(tp,
  2181. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2182. if (!err)
  2183. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2184. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2185. }
  2186. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2187. * jumbo frames transmission.
  2188. */
  2189. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2190. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2191. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2192. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2193. }
  2194. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2195. /* adjust output voltage */
  2196. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2197. }
  2198. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2199. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2200. tg3_phy_toggle_automdix(tp, 1);
  2201. tg3_phy_set_wirespeed(tp);
  2202. return 0;
  2203. }
  2204. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2205. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2206. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2207. TG3_GPIO_MSG_NEED_VAUX)
  2208. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2209. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2210. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2211. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2212. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2213. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2214. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2215. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2216. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2217. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2218. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2219. {
  2220. u32 status, shift;
  2221. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2222. tg3_asic_rev(tp) == ASIC_REV_5719)
  2223. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2224. else
  2225. status = tr32(TG3_CPMU_DRV_STATUS);
  2226. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2227. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2228. status |= (newstat << shift);
  2229. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2230. tg3_asic_rev(tp) == ASIC_REV_5719)
  2231. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2232. else
  2233. tw32(TG3_CPMU_DRV_STATUS, status);
  2234. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2235. }
  2236. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2237. {
  2238. if (!tg3_flag(tp, IS_NIC))
  2239. return 0;
  2240. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2241. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2242. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2243. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2244. return -EIO;
  2245. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2247. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2248. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2249. } else {
  2250. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2251. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2252. }
  2253. return 0;
  2254. }
  2255. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2256. {
  2257. u32 grc_local_ctrl;
  2258. if (!tg3_flag(tp, IS_NIC) ||
  2259. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2260. tg3_asic_rev(tp) == ASIC_REV_5701)
  2261. return;
  2262. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2263. tw32_wait_f(GRC_LOCAL_CTRL,
  2264. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2265. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2266. tw32_wait_f(GRC_LOCAL_CTRL,
  2267. grc_local_ctrl,
  2268. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2269. tw32_wait_f(GRC_LOCAL_CTRL,
  2270. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2271. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2272. }
  2273. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2274. {
  2275. if (!tg3_flag(tp, IS_NIC))
  2276. return;
  2277. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2278. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2279. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2280. (GRC_LCLCTRL_GPIO_OE0 |
  2281. GRC_LCLCTRL_GPIO_OE1 |
  2282. GRC_LCLCTRL_GPIO_OE2 |
  2283. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2284. GRC_LCLCTRL_GPIO_OUTPUT1),
  2285. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2286. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2287. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2288. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2289. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2290. GRC_LCLCTRL_GPIO_OE1 |
  2291. GRC_LCLCTRL_GPIO_OE2 |
  2292. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2293. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2294. tp->grc_local_ctrl;
  2295. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2298. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2299. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2301. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2302. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2303. } else {
  2304. u32 no_gpio2;
  2305. u32 grc_local_ctrl = 0;
  2306. /* Workaround to prevent overdrawing Amps. */
  2307. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2308. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2309. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2310. grc_local_ctrl,
  2311. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2312. }
  2313. /* On 5753 and variants, GPIO2 cannot be used. */
  2314. no_gpio2 = tp->nic_sram_data_cfg &
  2315. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2316. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2317. GRC_LCLCTRL_GPIO_OE1 |
  2318. GRC_LCLCTRL_GPIO_OE2 |
  2319. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2320. GRC_LCLCTRL_GPIO_OUTPUT2;
  2321. if (no_gpio2) {
  2322. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2323. GRC_LCLCTRL_GPIO_OUTPUT2);
  2324. }
  2325. tw32_wait_f(GRC_LOCAL_CTRL,
  2326. tp->grc_local_ctrl | grc_local_ctrl,
  2327. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2328. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2329. tw32_wait_f(GRC_LOCAL_CTRL,
  2330. tp->grc_local_ctrl | grc_local_ctrl,
  2331. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2332. if (!no_gpio2) {
  2333. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2334. tw32_wait_f(GRC_LOCAL_CTRL,
  2335. tp->grc_local_ctrl | grc_local_ctrl,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. }
  2338. }
  2339. }
  2340. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2341. {
  2342. u32 msg = 0;
  2343. /* Serialize power state transitions */
  2344. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2345. return;
  2346. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2347. msg = TG3_GPIO_MSG_NEED_VAUX;
  2348. msg = tg3_set_function_status(tp, msg);
  2349. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2350. goto done;
  2351. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2352. tg3_pwrsrc_switch_to_vaux(tp);
  2353. else
  2354. tg3_pwrsrc_die_with_vmain(tp);
  2355. done:
  2356. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2357. }
  2358. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2359. {
  2360. bool need_vaux = false;
  2361. /* The GPIOs do something completely different on 57765. */
  2362. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2363. return;
  2364. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2365. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2366. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2367. tg3_frob_aux_power_5717(tp, include_wol ?
  2368. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2369. return;
  2370. }
  2371. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2372. struct net_device *dev_peer;
  2373. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2374. /* remove_one() may have been run on the peer. */
  2375. if (dev_peer) {
  2376. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2377. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2378. return;
  2379. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2380. tg3_flag(tp_peer, ENABLE_ASF))
  2381. need_vaux = true;
  2382. }
  2383. }
  2384. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2385. tg3_flag(tp, ENABLE_ASF))
  2386. need_vaux = true;
  2387. if (need_vaux)
  2388. tg3_pwrsrc_switch_to_vaux(tp);
  2389. else
  2390. tg3_pwrsrc_die_with_vmain(tp);
  2391. }
  2392. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2393. {
  2394. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2395. return 1;
  2396. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2397. if (speed != SPEED_10)
  2398. return 1;
  2399. } else if (speed == SPEED_10)
  2400. return 1;
  2401. return 0;
  2402. }
  2403. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2404. {
  2405. u32 val;
  2406. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2407. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2408. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2409. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2410. sg_dig_ctrl |=
  2411. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2412. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2413. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2414. }
  2415. return;
  2416. }
  2417. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2418. tg3_bmcr_reset(tp);
  2419. val = tr32(GRC_MISC_CFG);
  2420. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2421. udelay(40);
  2422. return;
  2423. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2424. u32 phytest;
  2425. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2426. u32 phy;
  2427. tg3_writephy(tp, MII_ADVERTISE, 0);
  2428. tg3_writephy(tp, MII_BMCR,
  2429. BMCR_ANENABLE | BMCR_ANRESTART);
  2430. tg3_writephy(tp, MII_TG3_FET_TEST,
  2431. phytest | MII_TG3_FET_SHADOW_EN);
  2432. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2433. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2434. tg3_writephy(tp,
  2435. MII_TG3_FET_SHDW_AUXMODE4,
  2436. phy);
  2437. }
  2438. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2439. }
  2440. return;
  2441. } else if (do_low_power) {
  2442. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2443. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2444. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2445. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2446. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2447. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2448. }
  2449. /* The PHY should not be powered down on some chips because
  2450. * of bugs.
  2451. */
  2452. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2453. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2454. (tg3_asic_rev(tp) == ASIC_REV_5780 &&
  2455. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2456. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  2457. !tp->pci_fn))
  2458. return;
  2459. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2460. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2461. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2462. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2463. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2464. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2465. }
  2466. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2467. }
  2468. /* tp->lock is held. */
  2469. static int tg3_nvram_lock(struct tg3 *tp)
  2470. {
  2471. if (tg3_flag(tp, NVRAM)) {
  2472. int i;
  2473. if (tp->nvram_lock_cnt == 0) {
  2474. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2475. for (i = 0; i < 8000; i++) {
  2476. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2477. break;
  2478. udelay(20);
  2479. }
  2480. if (i == 8000) {
  2481. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2482. return -ENODEV;
  2483. }
  2484. }
  2485. tp->nvram_lock_cnt++;
  2486. }
  2487. return 0;
  2488. }
  2489. /* tp->lock is held. */
  2490. static void tg3_nvram_unlock(struct tg3 *tp)
  2491. {
  2492. if (tg3_flag(tp, NVRAM)) {
  2493. if (tp->nvram_lock_cnt > 0)
  2494. tp->nvram_lock_cnt--;
  2495. if (tp->nvram_lock_cnt == 0)
  2496. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2497. }
  2498. }
  2499. /* tp->lock is held. */
  2500. static void tg3_enable_nvram_access(struct tg3 *tp)
  2501. {
  2502. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2503. u32 nvaccess = tr32(NVRAM_ACCESS);
  2504. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2505. }
  2506. }
  2507. /* tp->lock is held. */
  2508. static void tg3_disable_nvram_access(struct tg3 *tp)
  2509. {
  2510. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2511. u32 nvaccess = tr32(NVRAM_ACCESS);
  2512. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2513. }
  2514. }
  2515. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2516. u32 offset, u32 *val)
  2517. {
  2518. u32 tmp;
  2519. int i;
  2520. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2521. return -EINVAL;
  2522. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2523. EEPROM_ADDR_DEVID_MASK |
  2524. EEPROM_ADDR_READ);
  2525. tw32(GRC_EEPROM_ADDR,
  2526. tmp |
  2527. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2528. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2529. EEPROM_ADDR_ADDR_MASK) |
  2530. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2531. for (i = 0; i < 1000; i++) {
  2532. tmp = tr32(GRC_EEPROM_ADDR);
  2533. if (tmp & EEPROM_ADDR_COMPLETE)
  2534. break;
  2535. msleep(1);
  2536. }
  2537. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2538. return -EBUSY;
  2539. tmp = tr32(GRC_EEPROM_DATA);
  2540. /*
  2541. * The data will always be opposite the native endian
  2542. * format. Perform a blind byteswap to compensate.
  2543. */
  2544. *val = swab32(tmp);
  2545. return 0;
  2546. }
  2547. #define NVRAM_CMD_TIMEOUT 10000
  2548. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2549. {
  2550. int i;
  2551. tw32(NVRAM_CMD, nvram_cmd);
  2552. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2553. udelay(10);
  2554. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2555. udelay(10);
  2556. break;
  2557. }
  2558. }
  2559. if (i == NVRAM_CMD_TIMEOUT)
  2560. return -EBUSY;
  2561. return 0;
  2562. }
  2563. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2564. {
  2565. if (tg3_flag(tp, NVRAM) &&
  2566. tg3_flag(tp, NVRAM_BUFFERED) &&
  2567. tg3_flag(tp, FLASH) &&
  2568. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2569. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2570. addr = ((addr / tp->nvram_pagesize) <<
  2571. ATMEL_AT45DB0X1B_PAGE_POS) +
  2572. (addr % tp->nvram_pagesize);
  2573. return addr;
  2574. }
  2575. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2576. {
  2577. if (tg3_flag(tp, NVRAM) &&
  2578. tg3_flag(tp, NVRAM_BUFFERED) &&
  2579. tg3_flag(tp, FLASH) &&
  2580. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2581. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2582. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2583. tp->nvram_pagesize) +
  2584. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2585. return addr;
  2586. }
  2587. /* NOTE: Data read in from NVRAM is byteswapped according to
  2588. * the byteswapping settings for all other register accesses.
  2589. * tg3 devices are BE devices, so on a BE machine, the data
  2590. * returned will be exactly as it is seen in NVRAM. On a LE
  2591. * machine, the 32-bit value will be byteswapped.
  2592. */
  2593. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2594. {
  2595. int ret;
  2596. if (!tg3_flag(tp, NVRAM))
  2597. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2598. offset = tg3_nvram_phys_addr(tp, offset);
  2599. if (offset > NVRAM_ADDR_MSK)
  2600. return -EINVAL;
  2601. ret = tg3_nvram_lock(tp);
  2602. if (ret)
  2603. return ret;
  2604. tg3_enable_nvram_access(tp);
  2605. tw32(NVRAM_ADDR, offset);
  2606. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2607. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2608. if (ret == 0)
  2609. *val = tr32(NVRAM_RDDATA);
  2610. tg3_disable_nvram_access(tp);
  2611. tg3_nvram_unlock(tp);
  2612. return ret;
  2613. }
  2614. /* Ensures NVRAM data is in bytestream format. */
  2615. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2616. {
  2617. u32 v;
  2618. int res = tg3_nvram_read(tp, offset, &v);
  2619. if (!res)
  2620. *val = cpu_to_be32(v);
  2621. return res;
  2622. }
  2623. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2624. u32 offset, u32 len, u8 *buf)
  2625. {
  2626. int i, j, rc = 0;
  2627. u32 val;
  2628. for (i = 0; i < len; i += 4) {
  2629. u32 addr;
  2630. __be32 data;
  2631. addr = offset + i;
  2632. memcpy(&data, buf + i, 4);
  2633. /*
  2634. * The SEEPROM interface expects the data to always be opposite
  2635. * the native endian format. We accomplish this by reversing
  2636. * all the operations that would have been performed on the
  2637. * data from a call to tg3_nvram_read_be32().
  2638. */
  2639. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2640. val = tr32(GRC_EEPROM_ADDR);
  2641. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2642. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2643. EEPROM_ADDR_READ);
  2644. tw32(GRC_EEPROM_ADDR, val |
  2645. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2646. (addr & EEPROM_ADDR_ADDR_MASK) |
  2647. EEPROM_ADDR_START |
  2648. EEPROM_ADDR_WRITE);
  2649. for (j = 0; j < 1000; j++) {
  2650. val = tr32(GRC_EEPROM_ADDR);
  2651. if (val & EEPROM_ADDR_COMPLETE)
  2652. break;
  2653. msleep(1);
  2654. }
  2655. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2656. rc = -EBUSY;
  2657. break;
  2658. }
  2659. }
  2660. return rc;
  2661. }
  2662. /* offset and length are dword aligned */
  2663. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2664. u8 *buf)
  2665. {
  2666. int ret = 0;
  2667. u32 pagesize = tp->nvram_pagesize;
  2668. u32 pagemask = pagesize - 1;
  2669. u32 nvram_cmd;
  2670. u8 *tmp;
  2671. tmp = kmalloc(pagesize, GFP_KERNEL);
  2672. if (tmp == NULL)
  2673. return -ENOMEM;
  2674. while (len) {
  2675. int j;
  2676. u32 phy_addr, page_off, size;
  2677. phy_addr = offset & ~pagemask;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2680. (__be32 *) (tmp + j));
  2681. if (ret)
  2682. break;
  2683. }
  2684. if (ret)
  2685. break;
  2686. page_off = offset & pagemask;
  2687. size = pagesize;
  2688. if (len < size)
  2689. size = len;
  2690. len -= size;
  2691. memcpy(tmp + page_off, buf, size);
  2692. offset = offset + (pagesize - page_off);
  2693. tg3_enable_nvram_access(tp);
  2694. /*
  2695. * Before we can erase the flash page, we need
  2696. * to issue a special "write enable" command.
  2697. */
  2698. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2699. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2700. break;
  2701. /* Erase the target page */
  2702. tw32(NVRAM_ADDR, phy_addr);
  2703. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2704. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2705. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2706. break;
  2707. /* Issue another write enable to start the write. */
  2708. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2709. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2710. break;
  2711. for (j = 0; j < pagesize; j += 4) {
  2712. __be32 data;
  2713. data = *((__be32 *) (tmp + j));
  2714. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2715. tw32(NVRAM_ADDR, phy_addr + j);
  2716. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2717. NVRAM_CMD_WR;
  2718. if (j == 0)
  2719. nvram_cmd |= NVRAM_CMD_FIRST;
  2720. else if (j == (pagesize - 4))
  2721. nvram_cmd |= NVRAM_CMD_LAST;
  2722. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2723. if (ret)
  2724. break;
  2725. }
  2726. if (ret)
  2727. break;
  2728. }
  2729. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2731. kfree(tmp);
  2732. return ret;
  2733. }
  2734. /* offset and length are dword aligned */
  2735. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2736. u8 *buf)
  2737. {
  2738. int i, ret = 0;
  2739. for (i = 0; i < len; i += 4, offset += 4) {
  2740. u32 page_off, phy_addr, nvram_cmd;
  2741. __be32 data;
  2742. memcpy(&data, buf + i, 4);
  2743. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2744. page_off = offset % tp->nvram_pagesize;
  2745. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2746. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2747. if (page_off == 0 || i == 0)
  2748. nvram_cmd |= NVRAM_CMD_FIRST;
  2749. if (page_off == (tp->nvram_pagesize - 4))
  2750. nvram_cmd |= NVRAM_CMD_LAST;
  2751. if (i == (len - 4))
  2752. nvram_cmd |= NVRAM_CMD_LAST;
  2753. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2754. !tg3_flag(tp, FLASH) ||
  2755. !tg3_flag(tp, 57765_PLUS))
  2756. tw32(NVRAM_ADDR, phy_addr);
  2757. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2758. !tg3_flag(tp, 5755_PLUS) &&
  2759. (tp->nvram_jedecnum == JEDEC_ST) &&
  2760. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2761. u32 cmd;
  2762. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2763. ret = tg3_nvram_exec_cmd(tp, cmd);
  2764. if (ret)
  2765. break;
  2766. }
  2767. if (!tg3_flag(tp, FLASH)) {
  2768. /* We always do complete word writes to eeprom. */
  2769. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2770. }
  2771. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2772. if (ret)
  2773. break;
  2774. }
  2775. return ret;
  2776. }
  2777. /* offset and length are dword aligned */
  2778. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2779. {
  2780. int ret;
  2781. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2782. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2783. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2784. udelay(40);
  2785. }
  2786. if (!tg3_flag(tp, NVRAM)) {
  2787. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2788. } else {
  2789. u32 grc_mode;
  2790. ret = tg3_nvram_lock(tp);
  2791. if (ret)
  2792. return ret;
  2793. tg3_enable_nvram_access(tp);
  2794. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2795. tw32(NVRAM_WRITE1, 0x406);
  2796. grc_mode = tr32(GRC_MODE);
  2797. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2798. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2799. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2800. buf);
  2801. } else {
  2802. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2803. buf);
  2804. }
  2805. grc_mode = tr32(GRC_MODE);
  2806. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2807. tg3_disable_nvram_access(tp);
  2808. tg3_nvram_unlock(tp);
  2809. }
  2810. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2811. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2812. udelay(40);
  2813. }
  2814. return ret;
  2815. }
  2816. #define RX_CPU_SCRATCH_BASE 0x30000
  2817. #define RX_CPU_SCRATCH_SIZE 0x04000
  2818. #define TX_CPU_SCRATCH_BASE 0x34000
  2819. #define TX_CPU_SCRATCH_SIZE 0x04000
  2820. /* tp->lock is held. */
  2821. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2822. {
  2823. int i;
  2824. const int iters = 10000;
  2825. for (i = 0; i < iters; i++) {
  2826. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2827. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2828. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2829. break;
  2830. }
  2831. return (i == iters) ? -EBUSY : 0;
  2832. }
  2833. /* tp->lock is held. */
  2834. static int tg3_rxcpu_pause(struct tg3 *tp)
  2835. {
  2836. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2837. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2838. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2839. udelay(10);
  2840. return rc;
  2841. }
  2842. /* tp->lock is held. */
  2843. static int tg3_txcpu_pause(struct tg3 *tp)
  2844. {
  2845. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2846. }
  2847. /* tp->lock is held. */
  2848. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2849. {
  2850. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2851. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2852. }
  2853. /* tp->lock is held. */
  2854. static void tg3_rxcpu_resume(struct tg3 *tp)
  2855. {
  2856. tg3_resume_cpu(tp, RX_CPU_BASE);
  2857. }
  2858. /* tp->lock is held. */
  2859. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2860. {
  2861. int rc;
  2862. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2863. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2864. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2865. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2866. return 0;
  2867. }
  2868. if (cpu_base == RX_CPU_BASE) {
  2869. rc = tg3_rxcpu_pause(tp);
  2870. } else {
  2871. /*
  2872. * There is only an Rx CPU for the 5750 derivative in the
  2873. * BCM4785.
  2874. */
  2875. if (tg3_flag(tp, IS_SSB_CORE))
  2876. return 0;
  2877. rc = tg3_txcpu_pause(tp);
  2878. }
  2879. if (rc) {
  2880. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2881. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2882. return -ENODEV;
  2883. }
  2884. /* Clear firmware's nvram arbitration. */
  2885. if (tg3_flag(tp, NVRAM))
  2886. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2887. return 0;
  2888. }
  2889. /* tp->lock is held. */
  2890. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2891. u32 cpu_scratch_base, int cpu_scratch_size,
  2892. const struct tg3_firmware_hdr *fw_hdr)
  2893. {
  2894. int err, lock_err, i;
  2895. void (*write_op)(struct tg3 *, u32, u32);
  2896. u32 *fw_data = (u32 *)(fw_hdr + 1);
  2897. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2898. netdev_err(tp->dev,
  2899. "%s: Trying to load TX cpu firmware which is 5705\n",
  2900. __func__);
  2901. return -EINVAL;
  2902. }
  2903. if (tg3_flag(tp, 5705_PLUS))
  2904. write_op = tg3_write_mem;
  2905. else
  2906. write_op = tg3_write_indirect_reg32;
  2907. /* It is possible that bootcode is still loading at this point.
  2908. * Get the nvram lock first before halting the cpu.
  2909. */
  2910. lock_err = tg3_nvram_lock(tp);
  2911. err = tg3_halt_cpu(tp, cpu_base);
  2912. if (!lock_err)
  2913. tg3_nvram_unlock(tp);
  2914. if (err)
  2915. goto out;
  2916. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2917. write_op(tp, cpu_scratch_base + i, 0);
  2918. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2919. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2920. for (i = 0; i < (tp->fw->size - TG3_FW_HDR_LEN) / sizeof(u32); i++)
  2921. write_op(tp, cpu_scratch_base +
  2922. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  2923. (i * sizeof(u32)),
  2924. be32_to_cpu(fw_data[i]));
  2925. err = 0;
  2926. out:
  2927. return err;
  2928. }
  2929. /* tp->lock is held. */
  2930. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  2931. {
  2932. int i;
  2933. const int iters = 5;
  2934. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2935. tw32_f(cpu_base + CPU_PC, pc);
  2936. for (i = 0; i < iters; i++) {
  2937. if (tr32(cpu_base + CPU_PC) == pc)
  2938. break;
  2939. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2940. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2941. tw32_f(cpu_base + CPU_PC, pc);
  2942. udelay(1000);
  2943. }
  2944. return (i == iters) ? -EBUSY : 0;
  2945. }
  2946. /* tp->lock is held. */
  2947. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2948. {
  2949. const struct tg3_firmware_hdr *fw_hdr;
  2950. int err;
  2951. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  2952. /* Firmware blob starts with version numbers, followed by
  2953. start address and length. We are setting complete length.
  2954. length = end_address_of_bss - start_address_of_text.
  2955. Remainder is the blob to be loaded contiguously
  2956. from start address. */
  2957. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2958. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2959. fw_hdr);
  2960. if (err)
  2961. return err;
  2962. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2963. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2964. fw_hdr);
  2965. if (err)
  2966. return err;
  2967. /* Now startup only the RX cpu. */
  2968. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  2969. be32_to_cpu(fw_hdr->base_addr));
  2970. if (err) {
  2971. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2972. "should be %08x\n", __func__,
  2973. tr32(RX_CPU_BASE + CPU_PC),
  2974. be32_to_cpu(fw_hdr->base_addr));
  2975. return -ENODEV;
  2976. }
  2977. tg3_rxcpu_resume(tp);
  2978. return 0;
  2979. }
  2980. /* tp->lock is held. */
  2981. static int tg3_load_tso_firmware(struct tg3 *tp)
  2982. {
  2983. const struct tg3_firmware_hdr *fw_hdr;
  2984. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2985. int err;
  2986. if (!tg3_flag(tp, FW_TSO))
  2987. return 0;
  2988. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  2989. /* Firmware blob starts with version numbers, followed by
  2990. start address and length. We are setting complete length.
  2991. length = end_address_of_bss - start_address_of_text.
  2992. Remainder is the blob to be loaded contiguously
  2993. from start address. */
  2994. cpu_scratch_size = tp->fw_len;
  2995. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  2996. cpu_base = RX_CPU_BASE;
  2997. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2998. } else {
  2999. cpu_base = TX_CPU_BASE;
  3000. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3001. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3002. }
  3003. err = tg3_load_firmware_cpu(tp, cpu_base,
  3004. cpu_scratch_base, cpu_scratch_size,
  3005. fw_hdr);
  3006. if (err)
  3007. return err;
  3008. /* Now startup the cpu. */
  3009. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3010. be32_to_cpu(fw_hdr->base_addr));
  3011. if (err) {
  3012. netdev_err(tp->dev,
  3013. "%s fails to set CPU PC, is %08x should be %08x\n",
  3014. __func__, tr32(cpu_base + CPU_PC),
  3015. be32_to_cpu(fw_hdr->base_addr));
  3016. return -ENODEV;
  3017. }
  3018. tg3_resume_cpu(tp, cpu_base);
  3019. return 0;
  3020. }
  3021. /* tp->lock is held. */
  3022. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  3023. {
  3024. u32 addr_high, addr_low;
  3025. int i;
  3026. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3027. tp->dev->dev_addr[1]);
  3028. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3029. (tp->dev->dev_addr[3] << 16) |
  3030. (tp->dev->dev_addr[4] << 8) |
  3031. (tp->dev->dev_addr[5] << 0));
  3032. for (i = 0; i < 4; i++) {
  3033. if (i == 1 && skip_mac_1)
  3034. continue;
  3035. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3036. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3037. }
  3038. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3039. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3040. for (i = 0; i < 12; i++) {
  3041. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3042. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3043. }
  3044. }
  3045. addr_high = (tp->dev->dev_addr[0] +
  3046. tp->dev->dev_addr[1] +
  3047. tp->dev->dev_addr[2] +
  3048. tp->dev->dev_addr[3] +
  3049. tp->dev->dev_addr[4] +
  3050. tp->dev->dev_addr[5]) &
  3051. TX_BACKOFF_SEED_MASK;
  3052. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3053. }
  3054. static void tg3_enable_register_access(struct tg3 *tp)
  3055. {
  3056. /*
  3057. * Make sure register accesses (indirect or otherwise) will function
  3058. * correctly.
  3059. */
  3060. pci_write_config_dword(tp->pdev,
  3061. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3062. }
  3063. static int tg3_power_up(struct tg3 *tp)
  3064. {
  3065. int err;
  3066. tg3_enable_register_access(tp);
  3067. err = pci_set_power_state(tp->pdev, PCI_D0);
  3068. if (!err) {
  3069. /* Switch out of Vaux if it is a NIC */
  3070. tg3_pwrsrc_switch_to_vmain(tp);
  3071. } else {
  3072. netdev_err(tp->dev, "Transition to D0 failed\n");
  3073. }
  3074. return err;
  3075. }
  3076. static int tg3_setup_phy(struct tg3 *, int);
  3077. static int tg3_power_down_prepare(struct tg3 *tp)
  3078. {
  3079. u32 misc_host_ctrl;
  3080. bool device_should_wake, do_low_power;
  3081. tg3_enable_register_access(tp);
  3082. /* Restore the CLKREQ setting. */
  3083. if (tg3_flag(tp, CLKREQ_BUG))
  3084. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3085. PCI_EXP_LNKCTL_CLKREQ_EN);
  3086. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3087. tw32(TG3PCI_MISC_HOST_CTRL,
  3088. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3089. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3090. tg3_flag(tp, WOL_ENABLE);
  3091. if (tg3_flag(tp, USE_PHYLIB)) {
  3092. do_low_power = false;
  3093. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3094. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3095. struct phy_device *phydev;
  3096. u32 phyid, advertising;
  3097. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3098. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3099. tp->link_config.speed = phydev->speed;
  3100. tp->link_config.duplex = phydev->duplex;
  3101. tp->link_config.autoneg = phydev->autoneg;
  3102. tp->link_config.advertising = phydev->advertising;
  3103. advertising = ADVERTISED_TP |
  3104. ADVERTISED_Pause |
  3105. ADVERTISED_Autoneg |
  3106. ADVERTISED_10baseT_Half;
  3107. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3108. if (tg3_flag(tp, WOL_SPEED_100MB))
  3109. advertising |=
  3110. ADVERTISED_100baseT_Half |
  3111. ADVERTISED_100baseT_Full |
  3112. ADVERTISED_10baseT_Full;
  3113. else
  3114. advertising |= ADVERTISED_10baseT_Full;
  3115. }
  3116. phydev->advertising = advertising;
  3117. phy_start_aneg(phydev);
  3118. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3119. if (phyid != PHY_ID_BCMAC131) {
  3120. phyid &= PHY_BCM_OUI_MASK;
  3121. if (phyid == PHY_BCM_OUI_1 ||
  3122. phyid == PHY_BCM_OUI_2 ||
  3123. phyid == PHY_BCM_OUI_3)
  3124. do_low_power = true;
  3125. }
  3126. }
  3127. } else {
  3128. do_low_power = true;
  3129. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3130. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3131. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3132. tg3_setup_phy(tp, 0);
  3133. }
  3134. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3135. u32 val;
  3136. val = tr32(GRC_VCPU_EXT_CTRL);
  3137. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3138. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3139. int i;
  3140. u32 val;
  3141. for (i = 0; i < 200; i++) {
  3142. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3143. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3144. break;
  3145. msleep(1);
  3146. }
  3147. }
  3148. if (tg3_flag(tp, WOL_CAP))
  3149. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3150. WOL_DRV_STATE_SHUTDOWN |
  3151. WOL_DRV_WOL |
  3152. WOL_SET_MAGIC_PKT);
  3153. if (device_should_wake) {
  3154. u32 mac_mode;
  3155. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3156. if (do_low_power &&
  3157. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3158. tg3_phy_auxctl_write(tp,
  3159. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3160. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3161. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3162. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3163. udelay(40);
  3164. }
  3165. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3166. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3167. else
  3168. mac_mode = MAC_MODE_PORT_MODE_MII;
  3169. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3170. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3171. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3172. SPEED_100 : SPEED_10;
  3173. if (tg3_5700_link_polarity(tp, speed))
  3174. mac_mode |= MAC_MODE_LINK_POLARITY;
  3175. else
  3176. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3177. }
  3178. } else {
  3179. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3180. }
  3181. if (!tg3_flag(tp, 5750_PLUS))
  3182. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3183. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3184. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3185. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3186. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3187. if (tg3_flag(tp, ENABLE_APE))
  3188. mac_mode |= MAC_MODE_APE_TX_EN |
  3189. MAC_MODE_APE_RX_EN |
  3190. MAC_MODE_TDE_ENABLE;
  3191. tw32_f(MAC_MODE, mac_mode);
  3192. udelay(100);
  3193. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3194. udelay(10);
  3195. }
  3196. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3197. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3198. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3199. u32 base_val;
  3200. base_val = tp->pci_clock_ctrl;
  3201. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3202. CLOCK_CTRL_TXCLK_DISABLE);
  3203. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3204. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3205. } else if (tg3_flag(tp, 5780_CLASS) ||
  3206. tg3_flag(tp, CPMU_PRESENT) ||
  3207. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3208. /* do nothing */
  3209. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3210. u32 newbits1, newbits2;
  3211. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3212. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3213. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3214. CLOCK_CTRL_TXCLK_DISABLE |
  3215. CLOCK_CTRL_ALTCLK);
  3216. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3217. } else if (tg3_flag(tp, 5705_PLUS)) {
  3218. newbits1 = CLOCK_CTRL_625_CORE;
  3219. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3220. } else {
  3221. newbits1 = CLOCK_CTRL_ALTCLK;
  3222. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3223. }
  3224. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3225. 40);
  3226. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3227. 40);
  3228. if (!tg3_flag(tp, 5705_PLUS)) {
  3229. u32 newbits3;
  3230. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3231. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3232. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3233. CLOCK_CTRL_TXCLK_DISABLE |
  3234. CLOCK_CTRL_44MHZ_CORE);
  3235. } else {
  3236. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3237. }
  3238. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3239. tp->pci_clock_ctrl | newbits3, 40);
  3240. }
  3241. }
  3242. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3243. tg3_power_down_phy(tp, do_low_power);
  3244. tg3_frob_aux_power(tp, true);
  3245. /* Workaround for unstable PLL clock */
  3246. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3247. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3248. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3249. u32 val = tr32(0x7d00);
  3250. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3251. tw32(0x7d00, val);
  3252. if (!tg3_flag(tp, ENABLE_ASF)) {
  3253. int err;
  3254. err = tg3_nvram_lock(tp);
  3255. tg3_halt_cpu(tp, RX_CPU_BASE);
  3256. if (!err)
  3257. tg3_nvram_unlock(tp);
  3258. }
  3259. }
  3260. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3261. return 0;
  3262. }
  3263. static void tg3_power_down(struct tg3 *tp)
  3264. {
  3265. tg3_power_down_prepare(tp);
  3266. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3267. pci_set_power_state(tp->pdev, PCI_D3hot);
  3268. }
  3269. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3270. {
  3271. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3272. case MII_TG3_AUX_STAT_10HALF:
  3273. *speed = SPEED_10;
  3274. *duplex = DUPLEX_HALF;
  3275. break;
  3276. case MII_TG3_AUX_STAT_10FULL:
  3277. *speed = SPEED_10;
  3278. *duplex = DUPLEX_FULL;
  3279. break;
  3280. case MII_TG3_AUX_STAT_100HALF:
  3281. *speed = SPEED_100;
  3282. *duplex = DUPLEX_HALF;
  3283. break;
  3284. case MII_TG3_AUX_STAT_100FULL:
  3285. *speed = SPEED_100;
  3286. *duplex = DUPLEX_FULL;
  3287. break;
  3288. case MII_TG3_AUX_STAT_1000HALF:
  3289. *speed = SPEED_1000;
  3290. *duplex = DUPLEX_HALF;
  3291. break;
  3292. case MII_TG3_AUX_STAT_1000FULL:
  3293. *speed = SPEED_1000;
  3294. *duplex = DUPLEX_FULL;
  3295. break;
  3296. default:
  3297. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3298. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3299. SPEED_10;
  3300. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3301. DUPLEX_HALF;
  3302. break;
  3303. }
  3304. *speed = SPEED_UNKNOWN;
  3305. *duplex = DUPLEX_UNKNOWN;
  3306. break;
  3307. }
  3308. }
  3309. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3310. {
  3311. int err = 0;
  3312. u32 val, new_adv;
  3313. new_adv = ADVERTISE_CSMA;
  3314. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3315. new_adv |= mii_advertise_flowctrl(flowctrl);
  3316. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3317. if (err)
  3318. goto done;
  3319. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3320. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3321. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3322. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3323. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3324. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3325. if (err)
  3326. goto done;
  3327. }
  3328. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3329. goto done;
  3330. tw32(TG3_CPMU_EEE_MODE,
  3331. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3332. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3333. if (!err) {
  3334. u32 err2;
  3335. val = 0;
  3336. /* Advertise 100-BaseTX EEE ability */
  3337. if (advertise & ADVERTISED_100baseT_Full)
  3338. val |= MDIO_AN_EEE_ADV_100TX;
  3339. /* Advertise 1000-BaseT EEE ability */
  3340. if (advertise & ADVERTISED_1000baseT_Full)
  3341. val |= MDIO_AN_EEE_ADV_1000T;
  3342. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3343. if (err)
  3344. val = 0;
  3345. switch (tg3_asic_rev(tp)) {
  3346. case ASIC_REV_5717:
  3347. case ASIC_REV_57765:
  3348. case ASIC_REV_57766:
  3349. case ASIC_REV_5719:
  3350. /* If we advertised any eee advertisements above... */
  3351. if (val)
  3352. val = MII_TG3_DSP_TAP26_ALNOKO |
  3353. MII_TG3_DSP_TAP26_RMRXSTO |
  3354. MII_TG3_DSP_TAP26_OPCSINPT;
  3355. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3356. /* Fall through */
  3357. case ASIC_REV_5720:
  3358. case ASIC_REV_5762:
  3359. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3360. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3361. MII_TG3_DSP_CH34TP2_HIBW01);
  3362. }
  3363. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3364. if (!err)
  3365. err = err2;
  3366. }
  3367. done:
  3368. return err;
  3369. }
  3370. static void tg3_phy_copper_begin(struct tg3 *tp)
  3371. {
  3372. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3373. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3374. u32 adv, fc;
  3375. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3376. adv = ADVERTISED_10baseT_Half |
  3377. ADVERTISED_10baseT_Full;
  3378. if (tg3_flag(tp, WOL_SPEED_100MB))
  3379. adv |= ADVERTISED_100baseT_Half |
  3380. ADVERTISED_100baseT_Full;
  3381. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3382. } else {
  3383. adv = tp->link_config.advertising;
  3384. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3385. adv &= ~(ADVERTISED_1000baseT_Half |
  3386. ADVERTISED_1000baseT_Full);
  3387. fc = tp->link_config.flowctrl;
  3388. }
  3389. tg3_phy_autoneg_cfg(tp, adv, fc);
  3390. tg3_writephy(tp, MII_BMCR,
  3391. BMCR_ANENABLE | BMCR_ANRESTART);
  3392. } else {
  3393. int i;
  3394. u32 bmcr, orig_bmcr;
  3395. tp->link_config.active_speed = tp->link_config.speed;
  3396. tp->link_config.active_duplex = tp->link_config.duplex;
  3397. bmcr = 0;
  3398. switch (tp->link_config.speed) {
  3399. default:
  3400. case SPEED_10:
  3401. break;
  3402. case SPEED_100:
  3403. bmcr |= BMCR_SPEED100;
  3404. break;
  3405. case SPEED_1000:
  3406. bmcr |= BMCR_SPEED1000;
  3407. break;
  3408. }
  3409. if (tp->link_config.duplex == DUPLEX_FULL)
  3410. bmcr |= BMCR_FULLDPLX;
  3411. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3412. (bmcr != orig_bmcr)) {
  3413. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3414. for (i = 0; i < 1500; i++) {
  3415. u32 tmp;
  3416. udelay(10);
  3417. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3418. tg3_readphy(tp, MII_BMSR, &tmp))
  3419. continue;
  3420. if (!(tmp & BMSR_LSTATUS)) {
  3421. udelay(40);
  3422. break;
  3423. }
  3424. }
  3425. tg3_writephy(tp, MII_BMCR, bmcr);
  3426. udelay(40);
  3427. }
  3428. }
  3429. }
  3430. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3431. {
  3432. int err;
  3433. /* Turn off tap power management. */
  3434. /* Set Extended packet length bit */
  3435. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3436. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3437. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3438. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3439. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3440. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3441. udelay(40);
  3442. return err;
  3443. }
  3444. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3445. {
  3446. u32 advmsk, tgtadv, advertising;
  3447. advertising = tp->link_config.advertising;
  3448. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3449. advmsk = ADVERTISE_ALL;
  3450. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3451. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3452. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3453. }
  3454. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3455. return false;
  3456. if ((*lcladv & advmsk) != tgtadv)
  3457. return false;
  3458. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3459. u32 tg3_ctrl;
  3460. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3461. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3462. return false;
  3463. if (tgtadv &&
  3464. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3465. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3466. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3467. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3468. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3469. } else {
  3470. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3471. }
  3472. if (tg3_ctrl != tgtadv)
  3473. return false;
  3474. }
  3475. return true;
  3476. }
  3477. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3478. {
  3479. u32 lpeth = 0;
  3480. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3481. u32 val;
  3482. if (tg3_readphy(tp, MII_STAT1000, &val))
  3483. return false;
  3484. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3485. }
  3486. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3487. return false;
  3488. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3489. tp->link_config.rmt_adv = lpeth;
  3490. return true;
  3491. }
  3492. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3493. {
  3494. if (curr_link_up != tp->link_up) {
  3495. if (curr_link_up) {
  3496. tg3_carrier_on(tp);
  3497. } else {
  3498. tg3_carrier_off(tp);
  3499. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3500. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3501. }
  3502. tg3_link_report(tp);
  3503. return true;
  3504. }
  3505. return false;
  3506. }
  3507. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3508. {
  3509. int current_link_up;
  3510. u32 bmsr, val;
  3511. u32 lcl_adv, rmt_adv;
  3512. u16 current_speed;
  3513. u8 current_duplex;
  3514. int i, err;
  3515. tw32(MAC_EVENT, 0);
  3516. tw32_f(MAC_STATUS,
  3517. (MAC_STATUS_SYNC_CHANGED |
  3518. MAC_STATUS_CFG_CHANGED |
  3519. MAC_STATUS_MI_COMPLETION |
  3520. MAC_STATUS_LNKSTATE_CHANGED));
  3521. udelay(40);
  3522. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3523. tw32_f(MAC_MI_MODE,
  3524. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3525. udelay(80);
  3526. }
  3527. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3528. /* Some third-party PHYs need to be reset on link going
  3529. * down.
  3530. */
  3531. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3532. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3533. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3534. tp->link_up) {
  3535. tg3_readphy(tp, MII_BMSR, &bmsr);
  3536. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3537. !(bmsr & BMSR_LSTATUS))
  3538. force_reset = 1;
  3539. }
  3540. if (force_reset)
  3541. tg3_phy_reset(tp);
  3542. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3543. tg3_readphy(tp, MII_BMSR, &bmsr);
  3544. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3545. !tg3_flag(tp, INIT_COMPLETE))
  3546. bmsr = 0;
  3547. if (!(bmsr & BMSR_LSTATUS)) {
  3548. err = tg3_init_5401phy_dsp(tp);
  3549. if (err)
  3550. return err;
  3551. tg3_readphy(tp, MII_BMSR, &bmsr);
  3552. for (i = 0; i < 1000; i++) {
  3553. udelay(10);
  3554. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3555. (bmsr & BMSR_LSTATUS)) {
  3556. udelay(40);
  3557. break;
  3558. }
  3559. }
  3560. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3561. TG3_PHY_REV_BCM5401_B0 &&
  3562. !(bmsr & BMSR_LSTATUS) &&
  3563. tp->link_config.active_speed == SPEED_1000) {
  3564. err = tg3_phy_reset(tp);
  3565. if (!err)
  3566. err = tg3_init_5401phy_dsp(tp);
  3567. if (err)
  3568. return err;
  3569. }
  3570. }
  3571. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3572. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3573. /* 5701 {A0,B0} CRC bug workaround */
  3574. tg3_writephy(tp, 0x15, 0x0a75);
  3575. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3576. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3577. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3578. }
  3579. /* Clear pending interrupts... */
  3580. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3581. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3582. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3583. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3584. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3585. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3586. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3587. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3588. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3589. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3590. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3591. else
  3592. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3593. }
  3594. current_link_up = 0;
  3595. current_speed = SPEED_UNKNOWN;
  3596. current_duplex = DUPLEX_UNKNOWN;
  3597. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3598. tp->link_config.rmt_adv = 0;
  3599. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3600. err = tg3_phy_auxctl_read(tp,
  3601. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3602. &val);
  3603. if (!err && !(val & (1 << 10))) {
  3604. tg3_phy_auxctl_write(tp,
  3605. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3606. val | (1 << 10));
  3607. goto relink;
  3608. }
  3609. }
  3610. bmsr = 0;
  3611. for (i = 0; i < 100; i++) {
  3612. tg3_readphy(tp, MII_BMSR, &bmsr);
  3613. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3614. (bmsr & BMSR_LSTATUS))
  3615. break;
  3616. udelay(40);
  3617. }
  3618. if (bmsr & BMSR_LSTATUS) {
  3619. u32 aux_stat, bmcr;
  3620. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3621. for (i = 0; i < 2000; i++) {
  3622. udelay(10);
  3623. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3624. aux_stat)
  3625. break;
  3626. }
  3627. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3628. &current_speed,
  3629. &current_duplex);
  3630. bmcr = 0;
  3631. for (i = 0; i < 200; i++) {
  3632. tg3_readphy(tp, MII_BMCR, &bmcr);
  3633. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3634. continue;
  3635. if (bmcr && bmcr != 0x7fff)
  3636. break;
  3637. udelay(10);
  3638. }
  3639. lcl_adv = 0;
  3640. rmt_adv = 0;
  3641. tp->link_config.active_speed = current_speed;
  3642. tp->link_config.active_duplex = current_duplex;
  3643. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3644. if ((bmcr & BMCR_ANENABLE) &&
  3645. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3646. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3647. current_link_up = 1;
  3648. } else {
  3649. if (!(bmcr & BMCR_ANENABLE) &&
  3650. tp->link_config.speed == current_speed &&
  3651. tp->link_config.duplex == current_duplex &&
  3652. tp->link_config.flowctrl ==
  3653. tp->link_config.active_flowctrl) {
  3654. current_link_up = 1;
  3655. }
  3656. }
  3657. if (current_link_up == 1 &&
  3658. tp->link_config.active_duplex == DUPLEX_FULL) {
  3659. u32 reg, bit;
  3660. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3661. reg = MII_TG3_FET_GEN_STAT;
  3662. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3663. } else {
  3664. reg = MII_TG3_EXT_STAT;
  3665. bit = MII_TG3_EXT_STAT_MDIX;
  3666. }
  3667. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3668. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3669. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3670. }
  3671. }
  3672. relink:
  3673. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3674. tg3_phy_copper_begin(tp);
  3675. if (tg3_flag(tp, ROBOSWITCH)) {
  3676. current_link_up = 1;
  3677. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3678. current_speed = SPEED_1000;
  3679. current_duplex = DUPLEX_FULL;
  3680. tp->link_config.active_speed = current_speed;
  3681. tp->link_config.active_duplex = current_duplex;
  3682. }
  3683. tg3_readphy(tp, MII_BMSR, &bmsr);
  3684. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3685. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3686. current_link_up = 1;
  3687. }
  3688. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3689. if (current_link_up == 1) {
  3690. if (tp->link_config.active_speed == SPEED_100 ||
  3691. tp->link_config.active_speed == SPEED_10)
  3692. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3693. else
  3694. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3695. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3696. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3697. else
  3698. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3699. /* In order for the 5750 core in BCM4785 chip to work properly
  3700. * in RGMII mode, the Led Control Register must be set up.
  3701. */
  3702. if (tg3_flag(tp, RGMII_MODE)) {
  3703. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3704. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3705. if (tp->link_config.active_speed == SPEED_10)
  3706. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3707. else if (tp->link_config.active_speed == SPEED_100)
  3708. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3709. LED_CTRL_100MBPS_ON);
  3710. else if (tp->link_config.active_speed == SPEED_1000)
  3711. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3712. LED_CTRL_1000MBPS_ON);
  3713. tw32(MAC_LED_CTRL, led_ctrl);
  3714. udelay(40);
  3715. }
  3716. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3717. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3718. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3719. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3720. if (current_link_up == 1 &&
  3721. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3722. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3723. else
  3724. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3725. }
  3726. /* ??? Without this setting Netgear GA302T PHY does not
  3727. * ??? send/receive packets...
  3728. */
  3729. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3730. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  3731. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3733. udelay(80);
  3734. }
  3735. tw32_f(MAC_MODE, tp->mac_mode);
  3736. udelay(40);
  3737. tg3_phy_eee_adjust(tp, current_link_up);
  3738. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3739. /* Polled via timer. */
  3740. tw32_f(MAC_EVENT, 0);
  3741. } else {
  3742. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3743. }
  3744. udelay(40);
  3745. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  3746. current_link_up == 1 &&
  3747. tp->link_config.active_speed == SPEED_1000 &&
  3748. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3749. udelay(120);
  3750. tw32_f(MAC_STATUS,
  3751. (MAC_STATUS_SYNC_CHANGED |
  3752. MAC_STATUS_CFG_CHANGED));
  3753. udelay(40);
  3754. tg3_write_mem(tp,
  3755. NIC_SRAM_FIRMWARE_MBOX,
  3756. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3757. }
  3758. /* Prevent send BD corruption. */
  3759. if (tg3_flag(tp, CLKREQ_BUG)) {
  3760. if (tp->link_config.active_speed == SPEED_100 ||
  3761. tp->link_config.active_speed == SPEED_10)
  3762. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3763. PCI_EXP_LNKCTL_CLKREQ_EN);
  3764. else
  3765. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3766. PCI_EXP_LNKCTL_CLKREQ_EN);
  3767. }
  3768. tg3_test_and_report_link_chg(tp, current_link_up);
  3769. return 0;
  3770. }
  3771. struct tg3_fiber_aneginfo {
  3772. int state;
  3773. #define ANEG_STATE_UNKNOWN 0
  3774. #define ANEG_STATE_AN_ENABLE 1
  3775. #define ANEG_STATE_RESTART_INIT 2
  3776. #define ANEG_STATE_RESTART 3
  3777. #define ANEG_STATE_DISABLE_LINK_OK 4
  3778. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3779. #define ANEG_STATE_ABILITY_DETECT 6
  3780. #define ANEG_STATE_ACK_DETECT_INIT 7
  3781. #define ANEG_STATE_ACK_DETECT 8
  3782. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3783. #define ANEG_STATE_COMPLETE_ACK 10
  3784. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3785. #define ANEG_STATE_IDLE_DETECT 12
  3786. #define ANEG_STATE_LINK_OK 13
  3787. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3788. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3789. u32 flags;
  3790. #define MR_AN_ENABLE 0x00000001
  3791. #define MR_RESTART_AN 0x00000002
  3792. #define MR_AN_COMPLETE 0x00000004
  3793. #define MR_PAGE_RX 0x00000008
  3794. #define MR_NP_LOADED 0x00000010
  3795. #define MR_TOGGLE_TX 0x00000020
  3796. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3797. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3798. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3799. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3800. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3801. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3802. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3803. #define MR_TOGGLE_RX 0x00002000
  3804. #define MR_NP_RX 0x00004000
  3805. #define MR_LINK_OK 0x80000000
  3806. unsigned long link_time, cur_time;
  3807. u32 ability_match_cfg;
  3808. int ability_match_count;
  3809. char ability_match, idle_match, ack_match;
  3810. u32 txconfig, rxconfig;
  3811. #define ANEG_CFG_NP 0x00000080
  3812. #define ANEG_CFG_ACK 0x00000040
  3813. #define ANEG_CFG_RF2 0x00000020
  3814. #define ANEG_CFG_RF1 0x00000010
  3815. #define ANEG_CFG_PS2 0x00000001
  3816. #define ANEG_CFG_PS1 0x00008000
  3817. #define ANEG_CFG_HD 0x00004000
  3818. #define ANEG_CFG_FD 0x00002000
  3819. #define ANEG_CFG_INVAL 0x00001f06
  3820. };
  3821. #define ANEG_OK 0
  3822. #define ANEG_DONE 1
  3823. #define ANEG_TIMER_ENAB 2
  3824. #define ANEG_FAILED -1
  3825. #define ANEG_STATE_SETTLE_TIME 10000
  3826. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3827. struct tg3_fiber_aneginfo *ap)
  3828. {
  3829. u16 flowctrl;
  3830. unsigned long delta;
  3831. u32 rx_cfg_reg;
  3832. int ret;
  3833. if (ap->state == ANEG_STATE_UNKNOWN) {
  3834. ap->rxconfig = 0;
  3835. ap->link_time = 0;
  3836. ap->cur_time = 0;
  3837. ap->ability_match_cfg = 0;
  3838. ap->ability_match_count = 0;
  3839. ap->ability_match = 0;
  3840. ap->idle_match = 0;
  3841. ap->ack_match = 0;
  3842. }
  3843. ap->cur_time++;
  3844. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3845. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3846. if (rx_cfg_reg != ap->ability_match_cfg) {
  3847. ap->ability_match_cfg = rx_cfg_reg;
  3848. ap->ability_match = 0;
  3849. ap->ability_match_count = 0;
  3850. } else {
  3851. if (++ap->ability_match_count > 1) {
  3852. ap->ability_match = 1;
  3853. ap->ability_match_cfg = rx_cfg_reg;
  3854. }
  3855. }
  3856. if (rx_cfg_reg & ANEG_CFG_ACK)
  3857. ap->ack_match = 1;
  3858. else
  3859. ap->ack_match = 0;
  3860. ap->idle_match = 0;
  3861. } else {
  3862. ap->idle_match = 1;
  3863. ap->ability_match_cfg = 0;
  3864. ap->ability_match_count = 0;
  3865. ap->ability_match = 0;
  3866. ap->ack_match = 0;
  3867. rx_cfg_reg = 0;
  3868. }
  3869. ap->rxconfig = rx_cfg_reg;
  3870. ret = ANEG_OK;
  3871. switch (ap->state) {
  3872. case ANEG_STATE_UNKNOWN:
  3873. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3874. ap->state = ANEG_STATE_AN_ENABLE;
  3875. /* fallthru */
  3876. case ANEG_STATE_AN_ENABLE:
  3877. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3878. if (ap->flags & MR_AN_ENABLE) {
  3879. ap->link_time = 0;
  3880. ap->cur_time = 0;
  3881. ap->ability_match_cfg = 0;
  3882. ap->ability_match_count = 0;
  3883. ap->ability_match = 0;
  3884. ap->idle_match = 0;
  3885. ap->ack_match = 0;
  3886. ap->state = ANEG_STATE_RESTART_INIT;
  3887. } else {
  3888. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3889. }
  3890. break;
  3891. case ANEG_STATE_RESTART_INIT:
  3892. ap->link_time = ap->cur_time;
  3893. ap->flags &= ~(MR_NP_LOADED);
  3894. ap->txconfig = 0;
  3895. tw32(MAC_TX_AUTO_NEG, 0);
  3896. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3897. tw32_f(MAC_MODE, tp->mac_mode);
  3898. udelay(40);
  3899. ret = ANEG_TIMER_ENAB;
  3900. ap->state = ANEG_STATE_RESTART;
  3901. /* fallthru */
  3902. case ANEG_STATE_RESTART:
  3903. delta = ap->cur_time - ap->link_time;
  3904. if (delta > ANEG_STATE_SETTLE_TIME)
  3905. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3906. else
  3907. ret = ANEG_TIMER_ENAB;
  3908. break;
  3909. case ANEG_STATE_DISABLE_LINK_OK:
  3910. ret = ANEG_DONE;
  3911. break;
  3912. case ANEG_STATE_ABILITY_DETECT_INIT:
  3913. ap->flags &= ~(MR_TOGGLE_TX);
  3914. ap->txconfig = ANEG_CFG_FD;
  3915. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3916. if (flowctrl & ADVERTISE_1000XPAUSE)
  3917. ap->txconfig |= ANEG_CFG_PS1;
  3918. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3919. ap->txconfig |= ANEG_CFG_PS2;
  3920. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3921. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3922. tw32_f(MAC_MODE, tp->mac_mode);
  3923. udelay(40);
  3924. ap->state = ANEG_STATE_ABILITY_DETECT;
  3925. break;
  3926. case ANEG_STATE_ABILITY_DETECT:
  3927. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3928. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3929. break;
  3930. case ANEG_STATE_ACK_DETECT_INIT:
  3931. ap->txconfig |= ANEG_CFG_ACK;
  3932. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3933. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3934. tw32_f(MAC_MODE, tp->mac_mode);
  3935. udelay(40);
  3936. ap->state = ANEG_STATE_ACK_DETECT;
  3937. /* fallthru */
  3938. case ANEG_STATE_ACK_DETECT:
  3939. if (ap->ack_match != 0) {
  3940. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3941. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3942. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3943. } else {
  3944. ap->state = ANEG_STATE_AN_ENABLE;
  3945. }
  3946. } else if (ap->ability_match != 0 &&
  3947. ap->rxconfig == 0) {
  3948. ap->state = ANEG_STATE_AN_ENABLE;
  3949. }
  3950. break;
  3951. case ANEG_STATE_COMPLETE_ACK_INIT:
  3952. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3953. ret = ANEG_FAILED;
  3954. break;
  3955. }
  3956. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3957. MR_LP_ADV_HALF_DUPLEX |
  3958. MR_LP_ADV_SYM_PAUSE |
  3959. MR_LP_ADV_ASYM_PAUSE |
  3960. MR_LP_ADV_REMOTE_FAULT1 |
  3961. MR_LP_ADV_REMOTE_FAULT2 |
  3962. MR_LP_ADV_NEXT_PAGE |
  3963. MR_TOGGLE_RX |
  3964. MR_NP_RX);
  3965. if (ap->rxconfig & ANEG_CFG_FD)
  3966. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3967. if (ap->rxconfig & ANEG_CFG_HD)
  3968. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3969. if (ap->rxconfig & ANEG_CFG_PS1)
  3970. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3971. if (ap->rxconfig & ANEG_CFG_PS2)
  3972. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3973. if (ap->rxconfig & ANEG_CFG_RF1)
  3974. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3975. if (ap->rxconfig & ANEG_CFG_RF2)
  3976. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3977. if (ap->rxconfig & ANEG_CFG_NP)
  3978. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3979. ap->link_time = ap->cur_time;
  3980. ap->flags ^= (MR_TOGGLE_TX);
  3981. if (ap->rxconfig & 0x0008)
  3982. ap->flags |= MR_TOGGLE_RX;
  3983. if (ap->rxconfig & ANEG_CFG_NP)
  3984. ap->flags |= MR_NP_RX;
  3985. ap->flags |= MR_PAGE_RX;
  3986. ap->state = ANEG_STATE_COMPLETE_ACK;
  3987. ret = ANEG_TIMER_ENAB;
  3988. break;
  3989. case ANEG_STATE_COMPLETE_ACK:
  3990. if (ap->ability_match != 0 &&
  3991. ap->rxconfig == 0) {
  3992. ap->state = ANEG_STATE_AN_ENABLE;
  3993. break;
  3994. }
  3995. delta = ap->cur_time - ap->link_time;
  3996. if (delta > ANEG_STATE_SETTLE_TIME) {
  3997. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3998. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3999. } else {
  4000. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4001. !(ap->flags & MR_NP_RX)) {
  4002. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4003. } else {
  4004. ret = ANEG_FAILED;
  4005. }
  4006. }
  4007. }
  4008. break;
  4009. case ANEG_STATE_IDLE_DETECT_INIT:
  4010. ap->link_time = ap->cur_time;
  4011. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4012. tw32_f(MAC_MODE, tp->mac_mode);
  4013. udelay(40);
  4014. ap->state = ANEG_STATE_IDLE_DETECT;
  4015. ret = ANEG_TIMER_ENAB;
  4016. break;
  4017. case ANEG_STATE_IDLE_DETECT:
  4018. if (ap->ability_match != 0 &&
  4019. ap->rxconfig == 0) {
  4020. ap->state = ANEG_STATE_AN_ENABLE;
  4021. break;
  4022. }
  4023. delta = ap->cur_time - ap->link_time;
  4024. if (delta > ANEG_STATE_SETTLE_TIME) {
  4025. /* XXX another gem from the Broadcom driver :( */
  4026. ap->state = ANEG_STATE_LINK_OK;
  4027. }
  4028. break;
  4029. case ANEG_STATE_LINK_OK:
  4030. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4031. ret = ANEG_DONE;
  4032. break;
  4033. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4034. /* ??? unimplemented */
  4035. break;
  4036. case ANEG_STATE_NEXT_PAGE_WAIT:
  4037. /* ??? unimplemented */
  4038. break;
  4039. default:
  4040. ret = ANEG_FAILED;
  4041. break;
  4042. }
  4043. return ret;
  4044. }
  4045. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4046. {
  4047. int res = 0;
  4048. struct tg3_fiber_aneginfo aninfo;
  4049. int status = ANEG_FAILED;
  4050. unsigned int tick;
  4051. u32 tmp;
  4052. tw32_f(MAC_TX_AUTO_NEG, 0);
  4053. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4054. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4055. udelay(40);
  4056. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4057. udelay(40);
  4058. memset(&aninfo, 0, sizeof(aninfo));
  4059. aninfo.flags |= MR_AN_ENABLE;
  4060. aninfo.state = ANEG_STATE_UNKNOWN;
  4061. aninfo.cur_time = 0;
  4062. tick = 0;
  4063. while (++tick < 195000) {
  4064. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4065. if (status == ANEG_DONE || status == ANEG_FAILED)
  4066. break;
  4067. udelay(1);
  4068. }
  4069. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4070. tw32_f(MAC_MODE, tp->mac_mode);
  4071. udelay(40);
  4072. *txflags = aninfo.txconfig;
  4073. *rxflags = aninfo.flags;
  4074. if (status == ANEG_DONE &&
  4075. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4076. MR_LP_ADV_FULL_DUPLEX)))
  4077. res = 1;
  4078. return res;
  4079. }
  4080. static void tg3_init_bcm8002(struct tg3 *tp)
  4081. {
  4082. u32 mac_status = tr32(MAC_STATUS);
  4083. int i;
  4084. /* Reset when initting first time or we have a link. */
  4085. if (tg3_flag(tp, INIT_COMPLETE) &&
  4086. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4087. return;
  4088. /* Set PLL lock range. */
  4089. tg3_writephy(tp, 0x16, 0x8007);
  4090. /* SW reset */
  4091. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4092. /* Wait for reset to complete. */
  4093. /* XXX schedule_timeout() ... */
  4094. for (i = 0; i < 500; i++)
  4095. udelay(10);
  4096. /* Config mode; select PMA/Ch 1 regs. */
  4097. tg3_writephy(tp, 0x10, 0x8411);
  4098. /* Enable auto-lock and comdet, select txclk for tx. */
  4099. tg3_writephy(tp, 0x11, 0x0a10);
  4100. tg3_writephy(tp, 0x18, 0x00a0);
  4101. tg3_writephy(tp, 0x16, 0x41ff);
  4102. /* Assert and deassert POR. */
  4103. tg3_writephy(tp, 0x13, 0x0400);
  4104. udelay(40);
  4105. tg3_writephy(tp, 0x13, 0x0000);
  4106. tg3_writephy(tp, 0x11, 0x0a50);
  4107. udelay(40);
  4108. tg3_writephy(tp, 0x11, 0x0a10);
  4109. /* Wait for signal to stabilize */
  4110. /* XXX schedule_timeout() ... */
  4111. for (i = 0; i < 15000; i++)
  4112. udelay(10);
  4113. /* Deselect the channel register so we can read the PHYID
  4114. * later.
  4115. */
  4116. tg3_writephy(tp, 0x10, 0x8011);
  4117. }
  4118. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4119. {
  4120. u16 flowctrl;
  4121. u32 sg_dig_ctrl, sg_dig_status;
  4122. u32 serdes_cfg, expected_sg_dig_ctrl;
  4123. int workaround, port_a;
  4124. int current_link_up;
  4125. serdes_cfg = 0;
  4126. expected_sg_dig_ctrl = 0;
  4127. workaround = 0;
  4128. port_a = 1;
  4129. current_link_up = 0;
  4130. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4131. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4132. workaround = 1;
  4133. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4134. port_a = 0;
  4135. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4136. /* preserve bits 20-23 for voltage regulator */
  4137. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4138. }
  4139. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4140. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4141. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4142. if (workaround) {
  4143. u32 val = serdes_cfg;
  4144. if (port_a)
  4145. val |= 0xc010000;
  4146. else
  4147. val |= 0x4010000;
  4148. tw32_f(MAC_SERDES_CFG, val);
  4149. }
  4150. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4151. }
  4152. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4153. tg3_setup_flow_control(tp, 0, 0);
  4154. current_link_up = 1;
  4155. }
  4156. goto out;
  4157. }
  4158. /* Want auto-negotiation. */
  4159. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4160. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4161. if (flowctrl & ADVERTISE_1000XPAUSE)
  4162. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4163. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4164. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4165. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4166. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4167. tp->serdes_counter &&
  4168. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4169. MAC_STATUS_RCVD_CFG)) ==
  4170. MAC_STATUS_PCS_SYNCED)) {
  4171. tp->serdes_counter--;
  4172. current_link_up = 1;
  4173. goto out;
  4174. }
  4175. restart_autoneg:
  4176. if (workaround)
  4177. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4178. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4179. udelay(5);
  4180. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4181. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4182. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4183. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4184. MAC_STATUS_SIGNAL_DET)) {
  4185. sg_dig_status = tr32(SG_DIG_STATUS);
  4186. mac_status = tr32(MAC_STATUS);
  4187. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4188. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4189. u32 local_adv = 0, remote_adv = 0;
  4190. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4191. local_adv |= ADVERTISE_1000XPAUSE;
  4192. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4193. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4194. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4195. remote_adv |= LPA_1000XPAUSE;
  4196. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4197. remote_adv |= LPA_1000XPAUSE_ASYM;
  4198. tp->link_config.rmt_adv =
  4199. mii_adv_to_ethtool_adv_x(remote_adv);
  4200. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4201. current_link_up = 1;
  4202. tp->serdes_counter = 0;
  4203. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4204. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4205. if (tp->serdes_counter)
  4206. tp->serdes_counter--;
  4207. else {
  4208. if (workaround) {
  4209. u32 val = serdes_cfg;
  4210. if (port_a)
  4211. val |= 0xc010000;
  4212. else
  4213. val |= 0x4010000;
  4214. tw32_f(MAC_SERDES_CFG, val);
  4215. }
  4216. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4217. udelay(40);
  4218. /* Link parallel detection - link is up */
  4219. /* only if we have PCS_SYNC and not */
  4220. /* receiving config code words */
  4221. mac_status = tr32(MAC_STATUS);
  4222. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4223. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4224. tg3_setup_flow_control(tp, 0, 0);
  4225. current_link_up = 1;
  4226. tp->phy_flags |=
  4227. TG3_PHYFLG_PARALLEL_DETECT;
  4228. tp->serdes_counter =
  4229. SERDES_PARALLEL_DET_TIMEOUT;
  4230. } else
  4231. goto restart_autoneg;
  4232. }
  4233. }
  4234. } else {
  4235. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4236. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4237. }
  4238. out:
  4239. return current_link_up;
  4240. }
  4241. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4242. {
  4243. int current_link_up = 0;
  4244. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4245. goto out;
  4246. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4247. u32 txflags, rxflags;
  4248. int i;
  4249. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4250. u32 local_adv = 0, remote_adv = 0;
  4251. if (txflags & ANEG_CFG_PS1)
  4252. local_adv |= ADVERTISE_1000XPAUSE;
  4253. if (txflags & ANEG_CFG_PS2)
  4254. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4255. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4256. remote_adv |= LPA_1000XPAUSE;
  4257. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4258. remote_adv |= LPA_1000XPAUSE_ASYM;
  4259. tp->link_config.rmt_adv =
  4260. mii_adv_to_ethtool_adv_x(remote_adv);
  4261. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4262. current_link_up = 1;
  4263. }
  4264. for (i = 0; i < 30; i++) {
  4265. udelay(20);
  4266. tw32_f(MAC_STATUS,
  4267. (MAC_STATUS_SYNC_CHANGED |
  4268. MAC_STATUS_CFG_CHANGED));
  4269. udelay(40);
  4270. if ((tr32(MAC_STATUS) &
  4271. (MAC_STATUS_SYNC_CHANGED |
  4272. MAC_STATUS_CFG_CHANGED)) == 0)
  4273. break;
  4274. }
  4275. mac_status = tr32(MAC_STATUS);
  4276. if (current_link_up == 0 &&
  4277. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4278. !(mac_status & MAC_STATUS_RCVD_CFG))
  4279. current_link_up = 1;
  4280. } else {
  4281. tg3_setup_flow_control(tp, 0, 0);
  4282. /* Forcing 1000FD link up. */
  4283. current_link_up = 1;
  4284. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4285. udelay(40);
  4286. tw32_f(MAC_MODE, tp->mac_mode);
  4287. udelay(40);
  4288. }
  4289. out:
  4290. return current_link_up;
  4291. }
  4292. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4293. {
  4294. u32 orig_pause_cfg;
  4295. u16 orig_active_speed;
  4296. u8 orig_active_duplex;
  4297. u32 mac_status;
  4298. int current_link_up;
  4299. int i;
  4300. orig_pause_cfg = tp->link_config.active_flowctrl;
  4301. orig_active_speed = tp->link_config.active_speed;
  4302. orig_active_duplex = tp->link_config.active_duplex;
  4303. if (!tg3_flag(tp, HW_AUTONEG) &&
  4304. tp->link_up &&
  4305. tg3_flag(tp, INIT_COMPLETE)) {
  4306. mac_status = tr32(MAC_STATUS);
  4307. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4308. MAC_STATUS_SIGNAL_DET |
  4309. MAC_STATUS_CFG_CHANGED |
  4310. MAC_STATUS_RCVD_CFG);
  4311. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4312. MAC_STATUS_SIGNAL_DET)) {
  4313. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4314. MAC_STATUS_CFG_CHANGED));
  4315. return 0;
  4316. }
  4317. }
  4318. tw32_f(MAC_TX_AUTO_NEG, 0);
  4319. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4320. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4321. tw32_f(MAC_MODE, tp->mac_mode);
  4322. udelay(40);
  4323. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4324. tg3_init_bcm8002(tp);
  4325. /* Enable link change event even when serdes polling. */
  4326. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4327. udelay(40);
  4328. current_link_up = 0;
  4329. tp->link_config.rmt_adv = 0;
  4330. mac_status = tr32(MAC_STATUS);
  4331. if (tg3_flag(tp, HW_AUTONEG))
  4332. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4333. else
  4334. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4335. tp->napi[0].hw_status->status =
  4336. (SD_STATUS_UPDATED |
  4337. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4338. for (i = 0; i < 100; i++) {
  4339. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4340. MAC_STATUS_CFG_CHANGED));
  4341. udelay(5);
  4342. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4343. MAC_STATUS_CFG_CHANGED |
  4344. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4345. break;
  4346. }
  4347. mac_status = tr32(MAC_STATUS);
  4348. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4349. current_link_up = 0;
  4350. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4351. tp->serdes_counter == 0) {
  4352. tw32_f(MAC_MODE, (tp->mac_mode |
  4353. MAC_MODE_SEND_CONFIGS));
  4354. udelay(1);
  4355. tw32_f(MAC_MODE, tp->mac_mode);
  4356. }
  4357. }
  4358. if (current_link_up == 1) {
  4359. tp->link_config.active_speed = SPEED_1000;
  4360. tp->link_config.active_duplex = DUPLEX_FULL;
  4361. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4362. LED_CTRL_LNKLED_OVERRIDE |
  4363. LED_CTRL_1000MBPS_ON));
  4364. } else {
  4365. tp->link_config.active_speed = SPEED_UNKNOWN;
  4366. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4367. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4368. LED_CTRL_LNKLED_OVERRIDE |
  4369. LED_CTRL_TRAFFIC_OVERRIDE));
  4370. }
  4371. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4372. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4373. if (orig_pause_cfg != now_pause_cfg ||
  4374. orig_active_speed != tp->link_config.active_speed ||
  4375. orig_active_duplex != tp->link_config.active_duplex)
  4376. tg3_link_report(tp);
  4377. }
  4378. return 0;
  4379. }
  4380. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4381. {
  4382. int current_link_up, err = 0;
  4383. u32 bmsr, bmcr;
  4384. u16 current_speed;
  4385. u8 current_duplex;
  4386. u32 local_adv, remote_adv;
  4387. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4388. tw32_f(MAC_MODE, tp->mac_mode);
  4389. udelay(40);
  4390. tw32(MAC_EVENT, 0);
  4391. tw32_f(MAC_STATUS,
  4392. (MAC_STATUS_SYNC_CHANGED |
  4393. MAC_STATUS_CFG_CHANGED |
  4394. MAC_STATUS_MI_COMPLETION |
  4395. MAC_STATUS_LNKSTATE_CHANGED));
  4396. udelay(40);
  4397. if (force_reset)
  4398. tg3_phy_reset(tp);
  4399. current_link_up = 0;
  4400. current_speed = SPEED_UNKNOWN;
  4401. current_duplex = DUPLEX_UNKNOWN;
  4402. tp->link_config.rmt_adv = 0;
  4403. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4404. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4405. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4406. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4407. bmsr |= BMSR_LSTATUS;
  4408. else
  4409. bmsr &= ~BMSR_LSTATUS;
  4410. }
  4411. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4412. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4413. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4414. /* do nothing, just check for link up at the end */
  4415. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4416. u32 adv, newadv;
  4417. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4418. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4419. ADVERTISE_1000XPAUSE |
  4420. ADVERTISE_1000XPSE_ASYM |
  4421. ADVERTISE_SLCT);
  4422. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4423. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4424. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4425. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4426. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4427. tg3_writephy(tp, MII_BMCR, bmcr);
  4428. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4429. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4430. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4431. return err;
  4432. }
  4433. } else {
  4434. u32 new_bmcr;
  4435. bmcr &= ~BMCR_SPEED1000;
  4436. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4437. if (tp->link_config.duplex == DUPLEX_FULL)
  4438. new_bmcr |= BMCR_FULLDPLX;
  4439. if (new_bmcr != bmcr) {
  4440. /* BMCR_SPEED1000 is a reserved bit that needs
  4441. * to be set on write.
  4442. */
  4443. new_bmcr |= BMCR_SPEED1000;
  4444. /* Force a linkdown */
  4445. if (tp->link_up) {
  4446. u32 adv;
  4447. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4448. adv &= ~(ADVERTISE_1000XFULL |
  4449. ADVERTISE_1000XHALF |
  4450. ADVERTISE_SLCT);
  4451. tg3_writephy(tp, MII_ADVERTISE, adv);
  4452. tg3_writephy(tp, MII_BMCR, bmcr |
  4453. BMCR_ANRESTART |
  4454. BMCR_ANENABLE);
  4455. udelay(10);
  4456. tg3_carrier_off(tp);
  4457. }
  4458. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4459. bmcr = new_bmcr;
  4460. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4461. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4462. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4463. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4464. bmsr |= BMSR_LSTATUS;
  4465. else
  4466. bmsr &= ~BMSR_LSTATUS;
  4467. }
  4468. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4469. }
  4470. }
  4471. if (bmsr & BMSR_LSTATUS) {
  4472. current_speed = SPEED_1000;
  4473. current_link_up = 1;
  4474. if (bmcr & BMCR_FULLDPLX)
  4475. current_duplex = DUPLEX_FULL;
  4476. else
  4477. current_duplex = DUPLEX_HALF;
  4478. local_adv = 0;
  4479. remote_adv = 0;
  4480. if (bmcr & BMCR_ANENABLE) {
  4481. u32 common;
  4482. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4483. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4484. common = local_adv & remote_adv;
  4485. if (common & (ADVERTISE_1000XHALF |
  4486. ADVERTISE_1000XFULL)) {
  4487. if (common & ADVERTISE_1000XFULL)
  4488. current_duplex = DUPLEX_FULL;
  4489. else
  4490. current_duplex = DUPLEX_HALF;
  4491. tp->link_config.rmt_adv =
  4492. mii_adv_to_ethtool_adv_x(remote_adv);
  4493. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4494. /* Link is up via parallel detect */
  4495. } else {
  4496. current_link_up = 0;
  4497. }
  4498. }
  4499. }
  4500. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4501. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4502. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4503. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4504. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4505. tw32_f(MAC_MODE, tp->mac_mode);
  4506. udelay(40);
  4507. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4508. tp->link_config.active_speed = current_speed;
  4509. tp->link_config.active_duplex = current_duplex;
  4510. tg3_test_and_report_link_chg(tp, current_link_up);
  4511. return err;
  4512. }
  4513. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4514. {
  4515. if (tp->serdes_counter) {
  4516. /* Give autoneg time to complete. */
  4517. tp->serdes_counter--;
  4518. return;
  4519. }
  4520. if (!tp->link_up &&
  4521. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4522. u32 bmcr;
  4523. tg3_readphy(tp, MII_BMCR, &bmcr);
  4524. if (bmcr & BMCR_ANENABLE) {
  4525. u32 phy1, phy2;
  4526. /* Select shadow register 0x1f */
  4527. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4528. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4529. /* Select expansion interrupt status register */
  4530. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4531. MII_TG3_DSP_EXP1_INT_STAT);
  4532. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4533. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4534. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4535. /* We have signal detect and not receiving
  4536. * config code words, link is up by parallel
  4537. * detection.
  4538. */
  4539. bmcr &= ~BMCR_ANENABLE;
  4540. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4541. tg3_writephy(tp, MII_BMCR, bmcr);
  4542. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4543. }
  4544. }
  4545. } else if (tp->link_up &&
  4546. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4547. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4548. u32 phy2;
  4549. /* Select expansion interrupt status register */
  4550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4551. MII_TG3_DSP_EXP1_INT_STAT);
  4552. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4553. if (phy2 & 0x20) {
  4554. u32 bmcr;
  4555. /* Config code words received, turn on autoneg. */
  4556. tg3_readphy(tp, MII_BMCR, &bmcr);
  4557. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4558. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4559. }
  4560. }
  4561. }
  4562. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4563. {
  4564. u32 val;
  4565. int err;
  4566. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4567. err = tg3_setup_fiber_phy(tp, force_reset);
  4568. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4569. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4570. else
  4571. err = tg3_setup_copper_phy(tp, force_reset);
  4572. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4573. u32 scale;
  4574. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4575. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4576. scale = 65;
  4577. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4578. scale = 6;
  4579. else
  4580. scale = 12;
  4581. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4582. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4583. tw32(GRC_MISC_CFG, val);
  4584. }
  4585. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4586. (6 << TX_LENGTHS_IPG_SHIFT);
  4587. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4588. tg3_asic_rev(tp) == ASIC_REV_5762)
  4589. val |= tr32(MAC_TX_LENGTHS) &
  4590. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4591. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4592. if (tp->link_config.active_speed == SPEED_1000 &&
  4593. tp->link_config.active_duplex == DUPLEX_HALF)
  4594. tw32(MAC_TX_LENGTHS, val |
  4595. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4596. else
  4597. tw32(MAC_TX_LENGTHS, val |
  4598. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4599. if (!tg3_flag(tp, 5705_PLUS)) {
  4600. if (tp->link_up) {
  4601. tw32(HOSTCC_STAT_COAL_TICKS,
  4602. tp->coal.stats_block_coalesce_usecs);
  4603. } else {
  4604. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4605. }
  4606. }
  4607. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4608. val = tr32(PCIE_PWR_MGMT_THRESH);
  4609. if (!tp->link_up)
  4610. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4611. tp->pwrmgmt_thresh;
  4612. else
  4613. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4614. tw32(PCIE_PWR_MGMT_THRESH, val);
  4615. }
  4616. return err;
  4617. }
  4618. /* tp->lock must be held */
  4619. static u64 tg3_refclk_read(struct tg3 *tp)
  4620. {
  4621. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4622. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4623. }
  4624. /* tp->lock must be held */
  4625. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4626. {
  4627. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4628. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4629. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4630. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4631. }
  4632. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4633. static inline void tg3_full_unlock(struct tg3 *tp);
  4634. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4635. {
  4636. struct tg3 *tp = netdev_priv(dev);
  4637. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4638. SOF_TIMESTAMPING_RX_SOFTWARE |
  4639. SOF_TIMESTAMPING_SOFTWARE |
  4640. SOF_TIMESTAMPING_TX_HARDWARE |
  4641. SOF_TIMESTAMPING_RX_HARDWARE |
  4642. SOF_TIMESTAMPING_RAW_HARDWARE;
  4643. if (tp->ptp_clock)
  4644. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4645. else
  4646. info->phc_index = -1;
  4647. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4648. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4649. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4650. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4651. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4652. return 0;
  4653. }
  4654. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4655. {
  4656. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4657. bool neg_adj = false;
  4658. u32 correction = 0;
  4659. if (ppb < 0) {
  4660. neg_adj = true;
  4661. ppb = -ppb;
  4662. }
  4663. /* Frequency adjustment is performed using hardware with a 24 bit
  4664. * accumulator and a programmable correction value. On each clk, the
  4665. * correction value gets added to the accumulator and when it
  4666. * overflows, the time counter is incremented/decremented.
  4667. *
  4668. * So conversion from ppb to correction value is
  4669. * ppb * (1 << 24) / 1000000000
  4670. */
  4671. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4672. TG3_EAV_REF_CLK_CORRECT_MASK;
  4673. tg3_full_lock(tp, 0);
  4674. if (correction)
  4675. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4676. TG3_EAV_REF_CLK_CORRECT_EN |
  4677. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4678. else
  4679. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4680. tg3_full_unlock(tp);
  4681. return 0;
  4682. }
  4683. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4684. {
  4685. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4686. tg3_full_lock(tp, 0);
  4687. tp->ptp_adjust += delta;
  4688. tg3_full_unlock(tp);
  4689. return 0;
  4690. }
  4691. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4692. {
  4693. u64 ns;
  4694. u32 remainder;
  4695. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4696. tg3_full_lock(tp, 0);
  4697. ns = tg3_refclk_read(tp);
  4698. ns += tp->ptp_adjust;
  4699. tg3_full_unlock(tp);
  4700. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4701. ts->tv_nsec = remainder;
  4702. return 0;
  4703. }
  4704. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4705. const struct timespec *ts)
  4706. {
  4707. u64 ns;
  4708. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4709. ns = timespec_to_ns(ts);
  4710. tg3_full_lock(tp, 0);
  4711. tg3_refclk_write(tp, ns);
  4712. tp->ptp_adjust = 0;
  4713. tg3_full_unlock(tp);
  4714. return 0;
  4715. }
  4716. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4717. struct ptp_clock_request *rq, int on)
  4718. {
  4719. return -EOPNOTSUPP;
  4720. }
  4721. static const struct ptp_clock_info tg3_ptp_caps = {
  4722. .owner = THIS_MODULE,
  4723. .name = "tg3 clock",
  4724. .max_adj = 250000000,
  4725. .n_alarm = 0,
  4726. .n_ext_ts = 0,
  4727. .n_per_out = 0,
  4728. .pps = 0,
  4729. .adjfreq = tg3_ptp_adjfreq,
  4730. .adjtime = tg3_ptp_adjtime,
  4731. .gettime = tg3_ptp_gettime,
  4732. .settime = tg3_ptp_settime,
  4733. .enable = tg3_ptp_enable,
  4734. };
  4735. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4736. struct skb_shared_hwtstamps *timestamp)
  4737. {
  4738. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4739. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4740. tp->ptp_adjust);
  4741. }
  4742. /* tp->lock must be held */
  4743. static void tg3_ptp_init(struct tg3 *tp)
  4744. {
  4745. if (!tg3_flag(tp, PTP_CAPABLE))
  4746. return;
  4747. /* Initialize the hardware clock to the system time. */
  4748. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4749. tp->ptp_adjust = 0;
  4750. tp->ptp_info = tg3_ptp_caps;
  4751. }
  4752. /* tp->lock must be held */
  4753. static void tg3_ptp_resume(struct tg3 *tp)
  4754. {
  4755. if (!tg3_flag(tp, PTP_CAPABLE))
  4756. return;
  4757. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4758. tp->ptp_adjust = 0;
  4759. }
  4760. static void tg3_ptp_fini(struct tg3 *tp)
  4761. {
  4762. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4763. return;
  4764. ptp_clock_unregister(tp->ptp_clock);
  4765. tp->ptp_clock = NULL;
  4766. tp->ptp_adjust = 0;
  4767. }
  4768. static inline int tg3_irq_sync(struct tg3 *tp)
  4769. {
  4770. return tp->irq_sync;
  4771. }
  4772. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4773. {
  4774. int i;
  4775. dst = (u32 *)((u8 *)dst + off);
  4776. for (i = 0; i < len; i += sizeof(u32))
  4777. *dst++ = tr32(off + i);
  4778. }
  4779. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4780. {
  4781. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4782. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4783. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4784. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4785. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4786. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4787. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4788. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4789. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4790. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4791. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4792. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4793. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4794. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4795. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4796. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4797. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4798. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4799. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4800. if (tg3_flag(tp, SUPPORT_MSIX))
  4801. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4802. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4803. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4804. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4805. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4806. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4807. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4808. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4809. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4810. if (!tg3_flag(tp, 5705_PLUS)) {
  4811. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4812. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4813. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4814. }
  4815. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4816. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4817. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4818. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4819. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4820. if (tg3_flag(tp, NVRAM))
  4821. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4822. }
  4823. static void tg3_dump_state(struct tg3 *tp)
  4824. {
  4825. int i;
  4826. u32 *regs;
  4827. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4828. if (!regs)
  4829. return;
  4830. if (tg3_flag(tp, PCI_EXPRESS)) {
  4831. /* Read up to but not including private PCI registers */
  4832. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4833. regs[i / sizeof(u32)] = tr32(i);
  4834. } else
  4835. tg3_dump_legacy_regs(tp, regs);
  4836. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4837. if (!regs[i + 0] && !regs[i + 1] &&
  4838. !regs[i + 2] && !regs[i + 3])
  4839. continue;
  4840. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4841. i * 4,
  4842. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4843. }
  4844. kfree(regs);
  4845. for (i = 0; i < tp->irq_cnt; i++) {
  4846. struct tg3_napi *tnapi = &tp->napi[i];
  4847. /* SW status block */
  4848. netdev_err(tp->dev,
  4849. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4850. i,
  4851. tnapi->hw_status->status,
  4852. tnapi->hw_status->status_tag,
  4853. tnapi->hw_status->rx_jumbo_consumer,
  4854. tnapi->hw_status->rx_consumer,
  4855. tnapi->hw_status->rx_mini_consumer,
  4856. tnapi->hw_status->idx[0].rx_producer,
  4857. tnapi->hw_status->idx[0].tx_consumer);
  4858. netdev_err(tp->dev,
  4859. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4860. i,
  4861. tnapi->last_tag, tnapi->last_irq_tag,
  4862. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4863. tnapi->rx_rcb_ptr,
  4864. tnapi->prodring.rx_std_prod_idx,
  4865. tnapi->prodring.rx_std_cons_idx,
  4866. tnapi->prodring.rx_jmb_prod_idx,
  4867. tnapi->prodring.rx_jmb_cons_idx);
  4868. }
  4869. }
  4870. /* This is called whenever we suspect that the system chipset is re-
  4871. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4872. * is bogus tx completions. We try to recover by setting the
  4873. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4874. * in the workqueue.
  4875. */
  4876. static void tg3_tx_recover(struct tg3 *tp)
  4877. {
  4878. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4879. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4880. netdev_warn(tp->dev,
  4881. "The system may be re-ordering memory-mapped I/O "
  4882. "cycles to the network device, attempting to recover. "
  4883. "Please report the problem to the driver maintainer "
  4884. "and include system chipset information.\n");
  4885. spin_lock(&tp->lock);
  4886. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4887. spin_unlock(&tp->lock);
  4888. }
  4889. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4890. {
  4891. /* Tell compiler to fetch tx indices from memory. */
  4892. barrier();
  4893. return tnapi->tx_pending -
  4894. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4895. }
  4896. /* Tigon3 never reports partial packet sends. So we do not
  4897. * need special logic to handle SKBs that have not had all
  4898. * of their frags sent yet, like SunGEM does.
  4899. */
  4900. static void tg3_tx(struct tg3_napi *tnapi)
  4901. {
  4902. struct tg3 *tp = tnapi->tp;
  4903. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4904. u32 sw_idx = tnapi->tx_cons;
  4905. struct netdev_queue *txq;
  4906. int index = tnapi - tp->napi;
  4907. unsigned int pkts_compl = 0, bytes_compl = 0;
  4908. if (tg3_flag(tp, ENABLE_TSS))
  4909. index--;
  4910. txq = netdev_get_tx_queue(tp->dev, index);
  4911. while (sw_idx != hw_idx) {
  4912. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4913. struct sk_buff *skb = ri->skb;
  4914. int i, tx_bug = 0;
  4915. if (unlikely(skb == NULL)) {
  4916. tg3_tx_recover(tp);
  4917. return;
  4918. }
  4919. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4920. struct skb_shared_hwtstamps timestamp;
  4921. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4922. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4923. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4924. skb_tstamp_tx(skb, &timestamp);
  4925. }
  4926. pci_unmap_single(tp->pdev,
  4927. dma_unmap_addr(ri, mapping),
  4928. skb_headlen(skb),
  4929. PCI_DMA_TODEVICE);
  4930. ri->skb = NULL;
  4931. while (ri->fragmented) {
  4932. ri->fragmented = false;
  4933. sw_idx = NEXT_TX(sw_idx);
  4934. ri = &tnapi->tx_buffers[sw_idx];
  4935. }
  4936. sw_idx = NEXT_TX(sw_idx);
  4937. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4938. ri = &tnapi->tx_buffers[sw_idx];
  4939. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4940. tx_bug = 1;
  4941. pci_unmap_page(tp->pdev,
  4942. dma_unmap_addr(ri, mapping),
  4943. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4944. PCI_DMA_TODEVICE);
  4945. while (ri->fragmented) {
  4946. ri->fragmented = false;
  4947. sw_idx = NEXT_TX(sw_idx);
  4948. ri = &tnapi->tx_buffers[sw_idx];
  4949. }
  4950. sw_idx = NEXT_TX(sw_idx);
  4951. }
  4952. pkts_compl++;
  4953. bytes_compl += skb->len;
  4954. dev_kfree_skb(skb);
  4955. if (unlikely(tx_bug)) {
  4956. tg3_tx_recover(tp);
  4957. return;
  4958. }
  4959. }
  4960. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4961. tnapi->tx_cons = sw_idx;
  4962. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4963. * before checking for netif_queue_stopped(). Without the
  4964. * memory barrier, there is a small possibility that tg3_start_xmit()
  4965. * will miss it and cause the queue to be stopped forever.
  4966. */
  4967. smp_mb();
  4968. if (unlikely(netif_tx_queue_stopped(txq) &&
  4969. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4970. __netif_tx_lock(txq, smp_processor_id());
  4971. if (netif_tx_queue_stopped(txq) &&
  4972. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4973. netif_tx_wake_queue(txq);
  4974. __netif_tx_unlock(txq);
  4975. }
  4976. }
  4977. static void tg3_frag_free(bool is_frag, void *data)
  4978. {
  4979. if (is_frag)
  4980. put_page(virt_to_head_page(data));
  4981. else
  4982. kfree(data);
  4983. }
  4984. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4985. {
  4986. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4987. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4988. if (!ri->data)
  4989. return;
  4990. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4991. map_sz, PCI_DMA_FROMDEVICE);
  4992. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4993. ri->data = NULL;
  4994. }
  4995. /* Returns size of skb allocated or < 0 on error.
  4996. *
  4997. * We only need to fill in the address because the other members
  4998. * of the RX descriptor are invariant, see tg3_init_rings.
  4999. *
  5000. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5001. * posting buffers we only dirty the first cache line of the RX
  5002. * descriptor (containing the address). Whereas for the RX status
  5003. * buffers the cpu only reads the last cacheline of the RX descriptor
  5004. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5005. */
  5006. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5007. u32 opaque_key, u32 dest_idx_unmasked,
  5008. unsigned int *frag_size)
  5009. {
  5010. struct tg3_rx_buffer_desc *desc;
  5011. struct ring_info *map;
  5012. u8 *data;
  5013. dma_addr_t mapping;
  5014. int skb_size, data_size, dest_idx;
  5015. switch (opaque_key) {
  5016. case RXD_OPAQUE_RING_STD:
  5017. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5018. desc = &tpr->rx_std[dest_idx];
  5019. map = &tpr->rx_std_buffers[dest_idx];
  5020. data_size = tp->rx_pkt_map_sz;
  5021. break;
  5022. case RXD_OPAQUE_RING_JUMBO:
  5023. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5024. desc = &tpr->rx_jmb[dest_idx].std;
  5025. map = &tpr->rx_jmb_buffers[dest_idx];
  5026. data_size = TG3_RX_JMB_MAP_SZ;
  5027. break;
  5028. default:
  5029. return -EINVAL;
  5030. }
  5031. /* Do not overwrite any of the map or rp information
  5032. * until we are sure we can commit to a new buffer.
  5033. *
  5034. * Callers depend upon this behavior and assume that
  5035. * we leave everything unchanged if we fail.
  5036. */
  5037. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5038. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5039. if (skb_size <= PAGE_SIZE) {
  5040. data = netdev_alloc_frag(skb_size);
  5041. *frag_size = skb_size;
  5042. } else {
  5043. data = kmalloc(skb_size, GFP_ATOMIC);
  5044. *frag_size = 0;
  5045. }
  5046. if (!data)
  5047. return -ENOMEM;
  5048. mapping = pci_map_single(tp->pdev,
  5049. data + TG3_RX_OFFSET(tp),
  5050. data_size,
  5051. PCI_DMA_FROMDEVICE);
  5052. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5053. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5054. return -EIO;
  5055. }
  5056. map->data = data;
  5057. dma_unmap_addr_set(map, mapping, mapping);
  5058. desc->addr_hi = ((u64)mapping >> 32);
  5059. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5060. return data_size;
  5061. }
  5062. /* We only need to move over in the address because the other
  5063. * members of the RX descriptor are invariant. See notes above
  5064. * tg3_alloc_rx_data for full details.
  5065. */
  5066. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5067. struct tg3_rx_prodring_set *dpr,
  5068. u32 opaque_key, int src_idx,
  5069. u32 dest_idx_unmasked)
  5070. {
  5071. struct tg3 *tp = tnapi->tp;
  5072. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5073. struct ring_info *src_map, *dest_map;
  5074. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5075. int dest_idx;
  5076. switch (opaque_key) {
  5077. case RXD_OPAQUE_RING_STD:
  5078. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5079. dest_desc = &dpr->rx_std[dest_idx];
  5080. dest_map = &dpr->rx_std_buffers[dest_idx];
  5081. src_desc = &spr->rx_std[src_idx];
  5082. src_map = &spr->rx_std_buffers[src_idx];
  5083. break;
  5084. case RXD_OPAQUE_RING_JUMBO:
  5085. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5086. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5087. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5088. src_desc = &spr->rx_jmb[src_idx].std;
  5089. src_map = &spr->rx_jmb_buffers[src_idx];
  5090. break;
  5091. default:
  5092. return;
  5093. }
  5094. dest_map->data = src_map->data;
  5095. dma_unmap_addr_set(dest_map, mapping,
  5096. dma_unmap_addr(src_map, mapping));
  5097. dest_desc->addr_hi = src_desc->addr_hi;
  5098. dest_desc->addr_lo = src_desc->addr_lo;
  5099. /* Ensure that the update to the skb happens after the physical
  5100. * addresses have been transferred to the new BD location.
  5101. */
  5102. smp_wmb();
  5103. src_map->data = NULL;
  5104. }
  5105. /* The RX ring scheme is composed of multiple rings which post fresh
  5106. * buffers to the chip, and one special ring the chip uses to report
  5107. * status back to the host.
  5108. *
  5109. * The special ring reports the status of received packets to the
  5110. * host. The chip does not write into the original descriptor the
  5111. * RX buffer was obtained from. The chip simply takes the original
  5112. * descriptor as provided by the host, updates the status and length
  5113. * field, then writes this into the next status ring entry.
  5114. *
  5115. * Each ring the host uses to post buffers to the chip is described
  5116. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5117. * it is first placed into the on-chip ram. When the packet's length
  5118. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5119. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5120. * which is within the range of the new packet's length is chosen.
  5121. *
  5122. * The "separate ring for rx status" scheme may sound queer, but it makes
  5123. * sense from a cache coherency perspective. If only the host writes
  5124. * to the buffer post rings, and only the chip writes to the rx status
  5125. * rings, then cache lines never move beyond shared-modified state.
  5126. * If both the host and chip were to write into the same ring, cache line
  5127. * eviction could occur since both entities want it in an exclusive state.
  5128. */
  5129. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5130. {
  5131. struct tg3 *tp = tnapi->tp;
  5132. u32 work_mask, rx_std_posted = 0;
  5133. u32 std_prod_idx, jmb_prod_idx;
  5134. u32 sw_idx = tnapi->rx_rcb_ptr;
  5135. u16 hw_idx;
  5136. int received;
  5137. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5138. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5139. /*
  5140. * We need to order the read of hw_idx and the read of
  5141. * the opaque cookie.
  5142. */
  5143. rmb();
  5144. work_mask = 0;
  5145. received = 0;
  5146. std_prod_idx = tpr->rx_std_prod_idx;
  5147. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5148. while (sw_idx != hw_idx && budget > 0) {
  5149. struct ring_info *ri;
  5150. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5151. unsigned int len;
  5152. struct sk_buff *skb;
  5153. dma_addr_t dma_addr;
  5154. u32 opaque_key, desc_idx, *post_ptr;
  5155. u8 *data;
  5156. u64 tstamp = 0;
  5157. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5158. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5159. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5160. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5161. dma_addr = dma_unmap_addr(ri, mapping);
  5162. data = ri->data;
  5163. post_ptr = &std_prod_idx;
  5164. rx_std_posted++;
  5165. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5166. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5167. dma_addr = dma_unmap_addr(ri, mapping);
  5168. data = ri->data;
  5169. post_ptr = &jmb_prod_idx;
  5170. } else
  5171. goto next_pkt_nopost;
  5172. work_mask |= opaque_key;
  5173. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5174. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5175. drop_it:
  5176. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5177. desc_idx, *post_ptr);
  5178. drop_it_no_recycle:
  5179. /* Other statistics kept track of by card. */
  5180. tp->rx_dropped++;
  5181. goto next_pkt;
  5182. }
  5183. prefetch(data + TG3_RX_OFFSET(tp));
  5184. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5185. ETH_FCS_LEN;
  5186. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5187. RXD_FLAG_PTPSTAT_PTPV1 ||
  5188. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5189. RXD_FLAG_PTPSTAT_PTPV2) {
  5190. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5191. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5192. }
  5193. if (len > TG3_RX_COPY_THRESH(tp)) {
  5194. int skb_size;
  5195. unsigned int frag_size;
  5196. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5197. *post_ptr, &frag_size);
  5198. if (skb_size < 0)
  5199. goto drop_it;
  5200. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5201. PCI_DMA_FROMDEVICE);
  5202. skb = build_skb(data, frag_size);
  5203. if (!skb) {
  5204. tg3_frag_free(frag_size != 0, data);
  5205. goto drop_it_no_recycle;
  5206. }
  5207. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5208. /* Ensure that the update to the data happens
  5209. * after the usage of the old DMA mapping.
  5210. */
  5211. smp_wmb();
  5212. ri->data = NULL;
  5213. } else {
  5214. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5215. desc_idx, *post_ptr);
  5216. skb = netdev_alloc_skb(tp->dev,
  5217. len + TG3_RAW_IP_ALIGN);
  5218. if (skb == NULL)
  5219. goto drop_it_no_recycle;
  5220. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5221. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5222. memcpy(skb->data,
  5223. data + TG3_RX_OFFSET(tp),
  5224. len);
  5225. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5226. }
  5227. skb_put(skb, len);
  5228. if (tstamp)
  5229. tg3_hwclock_to_timestamp(tp, tstamp,
  5230. skb_hwtstamps(skb));
  5231. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5232. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5233. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5234. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5235. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5236. else
  5237. skb_checksum_none_assert(skb);
  5238. skb->protocol = eth_type_trans(skb, tp->dev);
  5239. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5240. skb->protocol != htons(ETH_P_8021Q)) {
  5241. dev_kfree_skb(skb);
  5242. goto drop_it_no_recycle;
  5243. }
  5244. if (desc->type_flags & RXD_FLAG_VLAN &&
  5245. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5246. __vlan_hwaccel_put_tag(skb,
  5247. desc->err_vlan & RXD_VLAN_MASK);
  5248. napi_gro_receive(&tnapi->napi, skb);
  5249. received++;
  5250. budget--;
  5251. next_pkt:
  5252. (*post_ptr)++;
  5253. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5254. tpr->rx_std_prod_idx = std_prod_idx &
  5255. tp->rx_std_ring_mask;
  5256. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5257. tpr->rx_std_prod_idx);
  5258. work_mask &= ~RXD_OPAQUE_RING_STD;
  5259. rx_std_posted = 0;
  5260. }
  5261. next_pkt_nopost:
  5262. sw_idx++;
  5263. sw_idx &= tp->rx_ret_ring_mask;
  5264. /* Refresh hw_idx to see if there is new work */
  5265. if (sw_idx == hw_idx) {
  5266. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5267. rmb();
  5268. }
  5269. }
  5270. /* ACK the status ring. */
  5271. tnapi->rx_rcb_ptr = sw_idx;
  5272. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5273. /* Refill RX ring(s). */
  5274. if (!tg3_flag(tp, ENABLE_RSS)) {
  5275. /* Sync BD data before updating mailbox */
  5276. wmb();
  5277. if (work_mask & RXD_OPAQUE_RING_STD) {
  5278. tpr->rx_std_prod_idx = std_prod_idx &
  5279. tp->rx_std_ring_mask;
  5280. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5281. tpr->rx_std_prod_idx);
  5282. }
  5283. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5284. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5285. tp->rx_jmb_ring_mask;
  5286. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5287. tpr->rx_jmb_prod_idx);
  5288. }
  5289. mmiowb();
  5290. } else if (work_mask) {
  5291. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5292. * updated before the producer indices can be updated.
  5293. */
  5294. smp_wmb();
  5295. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5296. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5297. if (tnapi != &tp->napi[1]) {
  5298. tp->rx_refill = true;
  5299. napi_schedule(&tp->napi[1].napi);
  5300. }
  5301. }
  5302. return received;
  5303. }
  5304. static void tg3_poll_link(struct tg3 *tp)
  5305. {
  5306. /* handle link change and other phy events */
  5307. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5308. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5309. if (sblk->status & SD_STATUS_LINK_CHG) {
  5310. sblk->status = SD_STATUS_UPDATED |
  5311. (sblk->status & ~SD_STATUS_LINK_CHG);
  5312. spin_lock(&tp->lock);
  5313. if (tg3_flag(tp, USE_PHYLIB)) {
  5314. tw32_f(MAC_STATUS,
  5315. (MAC_STATUS_SYNC_CHANGED |
  5316. MAC_STATUS_CFG_CHANGED |
  5317. MAC_STATUS_MI_COMPLETION |
  5318. MAC_STATUS_LNKSTATE_CHANGED));
  5319. udelay(40);
  5320. } else
  5321. tg3_setup_phy(tp, 0);
  5322. spin_unlock(&tp->lock);
  5323. }
  5324. }
  5325. }
  5326. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5327. struct tg3_rx_prodring_set *dpr,
  5328. struct tg3_rx_prodring_set *spr)
  5329. {
  5330. u32 si, di, cpycnt, src_prod_idx;
  5331. int i, err = 0;
  5332. while (1) {
  5333. src_prod_idx = spr->rx_std_prod_idx;
  5334. /* Make sure updates to the rx_std_buffers[] entries and the
  5335. * standard producer index are seen in the correct order.
  5336. */
  5337. smp_rmb();
  5338. if (spr->rx_std_cons_idx == src_prod_idx)
  5339. break;
  5340. if (spr->rx_std_cons_idx < src_prod_idx)
  5341. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5342. else
  5343. cpycnt = tp->rx_std_ring_mask + 1 -
  5344. spr->rx_std_cons_idx;
  5345. cpycnt = min(cpycnt,
  5346. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5347. si = spr->rx_std_cons_idx;
  5348. di = dpr->rx_std_prod_idx;
  5349. for (i = di; i < di + cpycnt; i++) {
  5350. if (dpr->rx_std_buffers[i].data) {
  5351. cpycnt = i - di;
  5352. err = -ENOSPC;
  5353. break;
  5354. }
  5355. }
  5356. if (!cpycnt)
  5357. break;
  5358. /* Ensure that updates to the rx_std_buffers ring and the
  5359. * shadowed hardware producer ring from tg3_recycle_skb() are
  5360. * ordered correctly WRT the skb check above.
  5361. */
  5362. smp_rmb();
  5363. memcpy(&dpr->rx_std_buffers[di],
  5364. &spr->rx_std_buffers[si],
  5365. cpycnt * sizeof(struct ring_info));
  5366. for (i = 0; i < cpycnt; i++, di++, si++) {
  5367. struct tg3_rx_buffer_desc *sbd, *dbd;
  5368. sbd = &spr->rx_std[si];
  5369. dbd = &dpr->rx_std[di];
  5370. dbd->addr_hi = sbd->addr_hi;
  5371. dbd->addr_lo = sbd->addr_lo;
  5372. }
  5373. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5374. tp->rx_std_ring_mask;
  5375. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5376. tp->rx_std_ring_mask;
  5377. }
  5378. while (1) {
  5379. src_prod_idx = spr->rx_jmb_prod_idx;
  5380. /* Make sure updates to the rx_jmb_buffers[] entries and
  5381. * the jumbo producer index are seen in the correct order.
  5382. */
  5383. smp_rmb();
  5384. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5385. break;
  5386. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5387. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5388. else
  5389. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5390. spr->rx_jmb_cons_idx;
  5391. cpycnt = min(cpycnt,
  5392. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5393. si = spr->rx_jmb_cons_idx;
  5394. di = dpr->rx_jmb_prod_idx;
  5395. for (i = di; i < di + cpycnt; i++) {
  5396. if (dpr->rx_jmb_buffers[i].data) {
  5397. cpycnt = i - di;
  5398. err = -ENOSPC;
  5399. break;
  5400. }
  5401. }
  5402. if (!cpycnt)
  5403. break;
  5404. /* Ensure that updates to the rx_jmb_buffers ring and the
  5405. * shadowed hardware producer ring from tg3_recycle_skb() are
  5406. * ordered correctly WRT the skb check above.
  5407. */
  5408. smp_rmb();
  5409. memcpy(&dpr->rx_jmb_buffers[di],
  5410. &spr->rx_jmb_buffers[si],
  5411. cpycnt * sizeof(struct ring_info));
  5412. for (i = 0; i < cpycnt; i++, di++, si++) {
  5413. struct tg3_rx_buffer_desc *sbd, *dbd;
  5414. sbd = &spr->rx_jmb[si].std;
  5415. dbd = &dpr->rx_jmb[di].std;
  5416. dbd->addr_hi = sbd->addr_hi;
  5417. dbd->addr_lo = sbd->addr_lo;
  5418. }
  5419. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5420. tp->rx_jmb_ring_mask;
  5421. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5422. tp->rx_jmb_ring_mask;
  5423. }
  5424. return err;
  5425. }
  5426. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5427. {
  5428. struct tg3 *tp = tnapi->tp;
  5429. /* run TX completion thread */
  5430. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5431. tg3_tx(tnapi);
  5432. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5433. return work_done;
  5434. }
  5435. if (!tnapi->rx_rcb_prod_idx)
  5436. return work_done;
  5437. /* run RX thread, within the bounds set by NAPI.
  5438. * All RX "locking" is done by ensuring outside
  5439. * code synchronizes with tg3->napi.poll()
  5440. */
  5441. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5442. work_done += tg3_rx(tnapi, budget - work_done);
  5443. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5444. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5445. int i, err = 0;
  5446. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5447. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5448. tp->rx_refill = false;
  5449. for (i = 1; i <= tp->rxq_cnt; i++)
  5450. err |= tg3_rx_prodring_xfer(tp, dpr,
  5451. &tp->napi[i].prodring);
  5452. wmb();
  5453. if (std_prod_idx != dpr->rx_std_prod_idx)
  5454. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5455. dpr->rx_std_prod_idx);
  5456. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5457. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5458. dpr->rx_jmb_prod_idx);
  5459. mmiowb();
  5460. if (err)
  5461. tw32_f(HOSTCC_MODE, tp->coal_now);
  5462. }
  5463. return work_done;
  5464. }
  5465. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5466. {
  5467. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5468. schedule_work(&tp->reset_task);
  5469. }
  5470. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5471. {
  5472. cancel_work_sync(&tp->reset_task);
  5473. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5474. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5475. }
  5476. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5477. {
  5478. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5479. struct tg3 *tp = tnapi->tp;
  5480. int work_done = 0;
  5481. struct tg3_hw_status *sblk = tnapi->hw_status;
  5482. while (1) {
  5483. work_done = tg3_poll_work(tnapi, work_done, budget);
  5484. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5485. goto tx_recovery;
  5486. if (unlikely(work_done >= budget))
  5487. break;
  5488. /* tp->last_tag is used in tg3_int_reenable() below
  5489. * to tell the hw how much work has been processed,
  5490. * so we must read it before checking for more work.
  5491. */
  5492. tnapi->last_tag = sblk->status_tag;
  5493. tnapi->last_irq_tag = tnapi->last_tag;
  5494. rmb();
  5495. /* check for RX/TX work to do */
  5496. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5497. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5498. /* This test here is not race free, but will reduce
  5499. * the number of interrupts by looping again.
  5500. */
  5501. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5502. continue;
  5503. napi_complete(napi);
  5504. /* Reenable interrupts. */
  5505. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5506. /* This test here is synchronized by napi_schedule()
  5507. * and napi_complete() to close the race condition.
  5508. */
  5509. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5510. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5511. HOSTCC_MODE_ENABLE |
  5512. tnapi->coal_now);
  5513. }
  5514. mmiowb();
  5515. break;
  5516. }
  5517. }
  5518. return work_done;
  5519. tx_recovery:
  5520. /* work_done is guaranteed to be less than budget. */
  5521. napi_complete(napi);
  5522. tg3_reset_task_schedule(tp);
  5523. return work_done;
  5524. }
  5525. static void tg3_process_error(struct tg3 *tp)
  5526. {
  5527. u32 val;
  5528. bool real_error = false;
  5529. if (tg3_flag(tp, ERROR_PROCESSED))
  5530. return;
  5531. /* Check Flow Attention register */
  5532. val = tr32(HOSTCC_FLOW_ATTN);
  5533. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5534. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5535. real_error = true;
  5536. }
  5537. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5538. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5539. real_error = true;
  5540. }
  5541. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5542. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5543. real_error = true;
  5544. }
  5545. if (!real_error)
  5546. return;
  5547. tg3_dump_state(tp);
  5548. tg3_flag_set(tp, ERROR_PROCESSED);
  5549. tg3_reset_task_schedule(tp);
  5550. }
  5551. static int tg3_poll(struct napi_struct *napi, int budget)
  5552. {
  5553. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5554. struct tg3 *tp = tnapi->tp;
  5555. int work_done = 0;
  5556. struct tg3_hw_status *sblk = tnapi->hw_status;
  5557. while (1) {
  5558. if (sblk->status & SD_STATUS_ERROR)
  5559. tg3_process_error(tp);
  5560. tg3_poll_link(tp);
  5561. work_done = tg3_poll_work(tnapi, work_done, budget);
  5562. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5563. goto tx_recovery;
  5564. if (unlikely(work_done >= budget))
  5565. break;
  5566. if (tg3_flag(tp, TAGGED_STATUS)) {
  5567. /* tp->last_tag is used in tg3_int_reenable() below
  5568. * to tell the hw how much work has been processed,
  5569. * so we must read it before checking for more work.
  5570. */
  5571. tnapi->last_tag = sblk->status_tag;
  5572. tnapi->last_irq_tag = tnapi->last_tag;
  5573. rmb();
  5574. } else
  5575. sblk->status &= ~SD_STATUS_UPDATED;
  5576. if (likely(!tg3_has_work(tnapi))) {
  5577. napi_complete(napi);
  5578. tg3_int_reenable(tnapi);
  5579. break;
  5580. }
  5581. }
  5582. return work_done;
  5583. tx_recovery:
  5584. /* work_done is guaranteed to be less than budget. */
  5585. napi_complete(napi);
  5586. tg3_reset_task_schedule(tp);
  5587. return work_done;
  5588. }
  5589. static void tg3_napi_disable(struct tg3 *tp)
  5590. {
  5591. int i;
  5592. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5593. napi_disable(&tp->napi[i].napi);
  5594. }
  5595. static void tg3_napi_enable(struct tg3 *tp)
  5596. {
  5597. int i;
  5598. for (i = 0; i < tp->irq_cnt; i++)
  5599. napi_enable(&tp->napi[i].napi);
  5600. }
  5601. static void tg3_napi_init(struct tg3 *tp)
  5602. {
  5603. int i;
  5604. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5605. for (i = 1; i < tp->irq_cnt; i++)
  5606. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5607. }
  5608. static void tg3_napi_fini(struct tg3 *tp)
  5609. {
  5610. int i;
  5611. for (i = 0; i < tp->irq_cnt; i++)
  5612. netif_napi_del(&tp->napi[i].napi);
  5613. }
  5614. static inline void tg3_netif_stop(struct tg3 *tp)
  5615. {
  5616. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5617. tg3_napi_disable(tp);
  5618. netif_carrier_off(tp->dev);
  5619. netif_tx_disable(tp->dev);
  5620. }
  5621. /* tp->lock must be held */
  5622. static inline void tg3_netif_start(struct tg3 *tp)
  5623. {
  5624. tg3_ptp_resume(tp);
  5625. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5626. * appropriate so long as all callers are assured to
  5627. * have free tx slots (such as after tg3_init_hw)
  5628. */
  5629. netif_tx_wake_all_queues(tp->dev);
  5630. if (tp->link_up)
  5631. netif_carrier_on(tp->dev);
  5632. tg3_napi_enable(tp);
  5633. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5634. tg3_enable_ints(tp);
  5635. }
  5636. static void tg3_irq_quiesce(struct tg3 *tp)
  5637. {
  5638. int i;
  5639. BUG_ON(tp->irq_sync);
  5640. tp->irq_sync = 1;
  5641. smp_mb();
  5642. for (i = 0; i < tp->irq_cnt; i++)
  5643. synchronize_irq(tp->napi[i].irq_vec);
  5644. }
  5645. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5646. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5647. * with as well. Most of the time, this is not necessary except when
  5648. * shutting down the device.
  5649. */
  5650. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5651. {
  5652. spin_lock_bh(&tp->lock);
  5653. if (irq_sync)
  5654. tg3_irq_quiesce(tp);
  5655. }
  5656. static inline void tg3_full_unlock(struct tg3 *tp)
  5657. {
  5658. spin_unlock_bh(&tp->lock);
  5659. }
  5660. /* One-shot MSI handler - Chip automatically disables interrupt
  5661. * after sending MSI so driver doesn't have to do it.
  5662. */
  5663. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5664. {
  5665. struct tg3_napi *tnapi = dev_id;
  5666. struct tg3 *tp = tnapi->tp;
  5667. prefetch(tnapi->hw_status);
  5668. if (tnapi->rx_rcb)
  5669. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5670. if (likely(!tg3_irq_sync(tp)))
  5671. napi_schedule(&tnapi->napi);
  5672. return IRQ_HANDLED;
  5673. }
  5674. /* MSI ISR - No need to check for interrupt sharing and no need to
  5675. * flush status block and interrupt mailbox. PCI ordering rules
  5676. * guarantee that MSI will arrive after the status block.
  5677. */
  5678. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5679. {
  5680. struct tg3_napi *tnapi = dev_id;
  5681. struct tg3 *tp = tnapi->tp;
  5682. prefetch(tnapi->hw_status);
  5683. if (tnapi->rx_rcb)
  5684. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5685. /*
  5686. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5687. * chip-internal interrupt pending events.
  5688. * Writing non-zero to intr-mbox-0 additional tells the
  5689. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5690. * event coalescing.
  5691. */
  5692. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5693. if (likely(!tg3_irq_sync(tp)))
  5694. napi_schedule(&tnapi->napi);
  5695. return IRQ_RETVAL(1);
  5696. }
  5697. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5698. {
  5699. struct tg3_napi *tnapi = dev_id;
  5700. struct tg3 *tp = tnapi->tp;
  5701. struct tg3_hw_status *sblk = tnapi->hw_status;
  5702. unsigned int handled = 1;
  5703. /* In INTx mode, it is possible for the interrupt to arrive at
  5704. * the CPU before the status block posted prior to the interrupt.
  5705. * Reading the PCI State register will confirm whether the
  5706. * interrupt is ours and will flush the status block.
  5707. */
  5708. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5709. if (tg3_flag(tp, CHIP_RESETTING) ||
  5710. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5711. handled = 0;
  5712. goto out;
  5713. }
  5714. }
  5715. /*
  5716. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5717. * chip-internal interrupt pending events.
  5718. * Writing non-zero to intr-mbox-0 additional tells the
  5719. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5720. * event coalescing.
  5721. *
  5722. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5723. * spurious interrupts. The flush impacts performance but
  5724. * excessive spurious interrupts can be worse in some cases.
  5725. */
  5726. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5727. if (tg3_irq_sync(tp))
  5728. goto out;
  5729. sblk->status &= ~SD_STATUS_UPDATED;
  5730. if (likely(tg3_has_work(tnapi))) {
  5731. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5732. napi_schedule(&tnapi->napi);
  5733. } else {
  5734. /* No work, shared interrupt perhaps? re-enable
  5735. * interrupts, and flush that PCI write
  5736. */
  5737. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5738. 0x00000000);
  5739. }
  5740. out:
  5741. return IRQ_RETVAL(handled);
  5742. }
  5743. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5744. {
  5745. struct tg3_napi *tnapi = dev_id;
  5746. struct tg3 *tp = tnapi->tp;
  5747. struct tg3_hw_status *sblk = tnapi->hw_status;
  5748. unsigned int handled = 1;
  5749. /* In INTx mode, it is possible for the interrupt to arrive at
  5750. * the CPU before the status block posted prior to the interrupt.
  5751. * Reading the PCI State register will confirm whether the
  5752. * interrupt is ours and will flush the status block.
  5753. */
  5754. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5755. if (tg3_flag(tp, CHIP_RESETTING) ||
  5756. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5757. handled = 0;
  5758. goto out;
  5759. }
  5760. }
  5761. /*
  5762. * writing any value to intr-mbox-0 clears PCI INTA# and
  5763. * chip-internal interrupt pending events.
  5764. * writing non-zero to intr-mbox-0 additional tells the
  5765. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5766. * event coalescing.
  5767. *
  5768. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5769. * spurious interrupts. The flush impacts performance but
  5770. * excessive spurious interrupts can be worse in some cases.
  5771. */
  5772. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5773. /*
  5774. * In a shared interrupt configuration, sometimes other devices'
  5775. * interrupts will scream. We record the current status tag here
  5776. * so that the above check can report that the screaming interrupts
  5777. * are unhandled. Eventually they will be silenced.
  5778. */
  5779. tnapi->last_irq_tag = sblk->status_tag;
  5780. if (tg3_irq_sync(tp))
  5781. goto out;
  5782. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5783. napi_schedule(&tnapi->napi);
  5784. out:
  5785. return IRQ_RETVAL(handled);
  5786. }
  5787. /* ISR for interrupt test */
  5788. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5789. {
  5790. struct tg3_napi *tnapi = dev_id;
  5791. struct tg3 *tp = tnapi->tp;
  5792. struct tg3_hw_status *sblk = tnapi->hw_status;
  5793. if ((sblk->status & SD_STATUS_UPDATED) ||
  5794. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5795. tg3_disable_ints(tp);
  5796. return IRQ_RETVAL(1);
  5797. }
  5798. return IRQ_RETVAL(0);
  5799. }
  5800. #ifdef CONFIG_NET_POLL_CONTROLLER
  5801. static void tg3_poll_controller(struct net_device *dev)
  5802. {
  5803. int i;
  5804. struct tg3 *tp = netdev_priv(dev);
  5805. if (tg3_irq_sync(tp))
  5806. return;
  5807. for (i = 0; i < tp->irq_cnt; i++)
  5808. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5809. }
  5810. #endif
  5811. static void tg3_tx_timeout(struct net_device *dev)
  5812. {
  5813. struct tg3 *tp = netdev_priv(dev);
  5814. if (netif_msg_tx_err(tp)) {
  5815. netdev_err(dev, "transmit timed out, resetting\n");
  5816. tg3_dump_state(tp);
  5817. }
  5818. tg3_reset_task_schedule(tp);
  5819. }
  5820. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5821. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5822. {
  5823. u32 base = (u32) mapping & 0xffffffff;
  5824. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5825. }
  5826. /* Test for DMA addresses > 40-bit */
  5827. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5828. int len)
  5829. {
  5830. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5831. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5832. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5833. return 0;
  5834. #else
  5835. return 0;
  5836. #endif
  5837. }
  5838. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5839. dma_addr_t mapping, u32 len, u32 flags,
  5840. u32 mss, u32 vlan)
  5841. {
  5842. txbd->addr_hi = ((u64) mapping >> 32);
  5843. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5844. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5845. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5846. }
  5847. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5848. dma_addr_t map, u32 len, u32 flags,
  5849. u32 mss, u32 vlan)
  5850. {
  5851. struct tg3 *tp = tnapi->tp;
  5852. bool hwbug = false;
  5853. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5854. hwbug = true;
  5855. if (tg3_4g_overflow_test(map, len))
  5856. hwbug = true;
  5857. if (tg3_40bit_overflow_test(tp, map, len))
  5858. hwbug = true;
  5859. if (tp->dma_limit) {
  5860. u32 prvidx = *entry;
  5861. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5862. while (len > tp->dma_limit && *budget) {
  5863. u32 frag_len = tp->dma_limit;
  5864. len -= tp->dma_limit;
  5865. /* Avoid the 8byte DMA problem */
  5866. if (len <= 8) {
  5867. len += tp->dma_limit / 2;
  5868. frag_len = tp->dma_limit / 2;
  5869. }
  5870. tnapi->tx_buffers[*entry].fragmented = true;
  5871. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5872. frag_len, tmp_flag, mss, vlan);
  5873. *budget -= 1;
  5874. prvidx = *entry;
  5875. *entry = NEXT_TX(*entry);
  5876. map += frag_len;
  5877. }
  5878. if (len) {
  5879. if (*budget) {
  5880. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5881. len, flags, mss, vlan);
  5882. *budget -= 1;
  5883. *entry = NEXT_TX(*entry);
  5884. } else {
  5885. hwbug = true;
  5886. tnapi->tx_buffers[prvidx].fragmented = false;
  5887. }
  5888. }
  5889. } else {
  5890. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5891. len, flags, mss, vlan);
  5892. *entry = NEXT_TX(*entry);
  5893. }
  5894. return hwbug;
  5895. }
  5896. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5897. {
  5898. int i;
  5899. struct sk_buff *skb;
  5900. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5901. skb = txb->skb;
  5902. txb->skb = NULL;
  5903. pci_unmap_single(tnapi->tp->pdev,
  5904. dma_unmap_addr(txb, mapping),
  5905. skb_headlen(skb),
  5906. PCI_DMA_TODEVICE);
  5907. while (txb->fragmented) {
  5908. txb->fragmented = false;
  5909. entry = NEXT_TX(entry);
  5910. txb = &tnapi->tx_buffers[entry];
  5911. }
  5912. for (i = 0; i <= last; i++) {
  5913. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5914. entry = NEXT_TX(entry);
  5915. txb = &tnapi->tx_buffers[entry];
  5916. pci_unmap_page(tnapi->tp->pdev,
  5917. dma_unmap_addr(txb, mapping),
  5918. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5919. while (txb->fragmented) {
  5920. txb->fragmented = false;
  5921. entry = NEXT_TX(entry);
  5922. txb = &tnapi->tx_buffers[entry];
  5923. }
  5924. }
  5925. }
  5926. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5927. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5928. struct sk_buff **pskb,
  5929. u32 *entry, u32 *budget,
  5930. u32 base_flags, u32 mss, u32 vlan)
  5931. {
  5932. struct tg3 *tp = tnapi->tp;
  5933. struct sk_buff *new_skb, *skb = *pskb;
  5934. dma_addr_t new_addr = 0;
  5935. int ret = 0;
  5936. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  5937. new_skb = skb_copy(skb, GFP_ATOMIC);
  5938. else {
  5939. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5940. new_skb = skb_copy_expand(skb,
  5941. skb_headroom(skb) + more_headroom,
  5942. skb_tailroom(skb), GFP_ATOMIC);
  5943. }
  5944. if (!new_skb) {
  5945. ret = -1;
  5946. } else {
  5947. /* New SKB is guaranteed to be linear. */
  5948. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5949. PCI_DMA_TODEVICE);
  5950. /* Make sure the mapping succeeded */
  5951. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5952. dev_kfree_skb(new_skb);
  5953. ret = -1;
  5954. } else {
  5955. u32 save_entry = *entry;
  5956. base_flags |= TXD_FLAG_END;
  5957. tnapi->tx_buffers[*entry].skb = new_skb;
  5958. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5959. mapping, new_addr);
  5960. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5961. new_skb->len, base_flags,
  5962. mss, vlan)) {
  5963. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5964. dev_kfree_skb(new_skb);
  5965. ret = -1;
  5966. }
  5967. }
  5968. }
  5969. dev_kfree_skb(skb);
  5970. *pskb = new_skb;
  5971. return ret;
  5972. }
  5973. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5974. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5975. * TSO header is greater than 80 bytes.
  5976. */
  5977. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5978. {
  5979. struct sk_buff *segs, *nskb;
  5980. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5981. /* Estimate the number of fragments in the worst case */
  5982. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5983. netif_stop_queue(tp->dev);
  5984. /* netif_tx_stop_queue() must be done before checking
  5985. * checking tx index in tg3_tx_avail() below, because in
  5986. * tg3_tx(), we update tx index before checking for
  5987. * netif_tx_queue_stopped().
  5988. */
  5989. smp_mb();
  5990. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5991. return NETDEV_TX_BUSY;
  5992. netif_wake_queue(tp->dev);
  5993. }
  5994. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5995. if (IS_ERR(segs))
  5996. goto tg3_tso_bug_end;
  5997. do {
  5998. nskb = segs;
  5999. segs = segs->next;
  6000. nskb->next = NULL;
  6001. tg3_start_xmit(nskb, tp->dev);
  6002. } while (segs);
  6003. tg3_tso_bug_end:
  6004. dev_kfree_skb(skb);
  6005. return NETDEV_TX_OK;
  6006. }
  6007. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6008. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6009. */
  6010. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6011. {
  6012. struct tg3 *tp = netdev_priv(dev);
  6013. u32 len, entry, base_flags, mss, vlan = 0;
  6014. u32 budget;
  6015. int i = -1, would_hit_hwbug;
  6016. dma_addr_t mapping;
  6017. struct tg3_napi *tnapi;
  6018. struct netdev_queue *txq;
  6019. unsigned int last;
  6020. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6021. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6022. if (tg3_flag(tp, ENABLE_TSS))
  6023. tnapi++;
  6024. budget = tg3_tx_avail(tnapi);
  6025. /* We are running in BH disabled context with netif_tx_lock
  6026. * and TX reclaim runs via tp->napi.poll inside of a software
  6027. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6028. * no IRQ context deadlocks to worry about either. Rejoice!
  6029. */
  6030. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6031. if (!netif_tx_queue_stopped(txq)) {
  6032. netif_tx_stop_queue(txq);
  6033. /* This is a hard error, log it. */
  6034. netdev_err(dev,
  6035. "BUG! Tx Ring full when queue awake!\n");
  6036. }
  6037. return NETDEV_TX_BUSY;
  6038. }
  6039. entry = tnapi->tx_prod;
  6040. base_flags = 0;
  6041. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6042. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6043. mss = skb_shinfo(skb)->gso_size;
  6044. if (mss) {
  6045. struct iphdr *iph;
  6046. u32 tcp_opt_len, hdr_len;
  6047. if (skb_header_cloned(skb) &&
  6048. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6049. goto drop;
  6050. iph = ip_hdr(skb);
  6051. tcp_opt_len = tcp_optlen(skb);
  6052. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6053. if (!skb_is_gso_v6(skb)) {
  6054. iph->check = 0;
  6055. iph->tot_len = htons(mss + hdr_len);
  6056. }
  6057. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6058. tg3_flag(tp, TSO_BUG))
  6059. return tg3_tso_bug(tp, skb);
  6060. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6061. TXD_FLAG_CPU_POST_DMA);
  6062. if (tg3_flag(tp, HW_TSO_1) ||
  6063. tg3_flag(tp, HW_TSO_2) ||
  6064. tg3_flag(tp, HW_TSO_3)) {
  6065. tcp_hdr(skb)->check = 0;
  6066. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6067. } else
  6068. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6069. iph->daddr, 0,
  6070. IPPROTO_TCP,
  6071. 0);
  6072. if (tg3_flag(tp, HW_TSO_3)) {
  6073. mss |= (hdr_len & 0xc) << 12;
  6074. if (hdr_len & 0x10)
  6075. base_flags |= 0x00000010;
  6076. base_flags |= (hdr_len & 0x3e0) << 5;
  6077. } else if (tg3_flag(tp, HW_TSO_2))
  6078. mss |= hdr_len << 9;
  6079. else if (tg3_flag(tp, HW_TSO_1) ||
  6080. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6081. if (tcp_opt_len || iph->ihl > 5) {
  6082. int tsflags;
  6083. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6084. mss |= (tsflags << 11);
  6085. }
  6086. } else {
  6087. if (tcp_opt_len || iph->ihl > 5) {
  6088. int tsflags;
  6089. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6090. base_flags |= tsflags << 12;
  6091. }
  6092. }
  6093. }
  6094. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6095. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6096. base_flags |= TXD_FLAG_JMB_PKT;
  6097. if (vlan_tx_tag_present(skb)) {
  6098. base_flags |= TXD_FLAG_VLAN;
  6099. vlan = vlan_tx_tag_get(skb);
  6100. }
  6101. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6102. tg3_flag(tp, TX_TSTAMP_EN)) {
  6103. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6104. base_flags |= TXD_FLAG_HWTSTAMP;
  6105. }
  6106. len = skb_headlen(skb);
  6107. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6108. if (pci_dma_mapping_error(tp->pdev, mapping))
  6109. goto drop;
  6110. tnapi->tx_buffers[entry].skb = skb;
  6111. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6112. would_hit_hwbug = 0;
  6113. if (tg3_flag(tp, 5701_DMA_BUG))
  6114. would_hit_hwbug = 1;
  6115. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6116. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6117. mss, vlan)) {
  6118. would_hit_hwbug = 1;
  6119. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6120. u32 tmp_mss = mss;
  6121. if (!tg3_flag(tp, HW_TSO_1) &&
  6122. !tg3_flag(tp, HW_TSO_2) &&
  6123. !tg3_flag(tp, HW_TSO_3))
  6124. tmp_mss = 0;
  6125. /* Now loop through additional data
  6126. * fragments, and queue them.
  6127. */
  6128. last = skb_shinfo(skb)->nr_frags - 1;
  6129. for (i = 0; i <= last; i++) {
  6130. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6131. len = skb_frag_size(frag);
  6132. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6133. len, DMA_TO_DEVICE);
  6134. tnapi->tx_buffers[entry].skb = NULL;
  6135. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6136. mapping);
  6137. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6138. goto dma_error;
  6139. if (!budget ||
  6140. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6141. len, base_flags |
  6142. ((i == last) ? TXD_FLAG_END : 0),
  6143. tmp_mss, vlan)) {
  6144. would_hit_hwbug = 1;
  6145. break;
  6146. }
  6147. }
  6148. }
  6149. if (would_hit_hwbug) {
  6150. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6151. /* If the workaround fails due to memory/mapping
  6152. * failure, silently drop this packet.
  6153. */
  6154. entry = tnapi->tx_prod;
  6155. budget = tg3_tx_avail(tnapi);
  6156. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6157. base_flags, mss, vlan))
  6158. goto drop_nofree;
  6159. }
  6160. skb_tx_timestamp(skb);
  6161. netdev_tx_sent_queue(txq, skb->len);
  6162. /* Sync BD data before updating mailbox */
  6163. wmb();
  6164. /* Packets are ready, update Tx producer idx local and on card. */
  6165. tw32_tx_mbox(tnapi->prodmbox, entry);
  6166. tnapi->tx_prod = entry;
  6167. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6168. netif_tx_stop_queue(txq);
  6169. /* netif_tx_stop_queue() must be done before checking
  6170. * checking tx index in tg3_tx_avail() below, because in
  6171. * tg3_tx(), we update tx index before checking for
  6172. * netif_tx_queue_stopped().
  6173. */
  6174. smp_mb();
  6175. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6176. netif_tx_wake_queue(txq);
  6177. }
  6178. mmiowb();
  6179. return NETDEV_TX_OK;
  6180. dma_error:
  6181. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6182. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6183. drop:
  6184. dev_kfree_skb(skb);
  6185. drop_nofree:
  6186. tp->tx_dropped++;
  6187. return NETDEV_TX_OK;
  6188. }
  6189. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6190. {
  6191. if (enable) {
  6192. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6193. MAC_MODE_PORT_MODE_MASK);
  6194. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6195. if (!tg3_flag(tp, 5705_PLUS))
  6196. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6197. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6198. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6199. else
  6200. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6201. } else {
  6202. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6203. if (tg3_flag(tp, 5705_PLUS) ||
  6204. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6205. tg3_asic_rev(tp) == ASIC_REV_5700)
  6206. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6207. }
  6208. tw32(MAC_MODE, tp->mac_mode);
  6209. udelay(40);
  6210. }
  6211. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6212. {
  6213. u32 val, bmcr, mac_mode, ptest = 0;
  6214. tg3_phy_toggle_apd(tp, false);
  6215. tg3_phy_toggle_automdix(tp, 0);
  6216. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6217. return -EIO;
  6218. bmcr = BMCR_FULLDPLX;
  6219. switch (speed) {
  6220. case SPEED_10:
  6221. break;
  6222. case SPEED_100:
  6223. bmcr |= BMCR_SPEED100;
  6224. break;
  6225. case SPEED_1000:
  6226. default:
  6227. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6228. speed = SPEED_100;
  6229. bmcr |= BMCR_SPEED100;
  6230. } else {
  6231. speed = SPEED_1000;
  6232. bmcr |= BMCR_SPEED1000;
  6233. }
  6234. }
  6235. if (extlpbk) {
  6236. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6237. tg3_readphy(tp, MII_CTRL1000, &val);
  6238. val |= CTL1000_AS_MASTER |
  6239. CTL1000_ENABLE_MASTER;
  6240. tg3_writephy(tp, MII_CTRL1000, val);
  6241. } else {
  6242. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6243. MII_TG3_FET_PTEST_TRIM_2;
  6244. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6245. }
  6246. } else
  6247. bmcr |= BMCR_LOOPBACK;
  6248. tg3_writephy(tp, MII_BMCR, bmcr);
  6249. /* The write needs to be flushed for the FETs */
  6250. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6251. tg3_readphy(tp, MII_BMCR, &bmcr);
  6252. udelay(40);
  6253. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6254. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6255. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6256. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6257. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6258. /* The write needs to be flushed for the AC131 */
  6259. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6260. }
  6261. /* Reset to prevent losing 1st rx packet intermittently */
  6262. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6263. tg3_flag(tp, 5780_CLASS)) {
  6264. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6265. udelay(10);
  6266. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6267. }
  6268. mac_mode = tp->mac_mode &
  6269. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6270. if (speed == SPEED_1000)
  6271. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6272. else
  6273. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6274. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6275. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6276. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6277. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6278. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6279. mac_mode |= MAC_MODE_LINK_POLARITY;
  6280. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6281. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6282. }
  6283. tw32(MAC_MODE, mac_mode);
  6284. udelay(40);
  6285. return 0;
  6286. }
  6287. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6288. {
  6289. struct tg3 *tp = netdev_priv(dev);
  6290. if (features & NETIF_F_LOOPBACK) {
  6291. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6292. return;
  6293. spin_lock_bh(&tp->lock);
  6294. tg3_mac_loopback(tp, true);
  6295. netif_carrier_on(tp->dev);
  6296. spin_unlock_bh(&tp->lock);
  6297. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6298. } else {
  6299. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6300. return;
  6301. spin_lock_bh(&tp->lock);
  6302. tg3_mac_loopback(tp, false);
  6303. /* Force link status check */
  6304. tg3_setup_phy(tp, 1);
  6305. spin_unlock_bh(&tp->lock);
  6306. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6307. }
  6308. }
  6309. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6310. netdev_features_t features)
  6311. {
  6312. struct tg3 *tp = netdev_priv(dev);
  6313. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6314. features &= ~NETIF_F_ALL_TSO;
  6315. return features;
  6316. }
  6317. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6318. {
  6319. netdev_features_t changed = dev->features ^ features;
  6320. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6321. tg3_set_loopback(dev, features);
  6322. return 0;
  6323. }
  6324. static void tg3_rx_prodring_free(struct tg3 *tp,
  6325. struct tg3_rx_prodring_set *tpr)
  6326. {
  6327. int i;
  6328. if (tpr != &tp->napi[0].prodring) {
  6329. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6330. i = (i + 1) & tp->rx_std_ring_mask)
  6331. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6332. tp->rx_pkt_map_sz);
  6333. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6334. for (i = tpr->rx_jmb_cons_idx;
  6335. i != tpr->rx_jmb_prod_idx;
  6336. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6337. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6338. TG3_RX_JMB_MAP_SZ);
  6339. }
  6340. }
  6341. return;
  6342. }
  6343. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6344. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6345. tp->rx_pkt_map_sz);
  6346. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6347. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6348. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6349. TG3_RX_JMB_MAP_SZ);
  6350. }
  6351. }
  6352. /* Initialize rx rings for packet processing.
  6353. *
  6354. * The chip has been shut down and the driver detached from
  6355. * the networking, so no interrupts or new tx packets will
  6356. * end up in the driver. tp->{tx,}lock are held and thus
  6357. * we may not sleep.
  6358. */
  6359. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6360. struct tg3_rx_prodring_set *tpr)
  6361. {
  6362. u32 i, rx_pkt_dma_sz;
  6363. tpr->rx_std_cons_idx = 0;
  6364. tpr->rx_std_prod_idx = 0;
  6365. tpr->rx_jmb_cons_idx = 0;
  6366. tpr->rx_jmb_prod_idx = 0;
  6367. if (tpr != &tp->napi[0].prodring) {
  6368. memset(&tpr->rx_std_buffers[0], 0,
  6369. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6370. if (tpr->rx_jmb_buffers)
  6371. memset(&tpr->rx_jmb_buffers[0], 0,
  6372. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6373. goto done;
  6374. }
  6375. /* Zero out all descriptors. */
  6376. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6377. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6378. if (tg3_flag(tp, 5780_CLASS) &&
  6379. tp->dev->mtu > ETH_DATA_LEN)
  6380. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6381. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6382. /* Initialize invariants of the rings, we only set this
  6383. * stuff once. This works because the card does not
  6384. * write into the rx buffer posting rings.
  6385. */
  6386. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6387. struct tg3_rx_buffer_desc *rxd;
  6388. rxd = &tpr->rx_std[i];
  6389. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6390. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6391. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6392. (i << RXD_OPAQUE_INDEX_SHIFT));
  6393. }
  6394. /* Now allocate fresh SKBs for each rx ring. */
  6395. for (i = 0; i < tp->rx_pending; i++) {
  6396. unsigned int frag_size;
  6397. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6398. &frag_size) < 0) {
  6399. netdev_warn(tp->dev,
  6400. "Using a smaller RX standard ring. Only "
  6401. "%d out of %d buffers were allocated "
  6402. "successfully\n", i, tp->rx_pending);
  6403. if (i == 0)
  6404. goto initfail;
  6405. tp->rx_pending = i;
  6406. break;
  6407. }
  6408. }
  6409. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6410. goto done;
  6411. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6412. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6413. goto done;
  6414. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6415. struct tg3_rx_buffer_desc *rxd;
  6416. rxd = &tpr->rx_jmb[i].std;
  6417. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6418. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6419. RXD_FLAG_JUMBO;
  6420. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6421. (i << RXD_OPAQUE_INDEX_SHIFT));
  6422. }
  6423. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6424. unsigned int frag_size;
  6425. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6426. &frag_size) < 0) {
  6427. netdev_warn(tp->dev,
  6428. "Using a smaller RX jumbo ring. Only %d "
  6429. "out of %d buffers were allocated "
  6430. "successfully\n", i, tp->rx_jumbo_pending);
  6431. if (i == 0)
  6432. goto initfail;
  6433. tp->rx_jumbo_pending = i;
  6434. break;
  6435. }
  6436. }
  6437. done:
  6438. return 0;
  6439. initfail:
  6440. tg3_rx_prodring_free(tp, tpr);
  6441. return -ENOMEM;
  6442. }
  6443. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6444. struct tg3_rx_prodring_set *tpr)
  6445. {
  6446. kfree(tpr->rx_std_buffers);
  6447. tpr->rx_std_buffers = NULL;
  6448. kfree(tpr->rx_jmb_buffers);
  6449. tpr->rx_jmb_buffers = NULL;
  6450. if (tpr->rx_std) {
  6451. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6452. tpr->rx_std, tpr->rx_std_mapping);
  6453. tpr->rx_std = NULL;
  6454. }
  6455. if (tpr->rx_jmb) {
  6456. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6457. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6458. tpr->rx_jmb = NULL;
  6459. }
  6460. }
  6461. static int tg3_rx_prodring_init(struct tg3 *tp,
  6462. struct tg3_rx_prodring_set *tpr)
  6463. {
  6464. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6465. GFP_KERNEL);
  6466. if (!tpr->rx_std_buffers)
  6467. return -ENOMEM;
  6468. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6469. TG3_RX_STD_RING_BYTES(tp),
  6470. &tpr->rx_std_mapping,
  6471. GFP_KERNEL);
  6472. if (!tpr->rx_std)
  6473. goto err_out;
  6474. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6475. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6476. GFP_KERNEL);
  6477. if (!tpr->rx_jmb_buffers)
  6478. goto err_out;
  6479. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6480. TG3_RX_JMB_RING_BYTES(tp),
  6481. &tpr->rx_jmb_mapping,
  6482. GFP_KERNEL);
  6483. if (!tpr->rx_jmb)
  6484. goto err_out;
  6485. }
  6486. return 0;
  6487. err_out:
  6488. tg3_rx_prodring_fini(tp, tpr);
  6489. return -ENOMEM;
  6490. }
  6491. /* Free up pending packets in all rx/tx rings.
  6492. *
  6493. * The chip has been shut down and the driver detached from
  6494. * the networking, so no interrupts or new tx packets will
  6495. * end up in the driver. tp->{tx,}lock is not held and we are not
  6496. * in an interrupt context and thus may sleep.
  6497. */
  6498. static void tg3_free_rings(struct tg3 *tp)
  6499. {
  6500. int i, j;
  6501. for (j = 0; j < tp->irq_cnt; j++) {
  6502. struct tg3_napi *tnapi = &tp->napi[j];
  6503. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6504. if (!tnapi->tx_buffers)
  6505. continue;
  6506. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6507. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6508. if (!skb)
  6509. continue;
  6510. tg3_tx_skb_unmap(tnapi, i,
  6511. skb_shinfo(skb)->nr_frags - 1);
  6512. dev_kfree_skb_any(skb);
  6513. }
  6514. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6515. }
  6516. }
  6517. /* Initialize tx/rx rings for packet processing.
  6518. *
  6519. * The chip has been shut down and the driver detached from
  6520. * the networking, so no interrupts or new tx packets will
  6521. * end up in the driver. tp->{tx,}lock are held and thus
  6522. * we may not sleep.
  6523. */
  6524. static int tg3_init_rings(struct tg3 *tp)
  6525. {
  6526. int i;
  6527. /* Free up all the SKBs. */
  6528. tg3_free_rings(tp);
  6529. for (i = 0; i < tp->irq_cnt; i++) {
  6530. struct tg3_napi *tnapi = &tp->napi[i];
  6531. tnapi->last_tag = 0;
  6532. tnapi->last_irq_tag = 0;
  6533. tnapi->hw_status->status = 0;
  6534. tnapi->hw_status->status_tag = 0;
  6535. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6536. tnapi->tx_prod = 0;
  6537. tnapi->tx_cons = 0;
  6538. if (tnapi->tx_ring)
  6539. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6540. tnapi->rx_rcb_ptr = 0;
  6541. if (tnapi->rx_rcb)
  6542. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6543. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6544. tg3_free_rings(tp);
  6545. return -ENOMEM;
  6546. }
  6547. }
  6548. return 0;
  6549. }
  6550. static void tg3_mem_tx_release(struct tg3 *tp)
  6551. {
  6552. int i;
  6553. for (i = 0; i < tp->irq_max; i++) {
  6554. struct tg3_napi *tnapi = &tp->napi[i];
  6555. if (tnapi->tx_ring) {
  6556. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6557. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6558. tnapi->tx_ring = NULL;
  6559. }
  6560. kfree(tnapi->tx_buffers);
  6561. tnapi->tx_buffers = NULL;
  6562. }
  6563. }
  6564. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6565. {
  6566. int i;
  6567. struct tg3_napi *tnapi = &tp->napi[0];
  6568. /* If multivector TSS is enabled, vector 0 does not handle
  6569. * tx interrupts. Don't allocate any resources for it.
  6570. */
  6571. if (tg3_flag(tp, ENABLE_TSS))
  6572. tnapi++;
  6573. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6574. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6575. TG3_TX_RING_SIZE, GFP_KERNEL);
  6576. if (!tnapi->tx_buffers)
  6577. goto err_out;
  6578. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6579. TG3_TX_RING_BYTES,
  6580. &tnapi->tx_desc_mapping,
  6581. GFP_KERNEL);
  6582. if (!tnapi->tx_ring)
  6583. goto err_out;
  6584. }
  6585. return 0;
  6586. err_out:
  6587. tg3_mem_tx_release(tp);
  6588. return -ENOMEM;
  6589. }
  6590. static void tg3_mem_rx_release(struct tg3 *tp)
  6591. {
  6592. int i;
  6593. for (i = 0; i < tp->irq_max; i++) {
  6594. struct tg3_napi *tnapi = &tp->napi[i];
  6595. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6596. if (!tnapi->rx_rcb)
  6597. continue;
  6598. dma_free_coherent(&tp->pdev->dev,
  6599. TG3_RX_RCB_RING_BYTES(tp),
  6600. tnapi->rx_rcb,
  6601. tnapi->rx_rcb_mapping);
  6602. tnapi->rx_rcb = NULL;
  6603. }
  6604. }
  6605. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6606. {
  6607. unsigned int i, limit;
  6608. limit = tp->rxq_cnt;
  6609. /* If RSS is enabled, we need a (dummy) producer ring
  6610. * set on vector zero. This is the true hw prodring.
  6611. */
  6612. if (tg3_flag(tp, ENABLE_RSS))
  6613. limit++;
  6614. for (i = 0; i < limit; i++) {
  6615. struct tg3_napi *tnapi = &tp->napi[i];
  6616. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6617. goto err_out;
  6618. /* If multivector RSS is enabled, vector 0
  6619. * does not handle rx or tx interrupts.
  6620. * Don't allocate any resources for it.
  6621. */
  6622. if (!i && tg3_flag(tp, ENABLE_RSS))
  6623. continue;
  6624. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6625. TG3_RX_RCB_RING_BYTES(tp),
  6626. &tnapi->rx_rcb_mapping,
  6627. GFP_KERNEL);
  6628. if (!tnapi->rx_rcb)
  6629. goto err_out;
  6630. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6631. }
  6632. return 0;
  6633. err_out:
  6634. tg3_mem_rx_release(tp);
  6635. return -ENOMEM;
  6636. }
  6637. /*
  6638. * Must not be invoked with interrupt sources disabled and
  6639. * the hardware shutdown down.
  6640. */
  6641. static void tg3_free_consistent(struct tg3 *tp)
  6642. {
  6643. int i;
  6644. for (i = 0; i < tp->irq_cnt; i++) {
  6645. struct tg3_napi *tnapi = &tp->napi[i];
  6646. if (tnapi->hw_status) {
  6647. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6648. tnapi->hw_status,
  6649. tnapi->status_mapping);
  6650. tnapi->hw_status = NULL;
  6651. }
  6652. }
  6653. tg3_mem_rx_release(tp);
  6654. tg3_mem_tx_release(tp);
  6655. if (tp->hw_stats) {
  6656. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6657. tp->hw_stats, tp->stats_mapping);
  6658. tp->hw_stats = NULL;
  6659. }
  6660. }
  6661. /*
  6662. * Must not be invoked with interrupt sources disabled and
  6663. * the hardware shutdown down. Can sleep.
  6664. */
  6665. static int tg3_alloc_consistent(struct tg3 *tp)
  6666. {
  6667. int i;
  6668. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6669. sizeof(struct tg3_hw_stats),
  6670. &tp->stats_mapping,
  6671. GFP_KERNEL);
  6672. if (!tp->hw_stats)
  6673. goto err_out;
  6674. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6675. for (i = 0; i < tp->irq_cnt; i++) {
  6676. struct tg3_napi *tnapi = &tp->napi[i];
  6677. struct tg3_hw_status *sblk;
  6678. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6679. TG3_HW_STATUS_SIZE,
  6680. &tnapi->status_mapping,
  6681. GFP_KERNEL);
  6682. if (!tnapi->hw_status)
  6683. goto err_out;
  6684. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6685. sblk = tnapi->hw_status;
  6686. if (tg3_flag(tp, ENABLE_RSS)) {
  6687. u16 *prodptr = NULL;
  6688. /*
  6689. * When RSS is enabled, the status block format changes
  6690. * slightly. The "rx_jumbo_consumer", "reserved",
  6691. * and "rx_mini_consumer" members get mapped to the
  6692. * other three rx return ring producer indexes.
  6693. */
  6694. switch (i) {
  6695. case 1:
  6696. prodptr = &sblk->idx[0].rx_producer;
  6697. break;
  6698. case 2:
  6699. prodptr = &sblk->rx_jumbo_consumer;
  6700. break;
  6701. case 3:
  6702. prodptr = &sblk->reserved;
  6703. break;
  6704. case 4:
  6705. prodptr = &sblk->rx_mini_consumer;
  6706. break;
  6707. }
  6708. tnapi->rx_rcb_prod_idx = prodptr;
  6709. } else {
  6710. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6711. }
  6712. }
  6713. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6714. goto err_out;
  6715. return 0;
  6716. err_out:
  6717. tg3_free_consistent(tp);
  6718. return -ENOMEM;
  6719. }
  6720. #define MAX_WAIT_CNT 1000
  6721. /* To stop a block, clear the enable bit and poll till it
  6722. * clears. tp->lock is held.
  6723. */
  6724. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6725. {
  6726. unsigned int i;
  6727. u32 val;
  6728. if (tg3_flag(tp, 5705_PLUS)) {
  6729. switch (ofs) {
  6730. case RCVLSC_MODE:
  6731. case DMAC_MODE:
  6732. case MBFREE_MODE:
  6733. case BUFMGR_MODE:
  6734. case MEMARB_MODE:
  6735. /* We can't enable/disable these bits of the
  6736. * 5705/5750, just say success.
  6737. */
  6738. return 0;
  6739. default:
  6740. break;
  6741. }
  6742. }
  6743. val = tr32(ofs);
  6744. val &= ~enable_bit;
  6745. tw32_f(ofs, val);
  6746. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6747. udelay(100);
  6748. val = tr32(ofs);
  6749. if ((val & enable_bit) == 0)
  6750. break;
  6751. }
  6752. if (i == MAX_WAIT_CNT && !silent) {
  6753. dev_err(&tp->pdev->dev,
  6754. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6755. ofs, enable_bit);
  6756. return -ENODEV;
  6757. }
  6758. return 0;
  6759. }
  6760. /* tp->lock is held. */
  6761. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6762. {
  6763. int i, err;
  6764. tg3_disable_ints(tp);
  6765. tp->rx_mode &= ~RX_MODE_ENABLE;
  6766. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6767. udelay(10);
  6768. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6769. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6770. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6771. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6772. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6773. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6774. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6775. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6776. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6777. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6778. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6779. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6780. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6781. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6782. tw32_f(MAC_MODE, tp->mac_mode);
  6783. udelay(40);
  6784. tp->tx_mode &= ~TX_MODE_ENABLE;
  6785. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6786. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6787. udelay(100);
  6788. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6789. break;
  6790. }
  6791. if (i >= MAX_WAIT_CNT) {
  6792. dev_err(&tp->pdev->dev,
  6793. "%s timed out, TX_MODE_ENABLE will not clear "
  6794. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6795. err |= -ENODEV;
  6796. }
  6797. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6798. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6799. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6800. tw32(FTQ_RESET, 0xffffffff);
  6801. tw32(FTQ_RESET, 0x00000000);
  6802. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6803. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6804. for (i = 0; i < tp->irq_cnt; i++) {
  6805. struct tg3_napi *tnapi = &tp->napi[i];
  6806. if (tnapi->hw_status)
  6807. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6808. }
  6809. return err;
  6810. }
  6811. /* Save PCI command register before chip reset */
  6812. static void tg3_save_pci_state(struct tg3 *tp)
  6813. {
  6814. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6815. }
  6816. /* Restore PCI state after chip reset */
  6817. static void tg3_restore_pci_state(struct tg3 *tp)
  6818. {
  6819. u32 val;
  6820. /* Re-enable indirect register accesses. */
  6821. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6822. tp->misc_host_ctrl);
  6823. /* Set MAX PCI retry to zero. */
  6824. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6825. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  6826. tg3_flag(tp, PCIX_MODE))
  6827. val |= PCISTATE_RETRY_SAME_DMA;
  6828. /* Allow reads and writes to the APE register and memory space. */
  6829. if (tg3_flag(tp, ENABLE_APE))
  6830. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6831. PCISTATE_ALLOW_APE_SHMEM_WR |
  6832. PCISTATE_ALLOW_APE_PSPACE_WR;
  6833. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6834. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6835. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6836. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6837. tp->pci_cacheline_sz);
  6838. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6839. tp->pci_lat_timer);
  6840. }
  6841. /* Make sure PCI-X relaxed ordering bit is clear. */
  6842. if (tg3_flag(tp, PCIX_MODE)) {
  6843. u16 pcix_cmd;
  6844. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6845. &pcix_cmd);
  6846. pcix_cmd &= ~PCI_X_CMD_ERO;
  6847. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6848. pcix_cmd);
  6849. }
  6850. if (tg3_flag(tp, 5780_CLASS)) {
  6851. /* Chip reset on 5780 will reset MSI enable bit,
  6852. * so need to restore it.
  6853. */
  6854. if (tg3_flag(tp, USING_MSI)) {
  6855. u16 ctrl;
  6856. pci_read_config_word(tp->pdev,
  6857. tp->msi_cap + PCI_MSI_FLAGS,
  6858. &ctrl);
  6859. pci_write_config_word(tp->pdev,
  6860. tp->msi_cap + PCI_MSI_FLAGS,
  6861. ctrl | PCI_MSI_FLAGS_ENABLE);
  6862. val = tr32(MSGINT_MODE);
  6863. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6864. }
  6865. }
  6866. }
  6867. /* tp->lock is held. */
  6868. static int tg3_chip_reset(struct tg3 *tp)
  6869. {
  6870. u32 val;
  6871. void (*write_op)(struct tg3 *, u32, u32);
  6872. int i, err;
  6873. tg3_nvram_lock(tp);
  6874. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6875. /* No matching tg3_nvram_unlock() after this because
  6876. * chip reset below will undo the nvram lock.
  6877. */
  6878. tp->nvram_lock_cnt = 0;
  6879. /* GRC_MISC_CFG core clock reset will clear the memory
  6880. * enable bit in PCI register 4 and the MSI enable bit
  6881. * on some chips, so we save relevant registers here.
  6882. */
  6883. tg3_save_pci_state(tp);
  6884. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  6885. tg3_flag(tp, 5755_PLUS))
  6886. tw32(GRC_FASTBOOT_PC, 0);
  6887. /*
  6888. * We must avoid the readl() that normally takes place.
  6889. * It locks machines, causes machine checks, and other
  6890. * fun things. So, temporarily disable the 5701
  6891. * hardware workaround, while we do the reset.
  6892. */
  6893. write_op = tp->write32;
  6894. if (write_op == tg3_write_flush_reg32)
  6895. tp->write32 = tg3_write32;
  6896. /* Prevent the irq handler from reading or writing PCI registers
  6897. * during chip reset when the memory enable bit in the PCI command
  6898. * register may be cleared. The chip does not generate interrupt
  6899. * at this time, but the irq handler may still be called due to irq
  6900. * sharing or irqpoll.
  6901. */
  6902. tg3_flag_set(tp, CHIP_RESETTING);
  6903. for (i = 0; i < tp->irq_cnt; i++) {
  6904. struct tg3_napi *tnapi = &tp->napi[i];
  6905. if (tnapi->hw_status) {
  6906. tnapi->hw_status->status = 0;
  6907. tnapi->hw_status->status_tag = 0;
  6908. }
  6909. tnapi->last_tag = 0;
  6910. tnapi->last_irq_tag = 0;
  6911. }
  6912. smp_mb();
  6913. for (i = 0; i < tp->irq_cnt; i++)
  6914. synchronize_irq(tp->napi[i].irq_vec);
  6915. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  6916. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6917. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6918. }
  6919. /* do the reset */
  6920. val = GRC_MISC_CFG_CORECLK_RESET;
  6921. if (tg3_flag(tp, PCI_EXPRESS)) {
  6922. /* Force PCIe 1.0a mode */
  6923. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  6924. !tg3_flag(tp, 57765_PLUS) &&
  6925. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6926. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6927. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6928. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  6929. tw32(GRC_MISC_CFG, (1 << 29));
  6930. val |= (1 << 29);
  6931. }
  6932. }
  6933. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  6934. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6935. tw32(GRC_VCPU_EXT_CTRL,
  6936. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6937. }
  6938. /* Manage gphy power for all CPMU absent PCIe devices. */
  6939. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6940. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6941. tw32(GRC_MISC_CFG, val);
  6942. /* restore 5701 hardware bug workaround write method */
  6943. tp->write32 = write_op;
  6944. /* Unfortunately, we have to delay before the PCI read back.
  6945. * Some 575X chips even will not respond to a PCI cfg access
  6946. * when the reset command is given to the chip.
  6947. *
  6948. * How do these hardware designers expect things to work
  6949. * properly if the PCI write is posted for a long period
  6950. * of time? It is always necessary to have some method by
  6951. * which a register read back can occur to push the write
  6952. * out which does the reset.
  6953. *
  6954. * For most tg3 variants the trick below was working.
  6955. * Ho hum...
  6956. */
  6957. udelay(120);
  6958. /* Flush PCI posted writes. The normal MMIO registers
  6959. * are inaccessible at this time so this is the only
  6960. * way to make this reliably (actually, this is no longer
  6961. * the case, see above). I tried to use indirect
  6962. * register read/write but this upset some 5701 variants.
  6963. */
  6964. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6965. udelay(120);
  6966. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6967. u16 val16;
  6968. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  6969. int j;
  6970. u32 cfg_val;
  6971. /* Wait for link training to complete. */
  6972. for (j = 0; j < 5000; j++)
  6973. udelay(100);
  6974. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6975. pci_write_config_dword(tp->pdev, 0xc4,
  6976. cfg_val | (1 << 15));
  6977. }
  6978. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6979. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6980. /*
  6981. * Older PCIe devices only support the 128 byte
  6982. * MPS setting. Enforce the restriction.
  6983. */
  6984. if (!tg3_flag(tp, CPMU_PRESENT))
  6985. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6986. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6987. /* Clear error status */
  6988. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6989. PCI_EXP_DEVSTA_CED |
  6990. PCI_EXP_DEVSTA_NFED |
  6991. PCI_EXP_DEVSTA_FED |
  6992. PCI_EXP_DEVSTA_URD);
  6993. }
  6994. tg3_restore_pci_state(tp);
  6995. tg3_flag_clear(tp, CHIP_RESETTING);
  6996. tg3_flag_clear(tp, ERROR_PROCESSED);
  6997. val = 0;
  6998. if (tg3_flag(tp, 5780_CLASS))
  6999. val = tr32(MEMARB_MODE);
  7000. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7001. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7002. tg3_stop_fw(tp);
  7003. tw32(0x5000, 0x400);
  7004. }
  7005. if (tg3_flag(tp, IS_SSB_CORE)) {
  7006. /*
  7007. * BCM4785: In order to avoid repercussions from using
  7008. * potentially defective internal ROM, stop the Rx RISC CPU,
  7009. * which is not required.
  7010. */
  7011. tg3_stop_fw(tp);
  7012. tg3_halt_cpu(tp, RX_CPU_BASE);
  7013. }
  7014. tw32(GRC_MODE, tp->grc_mode);
  7015. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7016. val = tr32(0xc4);
  7017. tw32(0xc4, val | (1 << 15));
  7018. }
  7019. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7020. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7021. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7022. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7023. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7024. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7025. }
  7026. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7027. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7028. val = tp->mac_mode;
  7029. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7030. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7031. val = tp->mac_mode;
  7032. } else
  7033. val = 0;
  7034. tw32_f(MAC_MODE, val);
  7035. udelay(40);
  7036. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7037. err = tg3_poll_fw(tp);
  7038. if (err)
  7039. return err;
  7040. tg3_mdio_start(tp);
  7041. if (tg3_flag(tp, PCI_EXPRESS) &&
  7042. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7043. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7044. !tg3_flag(tp, 57765_PLUS)) {
  7045. val = tr32(0x7c00);
  7046. tw32(0x7c00, val | (1 << 25));
  7047. }
  7048. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7049. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7050. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7051. }
  7052. /* Reprobe ASF enable state. */
  7053. tg3_flag_clear(tp, ENABLE_ASF);
  7054. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7055. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7056. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7057. u32 nic_cfg;
  7058. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7059. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7060. tg3_flag_set(tp, ENABLE_ASF);
  7061. tp->last_event_jiffies = jiffies;
  7062. if (tg3_flag(tp, 5750_PLUS))
  7063. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7064. }
  7065. }
  7066. return 0;
  7067. }
  7068. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7069. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7070. /* tp->lock is held. */
  7071. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7072. {
  7073. int err;
  7074. tg3_stop_fw(tp);
  7075. tg3_write_sig_pre_reset(tp, kind);
  7076. tg3_abort_hw(tp, silent);
  7077. err = tg3_chip_reset(tp);
  7078. __tg3_set_mac_addr(tp, 0);
  7079. tg3_write_sig_legacy(tp, kind);
  7080. tg3_write_sig_post_reset(tp, kind);
  7081. if (tp->hw_stats) {
  7082. /* Save the stats across chip resets... */
  7083. tg3_get_nstats(tp, &tp->net_stats_prev);
  7084. tg3_get_estats(tp, &tp->estats_prev);
  7085. /* And make sure the next sample is new data */
  7086. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7087. }
  7088. if (err)
  7089. return err;
  7090. return 0;
  7091. }
  7092. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7093. {
  7094. struct tg3 *tp = netdev_priv(dev);
  7095. struct sockaddr *addr = p;
  7096. int err = 0, skip_mac_1 = 0;
  7097. if (!is_valid_ether_addr(addr->sa_data))
  7098. return -EADDRNOTAVAIL;
  7099. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7100. if (!netif_running(dev))
  7101. return 0;
  7102. if (tg3_flag(tp, ENABLE_ASF)) {
  7103. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7104. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7105. addr0_low = tr32(MAC_ADDR_0_LOW);
  7106. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7107. addr1_low = tr32(MAC_ADDR_1_LOW);
  7108. /* Skip MAC addr 1 if ASF is using it. */
  7109. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7110. !(addr1_high == 0 && addr1_low == 0))
  7111. skip_mac_1 = 1;
  7112. }
  7113. spin_lock_bh(&tp->lock);
  7114. __tg3_set_mac_addr(tp, skip_mac_1);
  7115. spin_unlock_bh(&tp->lock);
  7116. return err;
  7117. }
  7118. /* tp->lock is held. */
  7119. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7120. dma_addr_t mapping, u32 maxlen_flags,
  7121. u32 nic_addr)
  7122. {
  7123. tg3_write_mem(tp,
  7124. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7125. ((u64) mapping >> 32));
  7126. tg3_write_mem(tp,
  7127. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7128. ((u64) mapping & 0xffffffff));
  7129. tg3_write_mem(tp,
  7130. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7131. maxlen_flags);
  7132. if (!tg3_flag(tp, 5705_PLUS))
  7133. tg3_write_mem(tp,
  7134. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7135. nic_addr);
  7136. }
  7137. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7138. {
  7139. int i = 0;
  7140. if (!tg3_flag(tp, ENABLE_TSS)) {
  7141. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7142. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7143. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7144. } else {
  7145. tw32(HOSTCC_TXCOL_TICKS, 0);
  7146. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7147. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7148. for (; i < tp->txq_cnt; i++) {
  7149. u32 reg;
  7150. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7151. tw32(reg, ec->tx_coalesce_usecs);
  7152. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7153. tw32(reg, ec->tx_max_coalesced_frames);
  7154. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7155. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7156. }
  7157. }
  7158. for (; i < tp->irq_max - 1; i++) {
  7159. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7160. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7161. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7162. }
  7163. }
  7164. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7165. {
  7166. int i = 0;
  7167. u32 limit = tp->rxq_cnt;
  7168. if (!tg3_flag(tp, ENABLE_RSS)) {
  7169. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7170. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7171. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7172. limit--;
  7173. } else {
  7174. tw32(HOSTCC_RXCOL_TICKS, 0);
  7175. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7176. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7177. }
  7178. for (; i < limit; i++) {
  7179. u32 reg;
  7180. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7181. tw32(reg, ec->rx_coalesce_usecs);
  7182. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7183. tw32(reg, ec->rx_max_coalesced_frames);
  7184. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7185. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7186. }
  7187. for (; i < tp->irq_max - 1; i++) {
  7188. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7189. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7190. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7191. }
  7192. }
  7193. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7194. {
  7195. tg3_coal_tx_init(tp, ec);
  7196. tg3_coal_rx_init(tp, ec);
  7197. if (!tg3_flag(tp, 5705_PLUS)) {
  7198. u32 val = ec->stats_block_coalesce_usecs;
  7199. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7200. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7201. if (!tp->link_up)
  7202. val = 0;
  7203. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7204. }
  7205. }
  7206. /* tp->lock is held. */
  7207. static void tg3_rings_reset(struct tg3 *tp)
  7208. {
  7209. int i;
  7210. u32 stblk, txrcb, rxrcb, limit;
  7211. struct tg3_napi *tnapi = &tp->napi[0];
  7212. /* Disable all transmit rings but the first. */
  7213. if (!tg3_flag(tp, 5705_PLUS))
  7214. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7215. else if (tg3_flag(tp, 5717_PLUS))
  7216. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7217. else if (tg3_flag(tp, 57765_CLASS) ||
  7218. tg3_asic_rev(tp) == ASIC_REV_5762)
  7219. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7220. else
  7221. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7222. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7223. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7224. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7225. BDINFO_FLAGS_DISABLED);
  7226. /* Disable all receive return rings but the first. */
  7227. if (tg3_flag(tp, 5717_PLUS))
  7228. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7229. else if (!tg3_flag(tp, 5705_PLUS))
  7230. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7231. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7232. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7233. tg3_flag(tp, 57765_CLASS))
  7234. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7235. else
  7236. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7237. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7238. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7239. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7240. BDINFO_FLAGS_DISABLED);
  7241. /* Disable interrupts */
  7242. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7243. tp->napi[0].chk_msi_cnt = 0;
  7244. tp->napi[0].last_rx_cons = 0;
  7245. tp->napi[0].last_tx_cons = 0;
  7246. /* Zero mailbox registers. */
  7247. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7248. for (i = 1; i < tp->irq_max; i++) {
  7249. tp->napi[i].tx_prod = 0;
  7250. tp->napi[i].tx_cons = 0;
  7251. if (tg3_flag(tp, ENABLE_TSS))
  7252. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7253. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7254. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7255. tp->napi[i].chk_msi_cnt = 0;
  7256. tp->napi[i].last_rx_cons = 0;
  7257. tp->napi[i].last_tx_cons = 0;
  7258. }
  7259. if (!tg3_flag(tp, ENABLE_TSS))
  7260. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7261. } else {
  7262. tp->napi[0].tx_prod = 0;
  7263. tp->napi[0].tx_cons = 0;
  7264. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7265. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7266. }
  7267. /* Make sure the NIC-based send BD rings are disabled. */
  7268. if (!tg3_flag(tp, 5705_PLUS)) {
  7269. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7270. for (i = 0; i < 16; i++)
  7271. tw32_tx_mbox(mbox + i * 8, 0);
  7272. }
  7273. txrcb = NIC_SRAM_SEND_RCB;
  7274. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7275. /* Clear status block in ram. */
  7276. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7277. /* Set status block DMA address */
  7278. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7279. ((u64) tnapi->status_mapping >> 32));
  7280. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7281. ((u64) tnapi->status_mapping & 0xffffffff));
  7282. if (tnapi->tx_ring) {
  7283. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7284. (TG3_TX_RING_SIZE <<
  7285. BDINFO_FLAGS_MAXLEN_SHIFT),
  7286. NIC_SRAM_TX_BUFFER_DESC);
  7287. txrcb += TG3_BDINFO_SIZE;
  7288. }
  7289. if (tnapi->rx_rcb) {
  7290. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7291. (tp->rx_ret_ring_mask + 1) <<
  7292. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7293. rxrcb += TG3_BDINFO_SIZE;
  7294. }
  7295. stblk = HOSTCC_STATBLCK_RING1;
  7296. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7297. u64 mapping = (u64)tnapi->status_mapping;
  7298. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7299. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7300. /* Clear status block in ram. */
  7301. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7302. if (tnapi->tx_ring) {
  7303. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7304. (TG3_TX_RING_SIZE <<
  7305. BDINFO_FLAGS_MAXLEN_SHIFT),
  7306. NIC_SRAM_TX_BUFFER_DESC);
  7307. txrcb += TG3_BDINFO_SIZE;
  7308. }
  7309. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7310. ((tp->rx_ret_ring_mask + 1) <<
  7311. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7312. stblk += 8;
  7313. rxrcb += TG3_BDINFO_SIZE;
  7314. }
  7315. }
  7316. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7317. {
  7318. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7319. if (!tg3_flag(tp, 5750_PLUS) ||
  7320. tg3_flag(tp, 5780_CLASS) ||
  7321. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7322. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7323. tg3_flag(tp, 57765_PLUS))
  7324. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7325. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7326. tg3_asic_rev(tp) == ASIC_REV_5787)
  7327. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7328. else
  7329. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7330. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7331. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7332. val = min(nic_rep_thresh, host_rep_thresh);
  7333. tw32(RCVBDI_STD_THRESH, val);
  7334. if (tg3_flag(tp, 57765_PLUS))
  7335. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7336. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7337. return;
  7338. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7339. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7340. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7341. tw32(RCVBDI_JUMBO_THRESH, val);
  7342. if (tg3_flag(tp, 57765_PLUS))
  7343. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7344. }
  7345. static inline u32 calc_crc(unsigned char *buf, int len)
  7346. {
  7347. u32 reg;
  7348. u32 tmp;
  7349. int j, k;
  7350. reg = 0xffffffff;
  7351. for (j = 0; j < len; j++) {
  7352. reg ^= buf[j];
  7353. for (k = 0; k < 8; k++) {
  7354. tmp = reg & 0x01;
  7355. reg >>= 1;
  7356. if (tmp)
  7357. reg ^= 0xedb88320;
  7358. }
  7359. }
  7360. return ~reg;
  7361. }
  7362. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7363. {
  7364. /* accept or reject all multicast frames */
  7365. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7366. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7367. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7368. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7369. }
  7370. static void __tg3_set_rx_mode(struct net_device *dev)
  7371. {
  7372. struct tg3 *tp = netdev_priv(dev);
  7373. u32 rx_mode;
  7374. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7375. RX_MODE_KEEP_VLAN_TAG);
  7376. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7377. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7378. * flag clear.
  7379. */
  7380. if (!tg3_flag(tp, ENABLE_ASF))
  7381. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7382. #endif
  7383. if (dev->flags & IFF_PROMISC) {
  7384. /* Promiscuous mode. */
  7385. rx_mode |= RX_MODE_PROMISC;
  7386. } else if (dev->flags & IFF_ALLMULTI) {
  7387. /* Accept all multicast. */
  7388. tg3_set_multi(tp, 1);
  7389. } else if (netdev_mc_empty(dev)) {
  7390. /* Reject all multicast. */
  7391. tg3_set_multi(tp, 0);
  7392. } else {
  7393. /* Accept one or more multicast(s). */
  7394. struct netdev_hw_addr *ha;
  7395. u32 mc_filter[4] = { 0, };
  7396. u32 regidx;
  7397. u32 bit;
  7398. u32 crc;
  7399. netdev_for_each_mc_addr(ha, dev) {
  7400. crc = calc_crc(ha->addr, ETH_ALEN);
  7401. bit = ~crc & 0x7f;
  7402. regidx = (bit & 0x60) >> 5;
  7403. bit &= 0x1f;
  7404. mc_filter[regidx] |= (1 << bit);
  7405. }
  7406. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7407. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7408. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7409. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7410. }
  7411. if (rx_mode != tp->rx_mode) {
  7412. tp->rx_mode = rx_mode;
  7413. tw32_f(MAC_RX_MODE, rx_mode);
  7414. udelay(10);
  7415. }
  7416. }
  7417. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7418. {
  7419. int i;
  7420. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7421. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7422. }
  7423. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7424. {
  7425. int i;
  7426. if (!tg3_flag(tp, SUPPORT_MSIX))
  7427. return;
  7428. if (tp->rxq_cnt == 1) {
  7429. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7430. return;
  7431. }
  7432. /* Validate table against current IRQ count */
  7433. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7434. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7435. break;
  7436. }
  7437. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7438. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7439. }
  7440. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7441. {
  7442. int i = 0;
  7443. u32 reg = MAC_RSS_INDIR_TBL_0;
  7444. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7445. u32 val = tp->rss_ind_tbl[i];
  7446. i++;
  7447. for (; i % 8; i++) {
  7448. val <<= 4;
  7449. val |= tp->rss_ind_tbl[i];
  7450. }
  7451. tw32(reg, val);
  7452. reg += 4;
  7453. }
  7454. }
  7455. /* tp->lock is held. */
  7456. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7457. {
  7458. u32 val, rdmac_mode;
  7459. int i, err, limit;
  7460. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7461. tg3_disable_ints(tp);
  7462. tg3_stop_fw(tp);
  7463. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7464. if (tg3_flag(tp, INIT_COMPLETE))
  7465. tg3_abort_hw(tp, 1);
  7466. /* Enable MAC control of LPI */
  7467. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7468. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7469. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7470. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7471. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7472. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7473. tw32_f(TG3_CPMU_EEE_CTRL,
  7474. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7475. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7476. TG3_CPMU_EEEMD_LPI_IN_TX |
  7477. TG3_CPMU_EEEMD_LPI_IN_RX |
  7478. TG3_CPMU_EEEMD_EEE_ENABLE;
  7479. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7480. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7481. if (tg3_flag(tp, ENABLE_APE))
  7482. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7483. tw32_f(TG3_CPMU_EEE_MODE, val);
  7484. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7485. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7486. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7487. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7488. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7489. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7490. }
  7491. if (reset_phy)
  7492. tg3_phy_reset(tp);
  7493. err = tg3_chip_reset(tp);
  7494. if (err)
  7495. return err;
  7496. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7497. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7498. val = tr32(TG3_CPMU_CTRL);
  7499. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7500. tw32(TG3_CPMU_CTRL, val);
  7501. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7502. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7503. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7504. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7505. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7506. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7507. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7508. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7509. val = tr32(TG3_CPMU_HST_ACC);
  7510. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7511. val |= CPMU_HST_ACC_MACCLK_6_25;
  7512. tw32(TG3_CPMU_HST_ACC, val);
  7513. }
  7514. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7515. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7516. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7517. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7518. tw32(PCIE_PWR_MGMT_THRESH, val);
  7519. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7520. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7521. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7522. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7523. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7524. }
  7525. if (tg3_flag(tp, L1PLLPD_EN)) {
  7526. u32 grc_mode = tr32(GRC_MODE);
  7527. /* Access the lower 1K of PL PCIE block registers. */
  7528. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7529. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7530. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7531. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7532. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7533. tw32(GRC_MODE, grc_mode);
  7534. }
  7535. if (tg3_flag(tp, 57765_CLASS)) {
  7536. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7537. u32 grc_mode = tr32(GRC_MODE);
  7538. /* Access the lower 1K of PL PCIE block registers. */
  7539. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7540. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7541. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7542. TG3_PCIE_PL_LO_PHYCTL5);
  7543. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7544. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7545. tw32(GRC_MODE, grc_mode);
  7546. }
  7547. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7548. u32 grc_mode;
  7549. /* Fix transmit hangs */
  7550. val = tr32(TG3_CPMU_PADRNG_CTL);
  7551. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7552. tw32(TG3_CPMU_PADRNG_CTL, val);
  7553. grc_mode = tr32(GRC_MODE);
  7554. /* Access the lower 1K of DL PCIE block registers. */
  7555. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7556. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7557. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7558. TG3_PCIE_DL_LO_FTSMAX);
  7559. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7560. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7561. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7562. tw32(GRC_MODE, grc_mode);
  7563. }
  7564. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7565. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7566. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7567. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7568. }
  7569. /* This works around an issue with Athlon chipsets on
  7570. * B3 tigon3 silicon. This bit has no effect on any
  7571. * other revision. But do not set this on PCI Express
  7572. * chips and don't even touch the clocks if the CPMU is present.
  7573. */
  7574. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7575. if (!tg3_flag(tp, PCI_EXPRESS))
  7576. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7577. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7578. }
  7579. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7580. tg3_flag(tp, PCIX_MODE)) {
  7581. val = tr32(TG3PCI_PCISTATE);
  7582. val |= PCISTATE_RETRY_SAME_DMA;
  7583. tw32(TG3PCI_PCISTATE, val);
  7584. }
  7585. if (tg3_flag(tp, ENABLE_APE)) {
  7586. /* Allow reads and writes to the
  7587. * APE register and memory space.
  7588. */
  7589. val = tr32(TG3PCI_PCISTATE);
  7590. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7591. PCISTATE_ALLOW_APE_SHMEM_WR |
  7592. PCISTATE_ALLOW_APE_PSPACE_WR;
  7593. tw32(TG3PCI_PCISTATE, val);
  7594. }
  7595. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7596. /* Enable some hw fixes. */
  7597. val = tr32(TG3PCI_MSI_DATA);
  7598. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7599. tw32(TG3PCI_MSI_DATA, val);
  7600. }
  7601. /* Descriptor ring init may make accesses to the
  7602. * NIC SRAM area to setup the TX descriptors, so we
  7603. * can only do this after the hardware has been
  7604. * successfully reset.
  7605. */
  7606. err = tg3_init_rings(tp);
  7607. if (err)
  7608. return err;
  7609. if (tg3_flag(tp, 57765_PLUS)) {
  7610. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7611. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7612. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7613. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7614. if (!tg3_flag(tp, 57765_CLASS) &&
  7615. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7616. tg3_asic_rev(tp) != ASIC_REV_5762)
  7617. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7618. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7619. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7620. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7621. /* This value is determined during the probe time DMA
  7622. * engine test, tg3_test_dma.
  7623. */
  7624. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7625. }
  7626. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7627. GRC_MODE_4X_NIC_SEND_RINGS |
  7628. GRC_MODE_NO_TX_PHDR_CSUM |
  7629. GRC_MODE_NO_RX_PHDR_CSUM);
  7630. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7631. /* Pseudo-header checksum is done by hardware logic and not
  7632. * the offload processers, so make the chip do the pseudo-
  7633. * header checksums on receive. For transmit it is more
  7634. * convenient to do the pseudo-header checksum in software
  7635. * as Linux does that on transmit for us in all cases.
  7636. */
  7637. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7638. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7639. if (tp->rxptpctl)
  7640. tw32(TG3_RX_PTP_CTL,
  7641. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7642. if (tg3_flag(tp, PTP_CAPABLE))
  7643. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7644. tw32(GRC_MODE, tp->grc_mode | val);
  7645. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7646. val = tr32(GRC_MISC_CFG);
  7647. val &= ~0xff;
  7648. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7649. tw32(GRC_MISC_CFG, val);
  7650. /* Initialize MBUF/DESC pool. */
  7651. if (tg3_flag(tp, 5750_PLUS)) {
  7652. /* Do nothing. */
  7653. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7654. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7655. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7656. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7657. else
  7658. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7659. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7660. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7661. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7662. int fw_len;
  7663. fw_len = tp->fw_len;
  7664. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7665. tw32(BUFMGR_MB_POOL_ADDR,
  7666. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7667. tw32(BUFMGR_MB_POOL_SIZE,
  7668. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7669. }
  7670. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7671. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7672. tp->bufmgr_config.mbuf_read_dma_low_water);
  7673. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7674. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7675. tw32(BUFMGR_MB_HIGH_WATER,
  7676. tp->bufmgr_config.mbuf_high_water);
  7677. } else {
  7678. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7679. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7680. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7681. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7682. tw32(BUFMGR_MB_HIGH_WATER,
  7683. tp->bufmgr_config.mbuf_high_water_jumbo);
  7684. }
  7685. tw32(BUFMGR_DMA_LOW_WATER,
  7686. tp->bufmgr_config.dma_low_water);
  7687. tw32(BUFMGR_DMA_HIGH_WATER,
  7688. tp->bufmgr_config.dma_high_water);
  7689. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7690. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7691. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7692. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  7693. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7694. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  7695. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7696. tw32(BUFMGR_MODE, val);
  7697. for (i = 0; i < 2000; i++) {
  7698. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7699. break;
  7700. udelay(10);
  7701. }
  7702. if (i >= 2000) {
  7703. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7704. return -ENODEV;
  7705. }
  7706. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  7707. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7708. tg3_setup_rxbd_thresholds(tp);
  7709. /* Initialize TG3_BDINFO's at:
  7710. * RCVDBDI_STD_BD: standard eth size rx ring
  7711. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7712. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7713. *
  7714. * like so:
  7715. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7716. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7717. * ring attribute flags
  7718. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7719. *
  7720. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7721. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7722. *
  7723. * The size of each ring is fixed in the firmware, but the location is
  7724. * configurable.
  7725. */
  7726. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7727. ((u64) tpr->rx_std_mapping >> 32));
  7728. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7729. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7730. if (!tg3_flag(tp, 5717_PLUS))
  7731. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7732. NIC_SRAM_RX_BUFFER_DESC);
  7733. /* Disable the mini ring */
  7734. if (!tg3_flag(tp, 5705_PLUS))
  7735. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7736. BDINFO_FLAGS_DISABLED);
  7737. /* Program the jumbo buffer descriptor ring control
  7738. * blocks on those devices that have them.
  7739. */
  7740. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7741. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7742. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7743. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7744. ((u64) tpr->rx_jmb_mapping >> 32));
  7745. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7746. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7747. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7748. BDINFO_FLAGS_MAXLEN_SHIFT;
  7749. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7750. val | BDINFO_FLAGS_USE_EXT_RECV);
  7751. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7752. tg3_flag(tp, 57765_CLASS) ||
  7753. tg3_asic_rev(tp) == ASIC_REV_5762)
  7754. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7755. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7756. } else {
  7757. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7758. BDINFO_FLAGS_DISABLED);
  7759. }
  7760. if (tg3_flag(tp, 57765_PLUS)) {
  7761. val = TG3_RX_STD_RING_SIZE(tp);
  7762. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7763. val |= (TG3_RX_STD_DMA_SZ << 2);
  7764. } else
  7765. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7766. } else
  7767. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7768. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7769. tpr->rx_std_prod_idx = tp->rx_pending;
  7770. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7771. tpr->rx_jmb_prod_idx =
  7772. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7773. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7774. tg3_rings_reset(tp);
  7775. /* Initialize MAC address and backoff seed. */
  7776. __tg3_set_mac_addr(tp, 0);
  7777. /* MTU + ethernet header + FCS + optional VLAN tag */
  7778. tw32(MAC_RX_MTU_SIZE,
  7779. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7780. /* The slot time is changed by tg3_setup_phy if we
  7781. * run at gigabit with half duplex.
  7782. */
  7783. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7784. (6 << TX_LENGTHS_IPG_SHIFT) |
  7785. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7786. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7787. tg3_asic_rev(tp) == ASIC_REV_5762)
  7788. val |= tr32(MAC_TX_LENGTHS) &
  7789. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7790. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7791. tw32(MAC_TX_LENGTHS, val);
  7792. /* Receive rules. */
  7793. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7794. tw32(RCVLPC_CONFIG, 0x0181);
  7795. /* Calculate RDMAC_MODE setting early, we need it to determine
  7796. * the RCVLPC_STATE_ENABLE mask.
  7797. */
  7798. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7799. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7800. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7801. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7802. RDMAC_MODE_LNGREAD_ENAB);
  7803. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  7804. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7805. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7806. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7807. tg3_asic_rev(tp) == ASIC_REV_57780)
  7808. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7809. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7810. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7811. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7812. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7813. if (tg3_flag(tp, TSO_CAPABLE) &&
  7814. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7815. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7816. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7817. !tg3_flag(tp, IS_5788)) {
  7818. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7819. }
  7820. }
  7821. if (tg3_flag(tp, PCI_EXPRESS))
  7822. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7823. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  7824. tp->dma_limit = 0;
  7825. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7826. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  7827. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  7828. }
  7829. }
  7830. if (tg3_flag(tp, HW_TSO_1) ||
  7831. tg3_flag(tp, HW_TSO_2) ||
  7832. tg3_flag(tp, HW_TSO_3))
  7833. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7834. if (tg3_flag(tp, 57765_PLUS) ||
  7835. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7836. tg3_asic_rev(tp) == ASIC_REV_57780)
  7837. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7838. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7839. tg3_asic_rev(tp) == ASIC_REV_5762)
  7840. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7841. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  7842. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7843. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7844. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  7845. tg3_flag(tp, 57765_PLUS)) {
  7846. u32 tgtreg;
  7847. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7848. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7849. else
  7850. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7851. val = tr32(tgtreg);
  7852. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7853. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7854. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7855. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7856. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7857. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7858. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7859. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7860. }
  7861. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7862. }
  7863. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  7864. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7865. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7866. u32 tgtreg;
  7867. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7868. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7869. else
  7870. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7871. val = tr32(tgtreg);
  7872. tw32(tgtreg, val |
  7873. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7874. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7875. }
  7876. /* Receive/send statistics. */
  7877. if (tg3_flag(tp, 5750_PLUS)) {
  7878. val = tr32(RCVLPC_STATS_ENABLE);
  7879. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7880. tw32(RCVLPC_STATS_ENABLE, val);
  7881. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7882. tg3_flag(tp, TSO_CAPABLE)) {
  7883. val = tr32(RCVLPC_STATS_ENABLE);
  7884. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7885. tw32(RCVLPC_STATS_ENABLE, val);
  7886. } else {
  7887. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7888. }
  7889. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7890. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7891. tw32(SNDDATAI_STATSCTRL,
  7892. (SNDDATAI_SCTRL_ENABLE |
  7893. SNDDATAI_SCTRL_FASTUPD));
  7894. /* Setup host coalescing engine. */
  7895. tw32(HOSTCC_MODE, 0);
  7896. for (i = 0; i < 2000; i++) {
  7897. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7898. break;
  7899. udelay(10);
  7900. }
  7901. __tg3_set_coalesce(tp, &tp->coal);
  7902. if (!tg3_flag(tp, 5705_PLUS)) {
  7903. /* Status/statistics block address. See tg3_timer,
  7904. * the tg3_periodic_fetch_stats call there, and
  7905. * tg3_get_stats to see how this works for 5705/5750 chips.
  7906. */
  7907. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7908. ((u64) tp->stats_mapping >> 32));
  7909. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7910. ((u64) tp->stats_mapping & 0xffffffff));
  7911. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7912. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7913. /* Clear statistics and status block memory areas */
  7914. for (i = NIC_SRAM_STATS_BLK;
  7915. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7916. i += sizeof(u32)) {
  7917. tg3_write_mem(tp, i, 0);
  7918. udelay(40);
  7919. }
  7920. }
  7921. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7922. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7923. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7924. if (!tg3_flag(tp, 5705_PLUS))
  7925. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7926. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7927. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7928. /* reset to prevent losing 1st rx packet intermittently */
  7929. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7930. udelay(10);
  7931. }
  7932. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7933. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7934. MAC_MODE_FHDE_ENABLE;
  7935. if (tg3_flag(tp, ENABLE_APE))
  7936. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7937. if (!tg3_flag(tp, 5705_PLUS) &&
  7938. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7939. tg3_asic_rev(tp) != ASIC_REV_5700)
  7940. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7941. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7942. udelay(40);
  7943. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7944. * If TG3_FLAG_IS_NIC is zero, we should read the
  7945. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7946. * whether used as inputs or outputs, are set by boot code after
  7947. * reset.
  7948. */
  7949. if (!tg3_flag(tp, IS_NIC)) {
  7950. u32 gpio_mask;
  7951. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7952. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7953. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7954. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  7955. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7956. GRC_LCLCTRL_GPIO_OUTPUT3;
  7957. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  7958. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7959. tp->grc_local_ctrl &= ~gpio_mask;
  7960. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7961. /* GPIO1 must be driven high for eeprom write protect */
  7962. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7963. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7964. GRC_LCLCTRL_GPIO_OUTPUT1);
  7965. }
  7966. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7967. udelay(100);
  7968. if (tg3_flag(tp, USING_MSIX)) {
  7969. val = tr32(MSGINT_MODE);
  7970. val |= MSGINT_MODE_ENABLE;
  7971. if (tp->irq_cnt > 1)
  7972. val |= MSGINT_MODE_MULTIVEC_EN;
  7973. if (!tg3_flag(tp, 1SHOT_MSI))
  7974. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7975. tw32(MSGINT_MODE, val);
  7976. }
  7977. if (!tg3_flag(tp, 5705_PLUS)) {
  7978. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7979. udelay(40);
  7980. }
  7981. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7982. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7983. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7984. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7985. WDMAC_MODE_LNGREAD_ENAB);
  7986. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7987. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7988. if (tg3_flag(tp, TSO_CAPABLE) &&
  7989. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  7990. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  7991. /* nothing */
  7992. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7993. !tg3_flag(tp, IS_5788)) {
  7994. val |= WDMAC_MODE_RX_ACCEL;
  7995. }
  7996. }
  7997. /* Enable host coalescing bug fix */
  7998. if (tg3_flag(tp, 5755_PLUS))
  7999. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8000. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8001. val |= WDMAC_MODE_BURST_ALL_DATA;
  8002. tw32_f(WDMAC_MODE, val);
  8003. udelay(40);
  8004. if (tg3_flag(tp, PCIX_MODE)) {
  8005. u16 pcix_cmd;
  8006. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8007. &pcix_cmd);
  8008. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8009. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8010. pcix_cmd |= PCI_X_CMD_READ_2K;
  8011. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8012. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8013. pcix_cmd |= PCI_X_CMD_READ_2K;
  8014. }
  8015. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8016. pcix_cmd);
  8017. }
  8018. tw32_f(RDMAC_MODE, rdmac_mode);
  8019. udelay(40);
  8020. if (tg3_asic_rev(tp) == ASIC_REV_5719) {
  8021. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8022. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8023. break;
  8024. }
  8025. if (i < TG3_NUM_RDMA_CHANNELS) {
  8026. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8027. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8028. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8029. tg3_flag_set(tp, 5719_RDMA_BUG);
  8030. }
  8031. }
  8032. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8033. if (!tg3_flag(tp, 5705_PLUS))
  8034. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8035. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8036. tw32(SNDDATAC_MODE,
  8037. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8038. else
  8039. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8040. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8041. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8042. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8043. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8044. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8045. tw32(RCVDBDI_MODE, val);
  8046. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8047. if (tg3_flag(tp, HW_TSO_1) ||
  8048. tg3_flag(tp, HW_TSO_2) ||
  8049. tg3_flag(tp, HW_TSO_3))
  8050. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8051. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8052. if (tg3_flag(tp, ENABLE_TSS))
  8053. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8054. tw32(SNDBDI_MODE, val);
  8055. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8056. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8057. err = tg3_load_5701_a0_firmware_fix(tp);
  8058. if (err)
  8059. return err;
  8060. }
  8061. if (tg3_flag(tp, TSO_CAPABLE)) {
  8062. err = tg3_load_tso_firmware(tp);
  8063. if (err)
  8064. return err;
  8065. }
  8066. tp->tx_mode = TX_MODE_ENABLE;
  8067. if (tg3_flag(tp, 5755_PLUS) ||
  8068. tg3_asic_rev(tp) == ASIC_REV_5906)
  8069. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8070. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8071. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8072. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8073. tp->tx_mode &= ~val;
  8074. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8075. }
  8076. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8077. udelay(100);
  8078. if (tg3_flag(tp, ENABLE_RSS)) {
  8079. tg3_rss_write_indir_tbl(tp);
  8080. /* Setup the "secret" hash key. */
  8081. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8082. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8083. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8084. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8085. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8086. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8087. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8088. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8089. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8090. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8091. }
  8092. tp->rx_mode = RX_MODE_ENABLE;
  8093. if (tg3_flag(tp, 5755_PLUS))
  8094. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8095. if (tg3_flag(tp, ENABLE_RSS))
  8096. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8097. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8098. RX_MODE_RSS_IPV6_HASH_EN |
  8099. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8100. RX_MODE_RSS_IPV4_HASH_EN |
  8101. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8102. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8103. udelay(10);
  8104. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8105. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8106. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8107. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8108. udelay(10);
  8109. }
  8110. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8111. udelay(10);
  8112. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8113. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8114. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8115. /* Set drive transmission level to 1.2V */
  8116. /* only if the signal pre-emphasis bit is not set */
  8117. val = tr32(MAC_SERDES_CFG);
  8118. val &= 0xfffff000;
  8119. val |= 0x880;
  8120. tw32(MAC_SERDES_CFG, val);
  8121. }
  8122. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8123. tw32(MAC_SERDES_CFG, 0x616000);
  8124. }
  8125. /* Prevent chip from dropping frames when flow control
  8126. * is enabled.
  8127. */
  8128. if (tg3_flag(tp, 57765_CLASS))
  8129. val = 1;
  8130. else
  8131. val = 2;
  8132. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8133. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8134. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8135. /* Use hardware link auto-negotiation */
  8136. tg3_flag_set(tp, HW_AUTONEG);
  8137. }
  8138. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8139. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8140. u32 tmp;
  8141. tmp = tr32(SERDES_RX_CTRL);
  8142. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8143. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8144. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8145. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8146. }
  8147. if (!tg3_flag(tp, USE_PHYLIB)) {
  8148. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8149. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8150. err = tg3_setup_phy(tp, 0);
  8151. if (err)
  8152. return err;
  8153. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8154. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8155. u32 tmp;
  8156. /* Clear CRC stats. */
  8157. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8158. tg3_writephy(tp, MII_TG3_TEST1,
  8159. tmp | MII_TG3_TEST1_CRC_EN);
  8160. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8161. }
  8162. }
  8163. }
  8164. __tg3_set_rx_mode(tp->dev);
  8165. /* Initialize receive rules. */
  8166. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8167. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8168. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8169. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8170. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8171. limit = 8;
  8172. else
  8173. limit = 16;
  8174. if (tg3_flag(tp, ENABLE_ASF))
  8175. limit -= 4;
  8176. switch (limit) {
  8177. case 16:
  8178. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8179. case 15:
  8180. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8181. case 14:
  8182. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8183. case 13:
  8184. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8185. case 12:
  8186. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8187. case 11:
  8188. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8189. case 10:
  8190. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8191. case 9:
  8192. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8193. case 8:
  8194. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8195. case 7:
  8196. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8197. case 6:
  8198. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8199. case 5:
  8200. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8201. case 4:
  8202. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8203. case 3:
  8204. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8205. case 2:
  8206. case 1:
  8207. default:
  8208. break;
  8209. }
  8210. if (tg3_flag(tp, ENABLE_APE))
  8211. /* Write our heartbeat update interval to APE. */
  8212. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8213. APE_HOST_HEARTBEAT_INT_DISABLE);
  8214. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8215. return 0;
  8216. }
  8217. /* Called at device open time to get the chip ready for
  8218. * packet processing. Invoked with tp->lock held.
  8219. */
  8220. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8221. {
  8222. tg3_switch_clocks(tp);
  8223. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8224. return tg3_reset_hw(tp, reset_phy);
  8225. }
  8226. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8227. {
  8228. int i;
  8229. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8230. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8231. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8232. off += len;
  8233. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8234. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8235. memset(ocir, 0, TG3_OCIR_LEN);
  8236. }
  8237. }
  8238. /* sysfs attributes for hwmon */
  8239. static ssize_t tg3_show_temp(struct device *dev,
  8240. struct device_attribute *devattr, char *buf)
  8241. {
  8242. struct pci_dev *pdev = to_pci_dev(dev);
  8243. struct net_device *netdev = pci_get_drvdata(pdev);
  8244. struct tg3 *tp = netdev_priv(netdev);
  8245. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8246. u32 temperature;
  8247. spin_lock_bh(&tp->lock);
  8248. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8249. sizeof(temperature));
  8250. spin_unlock_bh(&tp->lock);
  8251. return sprintf(buf, "%u\n", temperature);
  8252. }
  8253. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8254. TG3_TEMP_SENSOR_OFFSET);
  8255. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8256. TG3_TEMP_CAUTION_OFFSET);
  8257. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8258. TG3_TEMP_MAX_OFFSET);
  8259. static struct attribute *tg3_attributes[] = {
  8260. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8261. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8262. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8263. NULL
  8264. };
  8265. static const struct attribute_group tg3_group = {
  8266. .attrs = tg3_attributes,
  8267. };
  8268. static void tg3_hwmon_close(struct tg3 *tp)
  8269. {
  8270. if (tp->hwmon_dev) {
  8271. hwmon_device_unregister(tp->hwmon_dev);
  8272. tp->hwmon_dev = NULL;
  8273. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8274. }
  8275. }
  8276. static void tg3_hwmon_open(struct tg3 *tp)
  8277. {
  8278. int i, err;
  8279. u32 size = 0;
  8280. struct pci_dev *pdev = tp->pdev;
  8281. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8282. tg3_sd_scan_scratchpad(tp, ocirs);
  8283. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8284. if (!ocirs[i].src_data_length)
  8285. continue;
  8286. size += ocirs[i].src_hdr_length;
  8287. size += ocirs[i].src_data_length;
  8288. }
  8289. if (!size)
  8290. return;
  8291. /* Register hwmon sysfs hooks */
  8292. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8293. if (err) {
  8294. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8295. return;
  8296. }
  8297. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8298. if (IS_ERR(tp->hwmon_dev)) {
  8299. tp->hwmon_dev = NULL;
  8300. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8301. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8302. }
  8303. }
  8304. #define TG3_STAT_ADD32(PSTAT, REG) \
  8305. do { u32 __val = tr32(REG); \
  8306. (PSTAT)->low += __val; \
  8307. if ((PSTAT)->low < __val) \
  8308. (PSTAT)->high += 1; \
  8309. } while (0)
  8310. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8311. {
  8312. struct tg3_hw_stats *sp = tp->hw_stats;
  8313. if (!tp->link_up)
  8314. return;
  8315. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8316. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8317. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8318. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8319. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8320. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8321. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8322. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8323. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8324. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8325. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8326. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8327. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8328. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8329. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8330. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8331. u32 val;
  8332. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8333. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8334. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8335. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8336. }
  8337. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8338. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8339. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8340. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8341. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8342. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8343. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8344. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8345. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8346. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8347. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8348. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8349. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8350. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8351. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8352. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8353. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8354. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8355. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8356. } else {
  8357. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8358. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8359. if (val) {
  8360. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8361. sp->rx_discards.low += val;
  8362. if (sp->rx_discards.low < val)
  8363. sp->rx_discards.high += 1;
  8364. }
  8365. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8366. }
  8367. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8368. }
  8369. static void tg3_chk_missed_msi(struct tg3 *tp)
  8370. {
  8371. u32 i;
  8372. for (i = 0; i < tp->irq_cnt; i++) {
  8373. struct tg3_napi *tnapi = &tp->napi[i];
  8374. if (tg3_has_work(tnapi)) {
  8375. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8376. tnapi->last_tx_cons == tnapi->tx_cons) {
  8377. if (tnapi->chk_msi_cnt < 1) {
  8378. tnapi->chk_msi_cnt++;
  8379. return;
  8380. }
  8381. tg3_msi(0, tnapi);
  8382. }
  8383. }
  8384. tnapi->chk_msi_cnt = 0;
  8385. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8386. tnapi->last_tx_cons = tnapi->tx_cons;
  8387. }
  8388. }
  8389. static void tg3_timer(unsigned long __opaque)
  8390. {
  8391. struct tg3 *tp = (struct tg3 *) __opaque;
  8392. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8393. goto restart_timer;
  8394. spin_lock(&tp->lock);
  8395. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8396. tg3_flag(tp, 57765_CLASS))
  8397. tg3_chk_missed_msi(tp);
  8398. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8399. /* BCM4785: Flush posted writes from GbE to host memory. */
  8400. tr32(HOSTCC_MODE);
  8401. }
  8402. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8403. /* All of this garbage is because when using non-tagged
  8404. * IRQ status the mailbox/status_block protocol the chip
  8405. * uses with the cpu is race prone.
  8406. */
  8407. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8408. tw32(GRC_LOCAL_CTRL,
  8409. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8410. } else {
  8411. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8412. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8413. }
  8414. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8415. spin_unlock(&tp->lock);
  8416. tg3_reset_task_schedule(tp);
  8417. goto restart_timer;
  8418. }
  8419. }
  8420. /* This part only runs once per second. */
  8421. if (!--tp->timer_counter) {
  8422. if (tg3_flag(tp, 5705_PLUS))
  8423. tg3_periodic_fetch_stats(tp);
  8424. if (tp->setlpicnt && !--tp->setlpicnt)
  8425. tg3_phy_eee_enable(tp);
  8426. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8427. u32 mac_stat;
  8428. int phy_event;
  8429. mac_stat = tr32(MAC_STATUS);
  8430. phy_event = 0;
  8431. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8432. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8433. phy_event = 1;
  8434. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8435. phy_event = 1;
  8436. if (phy_event)
  8437. tg3_setup_phy(tp, 0);
  8438. } else if (tg3_flag(tp, POLL_SERDES)) {
  8439. u32 mac_stat = tr32(MAC_STATUS);
  8440. int need_setup = 0;
  8441. if (tp->link_up &&
  8442. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8443. need_setup = 1;
  8444. }
  8445. if (!tp->link_up &&
  8446. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8447. MAC_STATUS_SIGNAL_DET))) {
  8448. need_setup = 1;
  8449. }
  8450. if (need_setup) {
  8451. if (!tp->serdes_counter) {
  8452. tw32_f(MAC_MODE,
  8453. (tp->mac_mode &
  8454. ~MAC_MODE_PORT_MODE_MASK));
  8455. udelay(40);
  8456. tw32_f(MAC_MODE, tp->mac_mode);
  8457. udelay(40);
  8458. }
  8459. tg3_setup_phy(tp, 0);
  8460. }
  8461. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8462. tg3_flag(tp, 5780_CLASS)) {
  8463. tg3_serdes_parallel_detect(tp);
  8464. }
  8465. tp->timer_counter = tp->timer_multiplier;
  8466. }
  8467. /* Heartbeat is only sent once every 2 seconds.
  8468. *
  8469. * The heartbeat is to tell the ASF firmware that the host
  8470. * driver is still alive. In the event that the OS crashes,
  8471. * ASF needs to reset the hardware to free up the FIFO space
  8472. * that may be filled with rx packets destined for the host.
  8473. * If the FIFO is full, ASF will no longer function properly.
  8474. *
  8475. * Unintended resets have been reported on real time kernels
  8476. * where the timer doesn't run on time. Netpoll will also have
  8477. * same problem.
  8478. *
  8479. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8480. * to check the ring condition when the heartbeat is expiring
  8481. * before doing the reset. This will prevent most unintended
  8482. * resets.
  8483. */
  8484. if (!--tp->asf_counter) {
  8485. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8486. tg3_wait_for_event_ack(tp);
  8487. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8488. FWCMD_NICDRV_ALIVE3);
  8489. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8490. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8491. TG3_FW_UPDATE_TIMEOUT_SEC);
  8492. tg3_generate_fw_event(tp);
  8493. }
  8494. tp->asf_counter = tp->asf_multiplier;
  8495. }
  8496. spin_unlock(&tp->lock);
  8497. restart_timer:
  8498. tp->timer.expires = jiffies + tp->timer_offset;
  8499. add_timer(&tp->timer);
  8500. }
  8501. static void tg3_timer_init(struct tg3 *tp)
  8502. {
  8503. if (tg3_flag(tp, TAGGED_STATUS) &&
  8504. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8505. !tg3_flag(tp, 57765_CLASS))
  8506. tp->timer_offset = HZ;
  8507. else
  8508. tp->timer_offset = HZ / 10;
  8509. BUG_ON(tp->timer_offset > HZ);
  8510. tp->timer_multiplier = (HZ / tp->timer_offset);
  8511. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8512. TG3_FW_UPDATE_FREQ_SEC;
  8513. init_timer(&tp->timer);
  8514. tp->timer.data = (unsigned long) tp;
  8515. tp->timer.function = tg3_timer;
  8516. }
  8517. static void tg3_timer_start(struct tg3 *tp)
  8518. {
  8519. tp->asf_counter = tp->asf_multiplier;
  8520. tp->timer_counter = tp->timer_multiplier;
  8521. tp->timer.expires = jiffies + tp->timer_offset;
  8522. add_timer(&tp->timer);
  8523. }
  8524. static void tg3_timer_stop(struct tg3 *tp)
  8525. {
  8526. del_timer_sync(&tp->timer);
  8527. }
  8528. /* Restart hardware after configuration changes, self-test, etc.
  8529. * Invoked with tp->lock held.
  8530. */
  8531. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8532. __releases(tp->lock)
  8533. __acquires(tp->lock)
  8534. {
  8535. int err;
  8536. err = tg3_init_hw(tp, reset_phy);
  8537. if (err) {
  8538. netdev_err(tp->dev,
  8539. "Failed to re-initialize device, aborting\n");
  8540. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8541. tg3_full_unlock(tp);
  8542. tg3_timer_stop(tp);
  8543. tp->irq_sync = 0;
  8544. tg3_napi_enable(tp);
  8545. dev_close(tp->dev);
  8546. tg3_full_lock(tp, 0);
  8547. }
  8548. return err;
  8549. }
  8550. static void tg3_reset_task(struct work_struct *work)
  8551. {
  8552. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8553. int err;
  8554. tg3_full_lock(tp, 0);
  8555. if (!netif_running(tp->dev)) {
  8556. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8557. tg3_full_unlock(tp);
  8558. return;
  8559. }
  8560. tg3_full_unlock(tp);
  8561. tg3_phy_stop(tp);
  8562. tg3_netif_stop(tp);
  8563. tg3_full_lock(tp, 1);
  8564. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8565. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8566. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8567. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8568. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8569. }
  8570. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8571. err = tg3_init_hw(tp, 1);
  8572. if (err)
  8573. goto out;
  8574. tg3_netif_start(tp);
  8575. out:
  8576. tg3_full_unlock(tp);
  8577. if (!err)
  8578. tg3_phy_start(tp);
  8579. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8580. }
  8581. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8582. {
  8583. irq_handler_t fn;
  8584. unsigned long flags;
  8585. char *name;
  8586. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8587. if (tp->irq_cnt == 1)
  8588. name = tp->dev->name;
  8589. else {
  8590. name = &tnapi->irq_lbl[0];
  8591. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8592. name[IFNAMSIZ-1] = 0;
  8593. }
  8594. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8595. fn = tg3_msi;
  8596. if (tg3_flag(tp, 1SHOT_MSI))
  8597. fn = tg3_msi_1shot;
  8598. flags = 0;
  8599. } else {
  8600. fn = tg3_interrupt;
  8601. if (tg3_flag(tp, TAGGED_STATUS))
  8602. fn = tg3_interrupt_tagged;
  8603. flags = IRQF_SHARED;
  8604. }
  8605. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8606. }
  8607. static int tg3_test_interrupt(struct tg3 *tp)
  8608. {
  8609. struct tg3_napi *tnapi = &tp->napi[0];
  8610. struct net_device *dev = tp->dev;
  8611. int err, i, intr_ok = 0;
  8612. u32 val;
  8613. if (!netif_running(dev))
  8614. return -ENODEV;
  8615. tg3_disable_ints(tp);
  8616. free_irq(tnapi->irq_vec, tnapi);
  8617. /*
  8618. * Turn off MSI one shot mode. Otherwise this test has no
  8619. * observable way to know whether the interrupt was delivered.
  8620. */
  8621. if (tg3_flag(tp, 57765_PLUS)) {
  8622. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8623. tw32(MSGINT_MODE, val);
  8624. }
  8625. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8626. IRQF_SHARED, dev->name, tnapi);
  8627. if (err)
  8628. return err;
  8629. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8630. tg3_enable_ints(tp);
  8631. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8632. tnapi->coal_now);
  8633. for (i = 0; i < 5; i++) {
  8634. u32 int_mbox, misc_host_ctrl;
  8635. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8636. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8637. if ((int_mbox != 0) ||
  8638. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8639. intr_ok = 1;
  8640. break;
  8641. }
  8642. if (tg3_flag(tp, 57765_PLUS) &&
  8643. tnapi->hw_status->status_tag != tnapi->last_tag)
  8644. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8645. msleep(10);
  8646. }
  8647. tg3_disable_ints(tp);
  8648. free_irq(tnapi->irq_vec, tnapi);
  8649. err = tg3_request_irq(tp, 0);
  8650. if (err)
  8651. return err;
  8652. if (intr_ok) {
  8653. /* Reenable MSI one shot mode. */
  8654. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8655. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8656. tw32(MSGINT_MODE, val);
  8657. }
  8658. return 0;
  8659. }
  8660. return -EIO;
  8661. }
  8662. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8663. * successfully restored
  8664. */
  8665. static int tg3_test_msi(struct tg3 *tp)
  8666. {
  8667. int err;
  8668. u16 pci_cmd;
  8669. if (!tg3_flag(tp, USING_MSI))
  8670. return 0;
  8671. /* Turn off SERR reporting in case MSI terminates with Master
  8672. * Abort.
  8673. */
  8674. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8675. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8676. pci_cmd & ~PCI_COMMAND_SERR);
  8677. err = tg3_test_interrupt(tp);
  8678. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8679. if (!err)
  8680. return 0;
  8681. /* other failures */
  8682. if (err != -EIO)
  8683. return err;
  8684. /* MSI test failed, go back to INTx mode */
  8685. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8686. "to INTx mode. Please report this failure to the PCI "
  8687. "maintainer and include system chipset information\n");
  8688. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8689. pci_disable_msi(tp->pdev);
  8690. tg3_flag_clear(tp, USING_MSI);
  8691. tp->napi[0].irq_vec = tp->pdev->irq;
  8692. err = tg3_request_irq(tp, 0);
  8693. if (err)
  8694. return err;
  8695. /* Need to reset the chip because the MSI cycle may have terminated
  8696. * with Master Abort.
  8697. */
  8698. tg3_full_lock(tp, 1);
  8699. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8700. err = tg3_init_hw(tp, 1);
  8701. tg3_full_unlock(tp);
  8702. if (err)
  8703. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8704. return err;
  8705. }
  8706. static int tg3_request_firmware(struct tg3 *tp)
  8707. {
  8708. const struct tg3_firmware_hdr *fw_hdr;
  8709. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8710. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8711. tp->fw_needed);
  8712. return -ENOENT;
  8713. }
  8714. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  8715. /* Firmware blob starts with version numbers, followed by
  8716. * start address and _full_ length including BSS sections
  8717. * (which must be longer than the actual data, of course
  8718. */
  8719. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  8720. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  8721. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8722. tp->fw_len, tp->fw_needed);
  8723. release_firmware(tp->fw);
  8724. tp->fw = NULL;
  8725. return -EINVAL;
  8726. }
  8727. /* We no longer need firmware; we have it. */
  8728. tp->fw_needed = NULL;
  8729. return 0;
  8730. }
  8731. static u32 tg3_irq_count(struct tg3 *tp)
  8732. {
  8733. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8734. if (irq_cnt > 1) {
  8735. /* We want as many rx rings enabled as there are cpus.
  8736. * In multiqueue MSI-X mode, the first MSI-X vector
  8737. * only deals with link interrupts, etc, so we add
  8738. * one to the number of vectors we are requesting.
  8739. */
  8740. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8741. }
  8742. return irq_cnt;
  8743. }
  8744. static bool tg3_enable_msix(struct tg3 *tp)
  8745. {
  8746. int i, rc;
  8747. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8748. tp->txq_cnt = tp->txq_req;
  8749. tp->rxq_cnt = tp->rxq_req;
  8750. if (!tp->rxq_cnt)
  8751. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8752. if (tp->rxq_cnt > tp->rxq_max)
  8753. tp->rxq_cnt = tp->rxq_max;
  8754. /* Disable multiple TX rings by default. Simple round-robin hardware
  8755. * scheduling of the TX rings can cause starvation of rings with
  8756. * small packets when other rings have TSO or jumbo packets.
  8757. */
  8758. if (!tp->txq_req)
  8759. tp->txq_cnt = 1;
  8760. tp->irq_cnt = tg3_irq_count(tp);
  8761. for (i = 0; i < tp->irq_max; i++) {
  8762. msix_ent[i].entry = i;
  8763. msix_ent[i].vector = 0;
  8764. }
  8765. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8766. if (rc < 0) {
  8767. return false;
  8768. } else if (rc != 0) {
  8769. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8770. return false;
  8771. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8772. tp->irq_cnt, rc);
  8773. tp->irq_cnt = rc;
  8774. tp->rxq_cnt = max(rc - 1, 1);
  8775. if (tp->txq_cnt)
  8776. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8777. }
  8778. for (i = 0; i < tp->irq_max; i++)
  8779. tp->napi[i].irq_vec = msix_ent[i].vector;
  8780. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8781. pci_disable_msix(tp->pdev);
  8782. return false;
  8783. }
  8784. if (tp->irq_cnt == 1)
  8785. return true;
  8786. tg3_flag_set(tp, ENABLE_RSS);
  8787. if (tp->txq_cnt > 1)
  8788. tg3_flag_set(tp, ENABLE_TSS);
  8789. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8790. return true;
  8791. }
  8792. static void tg3_ints_init(struct tg3 *tp)
  8793. {
  8794. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8795. !tg3_flag(tp, TAGGED_STATUS)) {
  8796. /* All MSI supporting chips should support tagged
  8797. * status. Assert that this is the case.
  8798. */
  8799. netdev_warn(tp->dev,
  8800. "MSI without TAGGED_STATUS? Not using MSI\n");
  8801. goto defcfg;
  8802. }
  8803. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8804. tg3_flag_set(tp, USING_MSIX);
  8805. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8806. tg3_flag_set(tp, USING_MSI);
  8807. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8808. u32 msi_mode = tr32(MSGINT_MODE);
  8809. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8810. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8811. if (!tg3_flag(tp, 1SHOT_MSI))
  8812. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8813. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8814. }
  8815. defcfg:
  8816. if (!tg3_flag(tp, USING_MSIX)) {
  8817. tp->irq_cnt = 1;
  8818. tp->napi[0].irq_vec = tp->pdev->irq;
  8819. }
  8820. if (tp->irq_cnt == 1) {
  8821. tp->txq_cnt = 1;
  8822. tp->rxq_cnt = 1;
  8823. netif_set_real_num_tx_queues(tp->dev, 1);
  8824. netif_set_real_num_rx_queues(tp->dev, 1);
  8825. }
  8826. }
  8827. static void tg3_ints_fini(struct tg3 *tp)
  8828. {
  8829. if (tg3_flag(tp, USING_MSIX))
  8830. pci_disable_msix(tp->pdev);
  8831. else if (tg3_flag(tp, USING_MSI))
  8832. pci_disable_msi(tp->pdev);
  8833. tg3_flag_clear(tp, USING_MSI);
  8834. tg3_flag_clear(tp, USING_MSIX);
  8835. tg3_flag_clear(tp, ENABLE_RSS);
  8836. tg3_flag_clear(tp, ENABLE_TSS);
  8837. }
  8838. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8839. bool init)
  8840. {
  8841. struct net_device *dev = tp->dev;
  8842. int i, err;
  8843. /*
  8844. * Setup interrupts first so we know how
  8845. * many NAPI resources to allocate
  8846. */
  8847. tg3_ints_init(tp);
  8848. tg3_rss_check_indir_tbl(tp);
  8849. /* The placement of this call is tied
  8850. * to the setup and use of Host TX descriptors.
  8851. */
  8852. err = tg3_alloc_consistent(tp);
  8853. if (err)
  8854. goto err_out1;
  8855. tg3_napi_init(tp);
  8856. tg3_napi_enable(tp);
  8857. for (i = 0; i < tp->irq_cnt; i++) {
  8858. struct tg3_napi *tnapi = &tp->napi[i];
  8859. err = tg3_request_irq(tp, i);
  8860. if (err) {
  8861. for (i--; i >= 0; i--) {
  8862. tnapi = &tp->napi[i];
  8863. free_irq(tnapi->irq_vec, tnapi);
  8864. }
  8865. goto err_out2;
  8866. }
  8867. }
  8868. tg3_full_lock(tp, 0);
  8869. err = tg3_init_hw(tp, reset_phy);
  8870. if (err) {
  8871. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8872. tg3_free_rings(tp);
  8873. }
  8874. tg3_full_unlock(tp);
  8875. if (err)
  8876. goto err_out3;
  8877. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8878. err = tg3_test_msi(tp);
  8879. if (err) {
  8880. tg3_full_lock(tp, 0);
  8881. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8882. tg3_free_rings(tp);
  8883. tg3_full_unlock(tp);
  8884. goto err_out2;
  8885. }
  8886. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8887. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8888. tw32(PCIE_TRANSACTION_CFG,
  8889. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8890. }
  8891. }
  8892. tg3_phy_start(tp);
  8893. tg3_hwmon_open(tp);
  8894. tg3_full_lock(tp, 0);
  8895. tg3_timer_start(tp);
  8896. tg3_flag_set(tp, INIT_COMPLETE);
  8897. tg3_enable_ints(tp);
  8898. if (init)
  8899. tg3_ptp_init(tp);
  8900. else
  8901. tg3_ptp_resume(tp);
  8902. tg3_full_unlock(tp);
  8903. netif_tx_start_all_queues(dev);
  8904. /*
  8905. * Reset loopback feature if it was turned on while the device was down
  8906. * make sure that it's installed properly now.
  8907. */
  8908. if (dev->features & NETIF_F_LOOPBACK)
  8909. tg3_set_loopback(dev, dev->features);
  8910. return 0;
  8911. err_out3:
  8912. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8913. struct tg3_napi *tnapi = &tp->napi[i];
  8914. free_irq(tnapi->irq_vec, tnapi);
  8915. }
  8916. err_out2:
  8917. tg3_napi_disable(tp);
  8918. tg3_napi_fini(tp);
  8919. tg3_free_consistent(tp);
  8920. err_out1:
  8921. tg3_ints_fini(tp);
  8922. return err;
  8923. }
  8924. static void tg3_stop(struct tg3 *tp)
  8925. {
  8926. int i;
  8927. tg3_reset_task_cancel(tp);
  8928. tg3_netif_stop(tp);
  8929. tg3_timer_stop(tp);
  8930. tg3_hwmon_close(tp);
  8931. tg3_phy_stop(tp);
  8932. tg3_full_lock(tp, 1);
  8933. tg3_disable_ints(tp);
  8934. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8935. tg3_free_rings(tp);
  8936. tg3_flag_clear(tp, INIT_COMPLETE);
  8937. tg3_full_unlock(tp);
  8938. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8939. struct tg3_napi *tnapi = &tp->napi[i];
  8940. free_irq(tnapi->irq_vec, tnapi);
  8941. }
  8942. tg3_ints_fini(tp);
  8943. tg3_napi_fini(tp);
  8944. tg3_free_consistent(tp);
  8945. }
  8946. static int tg3_open(struct net_device *dev)
  8947. {
  8948. struct tg3 *tp = netdev_priv(dev);
  8949. int err;
  8950. if (tp->fw_needed) {
  8951. err = tg3_request_firmware(tp);
  8952. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8953. if (err)
  8954. return err;
  8955. } else if (err) {
  8956. netdev_warn(tp->dev, "TSO capability disabled\n");
  8957. tg3_flag_clear(tp, TSO_CAPABLE);
  8958. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8959. netdev_notice(tp->dev, "TSO capability restored\n");
  8960. tg3_flag_set(tp, TSO_CAPABLE);
  8961. }
  8962. }
  8963. tg3_carrier_off(tp);
  8964. err = tg3_power_up(tp);
  8965. if (err)
  8966. return err;
  8967. tg3_full_lock(tp, 0);
  8968. tg3_disable_ints(tp);
  8969. tg3_flag_clear(tp, INIT_COMPLETE);
  8970. tg3_full_unlock(tp);
  8971. err = tg3_start(tp, true, true, true);
  8972. if (err) {
  8973. tg3_frob_aux_power(tp, false);
  8974. pci_set_power_state(tp->pdev, PCI_D3hot);
  8975. }
  8976. if (tg3_flag(tp, PTP_CAPABLE)) {
  8977. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8978. &tp->pdev->dev);
  8979. if (IS_ERR(tp->ptp_clock))
  8980. tp->ptp_clock = NULL;
  8981. }
  8982. return err;
  8983. }
  8984. static int tg3_close(struct net_device *dev)
  8985. {
  8986. struct tg3 *tp = netdev_priv(dev);
  8987. tg3_ptp_fini(tp);
  8988. tg3_stop(tp);
  8989. /* Clear stats across close / open calls */
  8990. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8991. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8992. tg3_power_down(tp);
  8993. tg3_carrier_off(tp);
  8994. return 0;
  8995. }
  8996. static inline u64 get_stat64(tg3_stat64_t *val)
  8997. {
  8998. return ((u64)val->high << 32) | ((u64)val->low);
  8999. }
  9000. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9001. {
  9002. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9003. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9004. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9005. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9006. u32 val;
  9007. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9008. tg3_writephy(tp, MII_TG3_TEST1,
  9009. val | MII_TG3_TEST1_CRC_EN);
  9010. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9011. } else
  9012. val = 0;
  9013. tp->phy_crc_errors += val;
  9014. return tp->phy_crc_errors;
  9015. }
  9016. return get_stat64(&hw_stats->rx_fcs_errors);
  9017. }
  9018. #define ESTAT_ADD(member) \
  9019. estats->member = old_estats->member + \
  9020. get_stat64(&hw_stats->member)
  9021. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9022. {
  9023. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9024. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9025. ESTAT_ADD(rx_octets);
  9026. ESTAT_ADD(rx_fragments);
  9027. ESTAT_ADD(rx_ucast_packets);
  9028. ESTAT_ADD(rx_mcast_packets);
  9029. ESTAT_ADD(rx_bcast_packets);
  9030. ESTAT_ADD(rx_fcs_errors);
  9031. ESTAT_ADD(rx_align_errors);
  9032. ESTAT_ADD(rx_xon_pause_rcvd);
  9033. ESTAT_ADD(rx_xoff_pause_rcvd);
  9034. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9035. ESTAT_ADD(rx_xoff_entered);
  9036. ESTAT_ADD(rx_frame_too_long_errors);
  9037. ESTAT_ADD(rx_jabbers);
  9038. ESTAT_ADD(rx_undersize_packets);
  9039. ESTAT_ADD(rx_in_length_errors);
  9040. ESTAT_ADD(rx_out_length_errors);
  9041. ESTAT_ADD(rx_64_or_less_octet_packets);
  9042. ESTAT_ADD(rx_65_to_127_octet_packets);
  9043. ESTAT_ADD(rx_128_to_255_octet_packets);
  9044. ESTAT_ADD(rx_256_to_511_octet_packets);
  9045. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9046. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9047. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9048. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9049. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9050. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9051. ESTAT_ADD(tx_octets);
  9052. ESTAT_ADD(tx_collisions);
  9053. ESTAT_ADD(tx_xon_sent);
  9054. ESTAT_ADD(tx_xoff_sent);
  9055. ESTAT_ADD(tx_flow_control);
  9056. ESTAT_ADD(tx_mac_errors);
  9057. ESTAT_ADD(tx_single_collisions);
  9058. ESTAT_ADD(tx_mult_collisions);
  9059. ESTAT_ADD(tx_deferred);
  9060. ESTAT_ADD(tx_excessive_collisions);
  9061. ESTAT_ADD(tx_late_collisions);
  9062. ESTAT_ADD(tx_collide_2times);
  9063. ESTAT_ADD(tx_collide_3times);
  9064. ESTAT_ADD(tx_collide_4times);
  9065. ESTAT_ADD(tx_collide_5times);
  9066. ESTAT_ADD(tx_collide_6times);
  9067. ESTAT_ADD(tx_collide_7times);
  9068. ESTAT_ADD(tx_collide_8times);
  9069. ESTAT_ADD(tx_collide_9times);
  9070. ESTAT_ADD(tx_collide_10times);
  9071. ESTAT_ADD(tx_collide_11times);
  9072. ESTAT_ADD(tx_collide_12times);
  9073. ESTAT_ADD(tx_collide_13times);
  9074. ESTAT_ADD(tx_collide_14times);
  9075. ESTAT_ADD(tx_collide_15times);
  9076. ESTAT_ADD(tx_ucast_packets);
  9077. ESTAT_ADD(tx_mcast_packets);
  9078. ESTAT_ADD(tx_bcast_packets);
  9079. ESTAT_ADD(tx_carrier_sense_errors);
  9080. ESTAT_ADD(tx_discards);
  9081. ESTAT_ADD(tx_errors);
  9082. ESTAT_ADD(dma_writeq_full);
  9083. ESTAT_ADD(dma_write_prioq_full);
  9084. ESTAT_ADD(rxbds_empty);
  9085. ESTAT_ADD(rx_discards);
  9086. ESTAT_ADD(rx_errors);
  9087. ESTAT_ADD(rx_threshold_hit);
  9088. ESTAT_ADD(dma_readq_full);
  9089. ESTAT_ADD(dma_read_prioq_full);
  9090. ESTAT_ADD(tx_comp_queue_full);
  9091. ESTAT_ADD(ring_set_send_prod_index);
  9092. ESTAT_ADD(ring_status_update);
  9093. ESTAT_ADD(nic_irqs);
  9094. ESTAT_ADD(nic_avoided_irqs);
  9095. ESTAT_ADD(nic_tx_threshold_hit);
  9096. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9097. }
  9098. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9099. {
  9100. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9101. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9102. stats->rx_packets = old_stats->rx_packets +
  9103. get_stat64(&hw_stats->rx_ucast_packets) +
  9104. get_stat64(&hw_stats->rx_mcast_packets) +
  9105. get_stat64(&hw_stats->rx_bcast_packets);
  9106. stats->tx_packets = old_stats->tx_packets +
  9107. get_stat64(&hw_stats->tx_ucast_packets) +
  9108. get_stat64(&hw_stats->tx_mcast_packets) +
  9109. get_stat64(&hw_stats->tx_bcast_packets);
  9110. stats->rx_bytes = old_stats->rx_bytes +
  9111. get_stat64(&hw_stats->rx_octets);
  9112. stats->tx_bytes = old_stats->tx_bytes +
  9113. get_stat64(&hw_stats->tx_octets);
  9114. stats->rx_errors = old_stats->rx_errors +
  9115. get_stat64(&hw_stats->rx_errors);
  9116. stats->tx_errors = old_stats->tx_errors +
  9117. get_stat64(&hw_stats->tx_errors) +
  9118. get_stat64(&hw_stats->tx_mac_errors) +
  9119. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9120. get_stat64(&hw_stats->tx_discards);
  9121. stats->multicast = old_stats->multicast +
  9122. get_stat64(&hw_stats->rx_mcast_packets);
  9123. stats->collisions = old_stats->collisions +
  9124. get_stat64(&hw_stats->tx_collisions);
  9125. stats->rx_length_errors = old_stats->rx_length_errors +
  9126. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9127. get_stat64(&hw_stats->rx_undersize_packets);
  9128. stats->rx_over_errors = old_stats->rx_over_errors +
  9129. get_stat64(&hw_stats->rxbds_empty);
  9130. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9131. get_stat64(&hw_stats->rx_align_errors);
  9132. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9133. get_stat64(&hw_stats->tx_discards);
  9134. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9135. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9136. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9137. tg3_calc_crc_errors(tp);
  9138. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9139. get_stat64(&hw_stats->rx_discards);
  9140. stats->rx_dropped = tp->rx_dropped;
  9141. stats->tx_dropped = tp->tx_dropped;
  9142. }
  9143. static int tg3_get_regs_len(struct net_device *dev)
  9144. {
  9145. return TG3_REG_BLK_SIZE;
  9146. }
  9147. static void tg3_get_regs(struct net_device *dev,
  9148. struct ethtool_regs *regs, void *_p)
  9149. {
  9150. struct tg3 *tp = netdev_priv(dev);
  9151. regs->version = 0;
  9152. memset(_p, 0, TG3_REG_BLK_SIZE);
  9153. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9154. return;
  9155. tg3_full_lock(tp, 0);
  9156. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9157. tg3_full_unlock(tp);
  9158. }
  9159. static int tg3_get_eeprom_len(struct net_device *dev)
  9160. {
  9161. struct tg3 *tp = netdev_priv(dev);
  9162. return tp->nvram_size;
  9163. }
  9164. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9165. {
  9166. struct tg3 *tp = netdev_priv(dev);
  9167. int ret;
  9168. u8 *pd;
  9169. u32 i, offset, len, b_offset, b_count;
  9170. __be32 val;
  9171. if (tg3_flag(tp, NO_NVRAM))
  9172. return -EINVAL;
  9173. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9174. return -EAGAIN;
  9175. offset = eeprom->offset;
  9176. len = eeprom->len;
  9177. eeprom->len = 0;
  9178. eeprom->magic = TG3_EEPROM_MAGIC;
  9179. if (offset & 3) {
  9180. /* adjustments to start on required 4 byte boundary */
  9181. b_offset = offset & 3;
  9182. b_count = 4 - b_offset;
  9183. if (b_count > len) {
  9184. /* i.e. offset=1 len=2 */
  9185. b_count = len;
  9186. }
  9187. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9188. if (ret)
  9189. return ret;
  9190. memcpy(data, ((char *)&val) + b_offset, b_count);
  9191. len -= b_count;
  9192. offset += b_count;
  9193. eeprom->len += b_count;
  9194. }
  9195. /* read bytes up to the last 4 byte boundary */
  9196. pd = &data[eeprom->len];
  9197. for (i = 0; i < (len - (len & 3)); i += 4) {
  9198. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9199. if (ret) {
  9200. eeprom->len += i;
  9201. return ret;
  9202. }
  9203. memcpy(pd + i, &val, 4);
  9204. }
  9205. eeprom->len += i;
  9206. if (len & 3) {
  9207. /* read last bytes not ending on 4 byte boundary */
  9208. pd = &data[eeprom->len];
  9209. b_count = len & 3;
  9210. b_offset = offset + len - b_count;
  9211. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9212. if (ret)
  9213. return ret;
  9214. memcpy(pd, &val, b_count);
  9215. eeprom->len += b_count;
  9216. }
  9217. return 0;
  9218. }
  9219. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9220. {
  9221. struct tg3 *tp = netdev_priv(dev);
  9222. int ret;
  9223. u32 offset, len, b_offset, odd_len;
  9224. u8 *buf;
  9225. __be32 start, end;
  9226. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9227. return -EAGAIN;
  9228. if (tg3_flag(tp, NO_NVRAM) ||
  9229. eeprom->magic != TG3_EEPROM_MAGIC)
  9230. return -EINVAL;
  9231. offset = eeprom->offset;
  9232. len = eeprom->len;
  9233. if ((b_offset = (offset & 3))) {
  9234. /* adjustments to start on required 4 byte boundary */
  9235. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9236. if (ret)
  9237. return ret;
  9238. len += b_offset;
  9239. offset &= ~3;
  9240. if (len < 4)
  9241. len = 4;
  9242. }
  9243. odd_len = 0;
  9244. if (len & 3) {
  9245. /* adjustments to end on required 4 byte boundary */
  9246. odd_len = 1;
  9247. len = (len + 3) & ~3;
  9248. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9249. if (ret)
  9250. return ret;
  9251. }
  9252. buf = data;
  9253. if (b_offset || odd_len) {
  9254. buf = kmalloc(len, GFP_KERNEL);
  9255. if (!buf)
  9256. return -ENOMEM;
  9257. if (b_offset)
  9258. memcpy(buf, &start, 4);
  9259. if (odd_len)
  9260. memcpy(buf+len-4, &end, 4);
  9261. memcpy(buf + b_offset, data, eeprom->len);
  9262. }
  9263. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9264. if (buf != data)
  9265. kfree(buf);
  9266. return ret;
  9267. }
  9268. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9269. {
  9270. struct tg3 *tp = netdev_priv(dev);
  9271. if (tg3_flag(tp, USE_PHYLIB)) {
  9272. struct phy_device *phydev;
  9273. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9274. return -EAGAIN;
  9275. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9276. return phy_ethtool_gset(phydev, cmd);
  9277. }
  9278. cmd->supported = (SUPPORTED_Autoneg);
  9279. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9280. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9281. SUPPORTED_1000baseT_Full);
  9282. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9283. cmd->supported |= (SUPPORTED_100baseT_Half |
  9284. SUPPORTED_100baseT_Full |
  9285. SUPPORTED_10baseT_Half |
  9286. SUPPORTED_10baseT_Full |
  9287. SUPPORTED_TP);
  9288. cmd->port = PORT_TP;
  9289. } else {
  9290. cmd->supported |= SUPPORTED_FIBRE;
  9291. cmd->port = PORT_FIBRE;
  9292. }
  9293. cmd->advertising = tp->link_config.advertising;
  9294. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9295. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9296. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9297. cmd->advertising |= ADVERTISED_Pause;
  9298. } else {
  9299. cmd->advertising |= ADVERTISED_Pause |
  9300. ADVERTISED_Asym_Pause;
  9301. }
  9302. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9303. cmd->advertising |= ADVERTISED_Asym_Pause;
  9304. }
  9305. }
  9306. if (netif_running(dev) && tp->link_up) {
  9307. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9308. cmd->duplex = tp->link_config.active_duplex;
  9309. cmd->lp_advertising = tp->link_config.rmt_adv;
  9310. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9311. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9312. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9313. else
  9314. cmd->eth_tp_mdix = ETH_TP_MDI;
  9315. }
  9316. } else {
  9317. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9318. cmd->duplex = DUPLEX_UNKNOWN;
  9319. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9320. }
  9321. cmd->phy_address = tp->phy_addr;
  9322. cmd->transceiver = XCVR_INTERNAL;
  9323. cmd->autoneg = tp->link_config.autoneg;
  9324. cmd->maxtxpkt = 0;
  9325. cmd->maxrxpkt = 0;
  9326. return 0;
  9327. }
  9328. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9329. {
  9330. struct tg3 *tp = netdev_priv(dev);
  9331. u32 speed = ethtool_cmd_speed(cmd);
  9332. if (tg3_flag(tp, USE_PHYLIB)) {
  9333. struct phy_device *phydev;
  9334. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9335. return -EAGAIN;
  9336. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9337. return phy_ethtool_sset(phydev, cmd);
  9338. }
  9339. if (cmd->autoneg != AUTONEG_ENABLE &&
  9340. cmd->autoneg != AUTONEG_DISABLE)
  9341. return -EINVAL;
  9342. if (cmd->autoneg == AUTONEG_DISABLE &&
  9343. cmd->duplex != DUPLEX_FULL &&
  9344. cmd->duplex != DUPLEX_HALF)
  9345. return -EINVAL;
  9346. if (cmd->autoneg == AUTONEG_ENABLE) {
  9347. u32 mask = ADVERTISED_Autoneg |
  9348. ADVERTISED_Pause |
  9349. ADVERTISED_Asym_Pause;
  9350. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9351. mask |= ADVERTISED_1000baseT_Half |
  9352. ADVERTISED_1000baseT_Full;
  9353. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9354. mask |= ADVERTISED_100baseT_Half |
  9355. ADVERTISED_100baseT_Full |
  9356. ADVERTISED_10baseT_Half |
  9357. ADVERTISED_10baseT_Full |
  9358. ADVERTISED_TP;
  9359. else
  9360. mask |= ADVERTISED_FIBRE;
  9361. if (cmd->advertising & ~mask)
  9362. return -EINVAL;
  9363. mask &= (ADVERTISED_1000baseT_Half |
  9364. ADVERTISED_1000baseT_Full |
  9365. ADVERTISED_100baseT_Half |
  9366. ADVERTISED_100baseT_Full |
  9367. ADVERTISED_10baseT_Half |
  9368. ADVERTISED_10baseT_Full);
  9369. cmd->advertising &= mask;
  9370. } else {
  9371. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9372. if (speed != SPEED_1000)
  9373. return -EINVAL;
  9374. if (cmd->duplex != DUPLEX_FULL)
  9375. return -EINVAL;
  9376. } else {
  9377. if (speed != SPEED_100 &&
  9378. speed != SPEED_10)
  9379. return -EINVAL;
  9380. }
  9381. }
  9382. tg3_full_lock(tp, 0);
  9383. tp->link_config.autoneg = cmd->autoneg;
  9384. if (cmd->autoneg == AUTONEG_ENABLE) {
  9385. tp->link_config.advertising = (cmd->advertising |
  9386. ADVERTISED_Autoneg);
  9387. tp->link_config.speed = SPEED_UNKNOWN;
  9388. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9389. } else {
  9390. tp->link_config.advertising = 0;
  9391. tp->link_config.speed = speed;
  9392. tp->link_config.duplex = cmd->duplex;
  9393. }
  9394. if (netif_running(dev))
  9395. tg3_setup_phy(tp, 1);
  9396. tg3_full_unlock(tp);
  9397. return 0;
  9398. }
  9399. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9400. {
  9401. struct tg3 *tp = netdev_priv(dev);
  9402. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9403. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9404. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9405. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9406. }
  9407. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9408. {
  9409. struct tg3 *tp = netdev_priv(dev);
  9410. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9411. wol->supported = WAKE_MAGIC;
  9412. else
  9413. wol->supported = 0;
  9414. wol->wolopts = 0;
  9415. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9416. wol->wolopts = WAKE_MAGIC;
  9417. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9418. }
  9419. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9420. {
  9421. struct tg3 *tp = netdev_priv(dev);
  9422. struct device *dp = &tp->pdev->dev;
  9423. if (wol->wolopts & ~WAKE_MAGIC)
  9424. return -EINVAL;
  9425. if ((wol->wolopts & WAKE_MAGIC) &&
  9426. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9427. return -EINVAL;
  9428. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9429. spin_lock_bh(&tp->lock);
  9430. if (device_may_wakeup(dp))
  9431. tg3_flag_set(tp, WOL_ENABLE);
  9432. else
  9433. tg3_flag_clear(tp, WOL_ENABLE);
  9434. spin_unlock_bh(&tp->lock);
  9435. return 0;
  9436. }
  9437. static u32 tg3_get_msglevel(struct net_device *dev)
  9438. {
  9439. struct tg3 *tp = netdev_priv(dev);
  9440. return tp->msg_enable;
  9441. }
  9442. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9443. {
  9444. struct tg3 *tp = netdev_priv(dev);
  9445. tp->msg_enable = value;
  9446. }
  9447. static int tg3_nway_reset(struct net_device *dev)
  9448. {
  9449. struct tg3 *tp = netdev_priv(dev);
  9450. int r;
  9451. if (!netif_running(dev))
  9452. return -EAGAIN;
  9453. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9454. return -EINVAL;
  9455. if (tg3_flag(tp, USE_PHYLIB)) {
  9456. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9457. return -EAGAIN;
  9458. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9459. } else {
  9460. u32 bmcr;
  9461. spin_lock_bh(&tp->lock);
  9462. r = -EINVAL;
  9463. tg3_readphy(tp, MII_BMCR, &bmcr);
  9464. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9465. ((bmcr & BMCR_ANENABLE) ||
  9466. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9467. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9468. BMCR_ANENABLE);
  9469. r = 0;
  9470. }
  9471. spin_unlock_bh(&tp->lock);
  9472. }
  9473. return r;
  9474. }
  9475. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9476. {
  9477. struct tg3 *tp = netdev_priv(dev);
  9478. ering->rx_max_pending = tp->rx_std_ring_mask;
  9479. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9480. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9481. else
  9482. ering->rx_jumbo_max_pending = 0;
  9483. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9484. ering->rx_pending = tp->rx_pending;
  9485. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9486. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9487. else
  9488. ering->rx_jumbo_pending = 0;
  9489. ering->tx_pending = tp->napi[0].tx_pending;
  9490. }
  9491. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9492. {
  9493. struct tg3 *tp = netdev_priv(dev);
  9494. int i, irq_sync = 0, err = 0;
  9495. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9496. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9497. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9498. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9499. (tg3_flag(tp, TSO_BUG) &&
  9500. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9501. return -EINVAL;
  9502. if (netif_running(dev)) {
  9503. tg3_phy_stop(tp);
  9504. tg3_netif_stop(tp);
  9505. irq_sync = 1;
  9506. }
  9507. tg3_full_lock(tp, irq_sync);
  9508. tp->rx_pending = ering->rx_pending;
  9509. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9510. tp->rx_pending > 63)
  9511. tp->rx_pending = 63;
  9512. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9513. for (i = 0; i < tp->irq_max; i++)
  9514. tp->napi[i].tx_pending = ering->tx_pending;
  9515. if (netif_running(dev)) {
  9516. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9517. err = tg3_restart_hw(tp, 1);
  9518. if (!err)
  9519. tg3_netif_start(tp);
  9520. }
  9521. tg3_full_unlock(tp);
  9522. if (irq_sync && !err)
  9523. tg3_phy_start(tp);
  9524. return err;
  9525. }
  9526. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9527. {
  9528. struct tg3 *tp = netdev_priv(dev);
  9529. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9530. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9531. epause->rx_pause = 1;
  9532. else
  9533. epause->rx_pause = 0;
  9534. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9535. epause->tx_pause = 1;
  9536. else
  9537. epause->tx_pause = 0;
  9538. }
  9539. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9540. {
  9541. struct tg3 *tp = netdev_priv(dev);
  9542. int err = 0;
  9543. if (tg3_flag(tp, USE_PHYLIB)) {
  9544. u32 newadv;
  9545. struct phy_device *phydev;
  9546. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9547. if (!(phydev->supported & SUPPORTED_Pause) ||
  9548. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9549. (epause->rx_pause != epause->tx_pause)))
  9550. return -EINVAL;
  9551. tp->link_config.flowctrl = 0;
  9552. if (epause->rx_pause) {
  9553. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9554. if (epause->tx_pause) {
  9555. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9556. newadv = ADVERTISED_Pause;
  9557. } else
  9558. newadv = ADVERTISED_Pause |
  9559. ADVERTISED_Asym_Pause;
  9560. } else if (epause->tx_pause) {
  9561. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9562. newadv = ADVERTISED_Asym_Pause;
  9563. } else
  9564. newadv = 0;
  9565. if (epause->autoneg)
  9566. tg3_flag_set(tp, PAUSE_AUTONEG);
  9567. else
  9568. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9569. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9570. u32 oldadv = phydev->advertising &
  9571. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9572. if (oldadv != newadv) {
  9573. phydev->advertising &=
  9574. ~(ADVERTISED_Pause |
  9575. ADVERTISED_Asym_Pause);
  9576. phydev->advertising |= newadv;
  9577. if (phydev->autoneg) {
  9578. /*
  9579. * Always renegotiate the link to
  9580. * inform our link partner of our
  9581. * flow control settings, even if the
  9582. * flow control is forced. Let
  9583. * tg3_adjust_link() do the final
  9584. * flow control setup.
  9585. */
  9586. return phy_start_aneg(phydev);
  9587. }
  9588. }
  9589. if (!epause->autoneg)
  9590. tg3_setup_flow_control(tp, 0, 0);
  9591. } else {
  9592. tp->link_config.advertising &=
  9593. ~(ADVERTISED_Pause |
  9594. ADVERTISED_Asym_Pause);
  9595. tp->link_config.advertising |= newadv;
  9596. }
  9597. } else {
  9598. int irq_sync = 0;
  9599. if (netif_running(dev)) {
  9600. tg3_netif_stop(tp);
  9601. irq_sync = 1;
  9602. }
  9603. tg3_full_lock(tp, irq_sync);
  9604. if (epause->autoneg)
  9605. tg3_flag_set(tp, PAUSE_AUTONEG);
  9606. else
  9607. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9608. if (epause->rx_pause)
  9609. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9610. else
  9611. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9612. if (epause->tx_pause)
  9613. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9614. else
  9615. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9616. if (netif_running(dev)) {
  9617. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9618. err = tg3_restart_hw(tp, 1);
  9619. if (!err)
  9620. tg3_netif_start(tp);
  9621. }
  9622. tg3_full_unlock(tp);
  9623. }
  9624. return err;
  9625. }
  9626. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9627. {
  9628. switch (sset) {
  9629. case ETH_SS_TEST:
  9630. return TG3_NUM_TEST;
  9631. case ETH_SS_STATS:
  9632. return TG3_NUM_STATS;
  9633. default:
  9634. return -EOPNOTSUPP;
  9635. }
  9636. }
  9637. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9638. u32 *rules __always_unused)
  9639. {
  9640. struct tg3 *tp = netdev_priv(dev);
  9641. if (!tg3_flag(tp, SUPPORT_MSIX))
  9642. return -EOPNOTSUPP;
  9643. switch (info->cmd) {
  9644. case ETHTOOL_GRXRINGS:
  9645. if (netif_running(tp->dev))
  9646. info->data = tp->rxq_cnt;
  9647. else {
  9648. info->data = num_online_cpus();
  9649. if (info->data > TG3_RSS_MAX_NUM_QS)
  9650. info->data = TG3_RSS_MAX_NUM_QS;
  9651. }
  9652. /* The first interrupt vector only
  9653. * handles link interrupts.
  9654. */
  9655. info->data -= 1;
  9656. return 0;
  9657. default:
  9658. return -EOPNOTSUPP;
  9659. }
  9660. }
  9661. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9662. {
  9663. u32 size = 0;
  9664. struct tg3 *tp = netdev_priv(dev);
  9665. if (tg3_flag(tp, SUPPORT_MSIX))
  9666. size = TG3_RSS_INDIR_TBL_SIZE;
  9667. return size;
  9668. }
  9669. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9670. {
  9671. struct tg3 *tp = netdev_priv(dev);
  9672. int i;
  9673. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9674. indir[i] = tp->rss_ind_tbl[i];
  9675. return 0;
  9676. }
  9677. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9678. {
  9679. struct tg3 *tp = netdev_priv(dev);
  9680. size_t i;
  9681. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9682. tp->rss_ind_tbl[i] = indir[i];
  9683. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9684. return 0;
  9685. /* It is legal to write the indirection
  9686. * table while the device is running.
  9687. */
  9688. tg3_full_lock(tp, 0);
  9689. tg3_rss_write_indir_tbl(tp);
  9690. tg3_full_unlock(tp);
  9691. return 0;
  9692. }
  9693. static void tg3_get_channels(struct net_device *dev,
  9694. struct ethtool_channels *channel)
  9695. {
  9696. struct tg3 *tp = netdev_priv(dev);
  9697. u32 deflt_qs = netif_get_num_default_rss_queues();
  9698. channel->max_rx = tp->rxq_max;
  9699. channel->max_tx = tp->txq_max;
  9700. if (netif_running(dev)) {
  9701. channel->rx_count = tp->rxq_cnt;
  9702. channel->tx_count = tp->txq_cnt;
  9703. } else {
  9704. if (tp->rxq_req)
  9705. channel->rx_count = tp->rxq_req;
  9706. else
  9707. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9708. if (tp->txq_req)
  9709. channel->tx_count = tp->txq_req;
  9710. else
  9711. channel->tx_count = min(deflt_qs, tp->txq_max);
  9712. }
  9713. }
  9714. static int tg3_set_channels(struct net_device *dev,
  9715. struct ethtool_channels *channel)
  9716. {
  9717. struct tg3 *tp = netdev_priv(dev);
  9718. if (!tg3_flag(tp, SUPPORT_MSIX))
  9719. return -EOPNOTSUPP;
  9720. if (channel->rx_count > tp->rxq_max ||
  9721. channel->tx_count > tp->txq_max)
  9722. return -EINVAL;
  9723. tp->rxq_req = channel->rx_count;
  9724. tp->txq_req = channel->tx_count;
  9725. if (!netif_running(dev))
  9726. return 0;
  9727. tg3_stop(tp);
  9728. tg3_carrier_off(tp);
  9729. tg3_start(tp, true, false, false);
  9730. return 0;
  9731. }
  9732. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9733. {
  9734. switch (stringset) {
  9735. case ETH_SS_STATS:
  9736. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9737. break;
  9738. case ETH_SS_TEST:
  9739. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9740. break;
  9741. default:
  9742. WARN_ON(1); /* we need a WARN() */
  9743. break;
  9744. }
  9745. }
  9746. static int tg3_set_phys_id(struct net_device *dev,
  9747. enum ethtool_phys_id_state state)
  9748. {
  9749. struct tg3 *tp = netdev_priv(dev);
  9750. if (!netif_running(tp->dev))
  9751. return -EAGAIN;
  9752. switch (state) {
  9753. case ETHTOOL_ID_ACTIVE:
  9754. return 1; /* cycle on/off once per second */
  9755. case ETHTOOL_ID_ON:
  9756. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9757. LED_CTRL_1000MBPS_ON |
  9758. LED_CTRL_100MBPS_ON |
  9759. LED_CTRL_10MBPS_ON |
  9760. LED_CTRL_TRAFFIC_OVERRIDE |
  9761. LED_CTRL_TRAFFIC_BLINK |
  9762. LED_CTRL_TRAFFIC_LED);
  9763. break;
  9764. case ETHTOOL_ID_OFF:
  9765. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9766. LED_CTRL_TRAFFIC_OVERRIDE);
  9767. break;
  9768. case ETHTOOL_ID_INACTIVE:
  9769. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9770. break;
  9771. }
  9772. return 0;
  9773. }
  9774. static void tg3_get_ethtool_stats(struct net_device *dev,
  9775. struct ethtool_stats *estats, u64 *tmp_stats)
  9776. {
  9777. struct tg3 *tp = netdev_priv(dev);
  9778. if (tp->hw_stats)
  9779. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9780. else
  9781. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9782. }
  9783. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9784. {
  9785. int i;
  9786. __be32 *buf;
  9787. u32 offset = 0, len = 0;
  9788. u32 magic, val;
  9789. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9790. return NULL;
  9791. if (magic == TG3_EEPROM_MAGIC) {
  9792. for (offset = TG3_NVM_DIR_START;
  9793. offset < TG3_NVM_DIR_END;
  9794. offset += TG3_NVM_DIRENT_SIZE) {
  9795. if (tg3_nvram_read(tp, offset, &val))
  9796. return NULL;
  9797. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9798. TG3_NVM_DIRTYPE_EXTVPD)
  9799. break;
  9800. }
  9801. if (offset != TG3_NVM_DIR_END) {
  9802. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9803. if (tg3_nvram_read(tp, offset + 4, &offset))
  9804. return NULL;
  9805. offset = tg3_nvram_logical_addr(tp, offset);
  9806. }
  9807. }
  9808. if (!offset || !len) {
  9809. offset = TG3_NVM_VPD_OFF;
  9810. len = TG3_NVM_VPD_LEN;
  9811. }
  9812. buf = kmalloc(len, GFP_KERNEL);
  9813. if (buf == NULL)
  9814. return NULL;
  9815. if (magic == TG3_EEPROM_MAGIC) {
  9816. for (i = 0; i < len; i += 4) {
  9817. /* The data is in little-endian format in NVRAM.
  9818. * Use the big-endian read routines to preserve
  9819. * the byte order as it exists in NVRAM.
  9820. */
  9821. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9822. goto error;
  9823. }
  9824. } else {
  9825. u8 *ptr;
  9826. ssize_t cnt;
  9827. unsigned int pos = 0;
  9828. ptr = (u8 *)&buf[0];
  9829. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9830. cnt = pci_read_vpd(tp->pdev, pos,
  9831. len - pos, ptr);
  9832. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9833. cnt = 0;
  9834. else if (cnt < 0)
  9835. goto error;
  9836. }
  9837. if (pos != len)
  9838. goto error;
  9839. }
  9840. *vpdlen = len;
  9841. return buf;
  9842. error:
  9843. kfree(buf);
  9844. return NULL;
  9845. }
  9846. #define NVRAM_TEST_SIZE 0x100
  9847. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9848. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9849. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9850. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9851. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9852. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9853. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9854. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9855. static int tg3_test_nvram(struct tg3 *tp)
  9856. {
  9857. u32 csum, magic, len;
  9858. __be32 *buf;
  9859. int i, j, k, err = 0, size;
  9860. if (tg3_flag(tp, NO_NVRAM))
  9861. return 0;
  9862. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9863. return -EIO;
  9864. if (magic == TG3_EEPROM_MAGIC)
  9865. size = NVRAM_TEST_SIZE;
  9866. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9867. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9868. TG3_EEPROM_SB_FORMAT_1) {
  9869. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9870. case TG3_EEPROM_SB_REVISION_0:
  9871. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9872. break;
  9873. case TG3_EEPROM_SB_REVISION_2:
  9874. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9875. break;
  9876. case TG3_EEPROM_SB_REVISION_3:
  9877. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9878. break;
  9879. case TG3_EEPROM_SB_REVISION_4:
  9880. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9881. break;
  9882. case TG3_EEPROM_SB_REVISION_5:
  9883. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9884. break;
  9885. case TG3_EEPROM_SB_REVISION_6:
  9886. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9887. break;
  9888. default:
  9889. return -EIO;
  9890. }
  9891. } else
  9892. return 0;
  9893. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9894. size = NVRAM_SELFBOOT_HW_SIZE;
  9895. else
  9896. return -EIO;
  9897. buf = kmalloc(size, GFP_KERNEL);
  9898. if (buf == NULL)
  9899. return -ENOMEM;
  9900. err = -EIO;
  9901. for (i = 0, j = 0; i < size; i += 4, j++) {
  9902. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9903. if (err)
  9904. break;
  9905. }
  9906. if (i < size)
  9907. goto out;
  9908. /* Selfboot format */
  9909. magic = be32_to_cpu(buf[0]);
  9910. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9911. TG3_EEPROM_MAGIC_FW) {
  9912. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9913. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9914. TG3_EEPROM_SB_REVISION_2) {
  9915. /* For rev 2, the csum doesn't include the MBA. */
  9916. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9917. csum8 += buf8[i];
  9918. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9919. csum8 += buf8[i];
  9920. } else {
  9921. for (i = 0; i < size; i++)
  9922. csum8 += buf8[i];
  9923. }
  9924. if (csum8 == 0) {
  9925. err = 0;
  9926. goto out;
  9927. }
  9928. err = -EIO;
  9929. goto out;
  9930. }
  9931. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9932. TG3_EEPROM_MAGIC_HW) {
  9933. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9934. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9935. u8 *buf8 = (u8 *) buf;
  9936. /* Separate the parity bits and the data bytes. */
  9937. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9938. if ((i == 0) || (i == 8)) {
  9939. int l;
  9940. u8 msk;
  9941. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9942. parity[k++] = buf8[i] & msk;
  9943. i++;
  9944. } else if (i == 16) {
  9945. int l;
  9946. u8 msk;
  9947. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9948. parity[k++] = buf8[i] & msk;
  9949. i++;
  9950. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9951. parity[k++] = buf8[i] & msk;
  9952. i++;
  9953. }
  9954. data[j++] = buf8[i];
  9955. }
  9956. err = -EIO;
  9957. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9958. u8 hw8 = hweight8(data[i]);
  9959. if ((hw8 & 0x1) && parity[i])
  9960. goto out;
  9961. else if (!(hw8 & 0x1) && !parity[i])
  9962. goto out;
  9963. }
  9964. err = 0;
  9965. goto out;
  9966. }
  9967. err = -EIO;
  9968. /* Bootstrap checksum at offset 0x10 */
  9969. csum = calc_crc((unsigned char *) buf, 0x10);
  9970. if (csum != le32_to_cpu(buf[0x10/4]))
  9971. goto out;
  9972. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9973. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9974. if (csum != le32_to_cpu(buf[0xfc/4]))
  9975. goto out;
  9976. kfree(buf);
  9977. buf = tg3_vpd_readblock(tp, &len);
  9978. if (!buf)
  9979. return -ENOMEM;
  9980. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9981. if (i > 0) {
  9982. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9983. if (j < 0)
  9984. goto out;
  9985. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9986. goto out;
  9987. i += PCI_VPD_LRDT_TAG_SIZE;
  9988. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9989. PCI_VPD_RO_KEYWORD_CHKSUM);
  9990. if (j > 0) {
  9991. u8 csum8 = 0;
  9992. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9993. for (i = 0; i <= j; i++)
  9994. csum8 += ((u8 *)buf)[i];
  9995. if (csum8)
  9996. goto out;
  9997. }
  9998. }
  9999. err = 0;
  10000. out:
  10001. kfree(buf);
  10002. return err;
  10003. }
  10004. #define TG3_SERDES_TIMEOUT_SEC 2
  10005. #define TG3_COPPER_TIMEOUT_SEC 6
  10006. static int tg3_test_link(struct tg3 *tp)
  10007. {
  10008. int i, max;
  10009. if (!netif_running(tp->dev))
  10010. return -ENODEV;
  10011. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10012. max = TG3_SERDES_TIMEOUT_SEC;
  10013. else
  10014. max = TG3_COPPER_TIMEOUT_SEC;
  10015. for (i = 0; i < max; i++) {
  10016. if (tp->link_up)
  10017. return 0;
  10018. if (msleep_interruptible(1000))
  10019. break;
  10020. }
  10021. return -EIO;
  10022. }
  10023. /* Only test the commonly used registers */
  10024. static int tg3_test_registers(struct tg3 *tp)
  10025. {
  10026. int i, is_5705, is_5750;
  10027. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10028. static struct {
  10029. u16 offset;
  10030. u16 flags;
  10031. #define TG3_FL_5705 0x1
  10032. #define TG3_FL_NOT_5705 0x2
  10033. #define TG3_FL_NOT_5788 0x4
  10034. #define TG3_FL_NOT_5750 0x8
  10035. u32 read_mask;
  10036. u32 write_mask;
  10037. } reg_tbl[] = {
  10038. /* MAC Control Registers */
  10039. { MAC_MODE, TG3_FL_NOT_5705,
  10040. 0x00000000, 0x00ef6f8c },
  10041. { MAC_MODE, TG3_FL_5705,
  10042. 0x00000000, 0x01ef6b8c },
  10043. { MAC_STATUS, TG3_FL_NOT_5705,
  10044. 0x03800107, 0x00000000 },
  10045. { MAC_STATUS, TG3_FL_5705,
  10046. 0x03800100, 0x00000000 },
  10047. { MAC_ADDR_0_HIGH, 0x0000,
  10048. 0x00000000, 0x0000ffff },
  10049. { MAC_ADDR_0_LOW, 0x0000,
  10050. 0x00000000, 0xffffffff },
  10051. { MAC_RX_MTU_SIZE, 0x0000,
  10052. 0x00000000, 0x0000ffff },
  10053. { MAC_TX_MODE, 0x0000,
  10054. 0x00000000, 0x00000070 },
  10055. { MAC_TX_LENGTHS, 0x0000,
  10056. 0x00000000, 0x00003fff },
  10057. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10058. 0x00000000, 0x000007fc },
  10059. { MAC_RX_MODE, TG3_FL_5705,
  10060. 0x00000000, 0x000007dc },
  10061. { MAC_HASH_REG_0, 0x0000,
  10062. 0x00000000, 0xffffffff },
  10063. { MAC_HASH_REG_1, 0x0000,
  10064. 0x00000000, 0xffffffff },
  10065. { MAC_HASH_REG_2, 0x0000,
  10066. 0x00000000, 0xffffffff },
  10067. { MAC_HASH_REG_3, 0x0000,
  10068. 0x00000000, 0xffffffff },
  10069. /* Receive Data and Receive BD Initiator Control Registers. */
  10070. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10071. 0x00000000, 0xffffffff },
  10072. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10073. 0x00000000, 0xffffffff },
  10074. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10075. 0x00000000, 0x00000003 },
  10076. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10077. 0x00000000, 0xffffffff },
  10078. { RCVDBDI_STD_BD+0, 0x0000,
  10079. 0x00000000, 0xffffffff },
  10080. { RCVDBDI_STD_BD+4, 0x0000,
  10081. 0x00000000, 0xffffffff },
  10082. { RCVDBDI_STD_BD+8, 0x0000,
  10083. 0x00000000, 0xffff0002 },
  10084. { RCVDBDI_STD_BD+0xc, 0x0000,
  10085. 0x00000000, 0xffffffff },
  10086. /* Receive BD Initiator Control Registers. */
  10087. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10088. 0x00000000, 0xffffffff },
  10089. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10090. 0x00000000, 0x000003ff },
  10091. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10092. 0x00000000, 0xffffffff },
  10093. /* Host Coalescing Control Registers. */
  10094. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10095. 0x00000000, 0x00000004 },
  10096. { HOSTCC_MODE, TG3_FL_5705,
  10097. 0x00000000, 0x000000f6 },
  10098. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10099. 0x00000000, 0xffffffff },
  10100. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10101. 0x00000000, 0x000003ff },
  10102. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10103. 0x00000000, 0xffffffff },
  10104. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10105. 0x00000000, 0x000003ff },
  10106. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10107. 0x00000000, 0xffffffff },
  10108. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10109. 0x00000000, 0x000000ff },
  10110. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10111. 0x00000000, 0xffffffff },
  10112. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10113. 0x00000000, 0x000000ff },
  10114. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10115. 0x00000000, 0xffffffff },
  10116. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10117. 0x00000000, 0xffffffff },
  10118. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10119. 0x00000000, 0xffffffff },
  10120. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10121. 0x00000000, 0x000000ff },
  10122. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10123. 0x00000000, 0xffffffff },
  10124. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10125. 0x00000000, 0x000000ff },
  10126. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10127. 0x00000000, 0xffffffff },
  10128. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10129. 0x00000000, 0xffffffff },
  10130. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10131. 0x00000000, 0xffffffff },
  10132. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10133. 0x00000000, 0xffffffff },
  10134. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10135. 0x00000000, 0xffffffff },
  10136. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10137. 0xffffffff, 0x00000000 },
  10138. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10139. 0xffffffff, 0x00000000 },
  10140. /* Buffer Manager Control Registers. */
  10141. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10142. 0x00000000, 0x007fff80 },
  10143. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10144. 0x00000000, 0x007fffff },
  10145. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10146. 0x00000000, 0x0000003f },
  10147. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10148. 0x00000000, 0x000001ff },
  10149. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10150. 0x00000000, 0x000001ff },
  10151. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10152. 0xffffffff, 0x00000000 },
  10153. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10154. 0xffffffff, 0x00000000 },
  10155. /* Mailbox Registers */
  10156. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10157. 0x00000000, 0x000001ff },
  10158. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10159. 0x00000000, 0x000001ff },
  10160. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10161. 0x00000000, 0x000007ff },
  10162. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10163. 0x00000000, 0x000001ff },
  10164. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10165. };
  10166. is_5705 = is_5750 = 0;
  10167. if (tg3_flag(tp, 5705_PLUS)) {
  10168. is_5705 = 1;
  10169. if (tg3_flag(tp, 5750_PLUS))
  10170. is_5750 = 1;
  10171. }
  10172. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10173. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10174. continue;
  10175. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10176. continue;
  10177. if (tg3_flag(tp, IS_5788) &&
  10178. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10179. continue;
  10180. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10181. continue;
  10182. offset = (u32) reg_tbl[i].offset;
  10183. read_mask = reg_tbl[i].read_mask;
  10184. write_mask = reg_tbl[i].write_mask;
  10185. /* Save the original register content */
  10186. save_val = tr32(offset);
  10187. /* Determine the read-only value. */
  10188. read_val = save_val & read_mask;
  10189. /* Write zero to the register, then make sure the read-only bits
  10190. * are not changed and the read/write bits are all zeros.
  10191. */
  10192. tw32(offset, 0);
  10193. val = tr32(offset);
  10194. /* Test the read-only and read/write bits. */
  10195. if (((val & read_mask) != read_val) || (val & write_mask))
  10196. goto out;
  10197. /* Write ones to all the bits defined by RdMask and WrMask, then
  10198. * make sure the read-only bits are not changed and the
  10199. * read/write bits are all ones.
  10200. */
  10201. tw32(offset, read_mask | write_mask);
  10202. val = tr32(offset);
  10203. /* Test the read-only bits. */
  10204. if ((val & read_mask) != read_val)
  10205. goto out;
  10206. /* Test the read/write bits. */
  10207. if ((val & write_mask) != write_mask)
  10208. goto out;
  10209. tw32(offset, save_val);
  10210. }
  10211. return 0;
  10212. out:
  10213. if (netif_msg_hw(tp))
  10214. netdev_err(tp->dev,
  10215. "Register test failed at offset %x\n", offset);
  10216. tw32(offset, save_val);
  10217. return -EIO;
  10218. }
  10219. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10220. {
  10221. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10222. int i;
  10223. u32 j;
  10224. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10225. for (j = 0; j < len; j += 4) {
  10226. u32 val;
  10227. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10228. tg3_read_mem(tp, offset + j, &val);
  10229. if (val != test_pattern[i])
  10230. return -EIO;
  10231. }
  10232. }
  10233. return 0;
  10234. }
  10235. static int tg3_test_memory(struct tg3 *tp)
  10236. {
  10237. static struct mem_entry {
  10238. u32 offset;
  10239. u32 len;
  10240. } mem_tbl_570x[] = {
  10241. { 0x00000000, 0x00b50},
  10242. { 0x00002000, 0x1c000},
  10243. { 0xffffffff, 0x00000}
  10244. }, mem_tbl_5705[] = {
  10245. { 0x00000100, 0x0000c},
  10246. { 0x00000200, 0x00008},
  10247. { 0x00004000, 0x00800},
  10248. { 0x00006000, 0x01000},
  10249. { 0x00008000, 0x02000},
  10250. { 0x00010000, 0x0e000},
  10251. { 0xffffffff, 0x00000}
  10252. }, mem_tbl_5755[] = {
  10253. { 0x00000200, 0x00008},
  10254. { 0x00004000, 0x00800},
  10255. { 0x00006000, 0x00800},
  10256. { 0x00008000, 0x02000},
  10257. { 0x00010000, 0x0c000},
  10258. { 0xffffffff, 0x00000}
  10259. }, mem_tbl_5906[] = {
  10260. { 0x00000200, 0x00008},
  10261. { 0x00004000, 0x00400},
  10262. { 0x00006000, 0x00400},
  10263. { 0x00008000, 0x01000},
  10264. { 0x00010000, 0x01000},
  10265. { 0xffffffff, 0x00000}
  10266. }, mem_tbl_5717[] = {
  10267. { 0x00000200, 0x00008},
  10268. { 0x00010000, 0x0a000},
  10269. { 0x00020000, 0x13c00},
  10270. { 0xffffffff, 0x00000}
  10271. }, mem_tbl_57765[] = {
  10272. { 0x00000200, 0x00008},
  10273. { 0x00004000, 0x00800},
  10274. { 0x00006000, 0x09800},
  10275. { 0x00010000, 0x0a000},
  10276. { 0xffffffff, 0x00000}
  10277. };
  10278. struct mem_entry *mem_tbl;
  10279. int err = 0;
  10280. int i;
  10281. if (tg3_flag(tp, 5717_PLUS))
  10282. mem_tbl = mem_tbl_5717;
  10283. else if (tg3_flag(tp, 57765_CLASS) ||
  10284. tg3_asic_rev(tp) == ASIC_REV_5762)
  10285. mem_tbl = mem_tbl_57765;
  10286. else if (tg3_flag(tp, 5755_PLUS))
  10287. mem_tbl = mem_tbl_5755;
  10288. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10289. mem_tbl = mem_tbl_5906;
  10290. else if (tg3_flag(tp, 5705_PLUS))
  10291. mem_tbl = mem_tbl_5705;
  10292. else
  10293. mem_tbl = mem_tbl_570x;
  10294. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10295. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10296. if (err)
  10297. break;
  10298. }
  10299. return err;
  10300. }
  10301. #define TG3_TSO_MSS 500
  10302. #define TG3_TSO_IP_HDR_LEN 20
  10303. #define TG3_TSO_TCP_HDR_LEN 20
  10304. #define TG3_TSO_TCP_OPT_LEN 12
  10305. static const u8 tg3_tso_header[] = {
  10306. 0x08, 0x00,
  10307. 0x45, 0x00, 0x00, 0x00,
  10308. 0x00, 0x00, 0x40, 0x00,
  10309. 0x40, 0x06, 0x00, 0x00,
  10310. 0x0a, 0x00, 0x00, 0x01,
  10311. 0x0a, 0x00, 0x00, 0x02,
  10312. 0x0d, 0x00, 0xe0, 0x00,
  10313. 0x00, 0x00, 0x01, 0x00,
  10314. 0x00, 0x00, 0x02, 0x00,
  10315. 0x80, 0x10, 0x10, 0x00,
  10316. 0x14, 0x09, 0x00, 0x00,
  10317. 0x01, 0x01, 0x08, 0x0a,
  10318. 0x11, 0x11, 0x11, 0x11,
  10319. 0x11, 0x11, 0x11, 0x11,
  10320. };
  10321. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10322. {
  10323. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10324. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10325. u32 budget;
  10326. struct sk_buff *skb;
  10327. u8 *tx_data, *rx_data;
  10328. dma_addr_t map;
  10329. int num_pkts, tx_len, rx_len, i, err;
  10330. struct tg3_rx_buffer_desc *desc;
  10331. struct tg3_napi *tnapi, *rnapi;
  10332. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10333. tnapi = &tp->napi[0];
  10334. rnapi = &tp->napi[0];
  10335. if (tp->irq_cnt > 1) {
  10336. if (tg3_flag(tp, ENABLE_RSS))
  10337. rnapi = &tp->napi[1];
  10338. if (tg3_flag(tp, ENABLE_TSS))
  10339. tnapi = &tp->napi[1];
  10340. }
  10341. coal_now = tnapi->coal_now | rnapi->coal_now;
  10342. err = -EIO;
  10343. tx_len = pktsz;
  10344. skb = netdev_alloc_skb(tp->dev, tx_len);
  10345. if (!skb)
  10346. return -ENOMEM;
  10347. tx_data = skb_put(skb, tx_len);
  10348. memcpy(tx_data, tp->dev->dev_addr, 6);
  10349. memset(tx_data + 6, 0x0, 8);
  10350. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10351. if (tso_loopback) {
  10352. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10353. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10354. TG3_TSO_TCP_OPT_LEN;
  10355. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10356. sizeof(tg3_tso_header));
  10357. mss = TG3_TSO_MSS;
  10358. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10359. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10360. /* Set the total length field in the IP header */
  10361. iph->tot_len = htons((u16)(mss + hdr_len));
  10362. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10363. TXD_FLAG_CPU_POST_DMA);
  10364. if (tg3_flag(tp, HW_TSO_1) ||
  10365. tg3_flag(tp, HW_TSO_2) ||
  10366. tg3_flag(tp, HW_TSO_3)) {
  10367. struct tcphdr *th;
  10368. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10369. th = (struct tcphdr *)&tx_data[val];
  10370. th->check = 0;
  10371. } else
  10372. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10373. if (tg3_flag(tp, HW_TSO_3)) {
  10374. mss |= (hdr_len & 0xc) << 12;
  10375. if (hdr_len & 0x10)
  10376. base_flags |= 0x00000010;
  10377. base_flags |= (hdr_len & 0x3e0) << 5;
  10378. } else if (tg3_flag(tp, HW_TSO_2))
  10379. mss |= hdr_len << 9;
  10380. else if (tg3_flag(tp, HW_TSO_1) ||
  10381. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10382. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10383. } else {
  10384. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10385. }
  10386. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10387. } else {
  10388. num_pkts = 1;
  10389. data_off = ETH_HLEN;
  10390. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10391. tx_len > VLAN_ETH_FRAME_LEN)
  10392. base_flags |= TXD_FLAG_JMB_PKT;
  10393. }
  10394. for (i = data_off; i < tx_len; i++)
  10395. tx_data[i] = (u8) (i & 0xff);
  10396. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10397. if (pci_dma_mapping_error(tp->pdev, map)) {
  10398. dev_kfree_skb(skb);
  10399. return -EIO;
  10400. }
  10401. val = tnapi->tx_prod;
  10402. tnapi->tx_buffers[val].skb = skb;
  10403. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10404. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10405. rnapi->coal_now);
  10406. udelay(10);
  10407. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10408. budget = tg3_tx_avail(tnapi);
  10409. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10410. base_flags | TXD_FLAG_END, mss, 0)) {
  10411. tnapi->tx_buffers[val].skb = NULL;
  10412. dev_kfree_skb(skb);
  10413. return -EIO;
  10414. }
  10415. tnapi->tx_prod++;
  10416. /* Sync BD data before updating mailbox */
  10417. wmb();
  10418. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10419. tr32_mailbox(tnapi->prodmbox);
  10420. udelay(10);
  10421. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10422. for (i = 0; i < 35; i++) {
  10423. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10424. coal_now);
  10425. udelay(10);
  10426. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10427. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10428. if ((tx_idx == tnapi->tx_prod) &&
  10429. (rx_idx == (rx_start_idx + num_pkts)))
  10430. break;
  10431. }
  10432. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10433. dev_kfree_skb(skb);
  10434. if (tx_idx != tnapi->tx_prod)
  10435. goto out;
  10436. if (rx_idx != rx_start_idx + num_pkts)
  10437. goto out;
  10438. val = data_off;
  10439. while (rx_idx != rx_start_idx) {
  10440. desc = &rnapi->rx_rcb[rx_start_idx++];
  10441. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10442. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10443. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10444. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10445. goto out;
  10446. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10447. - ETH_FCS_LEN;
  10448. if (!tso_loopback) {
  10449. if (rx_len != tx_len)
  10450. goto out;
  10451. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10452. if (opaque_key != RXD_OPAQUE_RING_STD)
  10453. goto out;
  10454. } else {
  10455. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10456. goto out;
  10457. }
  10458. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10459. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10460. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10461. goto out;
  10462. }
  10463. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10464. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10465. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10466. mapping);
  10467. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10468. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10469. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10470. mapping);
  10471. } else
  10472. goto out;
  10473. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10474. PCI_DMA_FROMDEVICE);
  10475. rx_data += TG3_RX_OFFSET(tp);
  10476. for (i = data_off; i < rx_len; i++, val++) {
  10477. if (*(rx_data + i) != (u8) (val & 0xff))
  10478. goto out;
  10479. }
  10480. }
  10481. err = 0;
  10482. /* tg3_free_rings will unmap and free the rx_data */
  10483. out:
  10484. return err;
  10485. }
  10486. #define TG3_STD_LOOPBACK_FAILED 1
  10487. #define TG3_JMB_LOOPBACK_FAILED 2
  10488. #define TG3_TSO_LOOPBACK_FAILED 4
  10489. #define TG3_LOOPBACK_FAILED \
  10490. (TG3_STD_LOOPBACK_FAILED | \
  10491. TG3_JMB_LOOPBACK_FAILED | \
  10492. TG3_TSO_LOOPBACK_FAILED)
  10493. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10494. {
  10495. int err = -EIO;
  10496. u32 eee_cap;
  10497. u32 jmb_pkt_sz = 9000;
  10498. if (tp->dma_limit)
  10499. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10500. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10501. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10502. if (!netif_running(tp->dev)) {
  10503. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10504. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10505. if (do_extlpbk)
  10506. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10507. goto done;
  10508. }
  10509. err = tg3_reset_hw(tp, 1);
  10510. if (err) {
  10511. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10512. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10513. if (do_extlpbk)
  10514. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10515. goto done;
  10516. }
  10517. if (tg3_flag(tp, ENABLE_RSS)) {
  10518. int i;
  10519. /* Reroute all rx packets to the 1st queue */
  10520. for (i = MAC_RSS_INDIR_TBL_0;
  10521. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10522. tw32(i, 0x0);
  10523. }
  10524. /* HW errata - mac loopback fails in some cases on 5780.
  10525. * Normal traffic and PHY loopback are not affected by
  10526. * errata. Also, the MAC loopback test is deprecated for
  10527. * all newer ASIC revisions.
  10528. */
  10529. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10530. !tg3_flag(tp, CPMU_PRESENT)) {
  10531. tg3_mac_loopback(tp, true);
  10532. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10533. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10534. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10535. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10536. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10537. tg3_mac_loopback(tp, false);
  10538. }
  10539. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10540. !tg3_flag(tp, USE_PHYLIB)) {
  10541. int i;
  10542. tg3_phy_lpbk_set(tp, 0, false);
  10543. /* Wait for link */
  10544. for (i = 0; i < 100; i++) {
  10545. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10546. break;
  10547. mdelay(1);
  10548. }
  10549. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10550. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10551. if (tg3_flag(tp, TSO_CAPABLE) &&
  10552. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10553. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10554. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10555. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10556. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10557. if (do_extlpbk) {
  10558. tg3_phy_lpbk_set(tp, 0, true);
  10559. /* All link indications report up, but the hardware
  10560. * isn't really ready for about 20 msec. Double it
  10561. * to be sure.
  10562. */
  10563. mdelay(40);
  10564. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10565. data[TG3_EXT_LOOPB_TEST] |=
  10566. TG3_STD_LOOPBACK_FAILED;
  10567. if (tg3_flag(tp, TSO_CAPABLE) &&
  10568. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10569. data[TG3_EXT_LOOPB_TEST] |=
  10570. TG3_TSO_LOOPBACK_FAILED;
  10571. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10572. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10573. data[TG3_EXT_LOOPB_TEST] |=
  10574. TG3_JMB_LOOPBACK_FAILED;
  10575. }
  10576. /* Re-enable gphy autopowerdown. */
  10577. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10578. tg3_phy_toggle_apd(tp, true);
  10579. }
  10580. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10581. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10582. done:
  10583. tp->phy_flags |= eee_cap;
  10584. return err;
  10585. }
  10586. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10587. u64 *data)
  10588. {
  10589. struct tg3 *tp = netdev_priv(dev);
  10590. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10591. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10592. tg3_power_up(tp)) {
  10593. etest->flags |= ETH_TEST_FL_FAILED;
  10594. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10595. return;
  10596. }
  10597. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10598. if (tg3_test_nvram(tp) != 0) {
  10599. etest->flags |= ETH_TEST_FL_FAILED;
  10600. data[TG3_NVRAM_TEST] = 1;
  10601. }
  10602. if (!doextlpbk && tg3_test_link(tp)) {
  10603. etest->flags |= ETH_TEST_FL_FAILED;
  10604. data[TG3_LINK_TEST] = 1;
  10605. }
  10606. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10607. int err, err2 = 0, irq_sync = 0;
  10608. if (netif_running(dev)) {
  10609. tg3_phy_stop(tp);
  10610. tg3_netif_stop(tp);
  10611. irq_sync = 1;
  10612. }
  10613. tg3_full_lock(tp, irq_sync);
  10614. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10615. err = tg3_nvram_lock(tp);
  10616. tg3_halt_cpu(tp, RX_CPU_BASE);
  10617. if (!tg3_flag(tp, 5705_PLUS))
  10618. tg3_halt_cpu(tp, TX_CPU_BASE);
  10619. if (!err)
  10620. tg3_nvram_unlock(tp);
  10621. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10622. tg3_phy_reset(tp);
  10623. if (tg3_test_registers(tp) != 0) {
  10624. etest->flags |= ETH_TEST_FL_FAILED;
  10625. data[TG3_REGISTER_TEST] = 1;
  10626. }
  10627. if (tg3_test_memory(tp) != 0) {
  10628. etest->flags |= ETH_TEST_FL_FAILED;
  10629. data[TG3_MEMORY_TEST] = 1;
  10630. }
  10631. if (doextlpbk)
  10632. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10633. if (tg3_test_loopback(tp, data, doextlpbk))
  10634. etest->flags |= ETH_TEST_FL_FAILED;
  10635. tg3_full_unlock(tp);
  10636. if (tg3_test_interrupt(tp) != 0) {
  10637. etest->flags |= ETH_TEST_FL_FAILED;
  10638. data[TG3_INTERRUPT_TEST] = 1;
  10639. }
  10640. tg3_full_lock(tp, 0);
  10641. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10642. if (netif_running(dev)) {
  10643. tg3_flag_set(tp, INIT_COMPLETE);
  10644. err2 = tg3_restart_hw(tp, 1);
  10645. if (!err2)
  10646. tg3_netif_start(tp);
  10647. }
  10648. tg3_full_unlock(tp);
  10649. if (irq_sync && !err2)
  10650. tg3_phy_start(tp);
  10651. }
  10652. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10653. tg3_power_down(tp);
  10654. }
  10655. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10656. struct ifreq *ifr, int cmd)
  10657. {
  10658. struct tg3 *tp = netdev_priv(dev);
  10659. struct hwtstamp_config stmpconf;
  10660. if (!tg3_flag(tp, PTP_CAPABLE))
  10661. return -EINVAL;
  10662. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10663. return -EFAULT;
  10664. if (stmpconf.flags)
  10665. return -EINVAL;
  10666. switch (stmpconf.tx_type) {
  10667. case HWTSTAMP_TX_ON:
  10668. tg3_flag_set(tp, TX_TSTAMP_EN);
  10669. break;
  10670. case HWTSTAMP_TX_OFF:
  10671. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10672. break;
  10673. default:
  10674. return -ERANGE;
  10675. }
  10676. switch (stmpconf.rx_filter) {
  10677. case HWTSTAMP_FILTER_NONE:
  10678. tp->rxptpctl = 0;
  10679. break;
  10680. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10681. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10682. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10683. break;
  10684. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10685. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10686. TG3_RX_PTP_CTL_SYNC_EVNT;
  10687. break;
  10688. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10689. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10690. TG3_RX_PTP_CTL_DELAY_REQ;
  10691. break;
  10692. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10693. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10694. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10695. break;
  10696. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10697. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10698. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10699. break;
  10700. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10701. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10702. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10703. break;
  10704. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10705. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10706. TG3_RX_PTP_CTL_SYNC_EVNT;
  10707. break;
  10708. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10709. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10710. TG3_RX_PTP_CTL_SYNC_EVNT;
  10711. break;
  10712. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10713. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10714. TG3_RX_PTP_CTL_SYNC_EVNT;
  10715. break;
  10716. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10717. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10718. TG3_RX_PTP_CTL_DELAY_REQ;
  10719. break;
  10720. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10721. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10722. TG3_RX_PTP_CTL_DELAY_REQ;
  10723. break;
  10724. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10725. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10726. TG3_RX_PTP_CTL_DELAY_REQ;
  10727. break;
  10728. default:
  10729. return -ERANGE;
  10730. }
  10731. if (netif_running(dev) && tp->rxptpctl)
  10732. tw32(TG3_RX_PTP_CTL,
  10733. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10734. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10735. -EFAULT : 0;
  10736. }
  10737. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10738. {
  10739. struct mii_ioctl_data *data = if_mii(ifr);
  10740. struct tg3 *tp = netdev_priv(dev);
  10741. int err;
  10742. if (tg3_flag(tp, USE_PHYLIB)) {
  10743. struct phy_device *phydev;
  10744. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10745. return -EAGAIN;
  10746. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10747. return phy_mii_ioctl(phydev, ifr, cmd);
  10748. }
  10749. switch (cmd) {
  10750. case SIOCGMIIPHY:
  10751. data->phy_id = tp->phy_addr;
  10752. /* fallthru */
  10753. case SIOCGMIIREG: {
  10754. u32 mii_regval;
  10755. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10756. break; /* We have no PHY */
  10757. if (!netif_running(dev))
  10758. return -EAGAIN;
  10759. spin_lock_bh(&tp->lock);
  10760. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  10761. data->reg_num & 0x1f, &mii_regval);
  10762. spin_unlock_bh(&tp->lock);
  10763. data->val_out = mii_regval;
  10764. return err;
  10765. }
  10766. case SIOCSMIIREG:
  10767. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10768. break; /* We have no PHY */
  10769. if (!netif_running(dev))
  10770. return -EAGAIN;
  10771. spin_lock_bh(&tp->lock);
  10772. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  10773. data->reg_num & 0x1f, data->val_in);
  10774. spin_unlock_bh(&tp->lock);
  10775. return err;
  10776. case SIOCSHWTSTAMP:
  10777. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10778. default:
  10779. /* do nothing */
  10780. break;
  10781. }
  10782. return -EOPNOTSUPP;
  10783. }
  10784. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10785. {
  10786. struct tg3 *tp = netdev_priv(dev);
  10787. memcpy(ec, &tp->coal, sizeof(*ec));
  10788. return 0;
  10789. }
  10790. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10791. {
  10792. struct tg3 *tp = netdev_priv(dev);
  10793. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10794. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10795. if (!tg3_flag(tp, 5705_PLUS)) {
  10796. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10797. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10798. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10799. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10800. }
  10801. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10802. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10803. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10804. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10805. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10806. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10807. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10808. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10809. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10810. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10811. return -EINVAL;
  10812. /* No rx interrupts will be generated if both are zero */
  10813. if ((ec->rx_coalesce_usecs == 0) &&
  10814. (ec->rx_max_coalesced_frames == 0))
  10815. return -EINVAL;
  10816. /* No tx interrupts will be generated if both are zero */
  10817. if ((ec->tx_coalesce_usecs == 0) &&
  10818. (ec->tx_max_coalesced_frames == 0))
  10819. return -EINVAL;
  10820. /* Only copy relevant parameters, ignore all others. */
  10821. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10822. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10823. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10824. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10825. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10826. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10827. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10828. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10829. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10830. if (netif_running(dev)) {
  10831. tg3_full_lock(tp, 0);
  10832. __tg3_set_coalesce(tp, &tp->coal);
  10833. tg3_full_unlock(tp);
  10834. }
  10835. return 0;
  10836. }
  10837. static const struct ethtool_ops tg3_ethtool_ops = {
  10838. .get_settings = tg3_get_settings,
  10839. .set_settings = tg3_set_settings,
  10840. .get_drvinfo = tg3_get_drvinfo,
  10841. .get_regs_len = tg3_get_regs_len,
  10842. .get_regs = tg3_get_regs,
  10843. .get_wol = tg3_get_wol,
  10844. .set_wol = tg3_set_wol,
  10845. .get_msglevel = tg3_get_msglevel,
  10846. .set_msglevel = tg3_set_msglevel,
  10847. .nway_reset = tg3_nway_reset,
  10848. .get_link = ethtool_op_get_link,
  10849. .get_eeprom_len = tg3_get_eeprom_len,
  10850. .get_eeprom = tg3_get_eeprom,
  10851. .set_eeprom = tg3_set_eeprom,
  10852. .get_ringparam = tg3_get_ringparam,
  10853. .set_ringparam = tg3_set_ringparam,
  10854. .get_pauseparam = tg3_get_pauseparam,
  10855. .set_pauseparam = tg3_set_pauseparam,
  10856. .self_test = tg3_self_test,
  10857. .get_strings = tg3_get_strings,
  10858. .set_phys_id = tg3_set_phys_id,
  10859. .get_ethtool_stats = tg3_get_ethtool_stats,
  10860. .get_coalesce = tg3_get_coalesce,
  10861. .set_coalesce = tg3_set_coalesce,
  10862. .get_sset_count = tg3_get_sset_count,
  10863. .get_rxnfc = tg3_get_rxnfc,
  10864. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10865. .get_rxfh_indir = tg3_get_rxfh_indir,
  10866. .set_rxfh_indir = tg3_set_rxfh_indir,
  10867. .get_channels = tg3_get_channels,
  10868. .set_channels = tg3_set_channels,
  10869. .get_ts_info = tg3_get_ts_info,
  10870. };
  10871. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10872. struct rtnl_link_stats64 *stats)
  10873. {
  10874. struct tg3 *tp = netdev_priv(dev);
  10875. spin_lock_bh(&tp->lock);
  10876. if (!tp->hw_stats) {
  10877. spin_unlock_bh(&tp->lock);
  10878. return &tp->net_stats_prev;
  10879. }
  10880. tg3_get_nstats(tp, stats);
  10881. spin_unlock_bh(&tp->lock);
  10882. return stats;
  10883. }
  10884. static void tg3_set_rx_mode(struct net_device *dev)
  10885. {
  10886. struct tg3 *tp = netdev_priv(dev);
  10887. if (!netif_running(dev))
  10888. return;
  10889. tg3_full_lock(tp, 0);
  10890. __tg3_set_rx_mode(dev);
  10891. tg3_full_unlock(tp);
  10892. }
  10893. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10894. int new_mtu)
  10895. {
  10896. dev->mtu = new_mtu;
  10897. if (new_mtu > ETH_DATA_LEN) {
  10898. if (tg3_flag(tp, 5780_CLASS)) {
  10899. netdev_update_features(dev);
  10900. tg3_flag_clear(tp, TSO_CAPABLE);
  10901. } else {
  10902. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10903. }
  10904. } else {
  10905. if (tg3_flag(tp, 5780_CLASS)) {
  10906. tg3_flag_set(tp, TSO_CAPABLE);
  10907. netdev_update_features(dev);
  10908. }
  10909. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10910. }
  10911. }
  10912. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10913. {
  10914. struct tg3 *tp = netdev_priv(dev);
  10915. int err, reset_phy = 0;
  10916. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10917. return -EINVAL;
  10918. if (!netif_running(dev)) {
  10919. /* We'll just catch it later when the
  10920. * device is up'd.
  10921. */
  10922. tg3_set_mtu(dev, tp, new_mtu);
  10923. return 0;
  10924. }
  10925. tg3_phy_stop(tp);
  10926. tg3_netif_stop(tp);
  10927. tg3_full_lock(tp, 1);
  10928. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10929. tg3_set_mtu(dev, tp, new_mtu);
  10930. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10931. * breaks all requests to 256 bytes.
  10932. */
  10933. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  10934. reset_phy = 1;
  10935. err = tg3_restart_hw(tp, reset_phy);
  10936. if (!err)
  10937. tg3_netif_start(tp);
  10938. tg3_full_unlock(tp);
  10939. if (!err)
  10940. tg3_phy_start(tp);
  10941. return err;
  10942. }
  10943. static const struct net_device_ops tg3_netdev_ops = {
  10944. .ndo_open = tg3_open,
  10945. .ndo_stop = tg3_close,
  10946. .ndo_start_xmit = tg3_start_xmit,
  10947. .ndo_get_stats64 = tg3_get_stats64,
  10948. .ndo_validate_addr = eth_validate_addr,
  10949. .ndo_set_rx_mode = tg3_set_rx_mode,
  10950. .ndo_set_mac_address = tg3_set_mac_addr,
  10951. .ndo_do_ioctl = tg3_ioctl,
  10952. .ndo_tx_timeout = tg3_tx_timeout,
  10953. .ndo_change_mtu = tg3_change_mtu,
  10954. .ndo_fix_features = tg3_fix_features,
  10955. .ndo_set_features = tg3_set_features,
  10956. #ifdef CONFIG_NET_POLL_CONTROLLER
  10957. .ndo_poll_controller = tg3_poll_controller,
  10958. #endif
  10959. };
  10960. static void tg3_get_eeprom_size(struct tg3 *tp)
  10961. {
  10962. u32 cursize, val, magic;
  10963. tp->nvram_size = EEPROM_CHIP_SIZE;
  10964. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10965. return;
  10966. if ((magic != TG3_EEPROM_MAGIC) &&
  10967. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10968. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10969. return;
  10970. /*
  10971. * Size the chip by reading offsets at increasing powers of two.
  10972. * When we encounter our validation signature, we know the addressing
  10973. * has wrapped around, and thus have our chip size.
  10974. */
  10975. cursize = 0x10;
  10976. while (cursize < tp->nvram_size) {
  10977. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10978. return;
  10979. if (val == magic)
  10980. break;
  10981. cursize <<= 1;
  10982. }
  10983. tp->nvram_size = cursize;
  10984. }
  10985. static void tg3_get_nvram_size(struct tg3 *tp)
  10986. {
  10987. u32 val;
  10988. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10989. return;
  10990. /* Selfboot format */
  10991. if (val != TG3_EEPROM_MAGIC) {
  10992. tg3_get_eeprom_size(tp);
  10993. return;
  10994. }
  10995. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10996. if (val != 0) {
  10997. /* This is confusing. We want to operate on the
  10998. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10999. * call will read from NVRAM and byteswap the data
  11000. * according to the byteswapping settings for all
  11001. * other register accesses. This ensures the data we
  11002. * want will always reside in the lower 16-bits.
  11003. * However, the data in NVRAM is in LE format, which
  11004. * means the data from the NVRAM read will always be
  11005. * opposite the endianness of the CPU. The 16-bit
  11006. * byteswap then brings the data to CPU endianness.
  11007. */
  11008. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11009. return;
  11010. }
  11011. }
  11012. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11013. }
  11014. static void tg3_get_nvram_info(struct tg3 *tp)
  11015. {
  11016. u32 nvcfg1;
  11017. nvcfg1 = tr32(NVRAM_CFG1);
  11018. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11019. tg3_flag_set(tp, FLASH);
  11020. } else {
  11021. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11022. tw32(NVRAM_CFG1, nvcfg1);
  11023. }
  11024. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11025. tg3_flag(tp, 5780_CLASS)) {
  11026. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11027. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11028. tp->nvram_jedecnum = JEDEC_ATMEL;
  11029. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11030. tg3_flag_set(tp, NVRAM_BUFFERED);
  11031. break;
  11032. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11033. tp->nvram_jedecnum = JEDEC_ATMEL;
  11034. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11035. break;
  11036. case FLASH_VENDOR_ATMEL_EEPROM:
  11037. tp->nvram_jedecnum = JEDEC_ATMEL;
  11038. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11039. tg3_flag_set(tp, NVRAM_BUFFERED);
  11040. break;
  11041. case FLASH_VENDOR_ST:
  11042. tp->nvram_jedecnum = JEDEC_ST;
  11043. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11044. tg3_flag_set(tp, NVRAM_BUFFERED);
  11045. break;
  11046. case FLASH_VENDOR_SAIFUN:
  11047. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11048. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11049. break;
  11050. case FLASH_VENDOR_SST_SMALL:
  11051. case FLASH_VENDOR_SST_LARGE:
  11052. tp->nvram_jedecnum = JEDEC_SST;
  11053. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11054. break;
  11055. }
  11056. } else {
  11057. tp->nvram_jedecnum = JEDEC_ATMEL;
  11058. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11059. tg3_flag_set(tp, NVRAM_BUFFERED);
  11060. }
  11061. }
  11062. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11063. {
  11064. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11065. case FLASH_5752PAGE_SIZE_256:
  11066. tp->nvram_pagesize = 256;
  11067. break;
  11068. case FLASH_5752PAGE_SIZE_512:
  11069. tp->nvram_pagesize = 512;
  11070. break;
  11071. case FLASH_5752PAGE_SIZE_1K:
  11072. tp->nvram_pagesize = 1024;
  11073. break;
  11074. case FLASH_5752PAGE_SIZE_2K:
  11075. tp->nvram_pagesize = 2048;
  11076. break;
  11077. case FLASH_5752PAGE_SIZE_4K:
  11078. tp->nvram_pagesize = 4096;
  11079. break;
  11080. case FLASH_5752PAGE_SIZE_264:
  11081. tp->nvram_pagesize = 264;
  11082. break;
  11083. case FLASH_5752PAGE_SIZE_528:
  11084. tp->nvram_pagesize = 528;
  11085. break;
  11086. }
  11087. }
  11088. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11089. {
  11090. u32 nvcfg1;
  11091. nvcfg1 = tr32(NVRAM_CFG1);
  11092. /* NVRAM protection for TPM */
  11093. if (nvcfg1 & (1 << 27))
  11094. tg3_flag_set(tp, PROTECTED_NVRAM);
  11095. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11096. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11097. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11098. tp->nvram_jedecnum = JEDEC_ATMEL;
  11099. tg3_flag_set(tp, NVRAM_BUFFERED);
  11100. break;
  11101. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11102. tp->nvram_jedecnum = JEDEC_ATMEL;
  11103. tg3_flag_set(tp, NVRAM_BUFFERED);
  11104. tg3_flag_set(tp, FLASH);
  11105. break;
  11106. case FLASH_5752VENDOR_ST_M45PE10:
  11107. case FLASH_5752VENDOR_ST_M45PE20:
  11108. case FLASH_5752VENDOR_ST_M45PE40:
  11109. tp->nvram_jedecnum = JEDEC_ST;
  11110. tg3_flag_set(tp, NVRAM_BUFFERED);
  11111. tg3_flag_set(tp, FLASH);
  11112. break;
  11113. }
  11114. if (tg3_flag(tp, FLASH)) {
  11115. tg3_nvram_get_pagesize(tp, nvcfg1);
  11116. } else {
  11117. /* For eeprom, set pagesize to maximum eeprom size */
  11118. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11119. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11120. tw32(NVRAM_CFG1, nvcfg1);
  11121. }
  11122. }
  11123. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11124. {
  11125. u32 nvcfg1, protect = 0;
  11126. nvcfg1 = tr32(NVRAM_CFG1);
  11127. /* NVRAM protection for TPM */
  11128. if (nvcfg1 & (1 << 27)) {
  11129. tg3_flag_set(tp, PROTECTED_NVRAM);
  11130. protect = 1;
  11131. }
  11132. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11133. switch (nvcfg1) {
  11134. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11135. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11136. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11137. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11138. tp->nvram_jedecnum = JEDEC_ATMEL;
  11139. tg3_flag_set(tp, NVRAM_BUFFERED);
  11140. tg3_flag_set(tp, FLASH);
  11141. tp->nvram_pagesize = 264;
  11142. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11143. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11144. tp->nvram_size = (protect ? 0x3e200 :
  11145. TG3_NVRAM_SIZE_512KB);
  11146. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11147. tp->nvram_size = (protect ? 0x1f200 :
  11148. TG3_NVRAM_SIZE_256KB);
  11149. else
  11150. tp->nvram_size = (protect ? 0x1f200 :
  11151. TG3_NVRAM_SIZE_128KB);
  11152. break;
  11153. case FLASH_5752VENDOR_ST_M45PE10:
  11154. case FLASH_5752VENDOR_ST_M45PE20:
  11155. case FLASH_5752VENDOR_ST_M45PE40:
  11156. tp->nvram_jedecnum = JEDEC_ST;
  11157. tg3_flag_set(tp, NVRAM_BUFFERED);
  11158. tg3_flag_set(tp, FLASH);
  11159. tp->nvram_pagesize = 256;
  11160. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11161. tp->nvram_size = (protect ?
  11162. TG3_NVRAM_SIZE_64KB :
  11163. TG3_NVRAM_SIZE_128KB);
  11164. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11165. tp->nvram_size = (protect ?
  11166. TG3_NVRAM_SIZE_64KB :
  11167. TG3_NVRAM_SIZE_256KB);
  11168. else
  11169. tp->nvram_size = (protect ?
  11170. TG3_NVRAM_SIZE_128KB :
  11171. TG3_NVRAM_SIZE_512KB);
  11172. break;
  11173. }
  11174. }
  11175. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11176. {
  11177. u32 nvcfg1;
  11178. nvcfg1 = tr32(NVRAM_CFG1);
  11179. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11180. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11181. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11182. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11183. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11184. tp->nvram_jedecnum = JEDEC_ATMEL;
  11185. tg3_flag_set(tp, NVRAM_BUFFERED);
  11186. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11187. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11188. tw32(NVRAM_CFG1, nvcfg1);
  11189. break;
  11190. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11191. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11192. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11193. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11194. tp->nvram_jedecnum = JEDEC_ATMEL;
  11195. tg3_flag_set(tp, NVRAM_BUFFERED);
  11196. tg3_flag_set(tp, FLASH);
  11197. tp->nvram_pagesize = 264;
  11198. break;
  11199. case FLASH_5752VENDOR_ST_M45PE10:
  11200. case FLASH_5752VENDOR_ST_M45PE20:
  11201. case FLASH_5752VENDOR_ST_M45PE40:
  11202. tp->nvram_jedecnum = JEDEC_ST;
  11203. tg3_flag_set(tp, NVRAM_BUFFERED);
  11204. tg3_flag_set(tp, FLASH);
  11205. tp->nvram_pagesize = 256;
  11206. break;
  11207. }
  11208. }
  11209. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11210. {
  11211. u32 nvcfg1, protect = 0;
  11212. nvcfg1 = tr32(NVRAM_CFG1);
  11213. /* NVRAM protection for TPM */
  11214. if (nvcfg1 & (1 << 27)) {
  11215. tg3_flag_set(tp, PROTECTED_NVRAM);
  11216. protect = 1;
  11217. }
  11218. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11219. switch (nvcfg1) {
  11220. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11221. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11222. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11223. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11224. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11225. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11226. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11227. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11228. tp->nvram_jedecnum = JEDEC_ATMEL;
  11229. tg3_flag_set(tp, NVRAM_BUFFERED);
  11230. tg3_flag_set(tp, FLASH);
  11231. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11232. tp->nvram_pagesize = 256;
  11233. break;
  11234. case FLASH_5761VENDOR_ST_A_M45PE20:
  11235. case FLASH_5761VENDOR_ST_A_M45PE40:
  11236. case FLASH_5761VENDOR_ST_A_M45PE80:
  11237. case FLASH_5761VENDOR_ST_A_M45PE16:
  11238. case FLASH_5761VENDOR_ST_M_M45PE20:
  11239. case FLASH_5761VENDOR_ST_M_M45PE40:
  11240. case FLASH_5761VENDOR_ST_M_M45PE80:
  11241. case FLASH_5761VENDOR_ST_M_M45PE16:
  11242. tp->nvram_jedecnum = JEDEC_ST;
  11243. tg3_flag_set(tp, NVRAM_BUFFERED);
  11244. tg3_flag_set(tp, FLASH);
  11245. tp->nvram_pagesize = 256;
  11246. break;
  11247. }
  11248. if (protect) {
  11249. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11250. } else {
  11251. switch (nvcfg1) {
  11252. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11253. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11254. case FLASH_5761VENDOR_ST_A_M45PE16:
  11255. case FLASH_5761VENDOR_ST_M_M45PE16:
  11256. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11257. break;
  11258. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11259. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11260. case FLASH_5761VENDOR_ST_A_M45PE80:
  11261. case FLASH_5761VENDOR_ST_M_M45PE80:
  11262. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11263. break;
  11264. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11265. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11266. case FLASH_5761VENDOR_ST_A_M45PE40:
  11267. case FLASH_5761VENDOR_ST_M_M45PE40:
  11268. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11269. break;
  11270. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11271. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11272. case FLASH_5761VENDOR_ST_A_M45PE20:
  11273. case FLASH_5761VENDOR_ST_M_M45PE20:
  11274. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11275. break;
  11276. }
  11277. }
  11278. }
  11279. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11280. {
  11281. tp->nvram_jedecnum = JEDEC_ATMEL;
  11282. tg3_flag_set(tp, NVRAM_BUFFERED);
  11283. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11284. }
  11285. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11286. {
  11287. u32 nvcfg1;
  11288. nvcfg1 = tr32(NVRAM_CFG1);
  11289. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11290. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11291. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11292. tp->nvram_jedecnum = JEDEC_ATMEL;
  11293. tg3_flag_set(tp, NVRAM_BUFFERED);
  11294. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11295. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11296. tw32(NVRAM_CFG1, nvcfg1);
  11297. return;
  11298. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11299. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11300. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11301. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11302. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11303. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11304. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11305. tp->nvram_jedecnum = JEDEC_ATMEL;
  11306. tg3_flag_set(tp, NVRAM_BUFFERED);
  11307. tg3_flag_set(tp, FLASH);
  11308. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11309. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11310. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11311. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11312. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11313. break;
  11314. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11315. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11316. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11317. break;
  11318. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11319. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11320. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11321. break;
  11322. }
  11323. break;
  11324. case FLASH_5752VENDOR_ST_M45PE10:
  11325. case FLASH_5752VENDOR_ST_M45PE20:
  11326. case FLASH_5752VENDOR_ST_M45PE40:
  11327. tp->nvram_jedecnum = JEDEC_ST;
  11328. tg3_flag_set(tp, NVRAM_BUFFERED);
  11329. tg3_flag_set(tp, FLASH);
  11330. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11331. case FLASH_5752VENDOR_ST_M45PE10:
  11332. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11333. break;
  11334. case FLASH_5752VENDOR_ST_M45PE20:
  11335. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11336. break;
  11337. case FLASH_5752VENDOR_ST_M45PE40:
  11338. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11339. break;
  11340. }
  11341. break;
  11342. default:
  11343. tg3_flag_set(tp, NO_NVRAM);
  11344. return;
  11345. }
  11346. tg3_nvram_get_pagesize(tp, nvcfg1);
  11347. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11348. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11349. }
  11350. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11351. {
  11352. u32 nvcfg1;
  11353. nvcfg1 = tr32(NVRAM_CFG1);
  11354. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11355. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11356. case FLASH_5717VENDOR_MICRO_EEPROM:
  11357. tp->nvram_jedecnum = JEDEC_ATMEL;
  11358. tg3_flag_set(tp, NVRAM_BUFFERED);
  11359. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11360. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11361. tw32(NVRAM_CFG1, nvcfg1);
  11362. return;
  11363. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11364. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11365. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11366. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11367. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11368. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11369. case FLASH_5717VENDOR_ATMEL_45USPT:
  11370. tp->nvram_jedecnum = JEDEC_ATMEL;
  11371. tg3_flag_set(tp, NVRAM_BUFFERED);
  11372. tg3_flag_set(tp, FLASH);
  11373. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11374. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11375. /* Detect size with tg3_nvram_get_size() */
  11376. break;
  11377. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11378. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11379. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11380. break;
  11381. default:
  11382. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11383. break;
  11384. }
  11385. break;
  11386. case FLASH_5717VENDOR_ST_M_M25PE10:
  11387. case FLASH_5717VENDOR_ST_A_M25PE10:
  11388. case FLASH_5717VENDOR_ST_M_M45PE10:
  11389. case FLASH_5717VENDOR_ST_A_M45PE10:
  11390. case FLASH_5717VENDOR_ST_M_M25PE20:
  11391. case FLASH_5717VENDOR_ST_A_M25PE20:
  11392. case FLASH_5717VENDOR_ST_M_M45PE20:
  11393. case FLASH_5717VENDOR_ST_A_M45PE20:
  11394. case FLASH_5717VENDOR_ST_25USPT:
  11395. case FLASH_5717VENDOR_ST_45USPT:
  11396. tp->nvram_jedecnum = JEDEC_ST;
  11397. tg3_flag_set(tp, NVRAM_BUFFERED);
  11398. tg3_flag_set(tp, FLASH);
  11399. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11400. case FLASH_5717VENDOR_ST_M_M25PE20:
  11401. case FLASH_5717VENDOR_ST_M_M45PE20:
  11402. /* Detect size with tg3_nvram_get_size() */
  11403. break;
  11404. case FLASH_5717VENDOR_ST_A_M25PE20:
  11405. case FLASH_5717VENDOR_ST_A_M45PE20:
  11406. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11407. break;
  11408. default:
  11409. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11410. break;
  11411. }
  11412. break;
  11413. default:
  11414. tg3_flag_set(tp, NO_NVRAM);
  11415. return;
  11416. }
  11417. tg3_nvram_get_pagesize(tp, nvcfg1);
  11418. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11419. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11420. }
  11421. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11422. {
  11423. u32 nvcfg1, nvmpinstrp;
  11424. nvcfg1 = tr32(NVRAM_CFG1);
  11425. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11426. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11427. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11428. tg3_flag_set(tp, NO_NVRAM);
  11429. return;
  11430. }
  11431. switch (nvmpinstrp) {
  11432. case FLASH_5762_EEPROM_HD:
  11433. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11434. break;
  11435. case FLASH_5762_EEPROM_LD:
  11436. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11437. break;
  11438. }
  11439. }
  11440. switch (nvmpinstrp) {
  11441. case FLASH_5720_EEPROM_HD:
  11442. case FLASH_5720_EEPROM_LD:
  11443. tp->nvram_jedecnum = JEDEC_ATMEL;
  11444. tg3_flag_set(tp, NVRAM_BUFFERED);
  11445. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11446. tw32(NVRAM_CFG1, nvcfg1);
  11447. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11448. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11449. else
  11450. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11451. return;
  11452. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11453. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11454. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11455. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11456. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11457. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11458. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11459. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11460. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11461. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11462. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11463. case FLASH_5720VENDOR_ATMEL_45USPT:
  11464. tp->nvram_jedecnum = JEDEC_ATMEL;
  11465. tg3_flag_set(tp, NVRAM_BUFFERED);
  11466. tg3_flag_set(tp, FLASH);
  11467. switch (nvmpinstrp) {
  11468. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11469. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11470. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11471. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11472. break;
  11473. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11474. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11475. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11476. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11477. break;
  11478. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11479. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11480. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11481. break;
  11482. default:
  11483. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11484. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11485. break;
  11486. }
  11487. break;
  11488. case FLASH_5720VENDOR_M_ST_M25PE10:
  11489. case FLASH_5720VENDOR_M_ST_M45PE10:
  11490. case FLASH_5720VENDOR_A_ST_M25PE10:
  11491. case FLASH_5720VENDOR_A_ST_M45PE10:
  11492. case FLASH_5720VENDOR_M_ST_M25PE20:
  11493. case FLASH_5720VENDOR_M_ST_M45PE20:
  11494. case FLASH_5720VENDOR_A_ST_M25PE20:
  11495. case FLASH_5720VENDOR_A_ST_M45PE20:
  11496. case FLASH_5720VENDOR_M_ST_M25PE40:
  11497. case FLASH_5720VENDOR_M_ST_M45PE40:
  11498. case FLASH_5720VENDOR_A_ST_M25PE40:
  11499. case FLASH_5720VENDOR_A_ST_M45PE40:
  11500. case FLASH_5720VENDOR_M_ST_M25PE80:
  11501. case FLASH_5720VENDOR_M_ST_M45PE80:
  11502. case FLASH_5720VENDOR_A_ST_M25PE80:
  11503. case FLASH_5720VENDOR_A_ST_M45PE80:
  11504. case FLASH_5720VENDOR_ST_25USPT:
  11505. case FLASH_5720VENDOR_ST_45USPT:
  11506. tp->nvram_jedecnum = JEDEC_ST;
  11507. tg3_flag_set(tp, NVRAM_BUFFERED);
  11508. tg3_flag_set(tp, FLASH);
  11509. switch (nvmpinstrp) {
  11510. case FLASH_5720VENDOR_M_ST_M25PE20:
  11511. case FLASH_5720VENDOR_M_ST_M45PE20:
  11512. case FLASH_5720VENDOR_A_ST_M25PE20:
  11513. case FLASH_5720VENDOR_A_ST_M45PE20:
  11514. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11515. break;
  11516. case FLASH_5720VENDOR_M_ST_M25PE40:
  11517. case FLASH_5720VENDOR_M_ST_M45PE40:
  11518. case FLASH_5720VENDOR_A_ST_M25PE40:
  11519. case FLASH_5720VENDOR_A_ST_M45PE40:
  11520. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11521. break;
  11522. case FLASH_5720VENDOR_M_ST_M25PE80:
  11523. case FLASH_5720VENDOR_M_ST_M45PE80:
  11524. case FLASH_5720VENDOR_A_ST_M25PE80:
  11525. case FLASH_5720VENDOR_A_ST_M45PE80:
  11526. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11527. break;
  11528. default:
  11529. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11530. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11531. break;
  11532. }
  11533. break;
  11534. default:
  11535. tg3_flag_set(tp, NO_NVRAM);
  11536. return;
  11537. }
  11538. tg3_nvram_get_pagesize(tp, nvcfg1);
  11539. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11540. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11541. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11542. u32 val;
  11543. if (tg3_nvram_read(tp, 0, &val))
  11544. return;
  11545. if (val != TG3_EEPROM_MAGIC &&
  11546. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11547. tg3_flag_set(tp, NO_NVRAM);
  11548. }
  11549. }
  11550. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11551. static void tg3_nvram_init(struct tg3 *tp)
  11552. {
  11553. if (tg3_flag(tp, IS_SSB_CORE)) {
  11554. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11555. tg3_flag_clear(tp, NVRAM);
  11556. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11557. tg3_flag_set(tp, NO_NVRAM);
  11558. return;
  11559. }
  11560. tw32_f(GRC_EEPROM_ADDR,
  11561. (EEPROM_ADDR_FSM_RESET |
  11562. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11563. EEPROM_ADDR_CLKPERD_SHIFT)));
  11564. msleep(1);
  11565. /* Enable seeprom accesses. */
  11566. tw32_f(GRC_LOCAL_CTRL,
  11567. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11568. udelay(100);
  11569. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11570. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11571. tg3_flag_set(tp, NVRAM);
  11572. if (tg3_nvram_lock(tp)) {
  11573. netdev_warn(tp->dev,
  11574. "Cannot get nvram lock, %s failed\n",
  11575. __func__);
  11576. return;
  11577. }
  11578. tg3_enable_nvram_access(tp);
  11579. tp->nvram_size = 0;
  11580. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11581. tg3_get_5752_nvram_info(tp);
  11582. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11583. tg3_get_5755_nvram_info(tp);
  11584. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11585. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11586. tg3_asic_rev(tp) == ASIC_REV_5785)
  11587. tg3_get_5787_nvram_info(tp);
  11588. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11589. tg3_get_5761_nvram_info(tp);
  11590. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11591. tg3_get_5906_nvram_info(tp);
  11592. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11593. tg3_flag(tp, 57765_CLASS))
  11594. tg3_get_57780_nvram_info(tp);
  11595. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11596. tg3_asic_rev(tp) == ASIC_REV_5719)
  11597. tg3_get_5717_nvram_info(tp);
  11598. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11599. tg3_asic_rev(tp) == ASIC_REV_5762)
  11600. tg3_get_5720_nvram_info(tp);
  11601. else
  11602. tg3_get_nvram_info(tp);
  11603. if (tp->nvram_size == 0)
  11604. tg3_get_nvram_size(tp);
  11605. tg3_disable_nvram_access(tp);
  11606. tg3_nvram_unlock(tp);
  11607. } else {
  11608. tg3_flag_clear(tp, NVRAM);
  11609. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11610. tg3_get_eeprom_size(tp);
  11611. }
  11612. }
  11613. struct subsys_tbl_ent {
  11614. u16 subsys_vendor, subsys_devid;
  11615. u32 phy_id;
  11616. };
  11617. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11618. /* Broadcom boards. */
  11619. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11620. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11621. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11622. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11623. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11624. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11625. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11626. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11627. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11628. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11629. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11630. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11631. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11632. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11633. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11634. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11635. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11636. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11637. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11638. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11639. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11640. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11641. /* 3com boards. */
  11642. { TG3PCI_SUBVENDOR_ID_3COM,
  11643. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11644. { TG3PCI_SUBVENDOR_ID_3COM,
  11645. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11646. { TG3PCI_SUBVENDOR_ID_3COM,
  11647. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11648. { TG3PCI_SUBVENDOR_ID_3COM,
  11649. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11650. { TG3PCI_SUBVENDOR_ID_3COM,
  11651. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11652. /* DELL boards. */
  11653. { TG3PCI_SUBVENDOR_ID_DELL,
  11654. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11655. { TG3PCI_SUBVENDOR_ID_DELL,
  11656. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11657. { TG3PCI_SUBVENDOR_ID_DELL,
  11658. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11659. { TG3PCI_SUBVENDOR_ID_DELL,
  11660. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11661. /* Compaq boards. */
  11662. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11663. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11664. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11665. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11666. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11667. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11668. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11669. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11670. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11671. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11672. /* IBM boards. */
  11673. { TG3PCI_SUBVENDOR_ID_IBM,
  11674. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11675. };
  11676. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11677. {
  11678. int i;
  11679. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11680. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11681. tp->pdev->subsystem_vendor) &&
  11682. (subsys_id_to_phy_id[i].subsys_devid ==
  11683. tp->pdev->subsystem_device))
  11684. return &subsys_id_to_phy_id[i];
  11685. }
  11686. return NULL;
  11687. }
  11688. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11689. {
  11690. u32 val;
  11691. tp->phy_id = TG3_PHY_ID_INVALID;
  11692. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11693. /* Assume an onboard device and WOL capable by default. */
  11694. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11695. tg3_flag_set(tp, WOL_CAP);
  11696. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  11697. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11698. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11699. tg3_flag_set(tp, IS_NIC);
  11700. }
  11701. val = tr32(VCPU_CFGSHDW);
  11702. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11703. tg3_flag_set(tp, ASPM_WORKAROUND);
  11704. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11705. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11706. tg3_flag_set(tp, WOL_ENABLE);
  11707. device_set_wakeup_enable(&tp->pdev->dev, true);
  11708. }
  11709. goto done;
  11710. }
  11711. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11712. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11713. u32 nic_cfg, led_cfg;
  11714. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11715. int eeprom_phy_serdes = 0;
  11716. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11717. tp->nic_sram_data_cfg = nic_cfg;
  11718. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11719. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11720. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11721. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  11722. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  11723. (ver > 0) && (ver < 0x100))
  11724. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11725. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  11726. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11727. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11728. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11729. eeprom_phy_serdes = 1;
  11730. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11731. if (nic_phy_id != 0) {
  11732. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11733. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11734. eeprom_phy_id = (id1 >> 16) << 10;
  11735. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11736. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11737. } else
  11738. eeprom_phy_id = 0;
  11739. tp->phy_id = eeprom_phy_id;
  11740. if (eeprom_phy_serdes) {
  11741. if (!tg3_flag(tp, 5705_PLUS))
  11742. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11743. else
  11744. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11745. }
  11746. if (tg3_flag(tp, 5750_PLUS))
  11747. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11748. SHASTA_EXT_LED_MODE_MASK);
  11749. else
  11750. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11751. switch (led_cfg) {
  11752. default:
  11753. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11754. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11755. break;
  11756. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11757. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11758. break;
  11759. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11760. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11761. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11762. * read on some older 5700/5701 bootcode.
  11763. */
  11764. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11765. tg3_asic_rev(tp) == ASIC_REV_5701)
  11766. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11767. break;
  11768. case SHASTA_EXT_LED_SHARED:
  11769. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11770. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  11771. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  11772. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11773. LED_CTRL_MODE_PHY_2);
  11774. break;
  11775. case SHASTA_EXT_LED_MAC:
  11776. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11777. break;
  11778. case SHASTA_EXT_LED_COMBO:
  11779. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11780. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  11781. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11782. LED_CTRL_MODE_PHY_2);
  11783. break;
  11784. }
  11785. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11786. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  11787. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11788. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11789. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  11790. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11791. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11792. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11793. if ((tp->pdev->subsystem_vendor ==
  11794. PCI_VENDOR_ID_ARIMA) &&
  11795. (tp->pdev->subsystem_device == 0x205a ||
  11796. tp->pdev->subsystem_device == 0x2063))
  11797. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11798. } else {
  11799. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11800. tg3_flag_set(tp, IS_NIC);
  11801. }
  11802. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11803. tg3_flag_set(tp, ENABLE_ASF);
  11804. if (tg3_flag(tp, 5750_PLUS))
  11805. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11806. }
  11807. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11808. tg3_flag(tp, 5750_PLUS))
  11809. tg3_flag_set(tp, ENABLE_APE);
  11810. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11811. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11812. tg3_flag_clear(tp, WOL_CAP);
  11813. if (tg3_flag(tp, WOL_CAP) &&
  11814. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11815. tg3_flag_set(tp, WOL_ENABLE);
  11816. device_set_wakeup_enable(&tp->pdev->dev, true);
  11817. }
  11818. if (cfg2 & (1 << 17))
  11819. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11820. /* serdes signal pre-emphasis in register 0x590 set by */
  11821. /* bootcode if bit 18 is set */
  11822. if (cfg2 & (1 << 18))
  11823. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11824. if ((tg3_flag(tp, 57765_PLUS) ||
  11825. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  11826. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  11827. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11828. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11829. if (tg3_flag(tp, PCI_EXPRESS) &&
  11830. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  11831. !tg3_flag(tp, 57765_PLUS)) {
  11832. u32 cfg3;
  11833. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11834. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11835. tg3_flag_set(tp, ASPM_WORKAROUND);
  11836. }
  11837. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11838. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11839. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11840. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11841. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11842. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11843. }
  11844. done:
  11845. if (tg3_flag(tp, WOL_CAP))
  11846. device_set_wakeup_enable(&tp->pdev->dev,
  11847. tg3_flag(tp, WOL_ENABLE));
  11848. else
  11849. device_set_wakeup_capable(&tp->pdev->dev, false);
  11850. }
  11851. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11852. {
  11853. int i, err;
  11854. u32 val2, off = offset * 8;
  11855. err = tg3_nvram_lock(tp);
  11856. if (err)
  11857. return err;
  11858. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11859. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11860. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11861. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11862. udelay(10);
  11863. for (i = 0; i < 100; i++) {
  11864. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11865. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11866. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11867. break;
  11868. }
  11869. udelay(10);
  11870. }
  11871. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11872. tg3_nvram_unlock(tp);
  11873. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11874. return 0;
  11875. return -EBUSY;
  11876. }
  11877. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11878. {
  11879. int i;
  11880. u32 val;
  11881. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11882. tw32(OTP_CTRL, cmd);
  11883. /* Wait for up to 1 ms for command to execute. */
  11884. for (i = 0; i < 100; i++) {
  11885. val = tr32(OTP_STATUS);
  11886. if (val & OTP_STATUS_CMD_DONE)
  11887. break;
  11888. udelay(10);
  11889. }
  11890. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11891. }
  11892. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11893. * configuration is a 32-bit value that straddles the alignment boundary.
  11894. * We do two 32-bit reads and then shift and merge the results.
  11895. */
  11896. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11897. {
  11898. u32 bhalf_otp, thalf_otp;
  11899. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11900. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11901. return 0;
  11902. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11903. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11904. return 0;
  11905. thalf_otp = tr32(OTP_READ_DATA);
  11906. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11907. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11908. return 0;
  11909. bhalf_otp = tr32(OTP_READ_DATA);
  11910. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11911. }
  11912. static void tg3_phy_init_link_config(struct tg3 *tp)
  11913. {
  11914. u32 adv = ADVERTISED_Autoneg;
  11915. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11916. adv |= ADVERTISED_1000baseT_Half |
  11917. ADVERTISED_1000baseT_Full;
  11918. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11919. adv |= ADVERTISED_100baseT_Half |
  11920. ADVERTISED_100baseT_Full |
  11921. ADVERTISED_10baseT_Half |
  11922. ADVERTISED_10baseT_Full |
  11923. ADVERTISED_TP;
  11924. else
  11925. adv |= ADVERTISED_FIBRE;
  11926. tp->link_config.advertising = adv;
  11927. tp->link_config.speed = SPEED_UNKNOWN;
  11928. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11929. tp->link_config.autoneg = AUTONEG_ENABLE;
  11930. tp->link_config.active_speed = SPEED_UNKNOWN;
  11931. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11932. tp->old_link = -1;
  11933. }
  11934. static int tg3_phy_probe(struct tg3 *tp)
  11935. {
  11936. u32 hw_phy_id_1, hw_phy_id_2;
  11937. u32 hw_phy_id, hw_phy_id_masked;
  11938. int err;
  11939. /* flow control autonegotiation is default behavior */
  11940. tg3_flag_set(tp, PAUSE_AUTONEG);
  11941. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11942. if (tg3_flag(tp, ENABLE_APE)) {
  11943. switch (tp->pci_fn) {
  11944. case 0:
  11945. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11946. break;
  11947. case 1:
  11948. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11949. break;
  11950. case 2:
  11951. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11952. break;
  11953. case 3:
  11954. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11955. break;
  11956. }
  11957. }
  11958. if (tg3_flag(tp, USE_PHYLIB))
  11959. return tg3_phy_init(tp);
  11960. /* Reading the PHY ID register can conflict with ASF
  11961. * firmware access to the PHY hardware.
  11962. */
  11963. err = 0;
  11964. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11965. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11966. } else {
  11967. /* Now read the physical PHY_ID from the chip and verify
  11968. * that it is sane. If it doesn't look good, we fall back
  11969. * to either the hard-coded table based PHY_ID and failing
  11970. * that the value found in the eeprom area.
  11971. */
  11972. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11973. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11974. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11975. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11976. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11977. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11978. }
  11979. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11980. tp->phy_id = hw_phy_id;
  11981. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11982. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11983. else
  11984. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11985. } else {
  11986. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11987. /* Do nothing, phy ID already set up in
  11988. * tg3_get_eeprom_hw_cfg().
  11989. */
  11990. } else {
  11991. struct subsys_tbl_ent *p;
  11992. /* No eeprom signature? Try the hardcoded
  11993. * subsys device table.
  11994. */
  11995. p = tg3_lookup_by_subsys(tp);
  11996. if (p) {
  11997. tp->phy_id = p->phy_id;
  11998. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  11999. /* For now we saw the IDs 0xbc050cd0,
  12000. * 0xbc050f80 and 0xbc050c30 on devices
  12001. * connected to an BCM4785 and there are
  12002. * probably more. Just assume that the phy is
  12003. * supported when it is connected to a SSB core
  12004. * for now.
  12005. */
  12006. return -ENODEV;
  12007. }
  12008. if (!tp->phy_id ||
  12009. tp->phy_id == TG3_PHY_ID_BCM8002)
  12010. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12011. }
  12012. }
  12013. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12014. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12015. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12016. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12017. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12018. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12019. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12020. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12021. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12022. tg3_phy_init_link_config(tp);
  12023. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12024. !tg3_flag(tp, ENABLE_APE) &&
  12025. !tg3_flag(tp, ENABLE_ASF)) {
  12026. u32 bmsr, dummy;
  12027. tg3_readphy(tp, MII_BMSR, &bmsr);
  12028. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12029. (bmsr & BMSR_LSTATUS))
  12030. goto skip_phy_reset;
  12031. err = tg3_phy_reset(tp);
  12032. if (err)
  12033. return err;
  12034. tg3_phy_set_wirespeed(tp);
  12035. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12036. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12037. tp->link_config.flowctrl);
  12038. tg3_writephy(tp, MII_BMCR,
  12039. BMCR_ANENABLE | BMCR_ANRESTART);
  12040. }
  12041. }
  12042. skip_phy_reset:
  12043. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12044. err = tg3_init_5401phy_dsp(tp);
  12045. if (err)
  12046. return err;
  12047. err = tg3_init_5401phy_dsp(tp);
  12048. }
  12049. return err;
  12050. }
  12051. static void tg3_read_vpd(struct tg3 *tp)
  12052. {
  12053. u8 *vpd_data;
  12054. unsigned int block_end, rosize, len;
  12055. u32 vpdlen;
  12056. int j, i = 0;
  12057. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12058. if (!vpd_data)
  12059. goto out_no_vpd;
  12060. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12061. if (i < 0)
  12062. goto out_not_found;
  12063. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12064. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12065. i += PCI_VPD_LRDT_TAG_SIZE;
  12066. if (block_end > vpdlen)
  12067. goto out_not_found;
  12068. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12069. PCI_VPD_RO_KEYWORD_MFR_ID);
  12070. if (j > 0) {
  12071. len = pci_vpd_info_field_size(&vpd_data[j]);
  12072. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12073. if (j + len > block_end || len != 4 ||
  12074. memcmp(&vpd_data[j], "1028", 4))
  12075. goto partno;
  12076. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12077. PCI_VPD_RO_KEYWORD_VENDOR0);
  12078. if (j < 0)
  12079. goto partno;
  12080. len = pci_vpd_info_field_size(&vpd_data[j]);
  12081. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12082. if (j + len > block_end)
  12083. goto partno;
  12084. memcpy(tp->fw_ver, &vpd_data[j], len);
  12085. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  12086. }
  12087. partno:
  12088. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12089. PCI_VPD_RO_KEYWORD_PARTNO);
  12090. if (i < 0)
  12091. goto out_not_found;
  12092. len = pci_vpd_info_field_size(&vpd_data[i]);
  12093. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12094. if (len > TG3_BPN_SIZE ||
  12095. (len + i) > vpdlen)
  12096. goto out_not_found;
  12097. memcpy(tp->board_part_number, &vpd_data[i], len);
  12098. out_not_found:
  12099. kfree(vpd_data);
  12100. if (tp->board_part_number[0])
  12101. return;
  12102. out_no_vpd:
  12103. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12104. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12105. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12106. strcpy(tp->board_part_number, "BCM5717");
  12107. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12108. strcpy(tp->board_part_number, "BCM5718");
  12109. else
  12110. goto nomatch;
  12111. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12112. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12113. strcpy(tp->board_part_number, "BCM57780");
  12114. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12115. strcpy(tp->board_part_number, "BCM57760");
  12116. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12117. strcpy(tp->board_part_number, "BCM57790");
  12118. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12119. strcpy(tp->board_part_number, "BCM57788");
  12120. else
  12121. goto nomatch;
  12122. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12123. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12124. strcpy(tp->board_part_number, "BCM57761");
  12125. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12126. strcpy(tp->board_part_number, "BCM57765");
  12127. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12128. strcpy(tp->board_part_number, "BCM57781");
  12129. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12130. strcpy(tp->board_part_number, "BCM57785");
  12131. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12132. strcpy(tp->board_part_number, "BCM57791");
  12133. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12134. strcpy(tp->board_part_number, "BCM57795");
  12135. else
  12136. goto nomatch;
  12137. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12138. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12139. strcpy(tp->board_part_number, "BCM57762");
  12140. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12141. strcpy(tp->board_part_number, "BCM57766");
  12142. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12143. strcpy(tp->board_part_number, "BCM57782");
  12144. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12145. strcpy(tp->board_part_number, "BCM57786");
  12146. else
  12147. goto nomatch;
  12148. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12149. strcpy(tp->board_part_number, "BCM95906");
  12150. } else {
  12151. nomatch:
  12152. strcpy(tp->board_part_number, "none");
  12153. }
  12154. }
  12155. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12156. {
  12157. u32 val;
  12158. if (tg3_nvram_read(tp, offset, &val) ||
  12159. (val & 0xfc000000) != 0x0c000000 ||
  12160. tg3_nvram_read(tp, offset + 4, &val) ||
  12161. val != 0)
  12162. return 0;
  12163. return 1;
  12164. }
  12165. static void tg3_read_bc_ver(struct tg3 *tp)
  12166. {
  12167. u32 val, offset, start, ver_offset;
  12168. int i, dst_off;
  12169. bool newver = false;
  12170. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12171. tg3_nvram_read(tp, 0x4, &start))
  12172. return;
  12173. offset = tg3_nvram_logical_addr(tp, offset);
  12174. if (tg3_nvram_read(tp, offset, &val))
  12175. return;
  12176. if ((val & 0xfc000000) == 0x0c000000) {
  12177. if (tg3_nvram_read(tp, offset + 4, &val))
  12178. return;
  12179. if (val == 0)
  12180. newver = true;
  12181. }
  12182. dst_off = strlen(tp->fw_ver);
  12183. if (newver) {
  12184. if (TG3_VER_SIZE - dst_off < 16 ||
  12185. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12186. return;
  12187. offset = offset + ver_offset - start;
  12188. for (i = 0; i < 16; i += 4) {
  12189. __be32 v;
  12190. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12191. return;
  12192. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12193. }
  12194. } else {
  12195. u32 major, minor;
  12196. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12197. return;
  12198. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12199. TG3_NVM_BCVER_MAJSFT;
  12200. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12201. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12202. "v%d.%02d", major, minor);
  12203. }
  12204. }
  12205. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12206. {
  12207. u32 val, major, minor;
  12208. /* Use native endian representation */
  12209. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12210. return;
  12211. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12212. TG3_NVM_HWSB_CFG1_MAJSFT;
  12213. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12214. TG3_NVM_HWSB_CFG1_MINSFT;
  12215. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12216. }
  12217. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12218. {
  12219. u32 offset, major, minor, build;
  12220. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12221. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12222. return;
  12223. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12224. case TG3_EEPROM_SB_REVISION_0:
  12225. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12226. break;
  12227. case TG3_EEPROM_SB_REVISION_2:
  12228. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12229. break;
  12230. case TG3_EEPROM_SB_REVISION_3:
  12231. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12232. break;
  12233. case TG3_EEPROM_SB_REVISION_4:
  12234. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12235. break;
  12236. case TG3_EEPROM_SB_REVISION_5:
  12237. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12238. break;
  12239. case TG3_EEPROM_SB_REVISION_6:
  12240. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12241. break;
  12242. default:
  12243. return;
  12244. }
  12245. if (tg3_nvram_read(tp, offset, &val))
  12246. return;
  12247. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12248. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12249. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12250. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12251. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12252. if (minor > 99 || build > 26)
  12253. return;
  12254. offset = strlen(tp->fw_ver);
  12255. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12256. " v%d.%02d", major, minor);
  12257. if (build > 0) {
  12258. offset = strlen(tp->fw_ver);
  12259. if (offset < TG3_VER_SIZE - 1)
  12260. tp->fw_ver[offset] = 'a' + build - 1;
  12261. }
  12262. }
  12263. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12264. {
  12265. u32 val, offset, start;
  12266. int i, vlen;
  12267. for (offset = TG3_NVM_DIR_START;
  12268. offset < TG3_NVM_DIR_END;
  12269. offset += TG3_NVM_DIRENT_SIZE) {
  12270. if (tg3_nvram_read(tp, offset, &val))
  12271. return;
  12272. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12273. break;
  12274. }
  12275. if (offset == TG3_NVM_DIR_END)
  12276. return;
  12277. if (!tg3_flag(tp, 5705_PLUS))
  12278. start = 0x08000000;
  12279. else if (tg3_nvram_read(tp, offset - 4, &start))
  12280. return;
  12281. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12282. !tg3_fw_img_is_valid(tp, offset) ||
  12283. tg3_nvram_read(tp, offset + 8, &val))
  12284. return;
  12285. offset += val - start;
  12286. vlen = strlen(tp->fw_ver);
  12287. tp->fw_ver[vlen++] = ',';
  12288. tp->fw_ver[vlen++] = ' ';
  12289. for (i = 0; i < 4; i++) {
  12290. __be32 v;
  12291. if (tg3_nvram_read_be32(tp, offset, &v))
  12292. return;
  12293. offset += sizeof(v);
  12294. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12295. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12296. break;
  12297. }
  12298. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12299. vlen += sizeof(v);
  12300. }
  12301. }
  12302. static void tg3_probe_ncsi(struct tg3 *tp)
  12303. {
  12304. u32 apedata;
  12305. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12306. if (apedata != APE_SEG_SIG_MAGIC)
  12307. return;
  12308. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12309. if (!(apedata & APE_FW_STATUS_READY))
  12310. return;
  12311. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12312. tg3_flag_set(tp, APE_HAS_NCSI);
  12313. }
  12314. static void tg3_read_dash_ver(struct tg3 *tp)
  12315. {
  12316. int vlen;
  12317. u32 apedata;
  12318. char *fwtype;
  12319. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12320. if (tg3_flag(tp, APE_HAS_NCSI))
  12321. fwtype = "NCSI";
  12322. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12323. fwtype = "SMASH";
  12324. else
  12325. fwtype = "DASH";
  12326. vlen = strlen(tp->fw_ver);
  12327. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12328. fwtype,
  12329. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12330. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12331. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12332. (apedata & APE_FW_VERSION_BLDMSK));
  12333. }
  12334. static void tg3_read_otp_ver(struct tg3 *tp)
  12335. {
  12336. u32 val, val2;
  12337. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12338. return;
  12339. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12340. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12341. TG3_OTP_MAGIC0_VALID(val)) {
  12342. u64 val64 = (u64) val << 32 | val2;
  12343. u32 ver = 0;
  12344. int i, vlen;
  12345. for (i = 0; i < 7; i++) {
  12346. if ((val64 & 0xff) == 0)
  12347. break;
  12348. ver = val64 & 0xff;
  12349. val64 >>= 8;
  12350. }
  12351. vlen = strlen(tp->fw_ver);
  12352. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12353. }
  12354. }
  12355. static void tg3_read_fw_ver(struct tg3 *tp)
  12356. {
  12357. u32 val;
  12358. bool vpd_vers = false;
  12359. if (tp->fw_ver[0] != 0)
  12360. vpd_vers = true;
  12361. if (tg3_flag(tp, NO_NVRAM)) {
  12362. strcat(tp->fw_ver, "sb");
  12363. tg3_read_otp_ver(tp);
  12364. return;
  12365. }
  12366. if (tg3_nvram_read(tp, 0, &val))
  12367. return;
  12368. if (val == TG3_EEPROM_MAGIC)
  12369. tg3_read_bc_ver(tp);
  12370. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12371. tg3_read_sb_ver(tp, val);
  12372. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12373. tg3_read_hwsb_ver(tp);
  12374. if (tg3_flag(tp, ENABLE_ASF)) {
  12375. if (tg3_flag(tp, ENABLE_APE)) {
  12376. tg3_probe_ncsi(tp);
  12377. if (!vpd_vers)
  12378. tg3_read_dash_ver(tp);
  12379. } else if (!vpd_vers) {
  12380. tg3_read_mgmtfw_ver(tp);
  12381. }
  12382. }
  12383. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12384. }
  12385. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12386. {
  12387. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12388. return TG3_RX_RET_MAX_SIZE_5717;
  12389. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12390. return TG3_RX_RET_MAX_SIZE_5700;
  12391. else
  12392. return TG3_RX_RET_MAX_SIZE_5705;
  12393. }
  12394. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12395. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12396. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12397. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12398. { },
  12399. };
  12400. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12401. {
  12402. struct pci_dev *peer;
  12403. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12404. for (func = 0; func < 8; func++) {
  12405. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12406. if (peer && peer != tp->pdev)
  12407. break;
  12408. pci_dev_put(peer);
  12409. }
  12410. /* 5704 can be configured in single-port mode, set peer to
  12411. * tp->pdev in that case.
  12412. */
  12413. if (!peer) {
  12414. peer = tp->pdev;
  12415. return peer;
  12416. }
  12417. /*
  12418. * We don't need to keep the refcount elevated; there's no way
  12419. * to remove one half of this device without removing the other
  12420. */
  12421. pci_dev_put(peer);
  12422. return peer;
  12423. }
  12424. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12425. {
  12426. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12427. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12428. u32 reg;
  12429. /* All devices that use the alternate
  12430. * ASIC REV location have a CPMU.
  12431. */
  12432. tg3_flag_set(tp, CPMU_PRESENT);
  12433. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12434. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12435. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12436. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12437. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12438. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12439. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12440. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12441. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12442. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12443. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12444. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12445. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12446. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12447. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12448. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12449. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12450. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12451. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12452. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12453. else
  12454. reg = TG3PCI_PRODID_ASICREV;
  12455. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12456. }
  12457. /* Wrong chip ID in 5752 A0. This code can be removed later
  12458. * as A0 is not in production.
  12459. */
  12460. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12461. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12462. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12463. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12464. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12465. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12466. tg3_asic_rev(tp) == ASIC_REV_5720)
  12467. tg3_flag_set(tp, 5717_PLUS);
  12468. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12469. tg3_asic_rev(tp) == ASIC_REV_57766)
  12470. tg3_flag_set(tp, 57765_CLASS);
  12471. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12472. tg3_asic_rev(tp) == ASIC_REV_5762)
  12473. tg3_flag_set(tp, 57765_PLUS);
  12474. /* Intentionally exclude ASIC_REV_5906 */
  12475. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12476. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12477. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12478. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12479. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12480. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12481. tg3_flag(tp, 57765_PLUS))
  12482. tg3_flag_set(tp, 5755_PLUS);
  12483. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12484. tg3_asic_rev(tp) == ASIC_REV_5714)
  12485. tg3_flag_set(tp, 5780_CLASS);
  12486. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12487. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12488. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12489. tg3_flag(tp, 5755_PLUS) ||
  12490. tg3_flag(tp, 5780_CLASS))
  12491. tg3_flag_set(tp, 5750_PLUS);
  12492. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12493. tg3_flag(tp, 5750_PLUS))
  12494. tg3_flag_set(tp, 5705_PLUS);
  12495. }
  12496. static bool tg3_10_100_only_device(struct tg3 *tp,
  12497. const struct pci_device_id *ent)
  12498. {
  12499. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12500. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12501. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12502. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12503. return true;
  12504. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12505. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12506. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12507. return true;
  12508. } else {
  12509. return true;
  12510. }
  12511. }
  12512. return false;
  12513. }
  12514. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12515. {
  12516. u32 misc_ctrl_reg;
  12517. u32 pci_state_reg, grc_misc_cfg;
  12518. u32 val;
  12519. u16 pci_cmd;
  12520. int err;
  12521. /* Force memory write invalidate off. If we leave it on,
  12522. * then on 5700_BX chips we have to enable a workaround.
  12523. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12524. * to match the cacheline size. The Broadcom driver have this
  12525. * workaround but turns MWI off all the times so never uses
  12526. * it. This seems to suggest that the workaround is insufficient.
  12527. */
  12528. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12529. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12530. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12531. /* Important! -- Make sure register accesses are byteswapped
  12532. * correctly. Also, for those chips that require it, make
  12533. * sure that indirect register accesses are enabled before
  12534. * the first operation.
  12535. */
  12536. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12537. &misc_ctrl_reg);
  12538. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12539. MISC_HOST_CTRL_CHIPREV);
  12540. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12541. tp->misc_host_ctrl);
  12542. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12543. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12544. * we need to disable memory and use config. cycles
  12545. * only to access all registers. The 5702/03 chips
  12546. * can mistakenly decode the special cycles from the
  12547. * ICH chipsets as memory write cycles, causing corruption
  12548. * of register and memory space. Only certain ICH bridges
  12549. * will drive special cycles with non-zero data during the
  12550. * address phase which can fall within the 5703's address
  12551. * range. This is not an ICH bug as the PCI spec allows
  12552. * non-zero address during special cycles. However, only
  12553. * these ICH bridges are known to drive non-zero addresses
  12554. * during special cycles.
  12555. *
  12556. * Since special cycles do not cross PCI bridges, we only
  12557. * enable this workaround if the 5703 is on the secondary
  12558. * bus of these ICH bridges.
  12559. */
  12560. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12561. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12562. static struct tg3_dev_id {
  12563. u32 vendor;
  12564. u32 device;
  12565. u32 rev;
  12566. } ich_chipsets[] = {
  12567. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12568. PCI_ANY_ID },
  12569. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12570. PCI_ANY_ID },
  12571. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12572. 0xa },
  12573. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12574. PCI_ANY_ID },
  12575. { },
  12576. };
  12577. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12578. struct pci_dev *bridge = NULL;
  12579. while (pci_id->vendor != 0) {
  12580. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12581. bridge);
  12582. if (!bridge) {
  12583. pci_id++;
  12584. continue;
  12585. }
  12586. if (pci_id->rev != PCI_ANY_ID) {
  12587. if (bridge->revision > pci_id->rev)
  12588. continue;
  12589. }
  12590. if (bridge->subordinate &&
  12591. (bridge->subordinate->number ==
  12592. tp->pdev->bus->number)) {
  12593. tg3_flag_set(tp, ICH_WORKAROUND);
  12594. pci_dev_put(bridge);
  12595. break;
  12596. }
  12597. }
  12598. }
  12599. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12600. static struct tg3_dev_id {
  12601. u32 vendor;
  12602. u32 device;
  12603. } bridge_chipsets[] = {
  12604. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12605. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12606. { },
  12607. };
  12608. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12609. struct pci_dev *bridge = NULL;
  12610. while (pci_id->vendor != 0) {
  12611. bridge = pci_get_device(pci_id->vendor,
  12612. pci_id->device,
  12613. bridge);
  12614. if (!bridge) {
  12615. pci_id++;
  12616. continue;
  12617. }
  12618. if (bridge->subordinate &&
  12619. (bridge->subordinate->number <=
  12620. tp->pdev->bus->number) &&
  12621. (bridge->subordinate->busn_res.end >=
  12622. tp->pdev->bus->number)) {
  12623. tg3_flag_set(tp, 5701_DMA_BUG);
  12624. pci_dev_put(bridge);
  12625. break;
  12626. }
  12627. }
  12628. }
  12629. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12630. * DMA addresses > 40-bit. This bridge may have other additional
  12631. * 57xx devices behind it in some 4-port NIC designs for example.
  12632. * Any tg3 device found behind the bridge will also need the 40-bit
  12633. * DMA workaround.
  12634. */
  12635. if (tg3_flag(tp, 5780_CLASS)) {
  12636. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12637. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12638. } else {
  12639. struct pci_dev *bridge = NULL;
  12640. do {
  12641. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12642. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12643. bridge);
  12644. if (bridge && bridge->subordinate &&
  12645. (bridge->subordinate->number <=
  12646. tp->pdev->bus->number) &&
  12647. (bridge->subordinate->busn_res.end >=
  12648. tp->pdev->bus->number)) {
  12649. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12650. pci_dev_put(bridge);
  12651. break;
  12652. }
  12653. } while (bridge);
  12654. }
  12655. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12656. tg3_asic_rev(tp) == ASIC_REV_5714)
  12657. tp->pdev_peer = tg3_find_peer(tp);
  12658. /* Determine TSO capabilities */
  12659. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  12660. ; /* Do nothing. HW bug. */
  12661. else if (tg3_flag(tp, 57765_PLUS))
  12662. tg3_flag_set(tp, HW_TSO_3);
  12663. else if (tg3_flag(tp, 5755_PLUS) ||
  12664. tg3_asic_rev(tp) == ASIC_REV_5906)
  12665. tg3_flag_set(tp, HW_TSO_2);
  12666. else if (tg3_flag(tp, 5750_PLUS)) {
  12667. tg3_flag_set(tp, HW_TSO_1);
  12668. tg3_flag_set(tp, TSO_BUG);
  12669. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  12670. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  12671. tg3_flag_clear(tp, TSO_BUG);
  12672. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12673. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12674. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  12675. tg3_flag_set(tp, FW_TSO);
  12676. tg3_flag_set(tp, TSO_BUG);
  12677. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  12678. tp->fw_needed = FIRMWARE_TG3TSO5;
  12679. else
  12680. tp->fw_needed = FIRMWARE_TG3TSO;
  12681. }
  12682. /* Selectively allow TSO based on operating conditions */
  12683. if (tg3_flag(tp, HW_TSO_1) ||
  12684. tg3_flag(tp, HW_TSO_2) ||
  12685. tg3_flag(tp, HW_TSO_3) ||
  12686. tg3_flag(tp, FW_TSO)) {
  12687. /* For firmware TSO, assume ASF is disabled.
  12688. * We'll disable TSO later if we discover ASF
  12689. * is enabled in tg3_get_eeprom_hw_cfg().
  12690. */
  12691. tg3_flag_set(tp, TSO_CAPABLE);
  12692. } else {
  12693. tg3_flag_clear(tp, TSO_CAPABLE);
  12694. tg3_flag_clear(tp, TSO_BUG);
  12695. tp->fw_needed = NULL;
  12696. }
  12697. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  12698. tp->fw_needed = FIRMWARE_TG3;
  12699. tp->irq_max = 1;
  12700. if (tg3_flag(tp, 5750_PLUS)) {
  12701. tg3_flag_set(tp, SUPPORT_MSI);
  12702. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  12703. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  12704. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  12705. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  12706. tp->pdev_peer == tp->pdev))
  12707. tg3_flag_clear(tp, SUPPORT_MSI);
  12708. if (tg3_flag(tp, 5755_PLUS) ||
  12709. tg3_asic_rev(tp) == ASIC_REV_5906) {
  12710. tg3_flag_set(tp, 1SHOT_MSI);
  12711. }
  12712. if (tg3_flag(tp, 57765_PLUS)) {
  12713. tg3_flag_set(tp, SUPPORT_MSIX);
  12714. tp->irq_max = TG3_IRQ_MAX_VECS;
  12715. }
  12716. }
  12717. tp->txq_max = 1;
  12718. tp->rxq_max = 1;
  12719. if (tp->irq_max > 1) {
  12720. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12721. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12722. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12723. tg3_asic_rev(tp) == ASIC_REV_5720)
  12724. tp->txq_max = tp->irq_max - 1;
  12725. }
  12726. if (tg3_flag(tp, 5755_PLUS) ||
  12727. tg3_asic_rev(tp) == ASIC_REV_5906)
  12728. tg3_flag_set(tp, SHORT_DMA_BUG);
  12729. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  12730. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12731. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12732. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12733. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12734. tg3_asic_rev(tp) == ASIC_REV_5762)
  12735. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12736. if (tg3_flag(tp, 57765_PLUS) &&
  12737. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  12738. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12739. if (!tg3_flag(tp, 5705_PLUS) ||
  12740. tg3_flag(tp, 5780_CLASS) ||
  12741. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12742. tg3_flag_set(tp, JUMBO_CAPABLE);
  12743. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12744. &pci_state_reg);
  12745. if (pci_is_pcie(tp->pdev)) {
  12746. u16 lnkctl;
  12747. tg3_flag_set(tp, PCI_EXPRESS);
  12748. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12749. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12750. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12751. tg3_flag_clear(tp, HW_TSO_2);
  12752. tg3_flag_clear(tp, TSO_CAPABLE);
  12753. }
  12754. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12755. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12756. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  12757. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  12758. tg3_flag_set(tp, CLKREQ_BUG);
  12759. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  12760. tg3_flag_set(tp, L1PLLPD_EN);
  12761. }
  12762. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  12763. /* BCM5785 devices are effectively PCIe devices, and should
  12764. * follow PCIe codepaths, but do not have a PCIe capabilities
  12765. * section.
  12766. */
  12767. tg3_flag_set(tp, PCI_EXPRESS);
  12768. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12769. tg3_flag(tp, 5780_CLASS)) {
  12770. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12771. if (!tp->pcix_cap) {
  12772. dev_err(&tp->pdev->dev,
  12773. "Cannot find PCI-X capability, aborting\n");
  12774. return -EIO;
  12775. }
  12776. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12777. tg3_flag_set(tp, PCIX_MODE);
  12778. }
  12779. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12780. * reordering to the mailbox registers done by the host
  12781. * controller can cause major troubles. We read back from
  12782. * every mailbox register write to force the writes to be
  12783. * posted to the chip in order.
  12784. */
  12785. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12786. !tg3_flag(tp, PCI_EXPRESS))
  12787. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12788. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12789. &tp->pci_cacheline_sz);
  12790. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12791. &tp->pci_lat_timer);
  12792. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12793. tp->pci_lat_timer < 64) {
  12794. tp->pci_lat_timer = 64;
  12795. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12796. tp->pci_lat_timer);
  12797. }
  12798. /* Important! -- It is critical that the PCI-X hw workaround
  12799. * situation is decided before the first MMIO register access.
  12800. */
  12801. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  12802. /* 5700 BX chips need to have their TX producer index
  12803. * mailboxes written twice to workaround a bug.
  12804. */
  12805. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12806. /* If we are in PCI-X mode, enable register write workaround.
  12807. *
  12808. * The workaround is to use indirect register accesses
  12809. * for all chip writes not to mailbox registers.
  12810. */
  12811. if (tg3_flag(tp, PCIX_MODE)) {
  12812. u32 pm_reg;
  12813. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12814. /* The chip can have it's power management PCI config
  12815. * space registers clobbered due to this bug.
  12816. * So explicitly force the chip into D0 here.
  12817. */
  12818. pci_read_config_dword(tp->pdev,
  12819. tp->pm_cap + PCI_PM_CTRL,
  12820. &pm_reg);
  12821. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12822. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12823. pci_write_config_dword(tp->pdev,
  12824. tp->pm_cap + PCI_PM_CTRL,
  12825. pm_reg);
  12826. /* Also, force SERR#/PERR# in PCI command. */
  12827. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12828. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12829. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12830. }
  12831. }
  12832. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12833. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12834. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12835. tg3_flag_set(tp, PCI_32BIT);
  12836. /* Chip-specific fixup from Broadcom driver */
  12837. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  12838. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12839. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12840. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12841. }
  12842. /* Default fast path register access methods */
  12843. tp->read32 = tg3_read32;
  12844. tp->write32 = tg3_write32;
  12845. tp->read32_mbox = tg3_read32;
  12846. tp->write32_mbox = tg3_write32;
  12847. tp->write32_tx_mbox = tg3_write32;
  12848. tp->write32_rx_mbox = tg3_write32;
  12849. /* Various workaround register access methods */
  12850. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12851. tp->write32 = tg3_write_indirect_reg32;
  12852. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  12853. (tg3_flag(tp, PCI_EXPRESS) &&
  12854. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  12855. /*
  12856. * Back to back register writes can cause problems on these
  12857. * chips, the workaround is to read back all reg writes
  12858. * except those to mailbox regs.
  12859. *
  12860. * See tg3_write_indirect_reg32().
  12861. */
  12862. tp->write32 = tg3_write_flush_reg32;
  12863. }
  12864. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12865. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12866. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12867. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12868. }
  12869. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12870. tp->read32 = tg3_read_indirect_reg32;
  12871. tp->write32 = tg3_write_indirect_reg32;
  12872. tp->read32_mbox = tg3_read_indirect_mbox;
  12873. tp->write32_mbox = tg3_write_indirect_mbox;
  12874. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12875. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12876. iounmap(tp->regs);
  12877. tp->regs = NULL;
  12878. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12879. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12880. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12881. }
  12882. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12883. tp->read32_mbox = tg3_read32_mbox_5906;
  12884. tp->write32_mbox = tg3_write32_mbox_5906;
  12885. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12886. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12887. }
  12888. if (tp->write32 == tg3_write_indirect_reg32 ||
  12889. (tg3_flag(tp, PCIX_MODE) &&
  12890. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12891. tg3_asic_rev(tp) == ASIC_REV_5701)))
  12892. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12893. /* The memory arbiter has to be enabled in order for SRAM accesses
  12894. * to succeed. Normally on powerup the tg3 chip firmware will make
  12895. * sure it is enabled, but other entities such as system netboot
  12896. * code might disable it.
  12897. */
  12898. val = tr32(MEMARB_MODE);
  12899. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12900. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12901. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12902. tg3_flag(tp, 5780_CLASS)) {
  12903. if (tg3_flag(tp, PCIX_MODE)) {
  12904. pci_read_config_dword(tp->pdev,
  12905. tp->pcix_cap + PCI_X_STATUS,
  12906. &val);
  12907. tp->pci_fn = val & 0x7;
  12908. }
  12909. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12910. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12911. tg3_asic_rev(tp) == ASIC_REV_5720) {
  12912. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12913. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12914. val = tr32(TG3_CPMU_STATUS);
  12915. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  12916. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12917. else
  12918. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12919. TG3_CPMU_STATUS_FSHFT_5719;
  12920. }
  12921. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  12922. tp->write32_tx_mbox = tg3_write_flush_reg32;
  12923. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12924. }
  12925. /* Get eeprom hw config before calling tg3_set_power_state().
  12926. * In particular, the TG3_FLAG_IS_NIC flag must be
  12927. * determined before calling tg3_set_power_state() so that
  12928. * we know whether or not to switch out of Vaux power.
  12929. * When the flag is set, it means that GPIO1 is used for eeprom
  12930. * write protect and also implies that it is a LOM where GPIOs
  12931. * are not used to switch power.
  12932. */
  12933. tg3_get_eeprom_hw_cfg(tp);
  12934. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  12935. tg3_flag_clear(tp, TSO_CAPABLE);
  12936. tg3_flag_clear(tp, TSO_BUG);
  12937. tp->fw_needed = NULL;
  12938. }
  12939. if (tg3_flag(tp, ENABLE_APE)) {
  12940. /* Allow reads and writes to the
  12941. * APE register and memory space.
  12942. */
  12943. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12944. PCISTATE_ALLOW_APE_SHMEM_WR |
  12945. PCISTATE_ALLOW_APE_PSPACE_WR;
  12946. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12947. pci_state_reg);
  12948. tg3_ape_lock_init(tp);
  12949. }
  12950. /* Set up tp->grc_local_ctrl before calling
  12951. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12952. * will bring 5700's external PHY out of reset.
  12953. * It is also used as eeprom write protect on LOMs.
  12954. */
  12955. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12956. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12957. tg3_flag(tp, EEPROM_WRITE_PROT))
  12958. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12959. GRC_LCLCTRL_GPIO_OUTPUT1);
  12960. /* Unused GPIO3 must be driven as output on 5752 because there
  12961. * are no pull-up resistors on unused GPIO pins.
  12962. */
  12963. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12964. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12965. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12966. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12967. tg3_flag(tp, 57765_CLASS))
  12968. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12969. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12970. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12971. /* Turn off the debug UART. */
  12972. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12973. if (tg3_flag(tp, IS_NIC))
  12974. /* Keep VMain power. */
  12975. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12976. GRC_LCLCTRL_GPIO_OUTPUT0;
  12977. }
  12978. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  12979. tp->grc_local_ctrl |=
  12980. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12981. /* Switch out of Vaux if it is a NIC */
  12982. tg3_pwrsrc_switch_to_vmain(tp);
  12983. /* Derive initial jumbo mode from MTU assigned in
  12984. * ether_setup() via the alloc_etherdev() call
  12985. */
  12986. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12987. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12988. /* Determine WakeOnLan speed to use. */
  12989. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12990. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  12991. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  12992. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  12993. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12994. } else {
  12995. tg3_flag_set(tp, WOL_SPEED_100MB);
  12996. }
  12997. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12998. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12999. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13000. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13001. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13002. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13003. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13004. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13005. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13006. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13007. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13008. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13009. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13010. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13011. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13012. if (tg3_flag(tp, 5705_PLUS) &&
  13013. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13014. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13015. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13016. !tg3_flag(tp, 57765_PLUS)) {
  13017. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13018. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13019. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13020. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13021. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13022. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13023. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13024. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13025. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13026. } else
  13027. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13028. }
  13029. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13030. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13031. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13032. if (tp->phy_otp == 0)
  13033. tp->phy_otp = TG3_OTP_DEFAULT;
  13034. }
  13035. if (tg3_flag(tp, CPMU_PRESENT))
  13036. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13037. else
  13038. tp->mi_mode = MAC_MI_MODE_BASE;
  13039. tp->coalesce_mode = 0;
  13040. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13041. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13042. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13043. /* Set these bits to enable statistics workaround. */
  13044. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13045. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13046. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13047. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13048. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13049. }
  13050. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13051. tg3_asic_rev(tp) == ASIC_REV_57780)
  13052. tg3_flag_set(tp, USE_PHYLIB);
  13053. err = tg3_mdio_init(tp);
  13054. if (err)
  13055. return err;
  13056. /* Initialize data/descriptor byte/word swapping. */
  13057. val = tr32(GRC_MODE);
  13058. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13059. tg3_asic_rev(tp) == ASIC_REV_5762)
  13060. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13061. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13062. GRC_MODE_B2HRX_ENABLE |
  13063. GRC_MODE_HTX2B_ENABLE |
  13064. GRC_MODE_HOST_STACKUP);
  13065. else
  13066. val &= GRC_MODE_HOST_STACKUP;
  13067. tw32(GRC_MODE, val | tp->grc_mode);
  13068. tg3_switch_clocks(tp);
  13069. /* Clear this out for sanity. */
  13070. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13071. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13072. &pci_state_reg);
  13073. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13074. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13075. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13076. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13077. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13078. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13079. void __iomem *sram_base;
  13080. /* Write some dummy words into the SRAM status block
  13081. * area, see if it reads back correctly. If the return
  13082. * value is bad, force enable the PCIX workaround.
  13083. */
  13084. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13085. writel(0x00000000, sram_base);
  13086. writel(0x00000000, sram_base + 4);
  13087. writel(0xffffffff, sram_base + 4);
  13088. if (readl(sram_base) != 0x00000000)
  13089. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13090. }
  13091. }
  13092. udelay(50);
  13093. tg3_nvram_init(tp);
  13094. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13095. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13096. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13097. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13098. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13099. tg3_flag_set(tp, IS_5788);
  13100. if (!tg3_flag(tp, IS_5788) &&
  13101. tg3_asic_rev(tp) != ASIC_REV_5700)
  13102. tg3_flag_set(tp, TAGGED_STATUS);
  13103. if (tg3_flag(tp, TAGGED_STATUS)) {
  13104. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13105. HOSTCC_MODE_CLRTICK_TXBD);
  13106. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13107. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13108. tp->misc_host_ctrl);
  13109. }
  13110. /* Preserve the APE MAC_MODE bits */
  13111. if (tg3_flag(tp, ENABLE_APE))
  13112. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13113. else
  13114. tp->mac_mode = 0;
  13115. if (tg3_10_100_only_device(tp, ent))
  13116. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13117. err = tg3_phy_probe(tp);
  13118. if (err) {
  13119. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13120. /* ... but do not return immediately ... */
  13121. tg3_mdio_fini(tp);
  13122. }
  13123. tg3_read_vpd(tp);
  13124. tg3_read_fw_ver(tp);
  13125. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13126. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13127. } else {
  13128. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13129. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13130. else
  13131. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13132. }
  13133. /* 5700 {AX,BX} chips have a broken status block link
  13134. * change bit implementation, so we must use the
  13135. * status register in those cases.
  13136. */
  13137. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13138. tg3_flag_set(tp, USE_LINKCHG_REG);
  13139. else
  13140. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13141. /* The led_ctrl is set during tg3_phy_probe, here we might
  13142. * have to force the link status polling mechanism based
  13143. * upon subsystem IDs.
  13144. */
  13145. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13146. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13147. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13148. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13149. tg3_flag_set(tp, USE_LINKCHG_REG);
  13150. }
  13151. /* For all SERDES we poll the MAC status register. */
  13152. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13153. tg3_flag_set(tp, POLL_SERDES);
  13154. else
  13155. tg3_flag_clear(tp, POLL_SERDES);
  13156. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13157. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13158. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13159. tg3_flag(tp, PCIX_MODE)) {
  13160. tp->rx_offset = NET_SKB_PAD;
  13161. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13162. tp->rx_copy_thresh = ~(u16)0;
  13163. #endif
  13164. }
  13165. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13166. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13167. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13168. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13169. /* Increment the rx prod index on the rx std ring by at most
  13170. * 8 for these chips to workaround hw errata.
  13171. */
  13172. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13173. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13174. tg3_asic_rev(tp) == ASIC_REV_5755)
  13175. tp->rx_std_max_post = 8;
  13176. if (tg3_flag(tp, ASPM_WORKAROUND))
  13177. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13178. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13179. return err;
  13180. }
  13181. #ifdef CONFIG_SPARC
  13182. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13183. {
  13184. struct net_device *dev = tp->dev;
  13185. struct pci_dev *pdev = tp->pdev;
  13186. struct device_node *dp = pci_device_to_OF_node(pdev);
  13187. const unsigned char *addr;
  13188. int len;
  13189. addr = of_get_property(dp, "local-mac-address", &len);
  13190. if (addr && len == 6) {
  13191. memcpy(dev->dev_addr, addr, 6);
  13192. return 0;
  13193. }
  13194. return -ENODEV;
  13195. }
  13196. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13197. {
  13198. struct net_device *dev = tp->dev;
  13199. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13200. return 0;
  13201. }
  13202. #endif
  13203. static int tg3_get_device_address(struct tg3 *tp)
  13204. {
  13205. struct net_device *dev = tp->dev;
  13206. u32 hi, lo, mac_offset;
  13207. int addr_ok = 0;
  13208. int err;
  13209. #ifdef CONFIG_SPARC
  13210. if (!tg3_get_macaddr_sparc(tp))
  13211. return 0;
  13212. #endif
  13213. if (tg3_flag(tp, IS_SSB_CORE)) {
  13214. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13215. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13216. return 0;
  13217. }
  13218. mac_offset = 0x7c;
  13219. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13220. tg3_flag(tp, 5780_CLASS)) {
  13221. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13222. mac_offset = 0xcc;
  13223. if (tg3_nvram_lock(tp))
  13224. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13225. else
  13226. tg3_nvram_unlock(tp);
  13227. } else if (tg3_flag(tp, 5717_PLUS)) {
  13228. if (tp->pci_fn & 1)
  13229. mac_offset = 0xcc;
  13230. if (tp->pci_fn > 1)
  13231. mac_offset += 0x18c;
  13232. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13233. mac_offset = 0x10;
  13234. /* First try to get it from MAC address mailbox. */
  13235. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13236. if ((hi >> 16) == 0x484b) {
  13237. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13238. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13239. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13240. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13241. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13242. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13243. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13244. /* Some old bootcode may report a 0 MAC address in SRAM */
  13245. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13246. }
  13247. if (!addr_ok) {
  13248. /* Next, try NVRAM. */
  13249. if (!tg3_flag(tp, NO_NVRAM) &&
  13250. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13251. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13252. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13253. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13254. }
  13255. /* Finally just fetch it out of the MAC control regs. */
  13256. else {
  13257. hi = tr32(MAC_ADDR_0_HIGH);
  13258. lo = tr32(MAC_ADDR_0_LOW);
  13259. dev->dev_addr[5] = lo & 0xff;
  13260. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13261. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13262. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13263. dev->dev_addr[1] = hi & 0xff;
  13264. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13265. }
  13266. }
  13267. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13268. #ifdef CONFIG_SPARC
  13269. if (!tg3_get_default_macaddr_sparc(tp))
  13270. return 0;
  13271. #endif
  13272. return -EINVAL;
  13273. }
  13274. return 0;
  13275. }
  13276. #define BOUNDARY_SINGLE_CACHELINE 1
  13277. #define BOUNDARY_MULTI_CACHELINE 2
  13278. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13279. {
  13280. int cacheline_size;
  13281. u8 byte;
  13282. int goal;
  13283. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13284. if (byte == 0)
  13285. cacheline_size = 1024;
  13286. else
  13287. cacheline_size = (int) byte * 4;
  13288. /* On 5703 and later chips, the boundary bits have no
  13289. * effect.
  13290. */
  13291. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13292. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13293. !tg3_flag(tp, PCI_EXPRESS))
  13294. goto out;
  13295. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13296. goal = BOUNDARY_MULTI_CACHELINE;
  13297. #else
  13298. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13299. goal = BOUNDARY_SINGLE_CACHELINE;
  13300. #else
  13301. goal = 0;
  13302. #endif
  13303. #endif
  13304. if (tg3_flag(tp, 57765_PLUS)) {
  13305. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13306. goto out;
  13307. }
  13308. if (!goal)
  13309. goto out;
  13310. /* PCI controllers on most RISC systems tend to disconnect
  13311. * when a device tries to burst across a cache-line boundary.
  13312. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13313. *
  13314. * Unfortunately, for PCI-E there are only limited
  13315. * write-side controls for this, and thus for reads
  13316. * we will still get the disconnects. We'll also waste
  13317. * these PCI cycles for both read and write for chips
  13318. * other than 5700 and 5701 which do not implement the
  13319. * boundary bits.
  13320. */
  13321. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13322. switch (cacheline_size) {
  13323. case 16:
  13324. case 32:
  13325. case 64:
  13326. case 128:
  13327. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13328. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13329. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13330. } else {
  13331. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13332. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13333. }
  13334. break;
  13335. case 256:
  13336. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13337. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13338. break;
  13339. default:
  13340. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13341. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13342. break;
  13343. }
  13344. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13345. switch (cacheline_size) {
  13346. case 16:
  13347. case 32:
  13348. case 64:
  13349. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13350. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13351. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13352. break;
  13353. }
  13354. /* fallthrough */
  13355. case 128:
  13356. default:
  13357. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13358. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13359. break;
  13360. }
  13361. } else {
  13362. switch (cacheline_size) {
  13363. case 16:
  13364. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13365. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13366. DMA_RWCTRL_WRITE_BNDRY_16);
  13367. break;
  13368. }
  13369. /* fallthrough */
  13370. case 32:
  13371. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13372. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13373. DMA_RWCTRL_WRITE_BNDRY_32);
  13374. break;
  13375. }
  13376. /* fallthrough */
  13377. case 64:
  13378. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13379. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13380. DMA_RWCTRL_WRITE_BNDRY_64);
  13381. break;
  13382. }
  13383. /* fallthrough */
  13384. case 128:
  13385. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13386. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13387. DMA_RWCTRL_WRITE_BNDRY_128);
  13388. break;
  13389. }
  13390. /* fallthrough */
  13391. case 256:
  13392. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13393. DMA_RWCTRL_WRITE_BNDRY_256);
  13394. break;
  13395. case 512:
  13396. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13397. DMA_RWCTRL_WRITE_BNDRY_512);
  13398. break;
  13399. case 1024:
  13400. default:
  13401. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13402. DMA_RWCTRL_WRITE_BNDRY_1024);
  13403. break;
  13404. }
  13405. }
  13406. out:
  13407. return val;
  13408. }
  13409. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13410. int size, int to_device)
  13411. {
  13412. struct tg3_internal_buffer_desc test_desc;
  13413. u32 sram_dma_descs;
  13414. int i, ret;
  13415. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13416. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13417. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13418. tw32(RDMAC_STATUS, 0);
  13419. tw32(WDMAC_STATUS, 0);
  13420. tw32(BUFMGR_MODE, 0);
  13421. tw32(FTQ_RESET, 0);
  13422. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13423. test_desc.addr_lo = buf_dma & 0xffffffff;
  13424. test_desc.nic_mbuf = 0x00002100;
  13425. test_desc.len = size;
  13426. /*
  13427. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13428. * the *second* time the tg3 driver was getting loaded after an
  13429. * initial scan.
  13430. *
  13431. * Broadcom tells me:
  13432. * ...the DMA engine is connected to the GRC block and a DMA
  13433. * reset may affect the GRC block in some unpredictable way...
  13434. * The behavior of resets to individual blocks has not been tested.
  13435. *
  13436. * Broadcom noted the GRC reset will also reset all sub-components.
  13437. */
  13438. if (to_device) {
  13439. test_desc.cqid_sqid = (13 << 8) | 2;
  13440. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13441. udelay(40);
  13442. } else {
  13443. test_desc.cqid_sqid = (16 << 8) | 7;
  13444. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13445. udelay(40);
  13446. }
  13447. test_desc.flags = 0x00000005;
  13448. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13449. u32 val;
  13450. val = *(((u32 *)&test_desc) + i);
  13451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13452. sram_dma_descs + (i * sizeof(u32)));
  13453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13454. }
  13455. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13456. if (to_device)
  13457. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13458. else
  13459. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13460. ret = -ENODEV;
  13461. for (i = 0; i < 40; i++) {
  13462. u32 val;
  13463. if (to_device)
  13464. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13465. else
  13466. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13467. if ((val & 0xffff) == sram_dma_descs) {
  13468. ret = 0;
  13469. break;
  13470. }
  13471. udelay(100);
  13472. }
  13473. return ret;
  13474. }
  13475. #define TEST_BUFFER_SIZE 0x2000
  13476. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13477. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13478. { },
  13479. };
  13480. static int tg3_test_dma(struct tg3 *tp)
  13481. {
  13482. dma_addr_t buf_dma;
  13483. u32 *buf, saved_dma_rwctrl;
  13484. int ret = 0;
  13485. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13486. &buf_dma, GFP_KERNEL);
  13487. if (!buf) {
  13488. ret = -ENOMEM;
  13489. goto out_nofree;
  13490. }
  13491. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13492. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13493. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13494. if (tg3_flag(tp, 57765_PLUS))
  13495. goto out;
  13496. if (tg3_flag(tp, PCI_EXPRESS)) {
  13497. /* DMA read watermark not used on PCIE */
  13498. tp->dma_rwctrl |= 0x00180000;
  13499. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13500. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13501. tg3_asic_rev(tp) == ASIC_REV_5750)
  13502. tp->dma_rwctrl |= 0x003f0000;
  13503. else
  13504. tp->dma_rwctrl |= 0x003f000f;
  13505. } else {
  13506. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13507. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13508. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13509. u32 read_water = 0x7;
  13510. /* If the 5704 is behind the EPB bridge, we can
  13511. * do the less restrictive ONE_DMA workaround for
  13512. * better performance.
  13513. */
  13514. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13515. tg3_asic_rev(tp) == ASIC_REV_5704)
  13516. tp->dma_rwctrl |= 0x8000;
  13517. else if (ccval == 0x6 || ccval == 0x7)
  13518. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13519. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13520. read_water = 4;
  13521. /* Set bit 23 to enable PCIX hw bug fix */
  13522. tp->dma_rwctrl |=
  13523. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13524. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13525. (1 << 23);
  13526. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13527. /* 5780 always in PCIX mode */
  13528. tp->dma_rwctrl |= 0x00144000;
  13529. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13530. /* 5714 always in PCIX mode */
  13531. tp->dma_rwctrl |= 0x00148000;
  13532. } else {
  13533. tp->dma_rwctrl |= 0x001b000f;
  13534. }
  13535. }
  13536. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13537. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13538. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13539. tg3_asic_rev(tp) == ASIC_REV_5704)
  13540. tp->dma_rwctrl &= 0xfffffff0;
  13541. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13542. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13543. /* Remove this if it causes problems for some boards. */
  13544. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13545. /* On 5700/5701 chips, we need to set this bit.
  13546. * Otherwise the chip will issue cacheline transactions
  13547. * to streamable DMA memory with not all the byte
  13548. * enables turned on. This is an error on several
  13549. * RISC PCI controllers, in particular sparc64.
  13550. *
  13551. * On 5703/5704 chips, this bit has been reassigned
  13552. * a different meaning. In particular, it is used
  13553. * on those chips to enable a PCI-X workaround.
  13554. */
  13555. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13556. }
  13557. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13558. #if 0
  13559. /* Unneeded, already done by tg3_get_invariants. */
  13560. tg3_switch_clocks(tp);
  13561. #endif
  13562. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13563. tg3_asic_rev(tp) != ASIC_REV_5701)
  13564. goto out;
  13565. /* It is best to perform DMA test with maximum write burst size
  13566. * to expose the 5700/5701 write DMA bug.
  13567. */
  13568. saved_dma_rwctrl = tp->dma_rwctrl;
  13569. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13570. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13571. while (1) {
  13572. u32 *p = buf, i;
  13573. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13574. p[i] = i;
  13575. /* Send the buffer to the chip. */
  13576. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13577. if (ret) {
  13578. dev_err(&tp->pdev->dev,
  13579. "%s: Buffer write failed. err = %d\n",
  13580. __func__, ret);
  13581. break;
  13582. }
  13583. #if 0
  13584. /* validate data reached card RAM correctly. */
  13585. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13586. u32 val;
  13587. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13588. if (le32_to_cpu(val) != p[i]) {
  13589. dev_err(&tp->pdev->dev,
  13590. "%s: Buffer corrupted on device! "
  13591. "(%d != %d)\n", __func__, val, i);
  13592. /* ret = -ENODEV here? */
  13593. }
  13594. p[i] = 0;
  13595. }
  13596. #endif
  13597. /* Now read it back. */
  13598. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13599. if (ret) {
  13600. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13601. "err = %d\n", __func__, ret);
  13602. break;
  13603. }
  13604. /* Verify it. */
  13605. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13606. if (p[i] == i)
  13607. continue;
  13608. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13609. DMA_RWCTRL_WRITE_BNDRY_16) {
  13610. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13611. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13612. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13613. break;
  13614. } else {
  13615. dev_err(&tp->pdev->dev,
  13616. "%s: Buffer corrupted on read back! "
  13617. "(%d != %d)\n", __func__, p[i], i);
  13618. ret = -ENODEV;
  13619. goto out;
  13620. }
  13621. }
  13622. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13623. /* Success. */
  13624. ret = 0;
  13625. break;
  13626. }
  13627. }
  13628. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13629. DMA_RWCTRL_WRITE_BNDRY_16) {
  13630. /* DMA test passed without adjusting DMA boundary,
  13631. * now look for chipsets that are known to expose the
  13632. * DMA bug without failing the test.
  13633. */
  13634. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13635. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13636. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13637. } else {
  13638. /* Safe to use the calculated DMA boundary. */
  13639. tp->dma_rwctrl = saved_dma_rwctrl;
  13640. }
  13641. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13642. }
  13643. out:
  13644. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13645. out_nofree:
  13646. return ret;
  13647. }
  13648. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13649. {
  13650. if (tg3_flag(tp, 57765_PLUS)) {
  13651. tp->bufmgr_config.mbuf_read_dma_low_water =
  13652. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13653. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13654. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13655. tp->bufmgr_config.mbuf_high_water =
  13656. DEFAULT_MB_HIGH_WATER_57765;
  13657. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13658. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13659. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13660. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13661. tp->bufmgr_config.mbuf_high_water_jumbo =
  13662. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13663. } else if (tg3_flag(tp, 5705_PLUS)) {
  13664. tp->bufmgr_config.mbuf_read_dma_low_water =
  13665. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13666. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13667. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13668. tp->bufmgr_config.mbuf_high_water =
  13669. DEFAULT_MB_HIGH_WATER_5705;
  13670. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13671. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13672. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13673. tp->bufmgr_config.mbuf_high_water =
  13674. DEFAULT_MB_HIGH_WATER_5906;
  13675. }
  13676. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13677. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13678. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13679. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13680. tp->bufmgr_config.mbuf_high_water_jumbo =
  13681. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13682. } else {
  13683. tp->bufmgr_config.mbuf_read_dma_low_water =
  13684. DEFAULT_MB_RDMA_LOW_WATER;
  13685. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13686. DEFAULT_MB_MACRX_LOW_WATER;
  13687. tp->bufmgr_config.mbuf_high_water =
  13688. DEFAULT_MB_HIGH_WATER;
  13689. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13690. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13691. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13692. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13693. tp->bufmgr_config.mbuf_high_water_jumbo =
  13694. DEFAULT_MB_HIGH_WATER_JUMBO;
  13695. }
  13696. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13697. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13698. }
  13699. static char *tg3_phy_string(struct tg3 *tp)
  13700. {
  13701. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13702. case TG3_PHY_ID_BCM5400: return "5400";
  13703. case TG3_PHY_ID_BCM5401: return "5401";
  13704. case TG3_PHY_ID_BCM5411: return "5411";
  13705. case TG3_PHY_ID_BCM5701: return "5701";
  13706. case TG3_PHY_ID_BCM5703: return "5703";
  13707. case TG3_PHY_ID_BCM5704: return "5704";
  13708. case TG3_PHY_ID_BCM5705: return "5705";
  13709. case TG3_PHY_ID_BCM5750: return "5750";
  13710. case TG3_PHY_ID_BCM5752: return "5752";
  13711. case TG3_PHY_ID_BCM5714: return "5714";
  13712. case TG3_PHY_ID_BCM5780: return "5780";
  13713. case TG3_PHY_ID_BCM5755: return "5755";
  13714. case TG3_PHY_ID_BCM5787: return "5787";
  13715. case TG3_PHY_ID_BCM5784: return "5784";
  13716. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13717. case TG3_PHY_ID_BCM5906: return "5906";
  13718. case TG3_PHY_ID_BCM5761: return "5761";
  13719. case TG3_PHY_ID_BCM5718C: return "5718C";
  13720. case TG3_PHY_ID_BCM5718S: return "5718S";
  13721. case TG3_PHY_ID_BCM57765: return "57765";
  13722. case TG3_PHY_ID_BCM5719C: return "5719C";
  13723. case TG3_PHY_ID_BCM5720C: return "5720C";
  13724. case TG3_PHY_ID_BCM5762: return "5762C";
  13725. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13726. case 0: return "serdes";
  13727. default: return "unknown";
  13728. }
  13729. }
  13730. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13731. {
  13732. if (tg3_flag(tp, PCI_EXPRESS)) {
  13733. strcpy(str, "PCI Express");
  13734. return str;
  13735. } else if (tg3_flag(tp, PCIX_MODE)) {
  13736. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13737. strcpy(str, "PCIX:");
  13738. if ((clock_ctrl == 7) ||
  13739. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13740. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13741. strcat(str, "133MHz");
  13742. else if (clock_ctrl == 0)
  13743. strcat(str, "33MHz");
  13744. else if (clock_ctrl == 2)
  13745. strcat(str, "50MHz");
  13746. else if (clock_ctrl == 4)
  13747. strcat(str, "66MHz");
  13748. else if (clock_ctrl == 6)
  13749. strcat(str, "100MHz");
  13750. } else {
  13751. strcpy(str, "PCI:");
  13752. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13753. strcat(str, "66MHz");
  13754. else
  13755. strcat(str, "33MHz");
  13756. }
  13757. if (tg3_flag(tp, PCI_32BIT))
  13758. strcat(str, ":32-bit");
  13759. else
  13760. strcat(str, ":64-bit");
  13761. return str;
  13762. }
  13763. static void tg3_init_coal(struct tg3 *tp)
  13764. {
  13765. struct ethtool_coalesce *ec = &tp->coal;
  13766. memset(ec, 0, sizeof(*ec));
  13767. ec->cmd = ETHTOOL_GCOALESCE;
  13768. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13769. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13770. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13771. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13772. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13773. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13774. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13775. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13776. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13777. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13778. HOSTCC_MODE_CLRTICK_TXBD)) {
  13779. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13780. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13781. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13782. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13783. }
  13784. if (tg3_flag(tp, 5705_PLUS)) {
  13785. ec->rx_coalesce_usecs_irq = 0;
  13786. ec->tx_coalesce_usecs_irq = 0;
  13787. ec->stats_block_coalesce_usecs = 0;
  13788. }
  13789. }
  13790. static int tg3_init_one(struct pci_dev *pdev,
  13791. const struct pci_device_id *ent)
  13792. {
  13793. struct net_device *dev;
  13794. struct tg3 *tp;
  13795. int i, err, pm_cap;
  13796. u32 sndmbx, rcvmbx, intmbx;
  13797. char str[40];
  13798. u64 dma_mask, persist_dma_mask;
  13799. netdev_features_t features = 0;
  13800. printk_once(KERN_INFO "%s\n", version);
  13801. err = pci_enable_device(pdev);
  13802. if (err) {
  13803. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13804. return err;
  13805. }
  13806. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13807. if (err) {
  13808. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13809. goto err_out_disable_pdev;
  13810. }
  13811. pci_set_master(pdev);
  13812. /* Find power-management capability. */
  13813. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13814. if (pm_cap == 0) {
  13815. dev_err(&pdev->dev,
  13816. "Cannot find Power Management capability, aborting\n");
  13817. err = -EIO;
  13818. goto err_out_free_res;
  13819. }
  13820. err = pci_set_power_state(pdev, PCI_D0);
  13821. if (err) {
  13822. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13823. goto err_out_free_res;
  13824. }
  13825. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13826. if (!dev) {
  13827. err = -ENOMEM;
  13828. goto err_out_power_down;
  13829. }
  13830. SET_NETDEV_DEV(dev, &pdev->dev);
  13831. tp = netdev_priv(dev);
  13832. tp->pdev = pdev;
  13833. tp->dev = dev;
  13834. tp->pm_cap = pm_cap;
  13835. tp->rx_mode = TG3_DEF_RX_MODE;
  13836. tp->tx_mode = TG3_DEF_TX_MODE;
  13837. tp->irq_sync = 1;
  13838. if (tg3_debug > 0)
  13839. tp->msg_enable = tg3_debug;
  13840. else
  13841. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13842. if (pdev_is_ssb_gige_core(pdev)) {
  13843. tg3_flag_set(tp, IS_SSB_CORE);
  13844. if (ssb_gige_must_flush_posted_writes(pdev))
  13845. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  13846. if (ssb_gige_one_dma_at_once(pdev))
  13847. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  13848. if (ssb_gige_have_roboswitch(pdev))
  13849. tg3_flag_set(tp, ROBOSWITCH);
  13850. if (ssb_gige_is_rgmii(pdev))
  13851. tg3_flag_set(tp, RGMII_MODE);
  13852. }
  13853. /* The word/byte swap controls here control register access byte
  13854. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13855. * setting below.
  13856. */
  13857. tp->misc_host_ctrl =
  13858. MISC_HOST_CTRL_MASK_PCI_INT |
  13859. MISC_HOST_CTRL_WORD_SWAP |
  13860. MISC_HOST_CTRL_INDIR_ACCESS |
  13861. MISC_HOST_CTRL_PCISTATE_RW;
  13862. /* The NONFRM (non-frame) byte/word swap controls take effect
  13863. * on descriptor entries, anything which isn't packet data.
  13864. *
  13865. * The StrongARM chips on the board (one for tx, one for rx)
  13866. * are running in big-endian mode.
  13867. */
  13868. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13869. GRC_MODE_WSWAP_NONFRM_DATA);
  13870. #ifdef __BIG_ENDIAN
  13871. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13872. #endif
  13873. spin_lock_init(&tp->lock);
  13874. spin_lock_init(&tp->indirect_lock);
  13875. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13876. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13877. if (!tp->regs) {
  13878. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13879. err = -ENOMEM;
  13880. goto err_out_free_dev;
  13881. }
  13882. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13883. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13884. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13885. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13886. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13887. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13888. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13889. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13890. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13891. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13892. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13893. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13894. tg3_flag_set(tp, ENABLE_APE);
  13895. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13896. if (!tp->aperegs) {
  13897. dev_err(&pdev->dev,
  13898. "Cannot map APE registers, aborting\n");
  13899. err = -ENOMEM;
  13900. goto err_out_iounmap;
  13901. }
  13902. }
  13903. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13904. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13905. dev->ethtool_ops = &tg3_ethtool_ops;
  13906. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13907. dev->netdev_ops = &tg3_netdev_ops;
  13908. dev->irq = pdev->irq;
  13909. err = tg3_get_invariants(tp, ent);
  13910. if (err) {
  13911. dev_err(&pdev->dev,
  13912. "Problem fetching invariants of chip, aborting\n");
  13913. goto err_out_apeunmap;
  13914. }
  13915. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13916. * device behind the EPB cannot support DMA addresses > 40-bit.
  13917. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13918. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13919. * do DMA address check in tg3_start_xmit().
  13920. */
  13921. if (tg3_flag(tp, IS_5788))
  13922. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13923. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13924. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13925. #ifdef CONFIG_HIGHMEM
  13926. dma_mask = DMA_BIT_MASK(64);
  13927. #endif
  13928. } else
  13929. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13930. /* Configure DMA attributes. */
  13931. if (dma_mask > DMA_BIT_MASK(32)) {
  13932. err = pci_set_dma_mask(pdev, dma_mask);
  13933. if (!err) {
  13934. features |= NETIF_F_HIGHDMA;
  13935. err = pci_set_consistent_dma_mask(pdev,
  13936. persist_dma_mask);
  13937. if (err < 0) {
  13938. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13939. "DMA for consistent allocations\n");
  13940. goto err_out_apeunmap;
  13941. }
  13942. }
  13943. }
  13944. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13945. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13946. if (err) {
  13947. dev_err(&pdev->dev,
  13948. "No usable DMA configuration, aborting\n");
  13949. goto err_out_apeunmap;
  13950. }
  13951. }
  13952. tg3_init_bufmgr_config(tp);
  13953. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13954. /* 5700 B0 chips do not support checksumming correctly due
  13955. * to hardware bugs.
  13956. */
  13957. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  13958. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13959. if (tg3_flag(tp, 5755_PLUS))
  13960. features |= NETIF_F_IPV6_CSUM;
  13961. }
  13962. /* TSO is on by default on chips that support hardware TSO.
  13963. * Firmware TSO on older chips gives lower performance, so it
  13964. * is off by default, but can be enabled using ethtool.
  13965. */
  13966. if ((tg3_flag(tp, HW_TSO_1) ||
  13967. tg3_flag(tp, HW_TSO_2) ||
  13968. tg3_flag(tp, HW_TSO_3)) &&
  13969. (features & NETIF_F_IP_CSUM))
  13970. features |= NETIF_F_TSO;
  13971. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13972. if (features & NETIF_F_IPV6_CSUM)
  13973. features |= NETIF_F_TSO6;
  13974. if (tg3_flag(tp, HW_TSO_3) ||
  13975. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13976. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13977. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  13978. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13979. tg3_asic_rev(tp) == ASIC_REV_57780)
  13980. features |= NETIF_F_TSO_ECN;
  13981. }
  13982. dev->features |= features;
  13983. dev->vlan_features |= features;
  13984. /*
  13985. * Add loopback capability only for a subset of devices that support
  13986. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13987. * loopback for the remaining devices.
  13988. */
  13989. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  13990. !tg3_flag(tp, CPMU_PRESENT))
  13991. /* Add the loopback capability */
  13992. features |= NETIF_F_LOOPBACK;
  13993. dev->hw_features |= features;
  13994. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  13995. !tg3_flag(tp, TSO_CAPABLE) &&
  13996. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13997. tg3_flag_set(tp, MAX_RXPEND_64);
  13998. tp->rx_pending = 63;
  13999. }
  14000. err = tg3_get_device_address(tp);
  14001. if (err) {
  14002. dev_err(&pdev->dev,
  14003. "Could not obtain valid ethernet address, aborting\n");
  14004. goto err_out_apeunmap;
  14005. }
  14006. /*
  14007. * Reset chip in case UNDI or EFI driver did not shutdown
  14008. * DMA self test will enable WDMAC and we'll see (spurious)
  14009. * pending DMA on the PCI bus at that point.
  14010. */
  14011. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14012. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14013. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14014. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14015. }
  14016. err = tg3_test_dma(tp);
  14017. if (err) {
  14018. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14019. goto err_out_apeunmap;
  14020. }
  14021. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14022. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14023. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14024. for (i = 0; i < tp->irq_max; i++) {
  14025. struct tg3_napi *tnapi = &tp->napi[i];
  14026. tnapi->tp = tp;
  14027. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14028. tnapi->int_mbox = intmbx;
  14029. if (i <= 4)
  14030. intmbx += 0x8;
  14031. else
  14032. intmbx += 0x4;
  14033. tnapi->consmbox = rcvmbx;
  14034. tnapi->prodmbox = sndmbx;
  14035. if (i)
  14036. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14037. else
  14038. tnapi->coal_now = HOSTCC_MODE_NOW;
  14039. if (!tg3_flag(tp, SUPPORT_MSIX))
  14040. break;
  14041. /*
  14042. * If we support MSIX, we'll be using RSS. If we're using
  14043. * RSS, the first vector only handles link interrupts and the
  14044. * remaining vectors handle rx and tx interrupts. Reuse the
  14045. * mailbox values for the next iteration. The values we setup
  14046. * above are still useful for the single vectored mode.
  14047. */
  14048. if (!i)
  14049. continue;
  14050. rcvmbx += 0x8;
  14051. if (sndmbx & 0x4)
  14052. sndmbx -= 0x4;
  14053. else
  14054. sndmbx += 0xc;
  14055. }
  14056. tg3_init_coal(tp);
  14057. pci_set_drvdata(pdev, dev);
  14058. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14059. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14060. tg3_asic_rev(tp) == ASIC_REV_5762)
  14061. tg3_flag_set(tp, PTP_CAPABLE);
  14062. if (tg3_flag(tp, 5717_PLUS)) {
  14063. /* Resume a low-power mode */
  14064. tg3_frob_aux_power(tp, false);
  14065. }
  14066. tg3_timer_init(tp);
  14067. tg3_carrier_off(tp);
  14068. err = register_netdev(dev);
  14069. if (err) {
  14070. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14071. goto err_out_apeunmap;
  14072. }
  14073. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14074. tp->board_part_number,
  14075. tg3_chip_rev_id(tp),
  14076. tg3_bus_string(tp, str),
  14077. dev->dev_addr);
  14078. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14079. struct phy_device *phydev;
  14080. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14081. netdev_info(dev,
  14082. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14083. phydev->drv->name, dev_name(&phydev->dev));
  14084. } else {
  14085. char *ethtype;
  14086. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14087. ethtype = "10/100Base-TX";
  14088. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14089. ethtype = "1000Base-SX";
  14090. else
  14091. ethtype = "10/100/1000Base-T";
  14092. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14093. "(WireSpeed[%d], EEE[%d])\n",
  14094. tg3_phy_string(tp), ethtype,
  14095. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14096. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14097. }
  14098. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14099. (dev->features & NETIF_F_RXCSUM) != 0,
  14100. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14101. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14102. tg3_flag(tp, ENABLE_ASF) != 0,
  14103. tg3_flag(tp, TSO_CAPABLE) != 0);
  14104. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14105. tp->dma_rwctrl,
  14106. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14107. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14108. pci_save_state(pdev);
  14109. return 0;
  14110. err_out_apeunmap:
  14111. if (tp->aperegs) {
  14112. iounmap(tp->aperegs);
  14113. tp->aperegs = NULL;
  14114. }
  14115. err_out_iounmap:
  14116. if (tp->regs) {
  14117. iounmap(tp->regs);
  14118. tp->regs = NULL;
  14119. }
  14120. err_out_free_dev:
  14121. free_netdev(dev);
  14122. err_out_power_down:
  14123. pci_set_power_state(pdev, PCI_D3hot);
  14124. err_out_free_res:
  14125. pci_release_regions(pdev);
  14126. err_out_disable_pdev:
  14127. pci_disable_device(pdev);
  14128. pci_set_drvdata(pdev, NULL);
  14129. return err;
  14130. }
  14131. static void tg3_remove_one(struct pci_dev *pdev)
  14132. {
  14133. struct net_device *dev = pci_get_drvdata(pdev);
  14134. if (dev) {
  14135. struct tg3 *tp = netdev_priv(dev);
  14136. release_firmware(tp->fw);
  14137. tg3_reset_task_cancel(tp);
  14138. if (tg3_flag(tp, USE_PHYLIB)) {
  14139. tg3_phy_fini(tp);
  14140. tg3_mdio_fini(tp);
  14141. }
  14142. unregister_netdev(dev);
  14143. if (tp->aperegs) {
  14144. iounmap(tp->aperegs);
  14145. tp->aperegs = NULL;
  14146. }
  14147. if (tp->regs) {
  14148. iounmap(tp->regs);
  14149. tp->regs = NULL;
  14150. }
  14151. free_netdev(dev);
  14152. pci_release_regions(pdev);
  14153. pci_disable_device(pdev);
  14154. pci_set_drvdata(pdev, NULL);
  14155. }
  14156. }
  14157. #ifdef CONFIG_PM_SLEEP
  14158. static int tg3_suspend(struct device *device)
  14159. {
  14160. struct pci_dev *pdev = to_pci_dev(device);
  14161. struct net_device *dev = pci_get_drvdata(pdev);
  14162. struct tg3 *tp = netdev_priv(dev);
  14163. int err;
  14164. if (!netif_running(dev))
  14165. return 0;
  14166. tg3_reset_task_cancel(tp);
  14167. tg3_phy_stop(tp);
  14168. tg3_netif_stop(tp);
  14169. tg3_timer_stop(tp);
  14170. tg3_full_lock(tp, 1);
  14171. tg3_disable_ints(tp);
  14172. tg3_full_unlock(tp);
  14173. netif_device_detach(dev);
  14174. tg3_full_lock(tp, 0);
  14175. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14176. tg3_flag_clear(tp, INIT_COMPLETE);
  14177. tg3_full_unlock(tp);
  14178. err = tg3_power_down_prepare(tp);
  14179. if (err) {
  14180. int err2;
  14181. tg3_full_lock(tp, 0);
  14182. tg3_flag_set(tp, INIT_COMPLETE);
  14183. err2 = tg3_restart_hw(tp, 1);
  14184. if (err2)
  14185. goto out;
  14186. tg3_timer_start(tp);
  14187. netif_device_attach(dev);
  14188. tg3_netif_start(tp);
  14189. out:
  14190. tg3_full_unlock(tp);
  14191. if (!err2)
  14192. tg3_phy_start(tp);
  14193. }
  14194. return err;
  14195. }
  14196. static int tg3_resume(struct device *device)
  14197. {
  14198. struct pci_dev *pdev = to_pci_dev(device);
  14199. struct net_device *dev = pci_get_drvdata(pdev);
  14200. struct tg3 *tp = netdev_priv(dev);
  14201. int err;
  14202. if (!netif_running(dev))
  14203. return 0;
  14204. netif_device_attach(dev);
  14205. tg3_full_lock(tp, 0);
  14206. tg3_flag_set(tp, INIT_COMPLETE);
  14207. err = tg3_restart_hw(tp, 1);
  14208. if (err)
  14209. goto out;
  14210. tg3_timer_start(tp);
  14211. tg3_netif_start(tp);
  14212. out:
  14213. tg3_full_unlock(tp);
  14214. if (!err)
  14215. tg3_phy_start(tp);
  14216. return err;
  14217. }
  14218. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14219. #define TG3_PM_OPS (&tg3_pm_ops)
  14220. #else
  14221. #define TG3_PM_OPS NULL
  14222. #endif /* CONFIG_PM_SLEEP */
  14223. /**
  14224. * tg3_io_error_detected - called when PCI error is detected
  14225. * @pdev: Pointer to PCI device
  14226. * @state: The current pci connection state
  14227. *
  14228. * This function is called after a PCI bus error affecting
  14229. * this device has been detected.
  14230. */
  14231. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14232. pci_channel_state_t state)
  14233. {
  14234. struct net_device *netdev = pci_get_drvdata(pdev);
  14235. struct tg3 *tp = netdev_priv(netdev);
  14236. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14237. netdev_info(netdev, "PCI I/O error detected\n");
  14238. rtnl_lock();
  14239. if (!netif_running(netdev))
  14240. goto done;
  14241. tg3_phy_stop(tp);
  14242. tg3_netif_stop(tp);
  14243. tg3_timer_stop(tp);
  14244. /* Want to make sure that the reset task doesn't run */
  14245. tg3_reset_task_cancel(tp);
  14246. netif_device_detach(netdev);
  14247. /* Clean up software state, even if MMIO is blocked */
  14248. tg3_full_lock(tp, 0);
  14249. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14250. tg3_full_unlock(tp);
  14251. done:
  14252. if (state == pci_channel_io_perm_failure)
  14253. err = PCI_ERS_RESULT_DISCONNECT;
  14254. else
  14255. pci_disable_device(pdev);
  14256. rtnl_unlock();
  14257. return err;
  14258. }
  14259. /**
  14260. * tg3_io_slot_reset - called after the pci bus has been reset.
  14261. * @pdev: Pointer to PCI device
  14262. *
  14263. * Restart the card from scratch, as if from a cold-boot.
  14264. * At this point, the card has exprienced a hard reset,
  14265. * followed by fixups by BIOS, and has its config space
  14266. * set up identically to what it was at cold boot.
  14267. */
  14268. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14269. {
  14270. struct net_device *netdev = pci_get_drvdata(pdev);
  14271. struct tg3 *tp = netdev_priv(netdev);
  14272. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14273. int err;
  14274. rtnl_lock();
  14275. if (pci_enable_device(pdev)) {
  14276. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14277. goto done;
  14278. }
  14279. pci_set_master(pdev);
  14280. pci_restore_state(pdev);
  14281. pci_save_state(pdev);
  14282. if (!netif_running(netdev)) {
  14283. rc = PCI_ERS_RESULT_RECOVERED;
  14284. goto done;
  14285. }
  14286. err = tg3_power_up(tp);
  14287. if (err)
  14288. goto done;
  14289. rc = PCI_ERS_RESULT_RECOVERED;
  14290. done:
  14291. rtnl_unlock();
  14292. return rc;
  14293. }
  14294. /**
  14295. * tg3_io_resume - called when traffic can start flowing again.
  14296. * @pdev: Pointer to PCI device
  14297. *
  14298. * This callback is called when the error recovery driver tells
  14299. * us that its OK to resume normal operation.
  14300. */
  14301. static void tg3_io_resume(struct pci_dev *pdev)
  14302. {
  14303. struct net_device *netdev = pci_get_drvdata(pdev);
  14304. struct tg3 *tp = netdev_priv(netdev);
  14305. int err;
  14306. rtnl_lock();
  14307. if (!netif_running(netdev))
  14308. goto done;
  14309. tg3_full_lock(tp, 0);
  14310. tg3_flag_set(tp, INIT_COMPLETE);
  14311. err = tg3_restart_hw(tp, 1);
  14312. if (err) {
  14313. tg3_full_unlock(tp);
  14314. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14315. goto done;
  14316. }
  14317. netif_device_attach(netdev);
  14318. tg3_timer_start(tp);
  14319. tg3_netif_start(tp);
  14320. tg3_full_unlock(tp);
  14321. tg3_phy_start(tp);
  14322. done:
  14323. rtnl_unlock();
  14324. }
  14325. static const struct pci_error_handlers tg3_err_handler = {
  14326. .error_detected = tg3_io_error_detected,
  14327. .slot_reset = tg3_io_slot_reset,
  14328. .resume = tg3_io_resume
  14329. };
  14330. static struct pci_driver tg3_driver = {
  14331. .name = DRV_MODULE_NAME,
  14332. .id_table = tg3_pci_tbl,
  14333. .probe = tg3_init_one,
  14334. .remove = tg3_remove_one,
  14335. .err_handler = &tg3_err_handler,
  14336. .driver.pm = TG3_PM_OPS,
  14337. };
  14338. static int __init tg3_init(void)
  14339. {
  14340. return pci_register_driver(&tg3_driver);
  14341. }
  14342. static void __exit tg3_cleanup(void)
  14343. {
  14344. pci_unregister_driver(&tg3_driver);
  14345. }
  14346. module_init(tg3_init);
  14347. module_exit(tg3_cleanup);