i915_gem.c 133 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
  37. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  38. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  39. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  40. int write);
  41. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  42. uint64_t offset,
  43. uint64_t size);
  44. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  45. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
  46. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  47. unsigned alignment);
  48. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  49. static int i915_gem_evict_something(struct drm_device *dev, int min_size);
  50. static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
  51. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  52. struct drm_i915_gem_pwrite *args,
  53. struct drm_file *file_priv);
  54. static LIST_HEAD(shrink_list);
  55. static DEFINE_SPINLOCK(shrink_list_lock);
  56. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  57. unsigned long end)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. if (start >= end ||
  61. (start & (PAGE_SIZE - 1)) != 0 ||
  62. (end & (PAGE_SIZE - 1)) != 0) {
  63. return -EINVAL;
  64. }
  65. drm_mm_init(&dev_priv->mm.gtt_space, start,
  66. end - start);
  67. dev->gtt_total = (uint32_t) (end - start);
  68. return 0;
  69. }
  70. int
  71. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  72. struct drm_file *file_priv)
  73. {
  74. struct drm_i915_gem_init *args = data;
  75. int ret;
  76. mutex_lock(&dev->struct_mutex);
  77. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  78. mutex_unlock(&dev->struct_mutex);
  79. return ret;
  80. }
  81. int
  82. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  83. struct drm_file *file_priv)
  84. {
  85. struct drm_i915_gem_get_aperture *args = data;
  86. if (!(dev->driver->driver_features & DRIVER_GEM))
  87. return -ENODEV;
  88. args->aper_size = dev->gtt_total;
  89. args->aper_available_size = (args->aper_size -
  90. atomic_read(&dev->pin_memory));
  91. return 0;
  92. }
  93. /**
  94. * Creates a new mm object and returns a handle to it.
  95. */
  96. int
  97. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  98. struct drm_file *file_priv)
  99. {
  100. struct drm_i915_gem_create *args = data;
  101. struct drm_gem_object *obj;
  102. int ret;
  103. u32 handle;
  104. args->size = roundup(args->size, PAGE_SIZE);
  105. /* Allocate the new object */
  106. obj = i915_gem_alloc_object(dev, args->size);
  107. if (obj == NULL)
  108. return -ENOMEM;
  109. ret = drm_gem_handle_create(file_priv, obj, &handle);
  110. drm_gem_object_handle_unreference_unlocked(obj);
  111. if (ret)
  112. return ret;
  113. args->handle = handle;
  114. return 0;
  115. }
  116. static inline int
  117. fast_shmem_read(struct page **pages,
  118. loff_t page_base, int page_offset,
  119. char __user *data,
  120. int length)
  121. {
  122. char __iomem *vaddr;
  123. int unwritten;
  124. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  125. if (vaddr == NULL)
  126. return -ENOMEM;
  127. unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  128. kunmap_atomic(vaddr, KM_USER0);
  129. if (unwritten)
  130. return -EFAULT;
  131. return 0;
  132. }
  133. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  134. {
  135. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  136. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  137. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  138. obj_priv->tiling_mode != I915_TILING_NONE;
  139. }
  140. static inline int
  141. slow_shmem_copy(struct page *dst_page,
  142. int dst_offset,
  143. struct page *src_page,
  144. int src_offset,
  145. int length)
  146. {
  147. char *dst_vaddr, *src_vaddr;
  148. dst_vaddr = kmap_atomic(dst_page, KM_USER0);
  149. if (dst_vaddr == NULL)
  150. return -ENOMEM;
  151. src_vaddr = kmap_atomic(src_page, KM_USER1);
  152. if (src_vaddr == NULL) {
  153. kunmap_atomic(dst_vaddr, KM_USER0);
  154. return -ENOMEM;
  155. }
  156. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  157. kunmap_atomic(src_vaddr, KM_USER1);
  158. kunmap_atomic(dst_vaddr, KM_USER0);
  159. return 0;
  160. }
  161. static inline int
  162. slow_shmem_bit17_copy(struct page *gpu_page,
  163. int gpu_offset,
  164. struct page *cpu_page,
  165. int cpu_offset,
  166. int length,
  167. int is_read)
  168. {
  169. char *gpu_vaddr, *cpu_vaddr;
  170. /* Use the unswizzled path if this page isn't affected. */
  171. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  172. if (is_read)
  173. return slow_shmem_copy(cpu_page, cpu_offset,
  174. gpu_page, gpu_offset, length);
  175. else
  176. return slow_shmem_copy(gpu_page, gpu_offset,
  177. cpu_page, cpu_offset, length);
  178. }
  179. gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
  180. if (gpu_vaddr == NULL)
  181. return -ENOMEM;
  182. cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
  183. if (cpu_vaddr == NULL) {
  184. kunmap_atomic(gpu_vaddr, KM_USER0);
  185. return -ENOMEM;
  186. }
  187. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  188. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  189. */
  190. while (length > 0) {
  191. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  192. int this_length = min(cacheline_end - gpu_offset, length);
  193. int swizzled_gpu_offset = gpu_offset ^ 64;
  194. if (is_read) {
  195. memcpy(cpu_vaddr + cpu_offset,
  196. gpu_vaddr + swizzled_gpu_offset,
  197. this_length);
  198. } else {
  199. memcpy(gpu_vaddr + swizzled_gpu_offset,
  200. cpu_vaddr + cpu_offset,
  201. this_length);
  202. }
  203. cpu_offset += this_length;
  204. gpu_offset += this_length;
  205. length -= this_length;
  206. }
  207. kunmap_atomic(cpu_vaddr, KM_USER1);
  208. kunmap_atomic(gpu_vaddr, KM_USER0);
  209. return 0;
  210. }
  211. /**
  212. * This is the fast shmem pread path, which attempts to copy_from_user directly
  213. * from the backing pages of the object to the user's address space. On a
  214. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  215. */
  216. static int
  217. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  218. struct drm_i915_gem_pread *args,
  219. struct drm_file *file_priv)
  220. {
  221. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  222. ssize_t remain;
  223. loff_t offset, page_base;
  224. char __user *user_data;
  225. int page_offset, page_length;
  226. int ret;
  227. user_data = (char __user *) (uintptr_t) args->data_ptr;
  228. remain = args->size;
  229. mutex_lock(&dev->struct_mutex);
  230. ret = i915_gem_object_get_pages(obj, 0);
  231. if (ret != 0)
  232. goto fail_unlock;
  233. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  234. args->size);
  235. if (ret != 0)
  236. goto fail_put_pages;
  237. obj_priv = to_intel_bo(obj);
  238. offset = args->offset;
  239. while (remain > 0) {
  240. /* Operation in this page
  241. *
  242. * page_base = page offset within aperture
  243. * page_offset = offset within page
  244. * page_length = bytes to copy for this page
  245. */
  246. page_base = (offset & ~(PAGE_SIZE-1));
  247. page_offset = offset & (PAGE_SIZE-1);
  248. page_length = remain;
  249. if ((page_offset + remain) > PAGE_SIZE)
  250. page_length = PAGE_SIZE - page_offset;
  251. ret = fast_shmem_read(obj_priv->pages,
  252. page_base, page_offset,
  253. user_data, page_length);
  254. if (ret)
  255. goto fail_put_pages;
  256. remain -= page_length;
  257. user_data += page_length;
  258. offset += page_length;
  259. }
  260. fail_put_pages:
  261. i915_gem_object_put_pages(obj);
  262. fail_unlock:
  263. mutex_unlock(&dev->struct_mutex);
  264. return ret;
  265. }
  266. static int
  267. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  268. {
  269. int ret;
  270. ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
  271. /* If we've insufficient memory to map in the pages, attempt
  272. * to make some space by throwing out some old buffers.
  273. */
  274. if (ret == -ENOMEM) {
  275. struct drm_device *dev = obj->dev;
  276. ret = i915_gem_evict_something(dev, obj->size);
  277. if (ret)
  278. return ret;
  279. ret = i915_gem_object_get_pages(obj, 0);
  280. }
  281. return ret;
  282. }
  283. /**
  284. * This is the fallback shmem pread path, which allocates temporary storage
  285. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  286. * can copy out of the object's backing pages while holding the struct mutex
  287. * and not take page faults.
  288. */
  289. static int
  290. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  291. struct drm_i915_gem_pread *args,
  292. struct drm_file *file_priv)
  293. {
  294. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  295. struct mm_struct *mm = current->mm;
  296. struct page **user_pages;
  297. ssize_t remain;
  298. loff_t offset, pinned_pages, i;
  299. loff_t first_data_page, last_data_page, num_pages;
  300. int shmem_page_index, shmem_page_offset;
  301. int data_page_index, data_page_offset;
  302. int page_length;
  303. int ret;
  304. uint64_t data_ptr = args->data_ptr;
  305. int do_bit17_swizzling;
  306. remain = args->size;
  307. /* Pin the user pages containing the data. We can't fault while
  308. * holding the struct mutex, yet we want to hold it while
  309. * dereferencing the user data.
  310. */
  311. first_data_page = data_ptr / PAGE_SIZE;
  312. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  313. num_pages = last_data_page - first_data_page + 1;
  314. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  315. if (user_pages == NULL)
  316. return -ENOMEM;
  317. down_read(&mm->mmap_sem);
  318. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  319. num_pages, 1, 0, user_pages, NULL);
  320. up_read(&mm->mmap_sem);
  321. if (pinned_pages < num_pages) {
  322. ret = -EFAULT;
  323. goto fail_put_user_pages;
  324. }
  325. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  326. mutex_lock(&dev->struct_mutex);
  327. ret = i915_gem_object_get_pages_or_evict(obj);
  328. if (ret)
  329. goto fail_unlock;
  330. ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
  331. args->size);
  332. if (ret != 0)
  333. goto fail_put_pages;
  334. obj_priv = to_intel_bo(obj);
  335. offset = args->offset;
  336. while (remain > 0) {
  337. /* Operation in this page
  338. *
  339. * shmem_page_index = page number within shmem file
  340. * shmem_page_offset = offset within page in shmem file
  341. * data_page_index = page number in get_user_pages return
  342. * data_page_offset = offset with data_page_index page.
  343. * page_length = bytes to copy for this page
  344. */
  345. shmem_page_index = offset / PAGE_SIZE;
  346. shmem_page_offset = offset & ~PAGE_MASK;
  347. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  348. data_page_offset = data_ptr & ~PAGE_MASK;
  349. page_length = remain;
  350. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  351. page_length = PAGE_SIZE - shmem_page_offset;
  352. if ((data_page_offset + page_length) > PAGE_SIZE)
  353. page_length = PAGE_SIZE - data_page_offset;
  354. if (do_bit17_swizzling) {
  355. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  356. shmem_page_offset,
  357. user_pages[data_page_index],
  358. data_page_offset,
  359. page_length,
  360. 1);
  361. } else {
  362. ret = slow_shmem_copy(user_pages[data_page_index],
  363. data_page_offset,
  364. obj_priv->pages[shmem_page_index],
  365. shmem_page_offset,
  366. page_length);
  367. }
  368. if (ret)
  369. goto fail_put_pages;
  370. remain -= page_length;
  371. data_ptr += page_length;
  372. offset += page_length;
  373. }
  374. fail_put_pages:
  375. i915_gem_object_put_pages(obj);
  376. fail_unlock:
  377. mutex_unlock(&dev->struct_mutex);
  378. fail_put_user_pages:
  379. for (i = 0; i < pinned_pages; i++) {
  380. SetPageDirty(user_pages[i]);
  381. page_cache_release(user_pages[i]);
  382. }
  383. drm_free_large(user_pages);
  384. return ret;
  385. }
  386. /**
  387. * Reads data from the object referenced by handle.
  388. *
  389. * On error, the contents of *data are undefined.
  390. */
  391. int
  392. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  393. struct drm_file *file_priv)
  394. {
  395. struct drm_i915_gem_pread *args = data;
  396. struct drm_gem_object *obj;
  397. struct drm_i915_gem_object *obj_priv;
  398. int ret;
  399. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  400. if (obj == NULL)
  401. return -EBADF;
  402. obj_priv = to_intel_bo(obj);
  403. /* Bounds check source.
  404. *
  405. * XXX: This could use review for overflow issues...
  406. */
  407. if (args->offset > obj->size || args->size > obj->size ||
  408. args->offset + args->size > obj->size) {
  409. drm_gem_object_unreference_unlocked(obj);
  410. return -EINVAL;
  411. }
  412. if (i915_gem_object_needs_bit17_swizzle(obj)) {
  413. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  414. } else {
  415. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  416. if (ret != 0)
  417. ret = i915_gem_shmem_pread_slow(dev, obj, args,
  418. file_priv);
  419. }
  420. drm_gem_object_unreference_unlocked(obj);
  421. return ret;
  422. }
  423. /* This is the fast write path which cannot handle
  424. * page faults in the source data
  425. */
  426. static inline int
  427. fast_user_write(struct io_mapping *mapping,
  428. loff_t page_base, int page_offset,
  429. char __user *user_data,
  430. int length)
  431. {
  432. char *vaddr_atomic;
  433. unsigned long unwritten;
  434. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
  435. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  436. user_data, length);
  437. io_mapping_unmap_atomic(vaddr_atomic);
  438. if (unwritten)
  439. return -EFAULT;
  440. return 0;
  441. }
  442. /* Here's the write path which can sleep for
  443. * page faults
  444. */
  445. static inline int
  446. slow_kernel_write(struct io_mapping *mapping,
  447. loff_t gtt_base, int gtt_offset,
  448. struct page *user_page, int user_offset,
  449. int length)
  450. {
  451. char *src_vaddr, *dst_vaddr;
  452. unsigned long unwritten;
  453. dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
  454. src_vaddr = kmap_atomic(user_page, KM_USER1);
  455. unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
  456. src_vaddr + user_offset,
  457. length);
  458. kunmap_atomic(src_vaddr, KM_USER1);
  459. io_mapping_unmap_atomic(dst_vaddr);
  460. if (unwritten)
  461. return -EFAULT;
  462. return 0;
  463. }
  464. static inline int
  465. fast_shmem_write(struct page **pages,
  466. loff_t page_base, int page_offset,
  467. char __user *data,
  468. int length)
  469. {
  470. char __iomem *vaddr;
  471. unsigned long unwritten;
  472. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  473. if (vaddr == NULL)
  474. return -ENOMEM;
  475. unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  476. kunmap_atomic(vaddr, KM_USER0);
  477. if (unwritten)
  478. return -EFAULT;
  479. return 0;
  480. }
  481. /**
  482. * This is the fast pwrite path, where we copy the data directly from the
  483. * user into the GTT, uncached.
  484. */
  485. static int
  486. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  487. struct drm_i915_gem_pwrite *args,
  488. struct drm_file *file_priv)
  489. {
  490. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  491. drm_i915_private_t *dev_priv = dev->dev_private;
  492. ssize_t remain;
  493. loff_t offset, page_base;
  494. char __user *user_data;
  495. int page_offset, page_length;
  496. int ret;
  497. user_data = (char __user *) (uintptr_t) args->data_ptr;
  498. remain = args->size;
  499. if (!access_ok(VERIFY_READ, user_data, remain))
  500. return -EFAULT;
  501. mutex_lock(&dev->struct_mutex);
  502. ret = i915_gem_object_pin(obj, 0);
  503. if (ret) {
  504. mutex_unlock(&dev->struct_mutex);
  505. return ret;
  506. }
  507. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  508. if (ret)
  509. goto fail;
  510. obj_priv = to_intel_bo(obj);
  511. offset = obj_priv->gtt_offset + args->offset;
  512. while (remain > 0) {
  513. /* Operation in this page
  514. *
  515. * page_base = page offset within aperture
  516. * page_offset = offset within page
  517. * page_length = bytes to copy for this page
  518. */
  519. page_base = (offset & ~(PAGE_SIZE-1));
  520. page_offset = offset & (PAGE_SIZE-1);
  521. page_length = remain;
  522. if ((page_offset + remain) > PAGE_SIZE)
  523. page_length = PAGE_SIZE - page_offset;
  524. ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
  525. page_offset, user_data, page_length);
  526. /* If we get a fault while copying data, then (presumably) our
  527. * source page isn't available. Return the error and we'll
  528. * retry in the slow path.
  529. */
  530. if (ret)
  531. goto fail;
  532. remain -= page_length;
  533. user_data += page_length;
  534. offset += page_length;
  535. }
  536. fail:
  537. i915_gem_object_unpin(obj);
  538. mutex_unlock(&dev->struct_mutex);
  539. return ret;
  540. }
  541. /**
  542. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  543. * the memory and maps it using kmap_atomic for copying.
  544. *
  545. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  546. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  547. */
  548. static int
  549. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  550. struct drm_i915_gem_pwrite *args,
  551. struct drm_file *file_priv)
  552. {
  553. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  554. drm_i915_private_t *dev_priv = dev->dev_private;
  555. ssize_t remain;
  556. loff_t gtt_page_base, offset;
  557. loff_t first_data_page, last_data_page, num_pages;
  558. loff_t pinned_pages, i;
  559. struct page **user_pages;
  560. struct mm_struct *mm = current->mm;
  561. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  562. int ret;
  563. uint64_t data_ptr = args->data_ptr;
  564. remain = args->size;
  565. /* Pin the user pages containing the data. We can't fault while
  566. * holding the struct mutex, and all of the pwrite implementations
  567. * want to hold it while dereferencing the user data.
  568. */
  569. first_data_page = data_ptr / PAGE_SIZE;
  570. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  571. num_pages = last_data_page - first_data_page + 1;
  572. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  573. if (user_pages == NULL)
  574. return -ENOMEM;
  575. down_read(&mm->mmap_sem);
  576. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  577. num_pages, 0, 0, user_pages, NULL);
  578. up_read(&mm->mmap_sem);
  579. if (pinned_pages < num_pages) {
  580. ret = -EFAULT;
  581. goto out_unpin_pages;
  582. }
  583. mutex_lock(&dev->struct_mutex);
  584. ret = i915_gem_object_pin(obj, 0);
  585. if (ret)
  586. goto out_unlock;
  587. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  588. if (ret)
  589. goto out_unpin_object;
  590. obj_priv = to_intel_bo(obj);
  591. offset = obj_priv->gtt_offset + args->offset;
  592. while (remain > 0) {
  593. /* Operation in this page
  594. *
  595. * gtt_page_base = page offset within aperture
  596. * gtt_page_offset = offset within page in aperture
  597. * data_page_index = page number in get_user_pages return
  598. * data_page_offset = offset with data_page_index page.
  599. * page_length = bytes to copy for this page
  600. */
  601. gtt_page_base = offset & PAGE_MASK;
  602. gtt_page_offset = offset & ~PAGE_MASK;
  603. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  604. data_page_offset = data_ptr & ~PAGE_MASK;
  605. page_length = remain;
  606. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  607. page_length = PAGE_SIZE - gtt_page_offset;
  608. if ((data_page_offset + page_length) > PAGE_SIZE)
  609. page_length = PAGE_SIZE - data_page_offset;
  610. ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
  611. gtt_page_base, gtt_page_offset,
  612. user_pages[data_page_index],
  613. data_page_offset,
  614. page_length);
  615. /* If we get a fault while copying data, then (presumably) our
  616. * source page isn't available. Return the error and we'll
  617. * retry in the slow path.
  618. */
  619. if (ret)
  620. goto out_unpin_object;
  621. remain -= page_length;
  622. offset += page_length;
  623. data_ptr += page_length;
  624. }
  625. out_unpin_object:
  626. i915_gem_object_unpin(obj);
  627. out_unlock:
  628. mutex_unlock(&dev->struct_mutex);
  629. out_unpin_pages:
  630. for (i = 0; i < pinned_pages; i++)
  631. page_cache_release(user_pages[i]);
  632. drm_free_large(user_pages);
  633. return ret;
  634. }
  635. /**
  636. * This is the fast shmem pwrite path, which attempts to directly
  637. * copy_from_user into the kmapped pages backing the object.
  638. */
  639. static int
  640. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  641. struct drm_i915_gem_pwrite *args,
  642. struct drm_file *file_priv)
  643. {
  644. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  645. ssize_t remain;
  646. loff_t offset, page_base;
  647. char __user *user_data;
  648. int page_offset, page_length;
  649. int ret;
  650. user_data = (char __user *) (uintptr_t) args->data_ptr;
  651. remain = args->size;
  652. mutex_lock(&dev->struct_mutex);
  653. ret = i915_gem_object_get_pages(obj, 0);
  654. if (ret != 0)
  655. goto fail_unlock;
  656. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  657. if (ret != 0)
  658. goto fail_put_pages;
  659. obj_priv = to_intel_bo(obj);
  660. offset = args->offset;
  661. obj_priv->dirty = 1;
  662. while (remain > 0) {
  663. /* Operation in this page
  664. *
  665. * page_base = page offset within aperture
  666. * page_offset = offset within page
  667. * page_length = bytes to copy for this page
  668. */
  669. page_base = (offset & ~(PAGE_SIZE-1));
  670. page_offset = offset & (PAGE_SIZE-1);
  671. page_length = remain;
  672. if ((page_offset + remain) > PAGE_SIZE)
  673. page_length = PAGE_SIZE - page_offset;
  674. ret = fast_shmem_write(obj_priv->pages,
  675. page_base, page_offset,
  676. user_data, page_length);
  677. if (ret)
  678. goto fail_put_pages;
  679. remain -= page_length;
  680. user_data += page_length;
  681. offset += page_length;
  682. }
  683. fail_put_pages:
  684. i915_gem_object_put_pages(obj);
  685. fail_unlock:
  686. mutex_unlock(&dev->struct_mutex);
  687. return ret;
  688. }
  689. /**
  690. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  691. * the memory and maps it using kmap_atomic for copying.
  692. *
  693. * This avoids taking mmap_sem for faulting on the user's address while the
  694. * struct_mutex is held.
  695. */
  696. static int
  697. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  698. struct drm_i915_gem_pwrite *args,
  699. struct drm_file *file_priv)
  700. {
  701. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  702. struct mm_struct *mm = current->mm;
  703. struct page **user_pages;
  704. ssize_t remain;
  705. loff_t offset, pinned_pages, i;
  706. loff_t first_data_page, last_data_page, num_pages;
  707. int shmem_page_index, shmem_page_offset;
  708. int data_page_index, data_page_offset;
  709. int page_length;
  710. int ret;
  711. uint64_t data_ptr = args->data_ptr;
  712. int do_bit17_swizzling;
  713. remain = args->size;
  714. /* Pin the user pages containing the data. We can't fault while
  715. * holding the struct mutex, and all of the pwrite implementations
  716. * want to hold it while dereferencing the user data.
  717. */
  718. first_data_page = data_ptr / PAGE_SIZE;
  719. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  720. num_pages = last_data_page - first_data_page + 1;
  721. user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
  722. if (user_pages == NULL)
  723. return -ENOMEM;
  724. down_read(&mm->mmap_sem);
  725. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  726. num_pages, 0, 0, user_pages, NULL);
  727. up_read(&mm->mmap_sem);
  728. if (pinned_pages < num_pages) {
  729. ret = -EFAULT;
  730. goto fail_put_user_pages;
  731. }
  732. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  733. mutex_lock(&dev->struct_mutex);
  734. ret = i915_gem_object_get_pages_or_evict(obj);
  735. if (ret)
  736. goto fail_unlock;
  737. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  738. if (ret != 0)
  739. goto fail_put_pages;
  740. obj_priv = to_intel_bo(obj);
  741. offset = args->offset;
  742. obj_priv->dirty = 1;
  743. while (remain > 0) {
  744. /* Operation in this page
  745. *
  746. * shmem_page_index = page number within shmem file
  747. * shmem_page_offset = offset within page in shmem file
  748. * data_page_index = page number in get_user_pages return
  749. * data_page_offset = offset with data_page_index page.
  750. * page_length = bytes to copy for this page
  751. */
  752. shmem_page_index = offset / PAGE_SIZE;
  753. shmem_page_offset = offset & ~PAGE_MASK;
  754. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  755. data_page_offset = data_ptr & ~PAGE_MASK;
  756. page_length = remain;
  757. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  758. page_length = PAGE_SIZE - shmem_page_offset;
  759. if ((data_page_offset + page_length) > PAGE_SIZE)
  760. page_length = PAGE_SIZE - data_page_offset;
  761. if (do_bit17_swizzling) {
  762. ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  763. shmem_page_offset,
  764. user_pages[data_page_index],
  765. data_page_offset,
  766. page_length,
  767. 0);
  768. } else {
  769. ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
  770. shmem_page_offset,
  771. user_pages[data_page_index],
  772. data_page_offset,
  773. page_length);
  774. }
  775. if (ret)
  776. goto fail_put_pages;
  777. remain -= page_length;
  778. data_ptr += page_length;
  779. offset += page_length;
  780. }
  781. fail_put_pages:
  782. i915_gem_object_put_pages(obj);
  783. fail_unlock:
  784. mutex_unlock(&dev->struct_mutex);
  785. fail_put_user_pages:
  786. for (i = 0; i < pinned_pages; i++)
  787. page_cache_release(user_pages[i]);
  788. drm_free_large(user_pages);
  789. return ret;
  790. }
  791. /**
  792. * Writes data to the object referenced by handle.
  793. *
  794. * On error, the contents of the buffer that were to be modified are undefined.
  795. */
  796. int
  797. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  798. struct drm_file *file_priv)
  799. {
  800. struct drm_i915_gem_pwrite *args = data;
  801. struct drm_gem_object *obj;
  802. struct drm_i915_gem_object *obj_priv;
  803. int ret = 0;
  804. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  805. if (obj == NULL)
  806. return -EBADF;
  807. obj_priv = to_intel_bo(obj);
  808. /* Bounds check destination.
  809. *
  810. * XXX: This could use review for overflow issues...
  811. */
  812. if (args->offset > obj->size || args->size > obj->size ||
  813. args->offset + args->size > obj->size) {
  814. drm_gem_object_unreference_unlocked(obj);
  815. return -EINVAL;
  816. }
  817. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  818. * it would end up going through the fenced access, and we'll get
  819. * different detiling behavior between reading and writing.
  820. * pread/pwrite currently are reading and writing from the CPU
  821. * perspective, requiring manual detiling by the client.
  822. */
  823. if (obj_priv->phys_obj)
  824. ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
  825. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  826. dev->gtt_total != 0) {
  827. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
  828. if (ret == -EFAULT) {
  829. ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
  830. file_priv);
  831. }
  832. } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
  833. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
  834. } else {
  835. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
  836. if (ret == -EFAULT) {
  837. ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
  838. file_priv);
  839. }
  840. }
  841. #if WATCH_PWRITE
  842. if (ret)
  843. DRM_INFO("pwrite failed %d\n", ret);
  844. #endif
  845. drm_gem_object_unreference_unlocked(obj);
  846. return ret;
  847. }
  848. /**
  849. * Called when user space prepares to use an object with the CPU, either
  850. * through the mmap ioctl's mapping or a GTT mapping.
  851. */
  852. int
  853. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. struct drm_i915_private *dev_priv = dev->dev_private;
  857. struct drm_i915_gem_set_domain *args = data;
  858. struct drm_gem_object *obj;
  859. struct drm_i915_gem_object *obj_priv;
  860. uint32_t read_domains = args->read_domains;
  861. uint32_t write_domain = args->write_domain;
  862. int ret;
  863. if (!(dev->driver->driver_features & DRIVER_GEM))
  864. return -ENODEV;
  865. /* Only handle setting domains to types used by the CPU. */
  866. if (write_domain & I915_GEM_GPU_DOMAINS)
  867. return -EINVAL;
  868. if (read_domains & I915_GEM_GPU_DOMAINS)
  869. return -EINVAL;
  870. /* Having something in the write domain implies it's in the read
  871. * domain, and only that read domain. Enforce that in the request.
  872. */
  873. if (write_domain != 0 && read_domains != write_domain)
  874. return -EINVAL;
  875. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  876. if (obj == NULL)
  877. return -EBADF;
  878. obj_priv = to_intel_bo(obj);
  879. mutex_lock(&dev->struct_mutex);
  880. intel_mark_busy(dev, obj);
  881. #if WATCH_BUF
  882. DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
  883. obj, obj->size, read_domains, write_domain);
  884. #endif
  885. if (read_domains & I915_GEM_DOMAIN_GTT) {
  886. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  887. /* Update the LRU on the fence for the CPU access that's
  888. * about to occur.
  889. */
  890. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  891. struct drm_i915_fence_reg *reg =
  892. &dev_priv->fence_regs[obj_priv->fence_reg];
  893. list_move_tail(&reg->lru_list,
  894. &dev_priv->mm.fence_list);
  895. }
  896. /* Silently promote "you're not bound, there was nothing to do"
  897. * to success, since the client was just asking us to
  898. * make sure everything was done.
  899. */
  900. if (ret == -EINVAL)
  901. ret = 0;
  902. } else {
  903. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  904. }
  905. drm_gem_object_unreference(obj);
  906. mutex_unlock(&dev->struct_mutex);
  907. return ret;
  908. }
  909. /**
  910. * Called when user space has done writes to this buffer
  911. */
  912. int
  913. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  914. struct drm_file *file_priv)
  915. {
  916. struct drm_i915_gem_sw_finish *args = data;
  917. struct drm_gem_object *obj;
  918. struct drm_i915_gem_object *obj_priv;
  919. int ret = 0;
  920. if (!(dev->driver->driver_features & DRIVER_GEM))
  921. return -ENODEV;
  922. mutex_lock(&dev->struct_mutex);
  923. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  924. if (obj == NULL) {
  925. mutex_unlock(&dev->struct_mutex);
  926. return -EBADF;
  927. }
  928. #if WATCH_BUF
  929. DRM_INFO("%s: sw_finish %d (%p %zd)\n",
  930. __func__, args->handle, obj, obj->size);
  931. #endif
  932. obj_priv = to_intel_bo(obj);
  933. /* Pinned buffers may be scanout, so flush the cache */
  934. if (obj_priv->pin_count)
  935. i915_gem_object_flush_cpu_write_domain(obj);
  936. drm_gem_object_unreference(obj);
  937. mutex_unlock(&dev->struct_mutex);
  938. return ret;
  939. }
  940. /**
  941. * Maps the contents of an object, returning the address it is mapped
  942. * into.
  943. *
  944. * While the mapping holds a reference on the contents of the object, it doesn't
  945. * imply a ref on the object itself.
  946. */
  947. int
  948. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  949. struct drm_file *file_priv)
  950. {
  951. struct drm_i915_gem_mmap *args = data;
  952. struct drm_gem_object *obj;
  953. loff_t offset;
  954. unsigned long addr;
  955. if (!(dev->driver->driver_features & DRIVER_GEM))
  956. return -ENODEV;
  957. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  958. if (obj == NULL)
  959. return -EBADF;
  960. offset = args->offset;
  961. down_write(&current->mm->mmap_sem);
  962. addr = do_mmap(obj->filp, 0, args->size,
  963. PROT_READ | PROT_WRITE, MAP_SHARED,
  964. args->offset);
  965. up_write(&current->mm->mmap_sem);
  966. drm_gem_object_unreference_unlocked(obj);
  967. if (IS_ERR((void *)addr))
  968. return addr;
  969. args->addr_ptr = (uint64_t) addr;
  970. return 0;
  971. }
  972. /**
  973. * i915_gem_fault - fault a page into the GTT
  974. * vma: VMA in question
  975. * vmf: fault info
  976. *
  977. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  978. * from userspace. The fault handler takes care of binding the object to
  979. * the GTT (if needed), allocating and programming a fence register (again,
  980. * only if needed based on whether the old reg is still valid or the object
  981. * is tiled) and inserting a new PTE into the faulting process.
  982. *
  983. * Note that the faulting process may involve evicting existing objects
  984. * from the GTT and/or fence registers to make room. So performance may
  985. * suffer if the GTT working set is large or there are few fence registers
  986. * left.
  987. */
  988. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  989. {
  990. struct drm_gem_object *obj = vma->vm_private_data;
  991. struct drm_device *dev = obj->dev;
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  994. pgoff_t page_offset;
  995. unsigned long pfn;
  996. int ret = 0;
  997. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  998. /* We don't use vmf->pgoff since that has the fake offset */
  999. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1000. PAGE_SHIFT;
  1001. /* Now bind it into the GTT if needed */
  1002. mutex_lock(&dev->struct_mutex);
  1003. if (!obj_priv->gtt_space) {
  1004. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1005. if (ret)
  1006. goto unlock;
  1007. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1008. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1009. if (ret)
  1010. goto unlock;
  1011. }
  1012. /* Need a new fence register? */
  1013. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1014. ret = i915_gem_object_get_fence_reg(obj);
  1015. if (ret)
  1016. goto unlock;
  1017. }
  1018. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1019. page_offset;
  1020. /* Finally, remap it using the new GTT offset */
  1021. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1022. unlock:
  1023. mutex_unlock(&dev->struct_mutex);
  1024. switch (ret) {
  1025. case 0:
  1026. case -ERESTARTSYS:
  1027. return VM_FAULT_NOPAGE;
  1028. case -ENOMEM:
  1029. case -EAGAIN:
  1030. return VM_FAULT_OOM;
  1031. default:
  1032. return VM_FAULT_SIGBUS;
  1033. }
  1034. }
  1035. /**
  1036. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1037. * @obj: obj in question
  1038. *
  1039. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1040. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1041. * up the object based on the offset and sets up the various memory mapping
  1042. * structures.
  1043. *
  1044. * This routine allocates and attaches a fake offset for @obj.
  1045. */
  1046. static int
  1047. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1048. {
  1049. struct drm_device *dev = obj->dev;
  1050. struct drm_gem_mm *mm = dev->mm_private;
  1051. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1052. struct drm_map_list *list;
  1053. struct drm_local_map *map;
  1054. int ret = 0;
  1055. /* Set the object up for mmap'ing */
  1056. list = &obj->map_list;
  1057. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1058. if (!list->map)
  1059. return -ENOMEM;
  1060. map = list->map;
  1061. map->type = _DRM_GEM;
  1062. map->size = obj->size;
  1063. map->handle = obj;
  1064. /* Get a DRM GEM mmap offset allocated... */
  1065. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1066. obj->size / PAGE_SIZE, 0, 0);
  1067. if (!list->file_offset_node) {
  1068. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1069. ret = -ENOMEM;
  1070. goto out_free_list;
  1071. }
  1072. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1073. obj->size / PAGE_SIZE, 0);
  1074. if (!list->file_offset_node) {
  1075. ret = -ENOMEM;
  1076. goto out_free_list;
  1077. }
  1078. list->hash.key = list->file_offset_node->start;
  1079. if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
  1080. DRM_ERROR("failed to add to map hash\n");
  1081. ret = -ENOMEM;
  1082. goto out_free_mm;
  1083. }
  1084. /* By now we should be all set, any drm_mmap request on the offset
  1085. * below will get to our mmap & fault handler */
  1086. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1087. return 0;
  1088. out_free_mm:
  1089. drm_mm_put_block(list->file_offset_node);
  1090. out_free_list:
  1091. kfree(list->map);
  1092. return ret;
  1093. }
  1094. /**
  1095. * i915_gem_release_mmap - remove physical page mappings
  1096. * @obj: obj in question
  1097. *
  1098. * Preserve the reservation of the mmapping with the DRM core code, but
  1099. * relinquish ownership of the pages back to the system.
  1100. *
  1101. * It is vital that we remove the page mapping if we have mapped a tiled
  1102. * object through the GTT and then lose the fence register due to
  1103. * resource pressure. Similarly if the object has been moved out of the
  1104. * aperture, than pages mapped into userspace must be revoked. Removing the
  1105. * mapping will then trigger a page fault on the next user access, allowing
  1106. * fixup by i915_gem_fault().
  1107. */
  1108. void
  1109. i915_gem_release_mmap(struct drm_gem_object *obj)
  1110. {
  1111. struct drm_device *dev = obj->dev;
  1112. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1113. if (dev->dev_mapping)
  1114. unmap_mapping_range(dev->dev_mapping,
  1115. obj_priv->mmap_offset, obj->size, 1);
  1116. }
  1117. static void
  1118. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1119. {
  1120. struct drm_device *dev = obj->dev;
  1121. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1122. struct drm_gem_mm *mm = dev->mm_private;
  1123. struct drm_map_list *list;
  1124. list = &obj->map_list;
  1125. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1126. if (list->file_offset_node) {
  1127. drm_mm_put_block(list->file_offset_node);
  1128. list->file_offset_node = NULL;
  1129. }
  1130. if (list->map) {
  1131. kfree(list->map);
  1132. list->map = NULL;
  1133. }
  1134. obj_priv->mmap_offset = 0;
  1135. }
  1136. /**
  1137. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1138. * @obj: object to check
  1139. *
  1140. * Return the required GTT alignment for an object, taking into account
  1141. * potential fence register mapping if needed.
  1142. */
  1143. static uint32_t
  1144. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1145. {
  1146. struct drm_device *dev = obj->dev;
  1147. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1148. int start, i;
  1149. /*
  1150. * Minimum alignment is 4k (GTT page size), but might be greater
  1151. * if a fence register is needed for the object.
  1152. */
  1153. if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
  1154. return 4096;
  1155. /*
  1156. * Previous chips need to be aligned to the size of the smallest
  1157. * fence register that can contain the object.
  1158. */
  1159. if (IS_I9XX(dev))
  1160. start = 1024*1024;
  1161. else
  1162. start = 512*1024;
  1163. for (i = start; i < obj->size; i <<= 1)
  1164. ;
  1165. return i;
  1166. }
  1167. /**
  1168. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1169. * @dev: DRM device
  1170. * @data: GTT mapping ioctl data
  1171. * @file_priv: GEM object info
  1172. *
  1173. * Simply returns the fake offset to userspace so it can mmap it.
  1174. * The mmap call will end up in drm_gem_mmap(), which will set things
  1175. * up so we can get faults in the handler above.
  1176. *
  1177. * The fault handler will take care of binding the object into the GTT
  1178. * (since it may have been evicted to make room for something), allocating
  1179. * a fence register, and mapping the appropriate aperture address into
  1180. * userspace.
  1181. */
  1182. int
  1183. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1184. struct drm_file *file_priv)
  1185. {
  1186. struct drm_i915_gem_mmap_gtt *args = data;
  1187. struct drm_i915_private *dev_priv = dev->dev_private;
  1188. struct drm_gem_object *obj;
  1189. struct drm_i915_gem_object *obj_priv;
  1190. int ret;
  1191. if (!(dev->driver->driver_features & DRIVER_GEM))
  1192. return -ENODEV;
  1193. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1194. if (obj == NULL)
  1195. return -EBADF;
  1196. mutex_lock(&dev->struct_mutex);
  1197. obj_priv = to_intel_bo(obj);
  1198. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1199. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1200. drm_gem_object_unreference(obj);
  1201. mutex_unlock(&dev->struct_mutex);
  1202. return -EINVAL;
  1203. }
  1204. if (!obj_priv->mmap_offset) {
  1205. ret = i915_gem_create_mmap_offset(obj);
  1206. if (ret) {
  1207. drm_gem_object_unreference(obj);
  1208. mutex_unlock(&dev->struct_mutex);
  1209. return ret;
  1210. }
  1211. }
  1212. args->offset = obj_priv->mmap_offset;
  1213. /*
  1214. * Pull it into the GTT so that we have a page list (makes the
  1215. * initial fault faster and any subsequent flushing possible).
  1216. */
  1217. if (!obj_priv->agp_mem) {
  1218. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1219. if (ret) {
  1220. drm_gem_object_unreference(obj);
  1221. mutex_unlock(&dev->struct_mutex);
  1222. return ret;
  1223. }
  1224. list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1225. }
  1226. drm_gem_object_unreference(obj);
  1227. mutex_unlock(&dev->struct_mutex);
  1228. return 0;
  1229. }
  1230. void
  1231. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1232. {
  1233. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1234. int page_count = obj->size / PAGE_SIZE;
  1235. int i;
  1236. BUG_ON(obj_priv->pages_refcount == 0);
  1237. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1238. if (--obj_priv->pages_refcount != 0)
  1239. return;
  1240. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1241. i915_gem_object_save_bit_17_swizzle(obj);
  1242. if (obj_priv->madv == I915_MADV_DONTNEED)
  1243. obj_priv->dirty = 0;
  1244. for (i = 0; i < page_count; i++) {
  1245. if (obj_priv->dirty)
  1246. set_page_dirty(obj_priv->pages[i]);
  1247. if (obj_priv->madv == I915_MADV_WILLNEED)
  1248. mark_page_accessed(obj_priv->pages[i]);
  1249. page_cache_release(obj_priv->pages[i]);
  1250. }
  1251. obj_priv->dirty = 0;
  1252. drm_free_large(obj_priv->pages);
  1253. obj_priv->pages = NULL;
  1254. }
  1255. static void
  1256. i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno,
  1257. struct intel_ring_buffer *ring)
  1258. {
  1259. struct drm_device *dev = obj->dev;
  1260. drm_i915_private_t *dev_priv = dev->dev_private;
  1261. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1262. BUG_ON(ring == NULL);
  1263. obj_priv->ring = ring;
  1264. /* Add a reference if we're newly entering the active list. */
  1265. if (!obj_priv->active) {
  1266. drm_gem_object_reference(obj);
  1267. obj_priv->active = 1;
  1268. }
  1269. /* Move from whatever list we were on to the tail of execution. */
  1270. spin_lock(&dev_priv->mm.active_list_lock);
  1271. list_move_tail(&obj_priv->list, &ring->active_list);
  1272. spin_unlock(&dev_priv->mm.active_list_lock);
  1273. obj_priv->last_rendering_seqno = seqno;
  1274. }
  1275. static void
  1276. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1277. {
  1278. struct drm_device *dev = obj->dev;
  1279. drm_i915_private_t *dev_priv = dev->dev_private;
  1280. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1281. BUG_ON(!obj_priv->active);
  1282. list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
  1283. obj_priv->last_rendering_seqno = 0;
  1284. }
  1285. /* Immediately discard the backing storage */
  1286. static void
  1287. i915_gem_object_truncate(struct drm_gem_object *obj)
  1288. {
  1289. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1290. struct inode *inode;
  1291. inode = obj->filp->f_path.dentry->d_inode;
  1292. if (inode->i_op->truncate)
  1293. inode->i_op->truncate (inode);
  1294. obj_priv->madv = __I915_MADV_PURGED;
  1295. }
  1296. static inline int
  1297. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1298. {
  1299. return obj_priv->madv == I915_MADV_DONTNEED;
  1300. }
  1301. static void
  1302. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1303. {
  1304. struct drm_device *dev = obj->dev;
  1305. drm_i915_private_t *dev_priv = dev->dev_private;
  1306. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1307. i915_verify_inactive(dev, __FILE__, __LINE__);
  1308. if (obj_priv->pin_count != 0)
  1309. list_del_init(&obj_priv->list);
  1310. else
  1311. list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
  1312. BUG_ON(!list_empty(&obj_priv->gpu_write_list));
  1313. obj_priv->last_rendering_seqno = 0;
  1314. obj_priv->ring = NULL;
  1315. if (obj_priv->active) {
  1316. obj_priv->active = 0;
  1317. drm_gem_object_unreference(obj);
  1318. }
  1319. i915_verify_inactive(dev, __FILE__, __LINE__);
  1320. }
  1321. static void
  1322. i915_gem_process_flushing_list(struct drm_device *dev,
  1323. uint32_t flush_domains, uint32_t seqno,
  1324. struct intel_ring_buffer *ring)
  1325. {
  1326. drm_i915_private_t *dev_priv = dev->dev_private;
  1327. struct drm_i915_gem_object *obj_priv, *next;
  1328. list_for_each_entry_safe(obj_priv, next,
  1329. &dev_priv->mm.gpu_write_list,
  1330. gpu_write_list) {
  1331. struct drm_gem_object *obj = &obj_priv->base;
  1332. if ((obj->write_domain & flush_domains) ==
  1333. obj->write_domain &&
  1334. obj_priv->ring->ring_flag == ring->ring_flag) {
  1335. uint32_t old_write_domain = obj->write_domain;
  1336. obj->write_domain = 0;
  1337. list_del_init(&obj_priv->gpu_write_list);
  1338. i915_gem_object_move_to_active(obj, seqno, ring);
  1339. /* update the fence lru list */
  1340. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  1341. struct drm_i915_fence_reg *reg =
  1342. &dev_priv->fence_regs[obj_priv->fence_reg];
  1343. list_move_tail(&reg->lru_list,
  1344. &dev_priv->mm.fence_list);
  1345. }
  1346. trace_i915_gem_object_change_domain(obj,
  1347. obj->read_domains,
  1348. old_write_domain);
  1349. }
  1350. }
  1351. }
  1352. uint32_t
  1353. i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
  1354. uint32_t flush_domains, struct intel_ring_buffer *ring)
  1355. {
  1356. drm_i915_private_t *dev_priv = dev->dev_private;
  1357. struct drm_i915_file_private *i915_file_priv = NULL;
  1358. struct drm_i915_gem_request *request;
  1359. uint32_t seqno;
  1360. int was_empty;
  1361. if (file_priv != NULL)
  1362. i915_file_priv = file_priv->driver_priv;
  1363. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1364. if (request == NULL)
  1365. return 0;
  1366. seqno = ring->add_request(dev, ring, file_priv, flush_domains);
  1367. request->seqno = seqno;
  1368. request->ring = ring;
  1369. request->emitted_jiffies = jiffies;
  1370. was_empty = list_empty(&ring->request_list);
  1371. list_add_tail(&request->list, &ring->request_list);
  1372. if (i915_file_priv) {
  1373. list_add_tail(&request->client_list,
  1374. &i915_file_priv->mm.request_list);
  1375. } else {
  1376. INIT_LIST_HEAD(&request->client_list);
  1377. }
  1378. /* Associate any objects on the flushing list matching the write
  1379. * domain we're flushing with our flush.
  1380. */
  1381. if (flush_domains != 0)
  1382. i915_gem_process_flushing_list(dev, flush_domains, seqno, ring);
  1383. if (!dev_priv->mm.suspended) {
  1384. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1385. if (was_empty)
  1386. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1387. }
  1388. return seqno;
  1389. }
  1390. /**
  1391. * Command execution barrier
  1392. *
  1393. * Ensures that all commands in the ring are finished
  1394. * before signalling the CPU
  1395. */
  1396. static uint32_t
  1397. i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
  1398. {
  1399. uint32_t flush_domains = 0;
  1400. /* The sampler always gets flushed on i965 (sigh) */
  1401. if (IS_I965G(dev))
  1402. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1403. ring->flush(dev, ring,
  1404. I915_GEM_DOMAIN_COMMAND, flush_domains);
  1405. return flush_domains;
  1406. }
  1407. /**
  1408. * Moves buffers associated only with the given active seqno from the active
  1409. * to inactive list, potentially freeing them.
  1410. */
  1411. static void
  1412. i915_gem_retire_request(struct drm_device *dev,
  1413. struct drm_i915_gem_request *request)
  1414. {
  1415. drm_i915_private_t *dev_priv = dev->dev_private;
  1416. trace_i915_gem_request_retire(dev, request->seqno);
  1417. /* Move any buffers on the active list that are no longer referenced
  1418. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1419. */
  1420. spin_lock(&dev_priv->mm.active_list_lock);
  1421. while (!list_empty(&request->ring->active_list)) {
  1422. struct drm_gem_object *obj;
  1423. struct drm_i915_gem_object *obj_priv;
  1424. obj_priv = list_first_entry(&request->ring->active_list,
  1425. struct drm_i915_gem_object,
  1426. list);
  1427. obj = &obj_priv->base;
  1428. /* If the seqno being retired doesn't match the oldest in the
  1429. * list, then the oldest in the list must still be newer than
  1430. * this seqno.
  1431. */
  1432. if (obj_priv->last_rendering_seqno != request->seqno)
  1433. goto out;
  1434. #if WATCH_LRU
  1435. DRM_INFO("%s: retire %d moves to inactive list %p\n",
  1436. __func__, request->seqno, obj);
  1437. #endif
  1438. if (obj->write_domain != 0)
  1439. i915_gem_object_move_to_flushing(obj);
  1440. else {
  1441. /* Take a reference on the object so it won't be
  1442. * freed while the spinlock is held. The list
  1443. * protection for this spinlock is safe when breaking
  1444. * the lock like this since the next thing we do
  1445. * is just get the head of the list again.
  1446. */
  1447. drm_gem_object_reference(obj);
  1448. i915_gem_object_move_to_inactive(obj);
  1449. spin_unlock(&dev_priv->mm.active_list_lock);
  1450. drm_gem_object_unreference(obj);
  1451. spin_lock(&dev_priv->mm.active_list_lock);
  1452. }
  1453. }
  1454. out:
  1455. spin_unlock(&dev_priv->mm.active_list_lock);
  1456. }
  1457. /**
  1458. * Returns true if seq1 is later than seq2.
  1459. */
  1460. bool
  1461. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1462. {
  1463. return (int32_t)(seq1 - seq2) >= 0;
  1464. }
  1465. uint32_t
  1466. i915_get_gem_seqno(struct drm_device *dev,
  1467. struct intel_ring_buffer *ring)
  1468. {
  1469. return ring->get_gem_seqno(dev, ring);
  1470. }
  1471. /**
  1472. * This function clears the request list as sequence numbers are passed.
  1473. */
  1474. void
  1475. i915_gem_retire_requests(struct drm_device *dev,
  1476. struct intel_ring_buffer *ring)
  1477. {
  1478. drm_i915_private_t *dev_priv = dev->dev_private;
  1479. uint32_t seqno;
  1480. if (!ring->status_page.page_addr
  1481. || list_empty(&ring->request_list))
  1482. return;
  1483. seqno = i915_get_gem_seqno(dev, ring);
  1484. while (!list_empty(&ring->request_list)) {
  1485. struct drm_i915_gem_request *request;
  1486. uint32_t retiring_seqno;
  1487. request = list_first_entry(&ring->request_list,
  1488. struct drm_i915_gem_request,
  1489. list);
  1490. retiring_seqno = request->seqno;
  1491. if (i915_seqno_passed(seqno, retiring_seqno) ||
  1492. atomic_read(&dev_priv->mm.wedged)) {
  1493. i915_gem_retire_request(dev, request);
  1494. list_del(&request->list);
  1495. list_del(&request->client_list);
  1496. kfree(request);
  1497. } else
  1498. break;
  1499. }
  1500. if (unlikely (dev_priv->trace_irq_seqno &&
  1501. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1502. ring->user_irq_put(dev, ring);
  1503. dev_priv->trace_irq_seqno = 0;
  1504. }
  1505. }
  1506. void
  1507. i915_gem_retire_work_handler(struct work_struct *work)
  1508. {
  1509. drm_i915_private_t *dev_priv;
  1510. struct drm_device *dev;
  1511. dev_priv = container_of(work, drm_i915_private_t,
  1512. mm.retire_work.work);
  1513. dev = dev_priv->dev;
  1514. mutex_lock(&dev->struct_mutex);
  1515. i915_gem_retire_requests(dev, &dev_priv->render_ring);
  1516. if (HAS_BSD(dev))
  1517. i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
  1518. if (!dev_priv->mm.suspended &&
  1519. (!list_empty(&dev_priv->render_ring.request_list) ||
  1520. (HAS_BSD(dev) &&
  1521. !list_empty(&dev_priv->bsd_ring.request_list))))
  1522. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1523. mutex_unlock(&dev->struct_mutex);
  1524. }
  1525. int
  1526. i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
  1527. int interruptible, struct intel_ring_buffer *ring)
  1528. {
  1529. drm_i915_private_t *dev_priv = dev->dev_private;
  1530. u32 ier;
  1531. int ret = 0;
  1532. BUG_ON(seqno == 0);
  1533. if (atomic_read(&dev_priv->mm.wedged))
  1534. return -EIO;
  1535. if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
  1536. if (HAS_PCH_SPLIT(dev))
  1537. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1538. else
  1539. ier = I915_READ(IER);
  1540. if (!ier) {
  1541. DRM_ERROR("something (likely vbetool) disabled "
  1542. "interrupts, re-enabling\n");
  1543. i915_driver_irq_preinstall(dev);
  1544. i915_driver_irq_postinstall(dev);
  1545. }
  1546. trace_i915_gem_request_wait_begin(dev, seqno);
  1547. ring->waiting_gem_seqno = seqno;
  1548. ring->user_irq_get(dev, ring);
  1549. if (interruptible)
  1550. ret = wait_event_interruptible(ring->irq_queue,
  1551. i915_seqno_passed(
  1552. ring->get_gem_seqno(dev, ring), seqno)
  1553. || atomic_read(&dev_priv->mm.wedged));
  1554. else
  1555. wait_event(ring->irq_queue,
  1556. i915_seqno_passed(
  1557. ring->get_gem_seqno(dev, ring), seqno)
  1558. || atomic_read(&dev_priv->mm.wedged));
  1559. ring->user_irq_put(dev, ring);
  1560. ring->waiting_gem_seqno = 0;
  1561. trace_i915_gem_request_wait_end(dev, seqno);
  1562. }
  1563. if (atomic_read(&dev_priv->mm.wedged))
  1564. ret = -EIO;
  1565. if (ret && ret != -ERESTARTSYS)
  1566. DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
  1567. __func__, ret, seqno, ring->get_gem_seqno(dev, ring));
  1568. /* Directly dispatch request retiring. While we have the work queue
  1569. * to handle this, the waiter on a request often wants an associated
  1570. * buffer to have made it to the inactive list, and we would need
  1571. * a separate wait queue to handle that.
  1572. */
  1573. if (ret == 0)
  1574. i915_gem_retire_requests(dev, ring);
  1575. return ret;
  1576. }
  1577. /**
  1578. * Waits for a sequence number to be signaled, and cleans up the
  1579. * request and object lists appropriately for that event.
  1580. */
  1581. static int
  1582. i915_wait_request(struct drm_device *dev, uint32_t seqno,
  1583. struct intel_ring_buffer *ring)
  1584. {
  1585. return i915_do_wait_request(dev, seqno, 1, ring);
  1586. }
  1587. static void
  1588. i915_gem_flush(struct drm_device *dev,
  1589. uint32_t invalidate_domains,
  1590. uint32_t flush_domains)
  1591. {
  1592. drm_i915_private_t *dev_priv = dev->dev_private;
  1593. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1594. drm_agp_chipset_flush(dev);
  1595. dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
  1596. invalidate_domains,
  1597. flush_domains);
  1598. if (HAS_BSD(dev))
  1599. dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
  1600. invalidate_domains,
  1601. flush_domains);
  1602. }
  1603. static void
  1604. i915_gem_flush_ring(struct drm_device *dev,
  1605. uint32_t invalidate_domains,
  1606. uint32_t flush_domains,
  1607. struct intel_ring_buffer *ring)
  1608. {
  1609. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1610. drm_agp_chipset_flush(dev);
  1611. ring->flush(dev, ring,
  1612. invalidate_domains,
  1613. flush_domains);
  1614. }
  1615. /**
  1616. * Ensures that all rendering to the object has completed and the object is
  1617. * safe to unbind from the GTT or access from the CPU.
  1618. */
  1619. static int
  1620. i915_gem_object_wait_rendering(struct drm_gem_object *obj)
  1621. {
  1622. struct drm_device *dev = obj->dev;
  1623. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1624. int ret;
  1625. /* This function only exists to support waiting for existing rendering,
  1626. * not for emitting required flushes.
  1627. */
  1628. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1629. /* If there is rendering queued on the buffer being evicted, wait for
  1630. * it.
  1631. */
  1632. if (obj_priv->active) {
  1633. #if WATCH_BUF
  1634. DRM_INFO("%s: object %p wait for seqno %08x\n",
  1635. __func__, obj, obj_priv->last_rendering_seqno);
  1636. #endif
  1637. ret = i915_wait_request(dev,
  1638. obj_priv->last_rendering_seqno, obj_priv->ring);
  1639. if (ret != 0)
  1640. return ret;
  1641. }
  1642. return 0;
  1643. }
  1644. /**
  1645. * Unbinds an object from the GTT aperture.
  1646. */
  1647. int
  1648. i915_gem_object_unbind(struct drm_gem_object *obj)
  1649. {
  1650. struct drm_device *dev = obj->dev;
  1651. drm_i915_private_t *dev_priv = dev->dev_private;
  1652. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1653. int ret = 0;
  1654. #if WATCH_BUF
  1655. DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
  1656. DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
  1657. #endif
  1658. if (obj_priv->gtt_space == NULL)
  1659. return 0;
  1660. if (obj_priv->pin_count != 0) {
  1661. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1662. return -EINVAL;
  1663. }
  1664. /* blow away mappings if mapped through GTT */
  1665. i915_gem_release_mmap(obj);
  1666. /* Move the object to the CPU domain to ensure that
  1667. * any possible CPU writes while it's not in the GTT
  1668. * are flushed when we go to remap it. This will
  1669. * also ensure that all pending GPU writes are finished
  1670. * before we unbind.
  1671. */
  1672. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1673. if (ret) {
  1674. if (ret != -ERESTARTSYS)
  1675. DRM_ERROR("set_domain failed: %d\n", ret);
  1676. return ret;
  1677. }
  1678. BUG_ON(obj_priv->active);
  1679. /* release the fence reg _after_ flushing */
  1680. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1681. i915_gem_clear_fence_reg(obj);
  1682. if (obj_priv->agp_mem != NULL) {
  1683. drm_unbind_agp(obj_priv->agp_mem);
  1684. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1685. obj_priv->agp_mem = NULL;
  1686. }
  1687. i915_gem_object_put_pages(obj);
  1688. BUG_ON(obj_priv->pages_refcount);
  1689. if (obj_priv->gtt_space) {
  1690. atomic_dec(&dev->gtt_count);
  1691. atomic_sub(obj->size, &dev->gtt_memory);
  1692. drm_mm_put_block(obj_priv->gtt_space);
  1693. obj_priv->gtt_space = NULL;
  1694. }
  1695. /* Remove ourselves from the LRU list if present. */
  1696. spin_lock(&dev_priv->mm.active_list_lock);
  1697. if (!list_empty(&obj_priv->list))
  1698. list_del_init(&obj_priv->list);
  1699. spin_unlock(&dev_priv->mm.active_list_lock);
  1700. if (i915_gem_object_is_purgeable(obj_priv))
  1701. i915_gem_object_truncate(obj);
  1702. trace_i915_gem_object_unbind(obj);
  1703. return 0;
  1704. }
  1705. static struct drm_gem_object *
  1706. i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
  1707. {
  1708. drm_i915_private_t *dev_priv = dev->dev_private;
  1709. struct drm_i915_gem_object *obj_priv;
  1710. struct drm_gem_object *best = NULL;
  1711. struct drm_gem_object *first = NULL;
  1712. /* Try to find the smallest clean object */
  1713. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  1714. struct drm_gem_object *obj = &obj_priv->base;
  1715. if (obj->size >= min_size) {
  1716. if ((!obj_priv->dirty ||
  1717. i915_gem_object_is_purgeable(obj_priv)) &&
  1718. (!best || obj->size < best->size)) {
  1719. best = obj;
  1720. if (best->size == min_size)
  1721. return best;
  1722. }
  1723. if (!first)
  1724. first = obj;
  1725. }
  1726. }
  1727. return best ? best : first;
  1728. }
  1729. static int
  1730. i915_gpu_idle(struct drm_device *dev)
  1731. {
  1732. drm_i915_private_t *dev_priv = dev->dev_private;
  1733. bool lists_empty;
  1734. uint32_t seqno1, seqno2;
  1735. int ret;
  1736. spin_lock(&dev_priv->mm.active_list_lock);
  1737. lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
  1738. list_empty(&dev_priv->render_ring.active_list) &&
  1739. (!HAS_BSD(dev) ||
  1740. list_empty(&dev_priv->bsd_ring.active_list)));
  1741. spin_unlock(&dev_priv->mm.active_list_lock);
  1742. if (lists_empty)
  1743. return 0;
  1744. /* Flush everything onto the inactive list. */
  1745. i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1746. seqno1 = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS,
  1747. &dev_priv->render_ring);
  1748. if (seqno1 == 0)
  1749. return -ENOMEM;
  1750. ret = i915_wait_request(dev, seqno1, &dev_priv->render_ring);
  1751. if (HAS_BSD(dev)) {
  1752. seqno2 = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS,
  1753. &dev_priv->bsd_ring);
  1754. if (seqno2 == 0)
  1755. return -ENOMEM;
  1756. ret = i915_wait_request(dev, seqno2, &dev_priv->bsd_ring);
  1757. if (ret)
  1758. return ret;
  1759. }
  1760. return ret;
  1761. }
  1762. static int
  1763. i915_gem_evict_everything(struct drm_device *dev)
  1764. {
  1765. drm_i915_private_t *dev_priv = dev->dev_private;
  1766. int ret;
  1767. bool lists_empty;
  1768. spin_lock(&dev_priv->mm.active_list_lock);
  1769. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1770. list_empty(&dev_priv->mm.flushing_list) &&
  1771. list_empty(&dev_priv->render_ring.active_list) &&
  1772. (!HAS_BSD(dev)
  1773. || list_empty(&dev_priv->bsd_ring.active_list)));
  1774. spin_unlock(&dev_priv->mm.active_list_lock);
  1775. if (lists_empty)
  1776. return -ENOSPC;
  1777. /* Flush everything (on to the inactive lists) and evict */
  1778. ret = i915_gpu_idle(dev);
  1779. if (ret)
  1780. return ret;
  1781. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  1782. ret = i915_gem_evict_from_inactive_list(dev);
  1783. if (ret)
  1784. return ret;
  1785. spin_lock(&dev_priv->mm.active_list_lock);
  1786. lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
  1787. list_empty(&dev_priv->mm.flushing_list) &&
  1788. list_empty(&dev_priv->render_ring.active_list) &&
  1789. (!HAS_BSD(dev)
  1790. || list_empty(&dev_priv->bsd_ring.active_list)));
  1791. spin_unlock(&dev_priv->mm.active_list_lock);
  1792. BUG_ON(!lists_empty);
  1793. return 0;
  1794. }
  1795. static int
  1796. i915_gem_evict_something(struct drm_device *dev, int min_size)
  1797. {
  1798. drm_i915_private_t *dev_priv = dev->dev_private;
  1799. struct drm_gem_object *obj;
  1800. int ret;
  1801. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  1802. struct intel_ring_buffer *bsd_ring = &dev_priv->bsd_ring;
  1803. for (;;) {
  1804. i915_gem_retire_requests(dev, render_ring);
  1805. if (HAS_BSD(dev))
  1806. i915_gem_retire_requests(dev, bsd_ring);
  1807. /* If there's an inactive buffer available now, grab it
  1808. * and be done.
  1809. */
  1810. obj = i915_gem_find_inactive_object(dev, min_size);
  1811. if (obj) {
  1812. struct drm_i915_gem_object *obj_priv;
  1813. #if WATCH_LRU
  1814. DRM_INFO("%s: evicting %p\n", __func__, obj);
  1815. #endif
  1816. obj_priv = to_intel_bo(obj);
  1817. BUG_ON(obj_priv->pin_count != 0);
  1818. BUG_ON(obj_priv->active);
  1819. /* Wait on the rendering and unbind the buffer. */
  1820. return i915_gem_object_unbind(obj);
  1821. }
  1822. /* If we didn't get anything, but the ring is still processing
  1823. * things, wait for the next to finish and hopefully leave us
  1824. * a buffer to evict.
  1825. */
  1826. if (!list_empty(&render_ring->request_list)) {
  1827. struct drm_i915_gem_request *request;
  1828. request = list_first_entry(&render_ring->request_list,
  1829. struct drm_i915_gem_request,
  1830. list);
  1831. ret = i915_wait_request(dev,
  1832. request->seqno, request->ring);
  1833. if (ret)
  1834. return ret;
  1835. continue;
  1836. }
  1837. if (HAS_BSD(dev) && !list_empty(&bsd_ring->request_list)) {
  1838. struct drm_i915_gem_request *request;
  1839. request = list_first_entry(&bsd_ring->request_list,
  1840. struct drm_i915_gem_request,
  1841. list);
  1842. ret = i915_wait_request(dev,
  1843. request->seqno, request->ring);
  1844. if (ret)
  1845. return ret;
  1846. continue;
  1847. }
  1848. /* If we didn't have anything on the request list but there
  1849. * are buffers awaiting a flush, emit one and try again.
  1850. * When we wait on it, those buffers waiting for that flush
  1851. * will get moved to inactive.
  1852. */
  1853. if (!list_empty(&dev_priv->mm.flushing_list)) {
  1854. struct drm_i915_gem_object *obj_priv;
  1855. /* Find an object that we can immediately reuse */
  1856. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  1857. obj = &obj_priv->base;
  1858. if (obj->size >= min_size)
  1859. break;
  1860. obj = NULL;
  1861. }
  1862. if (obj != NULL) {
  1863. uint32_t seqno;
  1864. i915_gem_flush_ring(dev,
  1865. obj->write_domain,
  1866. obj->write_domain,
  1867. obj_priv->ring);
  1868. seqno = i915_add_request(dev, NULL,
  1869. obj->write_domain,
  1870. obj_priv->ring);
  1871. if (seqno == 0)
  1872. return -ENOMEM;
  1873. continue;
  1874. }
  1875. }
  1876. /* If we didn't do any of the above, there's no single buffer
  1877. * large enough to swap out for the new one, so just evict
  1878. * everything and start again. (This should be rare.)
  1879. */
  1880. if (!list_empty (&dev_priv->mm.inactive_list))
  1881. return i915_gem_evict_from_inactive_list(dev);
  1882. else
  1883. return i915_gem_evict_everything(dev);
  1884. }
  1885. }
  1886. int
  1887. i915_gem_object_get_pages(struct drm_gem_object *obj,
  1888. gfp_t gfpmask)
  1889. {
  1890. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1891. int page_count, i;
  1892. struct address_space *mapping;
  1893. struct inode *inode;
  1894. struct page *page;
  1895. BUG_ON(obj_priv->pages_refcount
  1896. == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
  1897. if (obj_priv->pages_refcount++ != 0)
  1898. return 0;
  1899. /* Get the list of pages out of our struct file. They'll be pinned
  1900. * at this point until we release them.
  1901. */
  1902. page_count = obj->size / PAGE_SIZE;
  1903. BUG_ON(obj_priv->pages != NULL);
  1904. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1905. if (obj_priv->pages == NULL) {
  1906. obj_priv->pages_refcount--;
  1907. return -ENOMEM;
  1908. }
  1909. inode = obj->filp->f_path.dentry->d_inode;
  1910. mapping = inode->i_mapping;
  1911. for (i = 0; i < page_count; i++) {
  1912. page = read_cache_page_gfp(mapping, i,
  1913. mapping_gfp_mask (mapping) |
  1914. __GFP_COLD |
  1915. gfpmask);
  1916. if (IS_ERR(page))
  1917. goto err_pages;
  1918. obj_priv->pages[i] = page;
  1919. }
  1920. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1921. i915_gem_object_do_bit_17_swizzle(obj);
  1922. return 0;
  1923. err_pages:
  1924. while (i--)
  1925. page_cache_release(obj_priv->pages[i]);
  1926. drm_free_large(obj_priv->pages);
  1927. obj_priv->pages = NULL;
  1928. obj_priv->pages_refcount--;
  1929. return PTR_ERR(page);
  1930. }
  1931. static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
  1932. {
  1933. struct drm_gem_object *obj = reg->obj;
  1934. struct drm_device *dev = obj->dev;
  1935. drm_i915_private_t *dev_priv = dev->dev_private;
  1936. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1937. int regnum = obj_priv->fence_reg;
  1938. uint64_t val;
  1939. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1940. 0xfffff000) << 32;
  1941. val |= obj_priv->gtt_offset & 0xfffff000;
  1942. val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
  1943. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1944. if (obj_priv->tiling_mode == I915_TILING_Y)
  1945. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1946. val |= I965_FENCE_REG_VALID;
  1947. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
  1948. }
  1949. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1950. {
  1951. struct drm_gem_object *obj = reg->obj;
  1952. struct drm_device *dev = obj->dev;
  1953. drm_i915_private_t *dev_priv = dev->dev_private;
  1954. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1955. int regnum = obj_priv->fence_reg;
  1956. uint64_t val;
  1957. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1958. 0xfffff000) << 32;
  1959. val |= obj_priv->gtt_offset & 0xfffff000;
  1960. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1961. if (obj_priv->tiling_mode == I915_TILING_Y)
  1962. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1963. val |= I965_FENCE_REG_VALID;
  1964. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1965. }
  1966. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1967. {
  1968. struct drm_gem_object *obj = reg->obj;
  1969. struct drm_device *dev = obj->dev;
  1970. drm_i915_private_t *dev_priv = dev->dev_private;
  1971. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1972. int regnum = obj_priv->fence_reg;
  1973. int tile_width;
  1974. uint32_t fence_reg, val;
  1975. uint32_t pitch_val;
  1976. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1977. (obj_priv->gtt_offset & (obj->size - 1))) {
  1978. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1979. __func__, obj_priv->gtt_offset, obj->size);
  1980. return;
  1981. }
  1982. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1983. HAS_128_BYTE_Y_TILING(dev))
  1984. tile_width = 128;
  1985. else
  1986. tile_width = 512;
  1987. /* Note: pitch better be a power of two tile widths */
  1988. pitch_val = obj_priv->stride / tile_width;
  1989. pitch_val = ffs(pitch_val) - 1;
  1990. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1991. HAS_128_BYTE_Y_TILING(dev))
  1992. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1993. else
  1994. WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
  1995. val = obj_priv->gtt_offset;
  1996. if (obj_priv->tiling_mode == I915_TILING_Y)
  1997. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1998. val |= I915_FENCE_SIZE_BITS(obj->size);
  1999. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2000. val |= I830_FENCE_REG_VALID;
  2001. if (regnum < 8)
  2002. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  2003. else
  2004. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  2005. I915_WRITE(fence_reg, val);
  2006. }
  2007. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  2008. {
  2009. struct drm_gem_object *obj = reg->obj;
  2010. struct drm_device *dev = obj->dev;
  2011. drm_i915_private_t *dev_priv = dev->dev_private;
  2012. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2013. int regnum = obj_priv->fence_reg;
  2014. uint32_t val;
  2015. uint32_t pitch_val;
  2016. uint32_t fence_size_bits;
  2017. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  2018. (obj_priv->gtt_offset & (obj->size - 1))) {
  2019. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  2020. __func__, obj_priv->gtt_offset);
  2021. return;
  2022. }
  2023. pitch_val = obj_priv->stride / 128;
  2024. pitch_val = ffs(pitch_val) - 1;
  2025. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2026. val = obj_priv->gtt_offset;
  2027. if (obj_priv->tiling_mode == I915_TILING_Y)
  2028. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2029. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  2030. WARN_ON(fence_size_bits & ~0x00000f00);
  2031. val |= fence_size_bits;
  2032. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2033. val |= I830_FENCE_REG_VALID;
  2034. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2035. }
  2036. static int i915_find_fence_reg(struct drm_device *dev)
  2037. {
  2038. struct drm_i915_fence_reg *reg = NULL;
  2039. struct drm_i915_gem_object *obj_priv = NULL;
  2040. struct drm_i915_private *dev_priv = dev->dev_private;
  2041. struct drm_gem_object *obj = NULL;
  2042. int i, avail, ret;
  2043. /* First try to find a free reg */
  2044. avail = 0;
  2045. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2046. reg = &dev_priv->fence_regs[i];
  2047. if (!reg->obj)
  2048. return i;
  2049. obj_priv = to_intel_bo(reg->obj);
  2050. if (!obj_priv->pin_count)
  2051. avail++;
  2052. }
  2053. if (avail == 0)
  2054. return -ENOSPC;
  2055. /* None available, try to steal one or wait for a user to finish */
  2056. i = I915_FENCE_REG_NONE;
  2057. list_for_each_entry(reg, &dev_priv->mm.fence_list,
  2058. lru_list) {
  2059. obj = reg->obj;
  2060. obj_priv = to_intel_bo(obj);
  2061. if (obj_priv->pin_count)
  2062. continue;
  2063. /* found one! */
  2064. i = obj_priv->fence_reg;
  2065. break;
  2066. }
  2067. BUG_ON(i == I915_FENCE_REG_NONE);
  2068. /* We only have a reference on obj from the active list. put_fence_reg
  2069. * might drop that one, causing a use-after-free in it. So hold a
  2070. * private reference to obj like the other callers of put_fence_reg
  2071. * (set_tiling ioctl) do. */
  2072. drm_gem_object_reference(obj);
  2073. ret = i915_gem_object_put_fence_reg(obj);
  2074. drm_gem_object_unreference(obj);
  2075. if (ret != 0)
  2076. return ret;
  2077. return i;
  2078. }
  2079. /**
  2080. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2081. * @obj: object to map through a fence reg
  2082. *
  2083. * When mapping objects through the GTT, userspace wants to be able to write
  2084. * to them without having to worry about swizzling if the object is tiled.
  2085. *
  2086. * This function walks the fence regs looking for a free one for @obj,
  2087. * stealing one if it can't find any.
  2088. *
  2089. * It then sets up the reg based on the object's properties: address, pitch
  2090. * and tiling format.
  2091. */
  2092. int
  2093. i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
  2094. {
  2095. struct drm_device *dev = obj->dev;
  2096. struct drm_i915_private *dev_priv = dev->dev_private;
  2097. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2098. struct drm_i915_fence_reg *reg = NULL;
  2099. int ret;
  2100. /* Just update our place in the LRU if our fence is getting used. */
  2101. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2102. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2103. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2104. return 0;
  2105. }
  2106. switch (obj_priv->tiling_mode) {
  2107. case I915_TILING_NONE:
  2108. WARN(1, "allocating a fence for non-tiled object?\n");
  2109. break;
  2110. case I915_TILING_X:
  2111. if (!obj_priv->stride)
  2112. return -EINVAL;
  2113. WARN((obj_priv->stride & (512 - 1)),
  2114. "object 0x%08x is X tiled but has non-512B pitch\n",
  2115. obj_priv->gtt_offset);
  2116. break;
  2117. case I915_TILING_Y:
  2118. if (!obj_priv->stride)
  2119. return -EINVAL;
  2120. WARN((obj_priv->stride & (128 - 1)),
  2121. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2122. obj_priv->gtt_offset);
  2123. break;
  2124. }
  2125. ret = i915_find_fence_reg(dev);
  2126. if (ret < 0)
  2127. return ret;
  2128. obj_priv->fence_reg = ret;
  2129. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2130. list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2131. reg->obj = obj;
  2132. if (IS_GEN6(dev))
  2133. sandybridge_write_fence_reg(reg);
  2134. else if (IS_I965G(dev))
  2135. i965_write_fence_reg(reg);
  2136. else if (IS_I9XX(dev))
  2137. i915_write_fence_reg(reg);
  2138. else
  2139. i830_write_fence_reg(reg);
  2140. trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
  2141. obj_priv->tiling_mode);
  2142. return 0;
  2143. }
  2144. /**
  2145. * i915_gem_clear_fence_reg - clear out fence register info
  2146. * @obj: object to clear
  2147. *
  2148. * Zeroes out the fence register itself and clears out the associated
  2149. * data structures in dev_priv and obj_priv.
  2150. */
  2151. static void
  2152. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2153. {
  2154. struct drm_device *dev = obj->dev;
  2155. drm_i915_private_t *dev_priv = dev->dev_private;
  2156. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2157. struct drm_i915_fence_reg *reg =
  2158. &dev_priv->fence_regs[obj_priv->fence_reg];
  2159. if (IS_GEN6(dev)) {
  2160. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
  2161. (obj_priv->fence_reg * 8), 0);
  2162. } else if (IS_I965G(dev)) {
  2163. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2164. } else {
  2165. uint32_t fence_reg;
  2166. if (obj_priv->fence_reg < 8)
  2167. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2168. else
  2169. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
  2170. 8) * 4;
  2171. I915_WRITE(fence_reg, 0);
  2172. }
  2173. reg->obj = NULL;
  2174. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2175. list_del_init(&reg->lru_list);
  2176. }
  2177. /**
  2178. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2179. * to the buffer to finish, and then resets the fence register.
  2180. * @obj: tiled object holding a fence register.
  2181. *
  2182. * Zeroes out the fence register itself and clears out the associated
  2183. * data structures in dev_priv and obj_priv.
  2184. */
  2185. int
  2186. i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
  2187. {
  2188. struct drm_device *dev = obj->dev;
  2189. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2190. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2191. return 0;
  2192. /* If we've changed tiling, GTT-mappings of the object
  2193. * need to re-fault to ensure that the correct fence register
  2194. * setup is in place.
  2195. */
  2196. i915_gem_release_mmap(obj);
  2197. /* On the i915, GPU access to tiled buffers is via a fence,
  2198. * therefore we must wait for any outstanding access to complete
  2199. * before clearing the fence.
  2200. */
  2201. if (!IS_I965G(dev)) {
  2202. int ret;
  2203. i915_gem_object_flush_gpu_write_domain(obj);
  2204. ret = i915_gem_object_wait_rendering(obj);
  2205. if (ret != 0)
  2206. return ret;
  2207. }
  2208. i915_gem_object_flush_gtt_write_domain(obj);
  2209. i915_gem_clear_fence_reg (obj);
  2210. return 0;
  2211. }
  2212. /**
  2213. * Finds free space in the GTT aperture and binds the object there.
  2214. */
  2215. static int
  2216. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2217. {
  2218. struct drm_device *dev = obj->dev;
  2219. drm_i915_private_t *dev_priv = dev->dev_private;
  2220. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2221. struct drm_mm_node *free_space;
  2222. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2223. int ret;
  2224. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2225. DRM_ERROR("Attempting to bind a purgeable object\n");
  2226. return -EINVAL;
  2227. }
  2228. if (alignment == 0)
  2229. alignment = i915_gem_get_gtt_alignment(obj);
  2230. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2231. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2232. return -EINVAL;
  2233. }
  2234. search_free:
  2235. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2236. obj->size, alignment, 0);
  2237. if (free_space != NULL) {
  2238. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2239. alignment);
  2240. if (obj_priv->gtt_space != NULL) {
  2241. obj_priv->gtt_space->private = obj;
  2242. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2243. }
  2244. }
  2245. if (obj_priv->gtt_space == NULL) {
  2246. /* If the gtt is empty and we're still having trouble
  2247. * fitting our object in, we're out of memory.
  2248. */
  2249. #if WATCH_LRU
  2250. DRM_INFO("%s: GTT full, evicting something\n", __func__);
  2251. #endif
  2252. ret = i915_gem_evict_something(dev, obj->size);
  2253. if (ret)
  2254. return ret;
  2255. goto search_free;
  2256. }
  2257. #if WATCH_BUF
  2258. DRM_INFO("Binding object of size %zd at 0x%08x\n",
  2259. obj->size, obj_priv->gtt_offset);
  2260. #endif
  2261. ret = i915_gem_object_get_pages(obj, gfpmask);
  2262. if (ret) {
  2263. drm_mm_put_block(obj_priv->gtt_space);
  2264. obj_priv->gtt_space = NULL;
  2265. if (ret == -ENOMEM) {
  2266. /* first try to clear up some space from the GTT */
  2267. ret = i915_gem_evict_something(dev, obj->size);
  2268. if (ret) {
  2269. /* now try to shrink everyone else */
  2270. if (gfpmask) {
  2271. gfpmask = 0;
  2272. goto search_free;
  2273. }
  2274. return ret;
  2275. }
  2276. goto search_free;
  2277. }
  2278. return ret;
  2279. }
  2280. /* Create an AGP memory structure pointing at our pages, and bind it
  2281. * into the GTT.
  2282. */
  2283. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2284. obj_priv->pages,
  2285. obj->size >> PAGE_SHIFT,
  2286. obj_priv->gtt_offset,
  2287. obj_priv->agp_type);
  2288. if (obj_priv->agp_mem == NULL) {
  2289. i915_gem_object_put_pages(obj);
  2290. drm_mm_put_block(obj_priv->gtt_space);
  2291. obj_priv->gtt_space = NULL;
  2292. ret = i915_gem_evict_something(dev, obj->size);
  2293. if (ret)
  2294. return ret;
  2295. goto search_free;
  2296. }
  2297. atomic_inc(&dev->gtt_count);
  2298. atomic_add(obj->size, &dev->gtt_memory);
  2299. /* Assert that the object is not currently in any GPU domain. As it
  2300. * wasn't in the GTT, there shouldn't be any way it could have been in
  2301. * a GPU cache
  2302. */
  2303. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2304. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2305. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2306. return 0;
  2307. }
  2308. void
  2309. i915_gem_clflush_object(struct drm_gem_object *obj)
  2310. {
  2311. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2312. /* If we don't have a page list set up, then we're not pinned
  2313. * to GPU, and we can ignore the cache flush because it'll happen
  2314. * again at bind time.
  2315. */
  2316. if (obj_priv->pages == NULL)
  2317. return;
  2318. trace_i915_gem_object_clflush(obj);
  2319. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2320. }
  2321. /** Flushes any GPU write domain for the object if it's dirty. */
  2322. static void
  2323. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
  2324. {
  2325. struct drm_device *dev = obj->dev;
  2326. uint32_t old_write_domain;
  2327. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2328. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2329. return;
  2330. /* Queue the GPU write cache flushing we need. */
  2331. old_write_domain = obj->write_domain;
  2332. i915_gem_flush(dev, 0, obj->write_domain);
  2333. (void) i915_add_request(dev, NULL, obj->write_domain, obj_priv->ring);
  2334. BUG_ON(obj->write_domain);
  2335. trace_i915_gem_object_change_domain(obj,
  2336. obj->read_domains,
  2337. old_write_domain);
  2338. }
  2339. /** Flushes the GTT write domain for the object if it's dirty. */
  2340. static void
  2341. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2342. {
  2343. uint32_t old_write_domain;
  2344. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2345. return;
  2346. /* No actual flushing is required for the GTT write domain. Writes
  2347. * to it immediately go to main memory as far as we know, so there's
  2348. * no chipset flush. It also doesn't land in render cache.
  2349. */
  2350. old_write_domain = obj->write_domain;
  2351. obj->write_domain = 0;
  2352. trace_i915_gem_object_change_domain(obj,
  2353. obj->read_domains,
  2354. old_write_domain);
  2355. }
  2356. /** Flushes the CPU write domain for the object if it's dirty. */
  2357. static void
  2358. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2359. {
  2360. struct drm_device *dev = obj->dev;
  2361. uint32_t old_write_domain;
  2362. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2363. return;
  2364. i915_gem_clflush_object(obj);
  2365. drm_agp_chipset_flush(dev);
  2366. old_write_domain = obj->write_domain;
  2367. obj->write_domain = 0;
  2368. trace_i915_gem_object_change_domain(obj,
  2369. obj->read_domains,
  2370. old_write_domain);
  2371. }
  2372. void
  2373. i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
  2374. {
  2375. switch (obj->write_domain) {
  2376. case I915_GEM_DOMAIN_GTT:
  2377. i915_gem_object_flush_gtt_write_domain(obj);
  2378. break;
  2379. case I915_GEM_DOMAIN_CPU:
  2380. i915_gem_object_flush_cpu_write_domain(obj);
  2381. break;
  2382. default:
  2383. i915_gem_object_flush_gpu_write_domain(obj);
  2384. break;
  2385. }
  2386. }
  2387. /**
  2388. * Moves a single object to the GTT read, and possibly write domain.
  2389. *
  2390. * This function returns when the move is complete, including waiting on
  2391. * flushes to occur.
  2392. */
  2393. int
  2394. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2395. {
  2396. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2397. uint32_t old_write_domain, old_read_domains;
  2398. int ret;
  2399. /* Not valid to be called on unbound objects. */
  2400. if (obj_priv->gtt_space == NULL)
  2401. return -EINVAL;
  2402. i915_gem_object_flush_gpu_write_domain(obj);
  2403. /* Wait on any GPU rendering and flushing to occur. */
  2404. ret = i915_gem_object_wait_rendering(obj);
  2405. if (ret != 0)
  2406. return ret;
  2407. old_write_domain = obj->write_domain;
  2408. old_read_domains = obj->read_domains;
  2409. /* If we're writing through the GTT domain, then CPU and GPU caches
  2410. * will need to be invalidated at next use.
  2411. */
  2412. if (write)
  2413. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2414. i915_gem_object_flush_cpu_write_domain(obj);
  2415. /* It should now be out of any other write domains, and we can update
  2416. * the domain values for our changes.
  2417. */
  2418. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2419. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2420. if (write) {
  2421. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2422. obj_priv->dirty = 1;
  2423. }
  2424. trace_i915_gem_object_change_domain(obj,
  2425. old_read_domains,
  2426. old_write_domain);
  2427. return 0;
  2428. }
  2429. /*
  2430. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2431. * wait, as in modesetting process we're not supposed to be interrupted.
  2432. */
  2433. int
  2434. i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
  2435. {
  2436. struct drm_device *dev = obj->dev;
  2437. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2438. uint32_t old_write_domain, old_read_domains;
  2439. int ret;
  2440. /* Not valid to be called on unbound objects. */
  2441. if (obj_priv->gtt_space == NULL)
  2442. return -EINVAL;
  2443. i915_gem_object_flush_gpu_write_domain(obj);
  2444. /* Wait on any GPU rendering and flushing to occur. */
  2445. if (obj_priv->active) {
  2446. #if WATCH_BUF
  2447. DRM_INFO("%s: object %p wait for seqno %08x\n",
  2448. __func__, obj, obj_priv->last_rendering_seqno);
  2449. #endif
  2450. ret = i915_do_wait_request(dev,
  2451. obj_priv->last_rendering_seqno,
  2452. 0,
  2453. obj_priv->ring);
  2454. if (ret != 0)
  2455. return ret;
  2456. }
  2457. old_write_domain = obj->write_domain;
  2458. old_read_domains = obj->read_domains;
  2459. obj->read_domains &= I915_GEM_DOMAIN_GTT;
  2460. i915_gem_object_flush_cpu_write_domain(obj);
  2461. /* It should now be out of any other write domains, and we can update
  2462. * the domain values for our changes.
  2463. */
  2464. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2465. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2466. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2467. obj_priv->dirty = 1;
  2468. trace_i915_gem_object_change_domain(obj,
  2469. old_read_domains,
  2470. old_write_domain);
  2471. return 0;
  2472. }
  2473. /**
  2474. * Moves a single object to the CPU read, and possibly write domain.
  2475. *
  2476. * This function returns when the move is complete, including waiting on
  2477. * flushes to occur.
  2478. */
  2479. static int
  2480. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2481. {
  2482. uint32_t old_write_domain, old_read_domains;
  2483. int ret;
  2484. i915_gem_object_flush_gpu_write_domain(obj);
  2485. /* Wait on any GPU rendering and flushing to occur. */
  2486. ret = i915_gem_object_wait_rendering(obj);
  2487. if (ret != 0)
  2488. return ret;
  2489. i915_gem_object_flush_gtt_write_domain(obj);
  2490. /* If we have a partially-valid cache of the object in the CPU,
  2491. * finish invalidating it and free the per-page flags.
  2492. */
  2493. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2494. old_write_domain = obj->write_domain;
  2495. old_read_domains = obj->read_domains;
  2496. /* Flush the CPU cache if it's still invalid. */
  2497. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2498. i915_gem_clflush_object(obj);
  2499. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2500. }
  2501. /* It should now be out of any other write domains, and we can update
  2502. * the domain values for our changes.
  2503. */
  2504. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2505. /* If we're writing through the CPU, then the GPU read domains will
  2506. * need to be invalidated at next use.
  2507. */
  2508. if (write) {
  2509. obj->read_domains &= I915_GEM_DOMAIN_CPU;
  2510. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2511. }
  2512. trace_i915_gem_object_change_domain(obj,
  2513. old_read_domains,
  2514. old_write_domain);
  2515. return 0;
  2516. }
  2517. /*
  2518. * Set the next domain for the specified object. This
  2519. * may not actually perform the necessary flushing/invaliding though,
  2520. * as that may want to be batched with other set_domain operations
  2521. *
  2522. * This is (we hope) the only really tricky part of gem. The goal
  2523. * is fairly simple -- track which caches hold bits of the object
  2524. * and make sure they remain coherent. A few concrete examples may
  2525. * help to explain how it works. For shorthand, we use the notation
  2526. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2527. * a pair of read and write domain masks.
  2528. *
  2529. * Case 1: the batch buffer
  2530. *
  2531. * 1. Allocated
  2532. * 2. Written by CPU
  2533. * 3. Mapped to GTT
  2534. * 4. Read by GPU
  2535. * 5. Unmapped from GTT
  2536. * 6. Freed
  2537. *
  2538. * Let's take these a step at a time
  2539. *
  2540. * 1. Allocated
  2541. * Pages allocated from the kernel may still have
  2542. * cache contents, so we set them to (CPU, CPU) always.
  2543. * 2. Written by CPU (using pwrite)
  2544. * The pwrite function calls set_domain (CPU, CPU) and
  2545. * this function does nothing (as nothing changes)
  2546. * 3. Mapped by GTT
  2547. * This function asserts that the object is not
  2548. * currently in any GPU-based read or write domains
  2549. * 4. Read by GPU
  2550. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2551. * As write_domain is zero, this function adds in the
  2552. * current read domains (CPU+COMMAND, 0).
  2553. * flush_domains is set to CPU.
  2554. * invalidate_domains is set to COMMAND
  2555. * clflush is run to get data out of the CPU caches
  2556. * then i915_dev_set_domain calls i915_gem_flush to
  2557. * emit an MI_FLUSH and drm_agp_chipset_flush
  2558. * 5. Unmapped from GTT
  2559. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2560. * flush_domains and invalidate_domains end up both zero
  2561. * so no flushing/invalidating happens
  2562. * 6. Freed
  2563. * yay, done
  2564. *
  2565. * Case 2: The shared render buffer
  2566. *
  2567. * 1. Allocated
  2568. * 2. Mapped to GTT
  2569. * 3. Read/written by GPU
  2570. * 4. set_domain to (CPU,CPU)
  2571. * 5. Read/written by CPU
  2572. * 6. Read/written by GPU
  2573. *
  2574. * 1. Allocated
  2575. * Same as last example, (CPU, CPU)
  2576. * 2. Mapped to GTT
  2577. * Nothing changes (assertions find that it is not in the GPU)
  2578. * 3. Read/written by GPU
  2579. * execbuffer calls set_domain (RENDER, RENDER)
  2580. * flush_domains gets CPU
  2581. * invalidate_domains gets GPU
  2582. * clflush (obj)
  2583. * MI_FLUSH and drm_agp_chipset_flush
  2584. * 4. set_domain (CPU, CPU)
  2585. * flush_domains gets GPU
  2586. * invalidate_domains gets CPU
  2587. * wait_rendering (obj) to make sure all drawing is complete.
  2588. * This will include an MI_FLUSH to get the data from GPU
  2589. * to memory
  2590. * clflush (obj) to invalidate the CPU cache
  2591. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2592. * 5. Read/written by CPU
  2593. * cache lines are loaded and dirtied
  2594. * 6. Read written by GPU
  2595. * Same as last GPU access
  2596. *
  2597. * Case 3: The constant buffer
  2598. *
  2599. * 1. Allocated
  2600. * 2. Written by CPU
  2601. * 3. Read by GPU
  2602. * 4. Updated (written) by CPU again
  2603. * 5. Read by GPU
  2604. *
  2605. * 1. Allocated
  2606. * (CPU, CPU)
  2607. * 2. Written by CPU
  2608. * (CPU, CPU)
  2609. * 3. Read by GPU
  2610. * (CPU+RENDER, 0)
  2611. * flush_domains = CPU
  2612. * invalidate_domains = RENDER
  2613. * clflush (obj)
  2614. * MI_FLUSH
  2615. * drm_agp_chipset_flush
  2616. * 4. Updated (written) by CPU again
  2617. * (CPU, CPU)
  2618. * flush_domains = 0 (no previous write domain)
  2619. * invalidate_domains = 0 (no new read domains)
  2620. * 5. Read by GPU
  2621. * (CPU+RENDER, 0)
  2622. * flush_domains = CPU
  2623. * invalidate_domains = RENDER
  2624. * clflush (obj)
  2625. * MI_FLUSH
  2626. * drm_agp_chipset_flush
  2627. */
  2628. static void
  2629. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
  2630. {
  2631. struct drm_device *dev = obj->dev;
  2632. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2633. uint32_t invalidate_domains = 0;
  2634. uint32_t flush_domains = 0;
  2635. uint32_t old_read_domains;
  2636. BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
  2637. BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
  2638. intel_mark_busy(dev, obj);
  2639. #if WATCH_BUF
  2640. DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
  2641. __func__, obj,
  2642. obj->read_domains, obj->pending_read_domains,
  2643. obj->write_domain, obj->pending_write_domain);
  2644. #endif
  2645. /*
  2646. * If the object isn't moving to a new write domain,
  2647. * let the object stay in multiple read domains
  2648. */
  2649. if (obj->pending_write_domain == 0)
  2650. obj->pending_read_domains |= obj->read_domains;
  2651. else
  2652. obj_priv->dirty = 1;
  2653. /*
  2654. * Flush the current write domain if
  2655. * the new read domains don't match. Invalidate
  2656. * any read domains which differ from the old
  2657. * write domain
  2658. */
  2659. if (obj->write_domain &&
  2660. obj->write_domain != obj->pending_read_domains) {
  2661. flush_domains |= obj->write_domain;
  2662. invalidate_domains |=
  2663. obj->pending_read_domains & ~obj->write_domain;
  2664. }
  2665. /*
  2666. * Invalidate any read caches which may have
  2667. * stale data. That is, any new read domains.
  2668. */
  2669. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2670. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
  2671. #if WATCH_BUF
  2672. DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
  2673. __func__, flush_domains, invalidate_domains);
  2674. #endif
  2675. i915_gem_clflush_object(obj);
  2676. }
  2677. old_read_domains = obj->read_domains;
  2678. /* The actual obj->write_domain will be updated with
  2679. * pending_write_domain after we emit the accumulated flush for all
  2680. * of our domain changes in execbuffers (which clears objects'
  2681. * write_domains). So if we have a current write domain that we
  2682. * aren't changing, set pending_write_domain to that.
  2683. */
  2684. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2685. obj->pending_write_domain = obj->write_domain;
  2686. obj->read_domains = obj->pending_read_domains;
  2687. dev->invalidate_domains |= invalidate_domains;
  2688. dev->flush_domains |= flush_domains;
  2689. #if WATCH_BUF
  2690. DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
  2691. __func__,
  2692. obj->read_domains, obj->write_domain,
  2693. dev->invalidate_domains, dev->flush_domains);
  2694. #endif
  2695. trace_i915_gem_object_change_domain(obj,
  2696. old_read_domains,
  2697. obj->write_domain);
  2698. }
  2699. /**
  2700. * Moves the object from a partially CPU read to a full one.
  2701. *
  2702. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2703. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2704. */
  2705. static void
  2706. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2707. {
  2708. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2709. if (!obj_priv->page_cpu_valid)
  2710. return;
  2711. /* If we're partially in the CPU read domain, finish moving it in.
  2712. */
  2713. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2714. int i;
  2715. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2716. if (obj_priv->page_cpu_valid[i])
  2717. continue;
  2718. drm_clflush_pages(obj_priv->pages + i, 1);
  2719. }
  2720. }
  2721. /* Free the page_cpu_valid mappings which are now stale, whether
  2722. * or not we've got I915_GEM_DOMAIN_CPU.
  2723. */
  2724. kfree(obj_priv->page_cpu_valid);
  2725. obj_priv->page_cpu_valid = NULL;
  2726. }
  2727. /**
  2728. * Set the CPU read domain on a range of the object.
  2729. *
  2730. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2731. * not entirely valid. The page_cpu_valid member of the object flags which
  2732. * pages have been flushed, and will be respected by
  2733. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2734. * of the whole object.
  2735. *
  2736. * This function returns when the move is complete, including waiting on
  2737. * flushes to occur.
  2738. */
  2739. static int
  2740. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2741. uint64_t offset, uint64_t size)
  2742. {
  2743. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2744. uint32_t old_read_domains;
  2745. int i, ret;
  2746. if (offset == 0 && size == obj->size)
  2747. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2748. i915_gem_object_flush_gpu_write_domain(obj);
  2749. /* Wait on any GPU rendering and flushing to occur. */
  2750. ret = i915_gem_object_wait_rendering(obj);
  2751. if (ret != 0)
  2752. return ret;
  2753. i915_gem_object_flush_gtt_write_domain(obj);
  2754. /* If we're already fully in the CPU read domain, we're done. */
  2755. if (obj_priv->page_cpu_valid == NULL &&
  2756. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2757. return 0;
  2758. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2759. * newly adding I915_GEM_DOMAIN_CPU
  2760. */
  2761. if (obj_priv->page_cpu_valid == NULL) {
  2762. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2763. GFP_KERNEL);
  2764. if (obj_priv->page_cpu_valid == NULL)
  2765. return -ENOMEM;
  2766. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2767. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2768. /* Flush the cache on any pages that are still invalid from the CPU's
  2769. * perspective.
  2770. */
  2771. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2772. i++) {
  2773. if (obj_priv->page_cpu_valid[i])
  2774. continue;
  2775. drm_clflush_pages(obj_priv->pages + i, 1);
  2776. obj_priv->page_cpu_valid[i] = 1;
  2777. }
  2778. /* It should now be out of any other write domains, and we can update
  2779. * the domain values for our changes.
  2780. */
  2781. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2782. old_read_domains = obj->read_domains;
  2783. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2784. trace_i915_gem_object_change_domain(obj,
  2785. old_read_domains,
  2786. obj->write_domain);
  2787. return 0;
  2788. }
  2789. /**
  2790. * Pin an object to the GTT and evaluate the relocations landing in it.
  2791. */
  2792. static int
  2793. i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
  2794. struct drm_file *file_priv,
  2795. struct drm_i915_gem_exec_object2 *entry,
  2796. struct drm_i915_gem_relocation_entry *relocs)
  2797. {
  2798. struct drm_device *dev = obj->dev;
  2799. drm_i915_private_t *dev_priv = dev->dev_private;
  2800. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2801. int i, ret;
  2802. void __iomem *reloc_page;
  2803. bool need_fence;
  2804. need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  2805. obj_priv->tiling_mode != I915_TILING_NONE;
  2806. /* Check fence reg constraints and rebind if necessary */
  2807. if (need_fence && !i915_gem_object_fence_offset_ok(obj,
  2808. obj_priv->tiling_mode))
  2809. i915_gem_object_unbind(obj);
  2810. /* Choose the GTT offset for our buffer and put it there. */
  2811. ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
  2812. if (ret)
  2813. return ret;
  2814. /*
  2815. * Pre-965 chips need a fence register set up in order to
  2816. * properly handle blits to/from tiled surfaces.
  2817. */
  2818. if (need_fence) {
  2819. ret = i915_gem_object_get_fence_reg(obj);
  2820. if (ret != 0) {
  2821. if (ret != -EBUSY && ret != -ERESTARTSYS)
  2822. DRM_ERROR("Failure to install fence: %d\n",
  2823. ret);
  2824. i915_gem_object_unpin(obj);
  2825. return ret;
  2826. }
  2827. }
  2828. entry->offset = obj_priv->gtt_offset;
  2829. /* Apply the relocations, using the GTT aperture to avoid cache
  2830. * flushing requirements.
  2831. */
  2832. for (i = 0; i < entry->relocation_count; i++) {
  2833. struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
  2834. struct drm_gem_object *target_obj;
  2835. struct drm_i915_gem_object *target_obj_priv;
  2836. uint32_t reloc_val, reloc_offset;
  2837. uint32_t __iomem *reloc_entry;
  2838. target_obj = drm_gem_object_lookup(obj->dev, file_priv,
  2839. reloc->target_handle);
  2840. if (target_obj == NULL) {
  2841. i915_gem_object_unpin(obj);
  2842. return -EBADF;
  2843. }
  2844. target_obj_priv = to_intel_bo(target_obj);
  2845. #if WATCH_RELOC
  2846. DRM_INFO("%s: obj %p offset %08x target %d "
  2847. "read %08x write %08x gtt %08x "
  2848. "presumed %08x delta %08x\n",
  2849. __func__,
  2850. obj,
  2851. (int) reloc->offset,
  2852. (int) reloc->target_handle,
  2853. (int) reloc->read_domains,
  2854. (int) reloc->write_domain,
  2855. (int) target_obj_priv->gtt_offset,
  2856. (int) reloc->presumed_offset,
  2857. reloc->delta);
  2858. #endif
  2859. /* The target buffer should have appeared before us in the
  2860. * exec_object list, so it should have a GTT space bound by now.
  2861. */
  2862. if (target_obj_priv->gtt_space == NULL) {
  2863. DRM_ERROR("No GTT space found for object %d\n",
  2864. reloc->target_handle);
  2865. drm_gem_object_unreference(target_obj);
  2866. i915_gem_object_unpin(obj);
  2867. return -EINVAL;
  2868. }
  2869. /* Validate that the target is in a valid r/w GPU domain */
  2870. if (reloc->write_domain & (reloc->write_domain - 1)) {
  2871. DRM_ERROR("reloc with multiple write domains: "
  2872. "obj %p target %d offset %d "
  2873. "read %08x write %08x",
  2874. obj, reloc->target_handle,
  2875. (int) reloc->offset,
  2876. reloc->read_domains,
  2877. reloc->write_domain);
  2878. return -EINVAL;
  2879. }
  2880. if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
  2881. reloc->read_domains & I915_GEM_DOMAIN_CPU) {
  2882. DRM_ERROR("reloc with read/write CPU domains: "
  2883. "obj %p target %d offset %d "
  2884. "read %08x write %08x",
  2885. obj, reloc->target_handle,
  2886. (int) reloc->offset,
  2887. reloc->read_domains,
  2888. reloc->write_domain);
  2889. drm_gem_object_unreference(target_obj);
  2890. i915_gem_object_unpin(obj);
  2891. return -EINVAL;
  2892. }
  2893. if (reloc->write_domain && target_obj->pending_write_domain &&
  2894. reloc->write_domain != target_obj->pending_write_domain) {
  2895. DRM_ERROR("Write domain conflict: "
  2896. "obj %p target %d offset %d "
  2897. "new %08x old %08x\n",
  2898. obj, reloc->target_handle,
  2899. (int) reloc->offset,
  2900. reloc->write_domain,
  2901. target_obj->pending_write_domain);
  2902. drm_gem_object_unreference(target_obj);
  2903. i915_gem_object_unpin(obj);
  2904. return -EINVAL;
  2905. }
  2906. target_obj->pending_read_domains |= reloc->read_domains;
  2907. target_obj->pending_write_domain |= reloc->write_domain;
  2908. /* If the relocation already has the right value in it, no
  2909. * more work needs to be done.
  2910. */
  2911. if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
  2912. drm_gem_object_unreference(target_obj);
  2913. continue;
  2914. }
  2915. /* Check that the relocation address is valid... */
  2916. if (reloc->offset > obj->size - 4) {
  2917. DRM_ERROR("Relocation beyond object bounds: "
  2918. "obj %p target %d offset %d size %d.\n",
  2919. obj, reloc->target_handle,
  2920. (int) reloc->offset, (int) obj->size);
  2921. drm_gem_object_unreference(target_obj);
  2922. i915_gem_object_unpin(obj);
  2923. return -EINVAL;
  2924. }
  2925. if (reloc->offset & 3) {
  2926. DRM_ERROR("Relocation not 4-byte aligned: "
  2927. "obj %p target %d offset %d.\n",
  2928. obj, reloc->target_handle,
  2929. (int) reloc->offset);
  2930. drm_gem_object_unreference(target_obj);
  2931. i915_gem_object_unpin(obj);
  2932. return -EINVAL;
  2933. }
  2934. /* and points to somewhere within the target object. */
  2935. if (reloc->delta >= target_obj->size) {
  2936. DRM_ERROR("Relocation beyond target object bounds: "
  2937. "obj %p target %d delta %d size %d.\n",
  2938. obj, reloc->target_handle,
  2939. (int) reloc->delta, (int) target_obj->size);
  2940. drm_gem_object_unreference(target_obj);
  2941. i915_gem_object_unpin(obj);
  2942. return -EINVAL;
  2943. }
  2944. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  2945. if (ret != 0) {
  2946. drm_gem_object_unreference(target_obj);
  2947. i915_gem_object_unpin(obj);
  2948. return -EINVAL;
  2949. }
  2950. /* Map the page containing the relocation we're going to
  2951. * perform.
  2952. */
  2953. reloc_offset = obj_priv->gtt_offset + reloc->offset;
  2954. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2955. (reloc_offset &
  2956. ~(PAGE_SIZE - 1)));
  2957. reloc_entry = (uint32_t __iomem *)(reloc_page +
  2958. (reloc_offset & (PAGE_SIZE - 1)));
  2959. reloc_val = target_obj_priv->gtt_offset + reloc->delta;
  2960. #if WATCH_BUF
  2961. DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
  2962. obj, (unsigned int) reloc->offset,
  2963. readl(reloc_entry), reloc_val);
  2964. #endif
  2965. writel(reloc_val, reloc_entry);
  2966. io_mapping_unmap_atomic(reloc_page);
  2967. /* The updated presumed offset for this entry will be
  2968. * copied back out to the user.
  2969. */
  2970. reloc->presumed_offset = target_obj_priv->gtt_offset;
  2971. drm_gem_object_unreference(target_obj);
  2972. }
  2973. #if WATCH_BUF
  2974. if (0)
  2975. i915_gem_dump_object(obj, 128, __func__, ~0);
  2976. #endif
  2977. return 0;
  2978. }
  2979. /* Throttle our rendering by waiting until the ring has completed our requests
  2980. * emitted over 20 msec ago.
  2981. *
  2982. * Note that if we were to use the current jiffies each time around the loop,
  2983. * we wouldn't escape the function with any frames outstanding if the time to
  2984. * render a frame was over 20ms.
  2985. *
  2986. * This should get us reasonable parallelism between CPU and GPU but also
  2987. * relatively low latency when blocking on a particular request to finish.
  2988. */
  2989. static int
  2990. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
  2991. {
  2992. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  2993. int ret = 0;
  2994. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2995. mutex_lock(&dev->struct_mutex);
  2996. while (!list_empty(&i915_file_priv->mm.request_list)) {
  2997. struct drm_i915_gem_request *request;
  2998. request = list_first_entry(&i915_file_priv->mm.request_list,
  2999. struct drm_i915_gem_request,
  3000. client_list);
  3001. if (time_after_eq(request->emitted_jiffies, recent_enough))
  3002. break;
  3003. ret = i915_wait_request(dev, request->seqno, request->ring);
  3004. if (ret != 0)
  3005. break;
  3006. }
  3007. mutex_unlock(&dev->struct_mutex);
  3008. return ret;
  3009. }
  3010. static int
  3011. i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
  3012. uint32_t buffer_count,
  3013. struct drm_i915_gem_relocation_entry **relocs)
  3014. {
  3015. uint32_t reloc_count = 0, reloc_index = 0, i;
  3016. int ret;
  3017. *relocs = NULL;
  3018. for (i = 0; i < buffer_count; i++) {
  3019. if (reloc_count + exec_list[i].relocation_count < reloc_count)
  3020. return -EINVAL;
  3021. reloc_count += exec_list[i].relocation_count;
  3022. }
  3023. *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
  3024. if (*relocs == NULL) {
  3025. DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
  3026. return -ENOMEM;
  3027. }
  3028. for (i = 0; i < buffer_count; i++) {
  3029. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3030. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3031. ret = copy_from_user(&(*relocs)[reloc_index],
  3032. user_relocs,
  3033. exec_list[i].relocation_count *
  3034. sizeof(**relocs));
  3035. if (ret != 0) {
  3036. drm_free_large(*relocs);
  3037. *relocs = NULL;
  3038. return -EFAULT;
  3039. }
  3040. reloc_index += exec_list[i].relocation_count;
  3041. }
  3042. return 0;
  3043. }
  3044. static int
  3045. i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
  3046. uint32_t buffer_count,
  3047. struct drm_i915_gem_relocation_entry *relocs)
  3048. {
  3049. uint32_t reloc_count = 0, i;
  3050. int ret = 0;
  3051. if (relocs == NULL)
  3052. return 0;
  3053. for (i = 0; i < buffer_count; i++) {
  3054. struct drm_i915_gem_relocation_entry __user *user_relocs;
  3055. int unwritten;
  3056. user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
  3057. unwritten = copy_to_user(user_relocs,
  3058. &relocs[reloc_count],
  3059. exec_list[i].relocation_count *
  3060. sizeof(*relocs));
  3061. if (unwritten) {
  3062. ret = -EFAULT;
  3063. goto err;
  3064. }
  3065. reloc_count += exec_list[i].relocation_count;
  3066. }
  3067. err:
  3068. drm_free_large(relocs);
  3069. return ret;
  3070. }
  3071. static int
  3072. i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
  3073. uint64_t exec_offset)
  3074. {
  3075. uint32_t exec_start, exec_len;
  3076. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3077. exec_len = (uint32_t) exec->batch_len;
  3078. if ((exec_start | exec_len) & 0x7)
  3079. return -EINVAL;
  3080. if (!exec_start)
  3081. return -EINVAL;
  3082. return 0;
  3083. }
  3084. static int
  3085. i915_gem_wait_for_pending_flip(struct drm_device *dev,
  3086. struct drm_gem_object **object_list,
  3087. int count)
  3088. {
  3089. drm_i915_private_t *dev_priv = dev->dev_private;
  3090. struct drm_i915_gem_object *obj_priv;
  3091. DEFINE_WAIT(wait);
  3092. int i, ret = 0;
  3093. for (;;) {
  3094. prepare_to_wait(&dev_priv->pending_flip_queue,
  3095. &wait, TASK_INTERRUPTIBLE);
  3096. for (i = 0; i < count; i++) {
  3097. obj_priv = to_intel_bo(object_list[i]);
  3098. if (atomic_read(&obj_priv->pending_flip) > 0)
  3099. break;
  3100. }
  3101. if (i == count)
  3102. break;
  3103. if (!signal_pending(current)) {
  3104. mutex_unlock(&dev->struct_mutex);
  3105. schedule();
  3106. mutex_lock(&dev->struct_mutex);
  3107. continue;
  3108. }
  3109. ret = -ERESTARTSYS;
  3110. break;
  3111. }
  3112. finish_wait(&dev_priv->pending_flip_queue, &wait);
  3113. return ret;
  3114. }
  3115. int
  3116. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3117. struct drm_file *file_priv,
  3118. struct drm_i915_gem_execbuffer2 *args,
  3119. struct drm_i915_gem_exec_object2 *exec_list)
  3120. {
  3121. drm_i915_private_t *dev_priv = dev->dev_private;
  3122. struct drm_gem_object **object_list = NULL;
  3123. struct drm_gem_object *batch_obj;
  3124. struct drm_i915_gem_object *obj_priv;
  3125. struct drm_clip_rect *cliprects = NULL;
  3126. struct drm_i915_gem_relocation_entry *relocs = NULL;
  3127. int ret = 0, ret2, i, pinned = 0;
  3128. uint64_t exec_offset;
  3129. uint32_t seqno, flush_domains, reloc_index;
  3130. int pin_tries, flips;
  3131. struct intel_ring_buffer *ring = NULL;
  3132. #if WATCH_EXEC
  3133. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3134. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3135. #endif
  3136. if (args->flags & I915_EXEC_BSD) {
  3137. if (!HAS_BSD(dev)) {
  3138. DRM_ERROR("execbuf with wrong flag\n");
  3139. return -EINVAL;
  3140. }
  3141. ring = &dev_priv->bsd_ring;
  3142. } else {
  3143. ring = &dev_priv->render_ring;
  3144. }
  3145. if (args->buffer_count < 1) {
  3146. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3147. return -EINVAL;
  3148. }
  3149. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3150. if (object_list == NULL) {
  3151. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3152. args->buffer_count);
  3153. ret = -ENOMEM;
  3154. goto pre_mutex_err;
  3155. }
  3156. if (args->num_cliprects != 0) {
  3157. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3158. GFP_KERNEL);
  3159. if (cliprects == NULL) {
  3160. ret = -ENOMEM;
  3161. goto pre_mutex_err;
  3162. }
  3163. ret = copy_from_user(cliprects,
  3164. (struct drm_clip_rect __user *)
  3165. (uintptr_t) args->cliprects_ptr,
  3166. sizeof(*cliprects) * args->num_cliprects);
  3167. if (ret != 0) {
  3168. DRM_ERROR("copy %d cliprects failed: %d\n",
  3169. args->num_cliprects, ret);
  3170. goto pre_mutex_err;
  3171. }
  3172. }
  3173. ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
  3174. &relocs);
  3175. if (ret != 0)
  3176. goto pre_mutex_err;
  3177. mutex_lock(&dev->struct_mutex);
  3178. i915_verify_inactive(dev, __FILE__, __LINE__);
  3179. if (atomic_read(&dev_priv->mm.wedged)) {
  3180. mutex_unlock(&dev->struct_mutex);
  3181. ret = -EIO;
  3182. goto pre_mutex_err;
  3183. }
  3184. if (dev_priv->mm.suspended) {
  3185. mutex_unlock(&dev->struct_mutex);
  3186. ret = -EBUSY;
  3187. goto pre_mutex_err;
  3188. }
  3189. /* Look up object handles */
  3190. flips = 0;
  3191. for (i = 0; i < args->buffer_count; i++) {
  3192. object_list[i] = drm_gem_object_lookup(dev, file_priv,
  3193. exec_list[i].handle);
  3194. if (object_list[i] == NULL) {
  3195. DRM_ERROR("Invalid object handle %d at index %d\n",
  3196. exec_list[i].handle, i);
  3197. /* prevent error path from reading uninitialized data */
  3198. args->buffer_count = i + 1;
  3199. ret = -EBADF;
  3200. goto err;
  3201. }
  3202. obj_priv = to_intel_bo(object_list[i]);
  3203. if (obj_priv->in_execbuffer) {
  3204. DRM_ERROR("Object %p appears more than once in object list\n",
  3205. object_list[i]);
  3206. /* prevent error path from reading uninitialized data */
  3207. args->buffer_count = i + 1;
  3208. ret = -EBADF;
  3209. goto err;
  3210. }
  3211. obj_priv->in_execbuffer = true;
  3212. flips += atomic_read(&obj_priv->pending_flip);
  3213. }
  3214. if (flips > 0) {
  3215. ret = i915_gem_wait_for_pending_flip(dev, object_list,
  3216. args->buffer_count);
  3217. if (ret)
  3218. goto err;
  3219. }
  3220. /* Pin and relocate */
  3221. for (pin_tries = 0; ; pin_tries++) {
  3222. ret = 0;
  3223. reloc_index = 0;
  3224. for (i = 0; i < args->buffer_count; i++) {
  3225. object_list[i]->pending_read_domains = 0;
  3226. object_list[i]->pending_write_domain = 0;
  3227. ret = i915_gem_object_pin_and_relocate(object_list[i],
  3228. file_priv,
  3229. &exec_list[i],
  3230. &relocs[reloc_index]);
  3231. if (ret)
  3232. break;
  3233. pinned = i + 1;
  3234. reloc_index += exec_list[i].relocation_count;
  3235. }
  3236. /* success */
  3237. if (ret == 0)
  3238. break;
  3239. /* error other than GTT full, or we've already tried again */
  3240. if (ret != -ENOSPC || pin_tries >= 1) {
  3241. if (ret != -ERESTARTSYS) {
  3242. unsigned long long total_size = 0;
  3243. for (i = 0; i < args->buffer_count; i++)
  3244. total_size += object_list[i]->size;
  3245. DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes: %d\n",
  3246. pinned+1, args->buffer_count,
  3247. total_size, ret);
  3248. DRM_ERROR("%d objects [%d pinned], "
  3249. "%d object bytes [%d pinned], "
  3250. "%d/%d gtt bytes\n",
  3251. atomic_read(&dev->object_count),
  3252. atomic_read(&dev->pin_count),
  3253. atomic_read(&dev->object_memory),
  3254. atomic_read(&dev->pin_memory),
  3255. atomic_read(&dev->gtt_memory),
  3256. dev->gtt_total);
  3257. }
  3258. goto err;
  3259. }
  3260. /* unpin all of our buffers */
  3261. for (i = 0; i < pinned; i++)
  3262. i915_gem_object_unpin(object_list[i]);
  3263. pinned = 0;
  3264. /* evict everyone we can from the aperture */
  3265. ret = i915_gem_evict_everything(dev);
  3266. if (ret && ret != -ENOSPC)
  3267. goto err;
  3268. }
  3269. /* Set the pending read domains for the batch buffer to COMMAND */
  3270. batch_obj = object_list[args->buffer_count-1];
  3271. if (batch_obj->pending_write_domain) {
  3272. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3273. ret = -EINVAL;
  3274. goto err;
  3275. }
  3276. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3277. /* Sanity check the batch buffer, prior to moving objects */
  3278. exec_offset = exec_list[args->buffer_count - 1].offset;
  3279. ret = i915_gem_check_execbuffer (args, exec_offset);
  3280. if (ret != 0) {
  3281. DRM_ERROR("execbuf with invalid offset/length\n");
  3282. goto err;
  3283. }
  3284. i915_verify_inactive(dev, __FILE__, __LINE__);
  3285. /* Zero the global flush/invalidate flags. These
  3286. * will be modified as new domains are computed
  3287. * for each object
  3288. */
  3289. dev->invalidate_domains = 0;
  3290. dev->flush_domains = 0;
  3291. for (i = 0; i < args->buffer_count; i++) {
  3292. struct drm_gem_object *obj = object_list[i];
  3293. /* Compute new gpu domains and update invalidate/flush */
  3294. i915_gem_object_set_to_gpu_domain(obj);
  3295. }
  3296. i915_verify_inactive(dev, __FILE__, __LINE__);
  3297. if (dev->invalidate_domains | dev->flush_domains) {
  3298. #if WATCH_EXEC
  3299. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3300. __func__,
  3301. dev->invalidate_domains,
  3302. dev->flush_domains);
  3303. #endif
  3304. i915_gem_flush(dev,
  3305. dev->invalidate_domains,
  3306. dev->flush_domains);
  3307. if (dev->flush_domains & I915_GEM_GPU_DOMAINS) {
  3308. (void)i915_add_request(dev, file_priv,
  3309. dev->flush_domains,
  3310. &dev_priv->render_ring);
  3311. if (HAS_BSD(dev))
  3312. (void)i915_add_request(dev, file_priv,
  3313. dev->flush_domains,
  3314. &dev_priv->bsd_ring);
  3315. }
  3316. }
  3317. for (i = 0; i < args->buffer_count; i++) {
  3318. struct drm_gem_object *obj = object_list[i];
  3319. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3320. uint32_t old_write_domain = obj->write_domain;
  3321. obj->write_domain = obj->pending_write_domain;
  3322. if (obj->write_domain)
  3323. list_move_tail(&obj_priv->gpu_write_list,
  3324. &dev_priv->mm.gpu_write_list);
  3325. else
  3326. list_del_init(&obj_priv->gpu_write_list);
  3327. trace_i915_gem_object_change_domain(obj,
  3328. obj->read_domains,
  3329. old_write_domain);
  3330. }
  3331. i915_verify_inactive(dev, __FILE__, __LINE__);
  3332. #if WATCH_COHERENCY
  3333. for (i = 0; i < args->buffer_count; i++) {
  3334. i915_gem_object_check_coherency(object_list[i],
  3335. exec_list[i].handle);
  3336. }
  3337. #endif
  3338. #if WATCH_EXEC
  3339. i915_gem_dump_object(batch_obj,
  3340. args->batch_len,
  3341. __func__,
  3342. ~0);
  3343. #endif
  3344. /* Exec the batchbuffer */
  3345. ret = ring->dispatch_gem_execbuffer(dev, ring, args,
  3346. cliprects, exec_offset);
  3347. if (ret) {
  3348. DRM_ERROR("dispatch failed %d\n", ret);
  3349. goto err;
  3350. }
  3351. /*
  3352. * Ensure that the commands in the batch buffer are
  3353. * finished before the interrupt fires
  3354. */
  3355. flush_domains = i915_retire_commands(dev, ring);
  3356. i915_verify_inactive(dev, __FILE__, __LINE__);
  3357. /*
  3358. * Get a seqno representing the execution of the current buffer,
  3359. * which we can wait on. We would like to mitigate these interrupts,
  3360. * likely by only creating seqnos occasionally (so that we have
  3361. * *some* interrupts representing completion of buffers that we can
  3362. * wait on when trying to clear up gtt space).
  3363. */
  3364. seqno = i915_add_request(dev, file_priv, flush_domains, ring);
  3365. BUG_ON(seqno == 0);
  3366. for (i = 0; i < args->buffer_count; i++) {
  3367. struct drm_gem_object *obj = object_list[i];
  3368. obj_priv = to_intel_bo(obj);
  3369. i915_gem_object_move_to_active(obj, seqno, ring);
  3370. #if WATCH_LRU
  3371. DRM_INFO("%s: move to exec list %p\n", __func__, obj);
  3372. #endif
  3373. }
  3374. #if WATCH_LRU
  3375. i915_dump_lru(dev, __func__);
  3376. #endif
  3377. i915_verify_inactive(dev, __FILE__, __LINE__);
  3378. err:
  3379. for (i = 0; i < pinned; i++)
  3380. i915_gem_object_unpin(object_list[i]);
  3381. for (i = 0; i < args->buffer_count; i++) {
  3382. if (object_list[i]) {
  3383. obj_priv = to_intel_bo(object_list[i]);
  3384. obj_priv->in_execbuffer = false;
  3385. }
  3386. drm_gem_object_unreference(object_list[i]);
  3387. }
  3388. mutex_unlock(&dev->struct_mutex);
  3389. pre_mutex_err:
  3390. /* Copy the updated relocations out regardless of current error
  3391. * state. Failure to update the relocs would mean that the next
  3392. * time userland calls execbuf, it would do so with presumed offset
  3393. * state that didn't match the actual object state.
  3394. */
  3395. ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
  3396. relocs);
  3397. if (ret2 != 0) {
  3398. DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
  3399. if (ret == 0)
  3400. ret = ret2;
  3401. }
  3402. drm_free_large(object_list);
  3403. kfree(cliprects);
  3404. return ret;
  3405. }
  3406. /*
  3407. * Legacy execbuffer just creates an exec2 list from the original exec object
  3408. * list array and passes it to the real function.
  3409. */
  3410. int
  3411. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3412. struct drm_file *file_priv)
  3413. {
  3414. struct drm_i915_gem_execbuffer *args = data;
  3415. struct drm_i915_gem_execbuffer2 exec2;
  3416. struct drm_i915_gem_exec_object *exec_list = NULL;
  3417. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3418. int ret, i;
  3419. #if WATCH_EXEC
  3420. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3421. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3422. #endif
  3423. if (args->buffer_count < 1) {
  3424. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3425. return -EINVAL;
  3426. }
  3427. /* Copy in the exec list from userland */
  3428. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3429. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3430. if (exec_list == NULL || exec2_list == NULL) {
  3431. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3432. args->buffer_count);
  3433. drm_free_large(exec_list);
  3434. drm_free_large(exec2_list);
  3435. return -ENOMEM;
  3436. }
  3437. ret = copy_from_user(exec_list,
  3438. (struct drm_i915_relocation_entry __user *)
  3439. (uintptr_t) args->buffers_ptr,
  3440. sizeof(*exec_list) * args->buffer_count);
  3441. if (ret != 0) {
  3442. DRM_ERROR("copy %d exec entries failed %d\n",
  3443. args->buffer_count, ret);
  3444. drm_free_large(exec_list);
  3445. drm_free_large(exec2_list);
  3446. return -EFAULT;
  3447. }
  3448. for (i = 0; i < args->buffer_count; i++) {
  3449. exec2_list[i].handle = exec_list[i].handle;
  3450. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3451. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3452. exec2_list[i].alignment = exec_list[i].alignment;
  3453. exec2_list[i].offset = exec_list[i].offset;
  3454. if (!IS_I965G(dev))
  3455. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3456. else
  3457. exec2_list[i].flags = 0;
  3458. }
  3459. exec2.buffers_ptr = args->buffers_ptr;
  3460. exec2.buffer_count = args->buffer_count;
  3461. exec2.batch_start_offset = args->batch_start_offset;
  3462. exec2.batch_len = args->batch_len;
  3463. exec2.DR1 = args->DR1;
  3464. exec2.DR4 = args->DR4;
  3465. exec2.num_cliprects = args->num_cliprects;
  3466. exec2.cliprects_ptr = args->cliprects_ptr;
  3467. exec2.flags = I915_EXEC_RENDER;
  3468. ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
  3469. if (!ret) {
  3470. /* Copy the new buffer offsets back to the user's exec list. */
  3471. for (i = 0; i < args->buffer_count; i++)
  3472. exec_list[i].offset = exec2_list[i].offset;
  3473. /* ... and back out to userspace */
  3474. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3475. (uintptr_t) args->buffers_ptr,
  3476. exec_list,
  3477. sizeof(*exec_list) * args->buffer_count);
  3478. if (ret) {
  3479. ret = -EFAULT;
  3480. DRM_ERROR("failed to copy %d exec entries "
  3481. "back to user (%d)\n",
  3482. args->buffer_count, ret);
  3483. }
  3484. }
  3485. drm_free_large(exec_list);
  3486. drm_free_large(exec2_list);
  3487. return ret;
  3488. }
  3489. int
  3490. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3491. struct drm_file *file_priv)
  3492. {
  3493. struct drm_i915_gem_execbuffer2 *args = data;
  3494. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3495. int ret;
  3496. #if WATCH_EXEC
  3497. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3498. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3499. #endif
  3500. if (args->buffer_count < 1) {
  3501. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3502. return -EINVAL;
  3503. }
  3504. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3505. if (exec2_list == NULL) {
  3506. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3507. args->buffer_count);
  3508. return -ENOMEM;
  3509. }
  3510. ret = copy_from_user(exec2_list,
  3511. (struct drm_i915_relocation_entry __user *)
  3512. (uintptr_t) args->buffers_ptr,
  3513. sizeof(*exec2_list) * args->buffer_count);
  3514. if (ret != 0) {
  3515. DRM_ERROR("copy %d exec entries failed %d\n",
  3516. args->buffer_count, ret);
  3517. drm_free_large(exec2_list);
  3518. return -EFAULT;
  3519. }
  3520. ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
  3521. if (!ret) {
  3522. /* Copy the new buffer offsets back to the user's exec list. */
  3523. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3524. (uintptr_t) args->buffers_ptr,
  3525. exec2_list,
  3526. sizeof(*exec2_list) * args->buffer_count);
  3527. if (ret) {
  3528. ret = -EFAULT;
  3529. DRM_ERROR("failed to copy %d exec entries "
  3530. "back to user (%d)\n",
  3531. args->buffer_count, ret);
  3532. }
  3533. }
  3534. drm_free_large(exec2_list);
  3535. return ret;
  3536. }
  3537. int
  3538. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3539. {
  3540. struct drm_device *dev = obj->dev;
  3541. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3542. int ret;
  3543. BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  3544. i915_verify_inactive(dev, __FILE__, __LINE__);
  3545. if (obj_priv->gtt_space == NULL) {
  3546. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3547. if (ret)
  3548. return ret;
  3549. }
  3550. obj_priv->pin_count++;
  3551. /* If the object is not active and not pending a flush,
  3552. * remove it from the inactive list
  3553. */
  3554. if (obj_priv->pin_count == 1) {
  3555. atomic_inc(&dev->pin_count);
  3556. atomic_add(obj->size, &dev->pin_memory);
  3557. if (!obj_priv->active &&
  3558. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
  3559. !list_empty(&obj_priv->list))
  3560. list_del_init(&obj_priv->list);
  3561. }
  3562. i915_verify_inactive(dev, __FILE__, __LINE__);
  3563. return 0;
  3564. }
  3565. void
  3566. i915_gem_object_unpin(struct drm_gem_object *obj)
  3567. {
  3568. struct drm_device *dev = obj->dev;
  3569. drm_i915_private_t *dev_priv = dev->dev_private;
  3570. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3571. i915_verify_inactive(dev, __FILE__, __LINE__);
  3572. obj_priv->pin_count--;
  3573. BUG_ON(obj_priv->pin_count < 0);
  3574. BUG_ON(obj_priv->gtt_space == NULL);
  3575. /* If the object is no longer pinned, and is
  3576. * neither active nor being flushed, then stick it on
  3577. * the inactive list
  3578. */
  3579. if (obj_priv->pin_count == 0) {
  3580. if (!obj_priv->active &&
  3581. (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  3582. list_move_tail(&obj_priv->list,
  3583. &dev_priv->mm.inactive_list);
  3584. atomic_dec(&dev->pin_count);
  3585. atomic_sub(obj->size, &dev->pin_memory);
  3586. }
  3587. i915_verify_inactive(dev, __FILE__, __LINE__);
  3588. }
  3589. int
  3590. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3591. struct drm_file *file_priv)
  3592. {
  3593. struct drm_i915_gem_pin *args = data;
  3594. struct drm_gem_object *obj;
  3595. struct drm_i915_gem_object *obj_priv;
  3596. int ret;
  3597. mutex_lock(&dev->struct_mutex);
  3598. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3599. if (obj == NULL) {
  3600. DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
  3601. args->handle);
  3602. mutex_unlock(&dev->struct_mutex);
  3603. return -EBADF;
  3604. }
  3605. obj_priv = to_intel_bo(obj);
  3606. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3607. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3608. drm_gem_object_unreference(obj);
  3609. mutex_unlock(&dev->struct_mutex);
  3610. return -EINVAL;
  3611. }
  3612. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3613. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3614. args->handle);
  3615. drm_gem_object_unreference(obj);
  3616. mutex_unlock(&dev->struct_mutex);
  3617. return -EINVAL;
  3618. }
  3619. obj_priv->user_pin_count++;
  3620. obj_priv->pin_filp = file_priv;
  3621. if (obj_priv->user_pin_count == 1) {
  3622. ret = i915_gem_object_pin(obj, args->alignment);
  3623. if (ret != 0) {
  3624. drm_gem_object_unreference(obj);
  3625. mutex_unlock(&dev->struct_mutex);
  3626. return ret;
  3627. }
  3628. }
  3629. /* XXX - flush the CPU caches for pinned objects
  3630. * as the X server doesn't manage domains yet
  3631. */
  3632. i915_gem_object_flush_cpu_write_domain(obj);
  3633. args->offset = obj_priv->gtt_offset;
  3634. drm_gem_object_unreference(obj);
  3635. mutex_unlock(&dev->struct_mutex);
  3636. return 0;
  3637. }
  3638. int
  3639. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3640. struct drm_file *file_priv)
  3641. {
  3642. struct drm_i915_gem_pin *args = data;
  3643. struct drm_gem_object *obj;
  3644. struct drm_i915_gem_object *obj_priv;
  3645. mutex_lock(&dev->struct_mutex);
  3646. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3647. if (obj == NULL) {
  3648. DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
  3649. args->handle);
  3650. mutex_unlock(&dev->struct_mutex);
  3651. return -EBADF;
  3652. }
  3653. obj_priv = to_intel_bo(obj);
  3654. if (obj_priv->pin_filp != file_priv) {
  3655. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3656. args->handle);
  3657. drm_gem_object_unreference(obj);
  3658. mutex_unlock(&dev->struct_mutex);
  3659. return -EINVAL;
  3660. }
  3661. obj_priv->user_pin_count--;
  3662. if (obj_priv->user_pin_count == 0) {
  3663. obj_priv->pin_filp = NULL;
  3664. i915_gem_object_unpin(obj);
  3665. }
  3666. drm_gem_object_unreference(obj);
  3667. mutex_unlock(&dev->struct_mutex);
  3668. return 0;
  3669. }
  3670. int
  3671. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3672. struct drm_file *file_priv)
  3673. {
  3674. struct drm_i915_gem_busy *args = data;
  3675. struct drm_gem_object *obj;
  3676. struct drm_i915_gem_object *obj_priv;
  3677. drm_i915_private_t *dev_priv = dev->dev_private;
  3678. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3679. if (obj == NULL) {
  3680. DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
  3681. args->handle);
  3682. return -EBADF;
  3683. }
  3684. mutex_lock(&dev->struct_mutex);
  3685. /* Update the active list for the hardware's current position.
  3686. * Otherwise this only updates on a delayed timer or when irqs are
  3687. * actually unmasked, and our working set ends up being larger than
  3688. * required.
  3689. */
  3690. i915_gem_retire_requests(dev, &dev_priv->render_ring);
  3691. if (HAS_BSD(dev))
  3692. i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
  3693. obj_priv = to_intel_bo(obj);
  3694. /* Don't count being on the flushing list against the object being
  3695. * done. Otherwise, a buffer left on the flushing list but not getting
  3696. * flushed (because nobody's flushing that domain) won't ever return
  3697. * unbusy and get reused by libdrm's bo cache. The other expected
  3698. * consumer of this interface, OpenGL's occlusion queries, also specs
  3699. * that the objects get unbusy "eventually" without any interference.
  3700. */
  3701. args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
  3702. drm_gem_object_unreference(obj);
  3703. mutex_unlock(&dev->struct_mutex);
  3704. return 0;
  3705. }
  3706. int
  3707. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3708. struct drm_file *file_priv)
  3709. {
  3710. return i915_gem_ring_throttle(dev, file_priv);
  3711. }
  3712. int
  3713. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3714. struct drm_file *file_priv)
  3715. {
  3716. struct drm_i915_gem_madvise *args = data;
  3717. struct drm_gem_object *obj;
  3718. struct drm_i915_gem_object *obj_priv;
  3719. switch (args->madv) {
  3720. case I915_MADV_DONTNEED:
  3721. case I915_MADV_WILLNEED:
  3722. break;
  3723. default:
  3724. return -EINVAL;
  3725. }
  3726. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3727. if (obj == NULL) {
  3728. DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
  3729. args->handle);
  3730. return -EBADF;
  3731. }
  3732. mutex_lock(&dev->struct_mutex);
  3733. obj_priv = to_intel_bo(obj);
  3734. if (obj_priv->pin_count) {
  3735. drm_gem_object_unreference(obj);
  3736. mutex_unlock(&dev->struct_mutex);
  3737. DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
  3738. return -EINVAL;
  3739. }
  3740. if (obj_priv->madv != __I915_MADV_PURGED)
  3741. obj_priv->madv = args->madv;
  3742. /* if the object is no longer bound, discard its backing storage */
  3743. if (i915_gem_object_is_purgeable(obj_priv) &&
  3744. obj_priv->gtt_space == NULL)
  3745. i915_gem_object_truncate(obj);
  3746. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3747. drm_gem_object_unreference(obj);
  3748. mutex_unlock(&dev->struct_mutex);
  3749. return 0;
  3750. }
  3751. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  3752. size_t size)
  3753. {
  3754. struct drm_i915_gem_object *obj;
  3755. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3756. if (obj == NULL)
  3757. return NULL;
  3758. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3759. kfree(obj);
  3760. return NULL;
  3761. }
  3762. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3763. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3764. obj->agp_type = AGP_USER_MEMORY;
  3765. obj->base.driver_private = NULL;
  3766. obj->fence_reg = I915_FENCE_REG_NONE;
  3767. INIT_LIST_HEAD(&obj->list);
  3768. INIT_LIST_HEAD(&obj->gpu_write_list);
  3769. obj->madv = I915_MADV_WILLNEED;
  3770. trace_i915_gem_object_create(&obj->base);
  3771. return &obj->base;
  3772. }
  3773. int i915_gem_init_object(struct drm_gem_object *obj)
  3774. {
  3775. BUG();
  3776. return 0;
  3777. }
  3778. void i915_gem_free_object(struct drm_gem_object *obj)
  3779. {
  3780. struct drm_device *dev = obj->dev;
  3781. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3782. trace_i915_gem_object_destroy(obj);
  3783. while (obj_priv->pin_count > 0)
  3784. i915_gem_object_unpin(obj);
  3785. if (obj_priv->phys_obj)
  3786. i915_gem_detach_phys_object(dev, obj);
  3787. i915_gem_object_unbind(obj);
  3788. if (obj_priv->mmap_offset)
  3789. i915_gem_free_mmap_offset(obj);
  3790. drm_gem_object_release(obj);
  3791. kfree(obj_priv->page_cpu_valid);
  3792. kfree(obj_priv->bit_17);
  3793. kfree(obj_priv);
  3794. }
  3795. /** Unbinds all inactive objects. */
  3796. static int
  3797. i915_gem_evict_from_inactive_list(struct drm_device *dev)
  3798. {
  3799. drm_i915_private_t *dev_priv = dev->dev_private;
  3800. while (!list_empty(&dev_priv->mm.inactive_list)) {
  3801. struct drm_gem_object *obj;
  3802. int ret;
  3803. obj = &list_first_entry(&dev_priv->mm.inactive_list,
  3804. struct drm_i915_gem_object,
  3805. list)->base;
  3806. ret = i915_gem_object_unbind(obj);
  3807. if (ret != 0) {
  3808. DRM_ERROR("Error unbinding object: %d\n", ret);
  3809. return ret;
  3810. }
  3811. }
  3812. return 0;
  3813. }
  3814. int
  3815. i915_gem_idle(struct drm_device *dev)
  3816. {
  3817. drm_i915_private_t *dev_priv = dev->dev_private;
  3818. int ret;
  3819. mutex_lock(&dev->struct_mutex);
  3820. if (dev_priv->mm.suspended ||
  3821. (dev_priv->render_ring.gem_object == NULL) ||
  3822. (HAS_BSD(dev) &&
  3823. dev_priv->bsd_ring.gem_object == NULL)) {
  3824. mutex_unlock(&dev->struct_mutex);
  3825. return 0;
  3826. }
  3827. ret = i915_gpu_idle(dev);
  3828. if (ret) {
  3829. mutex_unlock(&dev->struct_mutex);
  3830. return ret;
  3831. }
  3832. /* Under UMS, be paranoid and evict. */
  3833. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3834. ret = i915_gem_evict_from_inactive_list(dev);
  3835. if (ret) {
  3836. mutex_unlock(&dev->struct_mutex);
  3837. return ret;
  3838. }
  3839. }
  3840. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3841. * We need to replace this with a semaphore, or something.
  3842. * And not confound mm.suspended!
  3843. */
  3844. dev_priv->mm.suspended = 1;
  3845. del_timer(&dev_priv->hangcheck_timer);
  3846. i915_kernel_lost_context(dev);
  3847. i915_gem_cleanup_ringbuffer(dev);
  3848. mutex_unlock(&dev->struct_mutex);
  3849. /* Cancel the retire work handler, which should be idle now. */
  3850. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3851. return 0;
  3852. }
  3853. /*
  3854. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  3855. * over cache flushing.
  3856. */
  3857. static int
  3858. i915_gem_init_pipe_control(struct drm_device *dev)
  3859. {
  3860. drm_i915_private_t *dev_priv = dev->dev_private;
  3861. struct drm_gem_object *obj;
  3862. struct drm_i915_gem_object *obj_priv;
  3863. int ret;
  3864. obj = i915_gem_alloc_object(dev, 4096);
  3865. if (obj == NULL) {
  3866. DRM_ERROR("Failed to allocate seqno page\n");
  3867. ret = -ENOMEM;
  3868. goto err;
  3869. }
  3870. obj_priv = to_intel_bo(obj);
  3871. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3872. ret = i915_gem_object_pin(obj, 4096);
  3873. if (ret)
  3874. goto err_unref;
  3875. dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
  3876. dev_priv->seqno_page = kmap(obj_priv->pages[0]);
  3877. if (dev_priv->seqno_page == NULL)
  3878. goto err_unpin;
  3879. dev_priv->seqno_obj = obj;
  3880. memset(dev_priv->seqno_page, 0, PAGE_SIZE);
  3881. return 0;
  3882. err_unpin:
  3883. i915_gem_object_unpin(obj);
  3884. err_unref:
  3885. drm_gem_object_unreference(obj);
  3886. err:
  3887. return ret;
  3888. }
  3889. static void
  3890. i915_gem_cleanup_pipe_control(struct drm_device *dev)
  3891. {
  3892. drm_i915_private_t *dev_priv = dev->dev_private;
  3893. struct drm_gem_object *obj;
  3894. struct drm_i915_gem_object *obj_priv;
  3895. obj = dev_priv->seqno_obj;
  3896. obj_priv = to_intel_bo(obj);
  3897. kunmap(obj_priv->pages[0]);
  3898. i915_gem_object_unpin(obj);
  3899. drm_gem_object_unreference(obj);
  3900. dev_priv->seqno_obj = NULL;
  3901. dev_priv->seqno_page = NULL;
  3902. }
  3903. int
  3904. i915_gem_init_ringbuffer(struct drm_device *dev)
  3905. {
  3906. drm_i915_private_t *dev_priv = dev->dev_private;
  3907. int ret;
  3908. dev_priv->render_ring = render_ring;
  3909. if (!I915_NEED_GFX_HWS(dev)) {
  3910. dev_priv->render_ring.status_page.page_addr
  3911. = dev_priv->status_page_dmah->vaddr;
  3912. memset(dev_priv->render_ring.status_page.page_addr,
  3913. 0, PAGE_SIZE);
  3914. }
  3915. if (HAS_PIPE_CONTROL(dev)) {
  3916. ret = i915_gem_init_pipe_control(dev);
  3917. if (ret)
  3918. return ret;
  3919. }
  3920. ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
  3921. if (!ret && HAS_BSD(dev)) {
  3922. dev_priv->bsd_ring = bsd_ring;
  3923. ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  3924. }
  3925. return ret;
  3926. }
  3927. void
  3928. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3929. {
  3930. drm_i915_private_t *dev_priv = dev->dev_private;
  3931. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  3932. if (HAS_BSD(dev))
  3933. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  3934. if (HAS_PIPE_CONTROL(dev))
  3935. i915_gem_cleanup_pipe_control(dev);
  3936. }
  3937. int
  3938. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3939. struct drm_file *file_priv)
  3940. {
  3941. drm_i915_private_t *dev_priv = dev->dev_private;
  3942. int ret;
  3943. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3944. return 0;
  3945. if (atomic_read(&dev_priv->mm.wedged)) {
  3946. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3947. atomic_set(&dev_priv->mm.wedged, 0);
  3948. }
  3949. mutex_lock(&dev->struct_mutex);
  3950. dev_priv->mm.suspended = 0;
  3951. ret = i915_gem_init_ringbuffer(dev);
  3952. if (ret != 0) {
  3953. mutex_unlock(&dev->struct_mutex);
  3954. return ret;
  3955. }
  3956. spin_lock(&dev_priv->mm.active_list_lock);
  3957. BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
  3958. BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
  3959. spin_unlock(&dev_priv->mm.active_list_lock);
  3960. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3961. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3962. BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
  3963. BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
  3964. mutex_unlock(&dev->struct_mutex);
  3965. drm_irq_install(dev);
  3966. return 0;
  3967. }
  3968. int
  3969. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3970. struct drm_file *file_priv)
  3971. {
  3972. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3973. return 0;
  3974. drm_irq_uninstall(dev);
  3975. return i915_gem_idle(dev);
  3976. }
  3977. void
  3978. i915_gem_lastclose(struct drm_device *dev)
  3979. {
  3980. int ret;
  3981. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3982. return;
  3983. ret = i915_gem_idle(dev);
  3984. if (ret)
  3985. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3986. }
  3987. void
  3988. i915_gem_load(struct drm_device *dev)
  3989. {
  3990. int i;
  3991. drm_i915_private_t *dev_priv = dev->dev_private;
  3992. spin_lock_init(&dev_priv->mm.active_list_lock);
  3993. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3994. INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
  3995. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3996. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3997. INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
  3998. INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
  3999. if (HAS_BSD(dev)) {
  4000. INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
  4001. INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
  4002. }
  4003. for (i = 0; i < 16; i++)
  4004. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  4005. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  4006. i915_gem_retire_work_handler);
  4007. spin_lock(&shrink_list_lock);
  4008. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  4009. spin_unlock(&shrink_list_lock);
  4010. /* Old X drivers will take 0-2 for front, back, depth buffers */
  4011. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  4012. dev_priv->fence_reg_start = 3;
  4013. if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4014. dev_priv->num_fence_regs = 16;
  4015. else
  4016. dev_priv->num_fence_regs = 8;
  4017. /* Initialize fence registers to zero */
  4018. if (IS_I965G(dev)) {
  4019. for (i = 0; i < 16; i++)
  4020. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  4021. } else {
  4022. for (i = 0; i < 8; i++)
  4023. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  4024. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  4025. for (i = 0; i < 8; i++)
  4026. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  4027. }
  4028. i915_gem_detect_bit_6_swizzle(dev);
  4029. init_waitqueue_head(&dev_priv->pending_flip_queue);
  4030. }
  4031. /*
  4032. * Create a physically contiguous memory object for this object
  4033. * e.g. for cursor + overlay regs
  4034. */
  4035. int i915_gem_init_phys_object(struct drm_device *dev,
  4036. int id, int size)
  4037. {
  4038. drm_i915_private_t *dev_priv = dev->dev_private;
  4039. struct drm_i915_gem_phys_object *phys_obj;
  4040. int ret;
  4041. if (dev_priv->mm.phys_objs[id - 1] || !size)
  4042. return 0;
  4043. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  4044. if (!phys_obj)
  4045. return -ENOMEM;
  4046. phys_obj->id = id;
  4047. phys_obj->handle = drm_pci_alloc(dev, size, 0);
  4048. if (!phys_obj->handle) {
  4049. ret = -ENOMEM;
  4050. goto kfree_obj;
  4051. }
  4052. #ifdef CONFIG_X86
  4053. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4054. #endif
  4055. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4056. return 0;
  4057. kfree_obj:
  4058. kfree(phys_obj);
  4059. return ret;
  4060. }
  4061. void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4062. {
  4063. drm_i915_private_t *dev_priv = dev->dev_private;
  4064. struct drm_i915_gem_phys_object *phys_obj;
  4065. if (!dev_priv->mm.phys_objs[id - 1])
  4066. return;
  4067. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4068. if (phys_obj->cur_obj) {
  4069. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4070. }
  4071. #ifdef CONFIG_X86
  4072. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4073. #endif
  4074. drm_pci_free(dev, phys_obj->handle);
  4075. kfree(phys_obj);
  4076. dev_priv->mm.phys_objs[id - 1] = NULL;
  4077. }
  4078. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4079. {
  4080. int i;
  4081. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4082. i915_gem_free_phys_object(dev, i);
  4083. }
  4084. void i915_gem_detach_phys_object(struct drm_device *dev,
  4085. struct drm_gem_object *obj)
  4086. {
  4087. struct drm_i915_gem_object *obj_priv;
  4088. int i;
  4089. int ret;
  4090. int page_count;
  4091. obj_priv = to_intel_bo(obj);
  4092. if (!obj_priv->phys_obj)
  4093. return;
  4094. ret = i915_gem_object_get_pages(obj, 0);
  4095. if (ret)
  4096. goto out;
  4097. page_count = obj->size / PAGE_SIZE;
  4098. for (i = 0; i < page_count; i++) {
  4099. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4100. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4101. memcpy(dst, src, PAGE_SIZE);
  4102. kunmap_atomic(dst, KM_USER0);
  4103. }
  4104. drm_clflush_pages(obj_priv->pages, page_count);
  4105. drm_agp_chipset_flush(dev);
  4106. i915_gem_object_put_pages(obj);
  4107. out:
  4108. obj_priv->phys_obj->cur_obj = NULL;
  4109. obj_priv->phys_obj = NULL;
  4110. }
  4111. int
  4112. i915_gem_attach_phys_object(struct drm_device *dev,
  4113. struct drm_gem_object *obj, int id)
  4114. {
  4115. drm_i915_private_t *dev_priv = dev->dev_private;
  4116. struct drm_i915_gem_object *obj_priv;
  4117. int ret = 0;
  4118. int page_count;
  4119. int i;
  4120. if (id > I915_MAX_PHYS_OBJECT)
  4121. return -EINVAL;
  4122. obj_priv = to_intel_bo(obj);
  4123. if (obj_priv->phys_obj) {
  4124. if (obj_priv->phys_obj->id == id)
  4125. return 0;
  4126. i915_gem_detach_phys_object(dev, obj);
  4127. }
  4128. /* create a new object */
  4129. if (!dev_priv->mm.phys_objs[id - 1]) {
  4130. ret = i915_gem_init_phys_object(dev, id,
  4131. obj->size);
  4132. if (ret) {
  4133. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4134. goto out;
  4135. }
  4136. }
  4137. /* bind to the object */
  4138. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4139. obj_priv->phys_obj->cur_obj = obj;
  4140. ret = i915_gem_object_get_pages(obj, 0);
  4141. if (ret) {
  4142. DRM_ERROR("failed to get page list\n");
  4143. goto out;
  4144. }
  4145. page_count = obj->size / PAGE_SIZE;
  4146. for (i = 0; i < page_count; i++) {
  4147. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4148. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4149. memcpy(dst, src, PAGE_SIZE);
  4150. kunmap_atomic(src, KM_USER0);
  4151. }
  4152. i915_gem_object_put_pages(obj);
  4153. return 0;
  4154. out:
  4155. return ret;
  4156. }
  4157. static int
  4158. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4159. struct drm_i915_gem_pwrite *args,
  4160. struct drm_file *file_priv)
  4161. {
  4162. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  4163. void *obj_addr;
  4164. int ret;
  4165. char __user *user_data;
  4166. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4167. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4168. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4169. ret = copy_from_user(obj_addr, user_data, args->size);
  4170. if (ret)
  4171. return -EFAULT;
  4172. drm_agp_chipset_flush(dev);
  4173. return 0;
  4174. }
  4175. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
  4176. {
  4177. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  4178. /* Clean up our request list when the client is going away, so that
  4179. * later retire_requests won't dereference our soon-to-be-gone
  4180. * file_priv.
  4181. */
  4182. mutex_lock(&dev->struct_mutex);
  4183. while (!list_empty(&i915_file_priv->mm.request_list))
  4184. list_del_init(i915_file_priv->mm.request_list.next);
  4185. mutex_unlock(&dev->struct_mutex);
  4186. }
  4187. static int
  4188. i915_gpu_is_active(struct drm_device *dev)
  4189. {
  4190. drm_i915_private_t *dev_priv = dev->dev_private;
  4191. int lists_empty;
  4192. spin_lock(&dev_priv->mm.active_list_lock);
  4193. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  4194. list_empty(&dev_priv->render_ring.active_list);
  4195. if (HAS_BSD(dev))
  4196. lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
  4197. spin_unlock(&dev_priv->mm.active_list_lock);
  4198. return !lists_empty;
  4199. }
  4200. static int
  4201. i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
  4202. {
  4203. drm_i915_private_t *dev_priv, *next_dev;
  4204. struct drm_i915_gem_object *obj_priv, *next_obj;
  4205. int cnt = 0;
  4206. int would_deadlock = 1;
  4207. /* "fast-path" to count number of available objects */
  4208. if (nr_to_scan == 0) {
  4209. spin_lock(&shrink_list_lock);
  4210. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4211. struct drm_device *dev = dev_priv->dev;
  4212. if (mutex_trylock(&dev->struct_mutex)) {
  4213. list_for_each_entry(obj_priv,
  4214. &dev_priv->mm.inactive_list,
  4215. list)
  4216. cnt++;
  4217. mutex_unlock(&dev->struct_mutex);
  4218. }
  4219. }
  4220. spin_unlock(&shrink_list_lock);
  4221. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4222. }
  4223. spin_lock(&shrink_list_lock);
  4224. rescan:
  4225. /* first scan for clean buffers */
  4226. list_for_each_entry_safe(dev_priv, next_dev,
  4227. &shrink_list, mm.shrink_list) {
  4228. struct drm_device *dev = dev_priv->dev;
  4229. if (! mutex_trylock(&dev->struct_mutex))
  4230. continue;
  4231. spin_unlock(&shrink_list_lock);
  4232. i915_gem_retire_requests(dev, &dev_priv->render_ring);
  4233. if (HAS_BSD(dev))
  4234. i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
  4235. list_for_each_entry_safe(obj_priv, next_obj,
  4236. &dev_priv->mm.inactive_list,
  4237. list) {
  4238. if (i915_gem_object_is_purgeable(obj_priv)) {
  4239. i915_gem_object_unbind(&obj_priv->base);
  4240. if (--nr_to_scan <= 0)
  4241. break;
  4242. }
  4243. }
  4244. spin_lock(&shrink_list_lock);
  4245. mutex_unlock(&dev->struct_mutex);
  4246. would_deadlock = 0;
  4247. if (nr_to_scan <= 0)
  4248. break;
  4249. }
  4250. /* second pass, evict/count anything still on the inactive list */
  4251. list_for_each_entry_safe(dev_priv, next_dev,
  4252. &shrink_list, mm.shrink_list) {
  4253. struct drm_device *dev = dev_priv->dev;
  4254. if (! mutex_trylock(&dev->struct_mutex))
  4255. continue;
  4256. spin_unlock(&shrink_list_lock);
  4257. list_for_each_entry_safe(obj_priv, next_obj,
  4258. &dev_priv->mm.inactive_list,
  4259. list) {
  4260. if (nr_to_scan > 0) {
  4261. i915_gem_object_unbind(&obj_priv->base);
  4262. nr_to_scan--;
  4263. } else
  4264. cnt++;
  4265. }
  4266. spin_lock(&shrink_list_lock);
  4267. mutex_unlock(&dev->struct_mutex);
  4268. would_deadlock = 0;
  4269. }
  4270. if (nr_to_scan) {
  4271. int active = 0;
  4272. /*
  4273. * We are desperate for pages, so as a last resort, wait
  4274. * for the GPU to finish and discard whatever we can.
  4275. * This has a dramatic impact to reduce the number of
  4276. * OOM-killer events whilst running the GPU aggressively.
  4277. */
  4278. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4279. struct drm_device *dev = dev_priv->dev;
  4280. if (!mutex_trylock(&dev->struct_mutex))
  4281. continue;
  4282. spin_unlock(&shrink_list_lock);
  4283. if (i915_gpu_is_active(dev)) {
  4284. i915_gpu_idle(dev);
  4285. active++;
  4286. }
  4287. spin_lock(&shrink_list_lock);
  4288. mutex_unlock(&dev->struct_mutex);
  4289. }
  4290. if (active)
  4291. goto rescan;
  4292. }
  4293. spin_unlock(&shrink_list_lock);
  4294. if (would_deadlock)
  4295. return -1;
  4296. else if (cnt > 0)
  4297. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4298. else
  4299. return 0;
  4300. }
  4301. static struct shrinker shrinker = {
  4302. .shrink = i915_gem_shrink,
  4303. .seeks = DEFAULT_SEEKS,
  4304. };
  4305. __init void
  4306. i915_gem_shrinker_init(void)
  4307. {
  4308. register_shrinker(&shrinker);
  4309. }
  4310. __exit void
  4311. i915_gem_shrinker_exit(void)
  4312. {
  4313. unregister_shrinker(&shrinker);
  4314. }