i915_drv.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_panel_use_ssc __read_mostly = -1;
  77. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  78. MODULE_PARM_DESC(lvds_use_ssc,
  79. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  80. "(default: auto from VBT)");
  81. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  82. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  83. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  84. "Override selection of SDVO panel mode in the VBT "
  85. "(default: auto)");
  86. static bool i915_try_reset __read_mostly = true;
  87. module_param_named(reset, i915_try_reset, bool, 0600);
  88. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  89. bool i915_enable_hangcheck __read_mostly = true;
  90. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  91. MODULE_PARM_DESC(enable_hangcheck,
  92. "Periodically check GPU activity for detecting hangs. "
  93. "WARNING: Disabling this can cause system wide hangs. "
  94. "(default: true)");
  95. int i915_enable_ppgtt __read_mostly = -1;
  96. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  97. MODULE_PARM_DESC(i915_enable_ppgtt,
  98. "Enable PPGTT (default: true)");
  99. static struct drm_driver driver;
  100. extern int intel_agp_enabled;
  101. #define INTEL_VGA_DEVICE(id, info) { \
  102. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  103. .class_mask = 0xff0000, \
  104. .vendor = 0x8086, \
  105. .device = id, \
  106. .subvendor = PCI_ANY_ID, \
  107. .subdevice = PCI_ANY_ID, \
  108. .driver_data = (unsigned long) info }
  109. static const struct intel_device_info intel_i830_info = {
  110. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  111. .has_overlay = 1, .overlay_needs_physical = 1,
  112. };
  113. static const struct intel_device_info intel_845g_info = {
  114. .gen = 2,
  115. .has_overlay = 1, .overlay_needs_physical = 1,
  116. };
  117. static const struct intel_device_info intel_i85x_info = {
  118. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  119. .cursor_needs_physical = 1,
  120. .has_overlay = 1, .overlay_needs_physical = 1,
  121. };
  122. static const struct intel_device_info intel_i865g_info = {
  123. .gen = 2,
  124. .has_overlay = 1, .overlay_needs_physical = 1,
  125. };
  126. static const struct intel_device_info intel_i915g_info = {
  127. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  128. .has_overlay = 1, .overlay_needs_physical = 1,
  129. };
  130. static const struct intel_device_info intel_i915gm_info = {
  131. .gen = 3, .is_mobile = 1,
  132. .cursor_needs_physical = 1,
  133. .has_overlay = 1, .overlay_needs_physical = 1,
  134. .supports_tv = 1,
  135. };
  136. static const struct intel_device_info intel_i945g_info = {
  137. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  138. .has_overlay = 1, .overlay_needs_physical = 1,
  139. };
  140. static const struct intel_device_info intel_i945gm_info = {
  141. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  142. .has_hotplug = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. .supports_tv = 1,
  145. };
  146. static const struct intel_device_info intel_i965g_info = {
  147. .gen = 4, .is_broadwater = 1,
  148. .has_hotplug = 1,
  149. .has_overlay = 1,
  150. };
  151. static const struct intel_device_info intel_i965gm_info = {
  152. .gen = 4, .is_crestline = 1,
  153. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  154. .has_overlay = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_g33_info = {
  158. .gen = 3, .is_g33 = 1,
  159. .need_gfx_hws = 1, .has_hotplug = 1,
  160. .has_overlay = 1,
  161. };
  162. static const struct intel_device_info intel_g45_info = {
  163. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  164. .has_pipe_cxsr = 1, .has_hotplug = 1,
  165. .has_bsd_ring = 1,
  166. };
  167. static const struct intel_device_info intel_gm45_info = {
  168. .gen = 4, .is_g4x = 1,
  169. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  170. .has_pipe_cxsr = 1, .has_hotplug = 1,
  171. .supports_tv = 1,
  172. .has_bsd_ring = 1,
  173. };
  174. static const struct intel_device_info intel_pineview_info = {
  175. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  176. .need_gfx_hws = 1, .has_hotplug = 1,
  177. .has_overlay = 1,
  178. };
  179. static const struct intel_device_info intel_ironlake_d_info = {
  180. .gen = 5,
  181. .need_gfx_hws = 1, .has_hotplug = 1,
  182. .has_bsd_ring = 1,
  183. };
  184. static const struct intel_device_info intel_ironlake_m_info = {
  185. .gen = 5, .is_mobile = 1,
  186. .need_gfx_hws = 1, .has_hotplug = 1,
  187. .has_fbc = 1,
  188. .has_bsd_ring = 1,
  189. };
  190. static const struct intel_device_info intel_sandybridge_d_info = {
  191. .gen = 6,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. .has_blt_ring = 1,
  195. .has_llc = 1,
  196. };
  197. static const struct intel_device_info intel_sandybridge_m_info = {
  198. .gen = 6, .is_mobile = 1,
  199. .need_gfx_hws = 1, .has_hotplug = 1,
  200. .has_fbc = 1,
  201. .has_bsd_ring = 1,
  202. .has_blt_ring = 1,
  203. .has_llc = 1,
  204. };
  205. static const struct intel_device_info intel_ivybridge_d_info = {
  206. .is_ivybridge = 1, .gen = 7,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. };
  212. static const struct intel_device_info intel_ivybridge_m_info = {
  213. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  214. .need_gfx_hws = 1, .has_hotplug = 1,
  215. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  216. .has_bsd_ring = 1,
  217. .has_blt_ring = 1,
  218. .has_llc = 1,
  219. };
  220. static const struct pci_device_id pciidlist[] = { /* aka */
  221. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  222. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  223. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  224. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  225. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  226. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  227. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  228. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  229. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  230. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  231. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  232. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  233. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  234. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  235. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  236. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  237. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  238. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  239. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  240. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  241. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  242. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  243. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  244. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  245. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  246. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  247. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  248. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  249. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  250. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  251. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  252. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  253. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  254. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  255. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  256. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  257. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  258. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  259. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  260. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  261. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  262. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  263. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  264. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  265. {0, 0, 0}
  266. };
  267. #if defined(CONFIG_DRM_I915_KMS)
  268. MODULE_DEVICE_TABLE(pci, pciidlist);
  269. #endif
  270. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  271. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  272. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  273. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  274. void intel_detect_pch(struct drm_device *dev)
  275. {
  276. struct drm_i915_private *dev_priv = dev->dev_private;
  277. struct pci_dev *pch;
  278. /*
  279. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  280. * make graphics device passthrough work easy for VMM, that only
  281. * need to expose ISA bridge to let driver know the real hardware
  282. * underneath. This is a requirement from virtualization team.
  283. */
  284. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  285. if (pch) {
  286. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  287. int id;
  288. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  289. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  290. dev_priv->pch_type = PCH_IBX;
  291. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  292. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  293. dev_priv->pch_type = PCH_CPT;
  294. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  295. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  296. /* PantherPoint is CPT compatible */
  297. dev_priv->pch_type = PCH_CPT;
  298. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  299. }
  300. }
  301. pci_dev_put(pch);
  302. }
  303. }
  304. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  305. {
  306. int count;
  307. count = 0;
  308. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  309. udelay(10);
  310. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  311. POSTING_READ(FORCEWAKE);
  312. count = 0;
  313. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  314. udelay(10);
  315. }
  316. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  317. {
  318. int count;
  319. count = 0;
  320. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  321. udelay(10);
  322. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  323. POSTING_READ(FORCEWAKE_MT);
  324. count = 0;
  325. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  326. udelay(10);
  327. }
  328. /*
  329. * Generally this is called implicitly by the register read function. However,
  330. * if some sequence requires the GT to not power down then this function should
  331. * be called at the beginning of the sequence followed by a call to
  332. * gen6_gt_force_wake_put() at the end of the sequence.
  333. */
  334. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  335. {
  336. unsigned long irqflags;
  337. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  338. if (dev_priv->forcewake_count++ == 0)
  339. dev_priv->display.force_wake_get(dev_priv);
  340. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  341. }
  342. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  343. {
  344. u32 gtfifodbg;
  345. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  346. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  347. "MMIO read or write has been dropped %x\n", gtfifodbg))
  348. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  349. }
  350. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  351. {
  352. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  353. /* The below doubles as a POSTING_READ */
  354. gen6_gt_check_fifodbg(dev_priv);
  355. }
  356. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  357. {
  358. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  359. /* The below doubles as a POSTING_READ */
  360. gen6_gt_check_fifodbg(dev_priv);
  361. }
  362. /*
  363. * see gen6_gt_force_wake_get()
  364. */
  365. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  366. {
  367. unsigned long irqflags;
  368. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  369. if (--dev_priv->forcewake_count == 0)
  370. dev_priv->display.force_wake_put(dev_priv);
  371. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  372. }
  373. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  374. {
  375. int ret = 0;
  376. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  377. int loop = 500;
  378. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  379. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  380. udelay(10);
  381. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  382. }
  383. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  384. ++ret;
  385. dev_priv->gt_fifo_count = fifo;
  386. }
  387. dev_priv->gt_fifo_count--;
  388. return ret;
  389. }
  390. static int i915_drm_freeze(struct drm_device *dev)
  391. {
  392. struct drm_i915_private *dev_priv = dev->dev_private;
  393. drm_kms_helper_poll_disable(dev);
  394. pci_save_state(dev->pdev);
  395. /* If KMS is active, we do the leavevt stuff here */
  396. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  397. int error = i915_gem_idle(dev);
  398. if (error) {
  399. dev_err(&dev->pdev->dev,
  400. "GEM idle failed, resume might fail\n");
  401. return error;
  402. }
  403. drm_irq_uninstall(dev);
  404. }
  405. i915_save_state(dev);
  406. intel_opregion_fini(dev);
  407. /* Modeset on resume, not lid events */
  408. dev_priv->modeset_on_lid = 0;
  409. console_lock();
  410. intel_fbdev_set_suspend(dev, 1);
  411. console_unlock();
  412. return 0;
  413. }
  414. int i915_suspend(struct drm_device *dev, pm_message_t state)
  415. {
  416. int error;
  417. if (!dev || !dev->dev_private) {
  418. DRM_ERROR("dev: %p\n", dev);
  419. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  420. return -ENODEV;
  421. }
  422. if (state.event == PM_EVENT_PRETHAW)
  423. return 0;
  424. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  425. return 0;
  426. error = i915_drm_freeze(dev);
  427. if (error)
  428. return error;
  429. if (state.event == PM_EVENT_SUSPEND) {
  430. /* Shut down the device */
  431. pci_disable_device(dev->pdev);
  432. pci_set_power_state(dev->pdev, PCI_D3hot);
  433. }
  434. return 0;
  435. }
  436. static int i915_drm_thaw(struct drm_device *dev)
  437. {
  438. struct drm_i915_private *dev_priv = dev->dev_private;
  439. int error = 0;
  440. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  441. mutex_lock(&dev->struct_mutex);
  442. i915_gem_restore_gtt_mappings(dev);
  443. mutex_unlock(&dev->struct_mutex);
  444. }
  445. i915_restore_state(dev);
  446. intel_opregion_setup(dev);
  447. /* KMS EnterVT equivalent */
  448. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  449. mutex_lock(&dev->struct_mutex);
  450. dev_priv->mm.suspended = 0;
  451. error = i915_gem_init_hw(dev);
  452. mutex_unlock(&dev->struct_mutex);
  453. if (HAS_PCH_SPLIT(dev))
  454. ironlake_init_pch_refclk(dev);
  455. drm_mode_config_reset(dev);
  456. drm_irq_install(dev);
  457. /* Resume the modeset for every activated CRTC */
  458. mutex_lock(&dev->mode_config.mutex);
  459. drm_helper_resume_force_mode(dev);
  460. mutex_unlock(&dev->mode_config.mutex);
  461. if (IS_IRONLAKE_M(dev))
  462. ironlake_enable_rc6(dev);
  463. }
  464. intel_opregion_init(dev);
  465. dev_priv->modeset_on_lid = 0;
  466. console_lock();
  467. intel_fbdev_set_suspend(dev, 0);
  468. console_unlock();
  469. return error;
  470. }
  471. int i915_resume(struct drm_device *dev)
  472. {
  473. int ret;
  474. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  475. return 0;
  476. if (pci_enable_device(dev->pdev))
  477. return -EIO;
  478. pci_set_master(dev->pdev);
  479. ret = i915_drm_thaw(dev);
  480. if (ret)
  481. return ret;
  482. drm_kms_helper_poll_enable(dev);
  483. return 0;
  484. }
  485. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  486. {
  487. struct drm_i915_private *dev_priv = dev->dev_private;
  488. if (IS_I85X(dev))
  489. return -ENODEV;
  490. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  491. POSTING_READ(D_STATE);
  492. if (IS_I830(dev) || IS_845G(dev)) {
  493. I915_WRITE(DEBUG_RESET_I830,
  494. DEBUG_RESET_DISPLAY |
  495. DEBUG_RESET_RENDER |
  496. DEBUG_RESET_FULL);
  497. POSTING_READ(DEBUG_RESET_I830);
  498. msleep(1);
  499. I915_WRITE(DEBUG_RESET_I830, 0);
  500. POSTING_READ(DEBUG_RESET_I830);
  501. }
  502. msleep(1);
  503. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  504. POSTING_READ(D_STATE);
  505. return 0;
  506. }
  507. static int i965_reset_complete(struct drm_device *dev)
  508. {
  509. u8 gdrst;
  510. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  511. return gdrst & 0x1;
  512. }
  513. static int i965_do_reset(struct drm_device *dev, u8 flags)
  514. {
  515. u8 gdrst;
  516. /*
  517. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  518. * well as the reset bit (GR/bit 0). Setting the GR bit
  519. * triggers the reset; when done, the hardware will clear it.
  520. */
  521. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  522. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  523. return wait_for(i965_reset_complete(dev), 500);
  524. }
  525. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  526. {
  527. struct drm_i915_private *dev_priv = dev->dev_private;
  528. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  529. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  530. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  531. }
  532. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  533. {
  534. struct drm_i915_private *dev_priv = dev->dev_private;
  535. int ret;
  536. unsigned long irqflags;
  537. /* Hold gt_lock across reset to prevent any register access
  538. * with forcewake not set correctly
  539. */
  540. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  541. /* Reset the chip */
  542. /* GEN6_GDRST is not in the gt power well, no need to check
  543. * for fifo space for the write or forcewake the chip for
  544. * the read
  545. */
  546. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  547. /* Spin waiting for the device to ack the reset request */
  548. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  549. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  550. if (dev_priv->forcewake_count)
  551. dev_priv->display.force_wake_get(dev_priv);
  552. else
  553. dev_priv->display.force_wake_put(dev_priv);
  554. /* Restore fifo count */
  555. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  556. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  557. return ret;
  558. }
  559. /**
  560. * i915_reset - reset chip after a hang
  561. * @dev: drm device to reset
  562. * @flags: reset domains
  563. *
  564. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  565. * reset or otherwise an error code.
  566. *
  567. * Procedure is fairly simple:
  568. * - reset the chip using the reset reg
  569. * - re-init context state
  570. * - re-init hardware status page
  571. * - re-init ring buffer
  572. * - re-init interrupt state
  573. * - re-init display
  574. */
  575. int i915_reset(struct drm_device *dev, u8 flags)
  576. {
  577. drm_i915_private_t *dev_priv = dev->dev_private;
  578. /*
  579. * We really should only reset the display subsystem if we actually
  580. * need to
  581. */
  582. bool need_display = true;
  583. int ret;
  584. if (!i915_try_reset)
  585. return 0;
  586. if (!mutex_trylock(&dev->struct_mutex))
  587. return -EBUSY;
  588. i915_gem_reset(dev);
  589. ret = -ENODEV;
  590. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  591. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  592. } else switch (INTEL_INFO(dev)->gen) {
  593. case 7:
  594. case 6:
  595. ret = gen6_do_reset(dev, flags);
  596. break;
  597. case 5:
  598. ret = ironlake_do_reset(dev, flags);
  599. break;
  600. case 4:
  601. ret = i965_do_reset(dev, flags);
  602. break;
  603. case 2:
  604. ret = i8xx_do_reset(dev, flags);
  605. break;
  606. }
  607. dev_priv->last_gpu_reset = get_seconds();
  608. if (ret) {
  609. DRM_ERROR("Failed to reset chip.\n");
  610. mutex_unlock(&dev->struct_mutex);
  611. return ret;
  612. }
  613. /* Ok, now get things going again... */
  614. /*
  615. * Everything depends on having the GTT running, so we need to start
  616. * there. Fortunately we don't need to do this unless we reset the
  617. * chip at a PCI level.
  618. *
  619. * Next we need to restore the context, but we don't use those
  620. * yet either...
  621. *
  622. * Ring buffer needs to be re-initialized in the KMS case, or if X
  623. * was running at the time of the reset (i.e. we weren't VT
  624. * switched away).
  625. */
  626. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  627. !dev_priv->mm.suspended) {
  628. dev_priv->mm.suspended = 0;
  629. i915_gem_init_swizzling(dev);
  630. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  631. if (HAS_BSD(dev))
  632. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  633. if (HAS_BLT(dev))
  634. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  635. i915_gem_init_ppgtt(dev);
  636. mutex_unlock(&dev->struct_mutex);
  637. drm_irq_uninstall(dev);
  638. drm_mode_config_reset(dev);
  639. drm_irq_install(dev);
  640. mutex_lock(&dev->struct_mutex);
  641. }
  642. mutex_unlock(&dev->struct_mutex);
  643. /*
  644. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  645. * need to retrain the display link and cannot just restore the register
  646. * values.
  647. */
  648. if (need_display) {
  649. mutex_lock(&dev->mode_config.mutex);
  650. drm_helper_resume_force_mode(dev);
  651. mutex_unlock(&dev->mode_config.mutex);
  652. }
  653. return 0;
  654. }
  655. static int __devinit
  656. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  657. {
  658. /* Only bind to function 0 of the device. Early generations
  659. * used function 1 as a placeholder for multi-head. This causes
  660. * us confusion instead, especially on the systems where both
  661. * functions have the same PCI-ID!
  662. */
  663. if (PCI_FUNC(pdev->devfn))
  664. return -ENODEV;
  665. return drm_get_pci_dev(pdev, ent, &driver);
  666. }
  667. static void
  668. i915_pci_remove(struct pci_dev *pdev)
  669. {
  670. struct drm_device *dev = pci_get_drvdata(pdev);
  671. drm_put_dev(dev);
  672. }
  673. static int i915_pm_suspend(struct device *dev)
  674. {
  675. struct pci_dev *pdev = to_pci_dev(dev);
  676. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  677. int error;
  678. if (!drm_dev || !drm_dev->dev_private) {
  679. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  680. return -ENODEV;
  681. }
  682. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  683. return 0;
  684. error = i915_drm_freeze(drm_dev);
  685. if (error)
  686. return error;
  687. pci_disable_device(pdev);
  688. pci_set_power_state(pdev, PCI_D3hot);
  689. return 0;
  690. }
  691. static int i915_pm_resume(struct device *dev)
  692. {
  693. struct pci_dev *pdev = to_pci_dev(dev);
  694. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  695. return i915_resume(drm_dev);
  696. }
  697. static int i915_pm_freeze(struct device *dev)
  698. {
  699. struct pci_dev *pdev = to_pci_dev(dev);
  700. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  701. if (!drm_dev || !drm_dev->dev_private) {
  702. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  703. return -ENODEV;
  704. }
  705. return i915_drm_freeze(drm_dev);
  706. }
  707. static int i915_pm_thaw(struct device *dev)
  708. {
  709. struct pci_dev *pdev = to_pci_dev(dev);
  710. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  711. return i915_drm_thaw(drm_dev);
  712. }
  713. static int i915_pm_poweroff(struct device *dev)
  714. {
  715. struct pci_dev *pdev = to_pci_dev(dev);
  716. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  717. return i915_drm_freeze(drm_dev);
  718. }
  719. static const struct dev_pm_ops i915_pm_ops = {
  720. .suspend = i915_pm_suspend,
  721. .resume = i915_pm_resume,
  722. .freeze = i915_pm_freeze,
  723. .thaw = i915_pm_thaw,
  724. .poweroff = i915_pm_poweroff,
  725. .restore = i915_pm_resume,
  726. };
  727. static struct vm_operations_struct i915_gem_vm_ops = {
  728. .fault = i915_gem_fault,
  729. .open = drm_gem_vm_open,
  730. .close = drm_gem_vm_close,
  731. };
  732. static const struct file_operations i915_driver_fops = {
  733. .owner = THIS_MODULE,
  734. .open = drm_open,
  735. .release = drm_release,
  736. .unlocked_ioctl = drm_ioctl,
  737. .mmap = drm_gem_mmap,
  738. .poll = drm_poll,
  739. .fasync = drm_fasync,
  740. .read = drm_read,
  741. #ifdef CONFIG_COMPAT
  742. .compat_ioctl = i915_compat_ioctl,
  743. #endif
  744. .llseek = noop_llseek,
  745. };
  746. static struct drm_driver driver = {
  747. /* Don't use MTRRs here; the Xserver or userspace app should
  748. * deal with them for Intel hardware.
  749. */
  750. .driver_features =
  751. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  752. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  753. .load = i915_driver_load,
  754. .unload = i915_driver_unload,
  755. .open = i915_driver_open,
  756. .lastclose = i915_driver_lastclose,
  757. .preclose = i915_driver_preclose,
  758. .postclose = i915_driver_postclose,
  759. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  760. .suspend = i915_suspend,
  761. .resume = i915_resume,
  762. .device_is_agp = i915_driver_device_is_agp,
  763. .reclaim_buffers = drm_core_reclaim_buffers,
  764. .master_create = i915_master_create,
  765. .master_destroy = i915_master_destroy,
  766. #if defined(CONFIG_DEBUG_FS)
  767. .debugfs_init = i915_debugfs_init,
  768. .debugfs_cleanup = i915_debugfs_cleanup,
  769. #endif
  770. .gem_init_object = i915_gem_init_object,
  771. .gem_free_object = i915_gem_free_object,
  772. .gem_vm_ops = &i915_gem_vm_ops,
  773. .dumb_create = i915_gem_dumb_create,
  774. .dumb_map_offset = i915_gem_mmap_gtt,
  775. .dumb_destroy = i915_gem_dumb_destroy,
  776. .ioctls = i915_ioctls,
  777. .fops = &i915_driver_fops,
  778. .name = DRIVER_NAME,
  779. .desc = DRIVER_DESC,
  780. .date = DRIVER_DATE,
  781. .major = DRIVER_MAJOR,
  782. .minor = DRIVER_MINOR,
  783. .patchlevel = DRIVER_PATCHLEVEL,
  784. };
  785. static struct pci_driver i915_pci_driver = {
  786. .name = DRIVER_NAME,
  787. .id_table = pciidlist,
  788. .probe = i915_pci_probe,
  789. .remove = i915_pci_remove,
  790. .driver.pm = &i915_pm_ops,
  791. };
  792. static int __init i915_init(void)
  793. {
  794. if (!intel_agp_enabled) {
  795. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  796. return -ENODEV;
  797. }
  798. driver.num_ioctls = i915_max_ioctl;
  799. /*
  800. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  801. * explicitly disabled with the module pararmeter.
  802. *
  803. * Otherwise, just follow the parameter (defaulting to off).
  804. *
  805. * Allow optional vga_text_mode_force boot option to override
  806. * the default behavior.
  807. */
  808. #if defined(CONFIG_DRM_I915_KMS)
  809. if (i915_modeset != 0)
  810. driver.driver_features |= DRIVER_MODESET;
  811. #endif
  812. if (i915_modeset == 1)
  813. driver.driver_features |= DRIVER_MODESET;
  814. #ifdef CONFIG_VGA_CONSOLE
  815. if (vgacon_text_force() && i915_modeset == -1)
  816. driver.driver_features &= ~DRIVER_MODESET;
  817. #endif
  818. if (!(driver.driver_features & DRIVER_MODESET))
  819. driver.get_vblank_timestamp = NULL;
  820. return drm_pci_init(&driver, &i915_pci_driver);
  821. }
  822. static void __exit i915_exit(void)
  823. {
  824. drm_pci_exit(&driver, &i915_pci_driver);
  825. }
  826. module_init(i915_init);
  827. module_exit(i915_exit);
  828. MODULE_AUTHOR(DRIVER_AUTHOR);
  829. MODULE_DESCRIPTION(DRIVER_DESC);
  830. MODULE_LICENSE("GPL and additional rights");
  831. #define __i915_read(x, y) \
  832. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  833. u##x val = 0; \
  834. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  835. unsigned long irqflags; \
  836. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  837. if (dev_priv->forcewake_count == 0) \
  838. dev_priv->display.force_wake_get(dev_priv); \
  839. val = read##y(dev_priv->regs + reg); \
  840. if (dev_priv->forcewake_count == 0) \
  841. dev_priv->display.force_wake_put(dev_priv); \
  842. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  843. } else { \
  844. val = read##y(dev_priv->regs + reg); \
  845. } \
  846. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  847. return val; \
  848. }
  849. __i915_read(8, b)
  850. __i915_read(16, w)
  851. __i915_read(32, l)
  852. __i915_read(64, q)
  853. #undef __i915_read
  854. #define __i915_write(x, y) \
  855. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  856. u32 __fifo_ret = 0; \
  857. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  858. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  859. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  860. } \
  861. write##y(val, dev_priv->regs + reg); \
  862. if (unlikely(__fifo_ret)) { \
  863. gen6_gt_check_fifodbg(dev_priv); \
  864. } \
  865. }
  866. __i915_write(8, b)
  867. __i915_write(16, w)
  868. __i915_write(32, l)
  869. __i915_write(64, q)
  870. #undef __i915_write