mmu.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "mmu.h"
  21. #include "x86.h"
  22. #include "kvm_cache_regs.h"
  23. #include <linux/kvm_host.h>
  24. #include <linux/types.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/highmem.h>
  28. #include <linux/module.h>
  29. #include <linux/swap.h>
  30. #include <linux/hugetlb.h>
  31. #include <linux/compiler.h>
  32. #include <linux/srcu.h>
  33. #include <linux/slab.h>
  34. #include <linux/uaccess.h>
  35. #include <asm/page.h>
  36. #include <asm/cmpxchg.h>
  37. #include <asm/io.h>
  38. #include <asm/vmx.h>
  39. /*
  40. * When setting this variable to true it enables Two-Dimensional-Paging
  41. * where the hardware walks 2 page tables:
  42. * 1. the guest-virtual to guest-physical
  43. * 2. while doing 1. it walks guest-physical to host-physical
  44. * If the hardware supports that we don't need to do shadow paging.
  45. */
  46. bool tdp_enabled = false;
  47. #undef MMU_DEBUG
  48. #undef AUDIT
  49. #ifdef AUDIT
  50. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  51. #else
  52. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  53. #endif
  54. #ifdef MMU_DEBUG
  55. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  56. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  57. #else
  58. #define pgprintk(x...) do { } while (0)
  59. #define rmap_printk(x...) do { } while (0)
  60. #endif
  61. #if defined(MMU_DEBUG) || defined(AUDIT)
  62. static int dbg = 0;
  63. module_param(dbg, bool, 0644);
  64. #endif
  65. static int oos_shadow = 1;
  66. module_param(oos_shadow, bool, 0644);
  67. #ifndef MMU_DEBUG
  68. #define ASSERT(x) do { } while (0)
  69. #else
  70. #define ASSERT(x) \
  71. if (!(x)) { \
  72. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  73. __FILE__, __LINE__, #x); \
  74. }
  75. #endif
  76. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  77. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  78. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  79. #define PT64_LEVEL_BITS 9
  80. #define PT64_LEVEL_SHIFT(level) \
  81. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  82. #define PT64_LEVEL_MASK(level) \
  83. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  84. #define PT64_INDEX(address, level)\
  85. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  86. #define PT32_LEVEL_BITS 10
  87. #define PT32_LEVEL_SHIFT(level) \
  88. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  89. #define PT32_LEVEL_MASK(level) \
  90. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  91. #define PT32_LVL_OFFSET_MASK(level) \
  92. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  93. * PT32_LEVEL_BITS))) - 1))
  94. #define PT32_INDEX(address, level)\
  95. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  96. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  97. #define PT64_DIR_BASE_ADDR_MASK \
  98. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  99. #define PT64_LVL_ADDR_MASK(level) \
  100. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  101. * PT64_LEVEL_BITS))) - 1))
  102. #define PT64_LVL_OFFSET_MASK(level) \
  103. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  104. * PT64_LEVEL_BITS))) - 1))
  105. #define PT32_BASE_ADDR_MASK PAGE_MASK
  106. #define PT32_DIR_BASE_ADDR_MASK \
  107. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  108. #define PT32_LVL_ADDR_MASK(level) \
  109. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  110. * PT32_LEVEL_BITS))) - 1))
  111. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  112. | PT64_NX_MASK)
  113. #define RMAP_EXT 4
  114. #define ACC_EXEC_MASK 1
  115. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  116. #define ACC_USER_MASK PT_USER_MASK
  117. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  118. #include <trace/events/kvm.h>
  119. #define CREATE_TRACE_POINTS
  120. #include "mmutrace.h"
  121. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  122. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  123. struct kvm_rmap_desc {
  124. u64 *sptes[RMAP_EXT];
  125. struct kvm_rmap_desc *more;
  126. };
  127. struct kvm_shadow_walk_iterator {
  128. u64 addr;
  129. hpa_t shadow_addr;
  130. int level;
  131. u64 *sptep;
  132. unsigned index;
  133. };
  134. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  135. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  136. shadow_walk_okay(&(_walker)); \
  137. shadow_walk_next(&(_walker)))
  138. typedef int (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp);
  139. static struct kmem_cache *pte_chain_cache;
  140. static struct kmem_cache *rmap_desc_cache;
  141. static struct kmem_cache *mmu_page_header_cache;
  142. static u64 __read_mostly shadow_trap_nonpresent_pte;
  143. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  144. static u64 __read_mostly shadow_base_present_pte;
  145. static u64 __read_mostly shadow_nx_mask;
  146. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  147. static u64 __read_mostly shadow_user_mask;
  148. static u64 __read_mostly shadow_accessed_mask;
  149. static u64 __read_mostly shadow_dirty_mask;
  150. static inline u64 rsvd_bits(int s, int e)
  151. {
  152. return ((1ULL << (e - s + 1)) - 1) << s;
  153. }
  154. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  155. {
  156. shadow_trap_nonpresent_pte = trap_pte;
  157. shadow_notrap_nonpresent_pte = notrap_pte;
  158. }
  159. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  160. void kvm_mmu_set_base_ptes(u64 base_pte)
  161. {
  162. shadow_base_present_pte = base_pte;
  163. }
  164. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  165. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  166. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  167. {
  168. shadow_user_mask = user_mask;
  169. shadow_accessed_mask = accessed_mask;
  170. shadow_dirty_mask = dirty_mask;
  171. shadow_nx_mask = nx_mask;
  172. shadow_x_mask = x_mask;
  173. }
  174. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  175. static bool is_write_protection(struct kvm_vcpu *vcpu)
  176. {
  177. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  178. }
  179. static int is_cpuid_PSE36(void)
  180. {
  181. return 1;
  182. }
  183. static int is_nx(struct kvm_vcpu *vcpu)
  184. {
  185. return vcpu->arch.efer & EFER_NX;
  186. }
  187. static int is_shadow_present_pte(u64 pte)
  188. {
  189. return pte != shadow_trap_nonpresent_pte
  190. && pte != shadow_notrap_nonpresent_pte;
  191. }
  192. static int is_large_pte(u64 pte)
  193. {
  194. return pte & PT_PAGE_SIZE_MASK;
  195. }
  196. static int is_writable_pte(unsigned long pte)
  197. {
  198. return pte & PT_WRITABLE_MASK;
  199. }
  200. static int is_dirty_gpte(unsigned long pte)
  201. {
  202. return pte & PT_DIRTY_MASK;
  203. }
  204. static int is_rmap_spte(u64 pte)
  205. {
  206. return is_shadow_present_pte(pte);
  207. }
  208. static int is_last_spte(u64 pte, int level)
  209. {
  210. if (level == PT_PAGE_TABLE_LEVEL)
  211. return 1;
  212. if (is_large_pte(pte))
  213. return 1;
  214. return 0;
  215. }
  216. static pfn_t spte_to_pfn(u64 pte)
  217. {
  218. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  219. }
  220. static gfn_t pse36_gfn_delta(u32 gpte)
  221. {
  222. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  223. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  224. }
  225. static void __set_spte(u64 *sptep, u64 spte)
  226. {
  227. #ifdef CONFIG_X86_64
  228. set_64bit((unsigned long *)sptep, spte);
  229. #else
  230. set_64bit((unsigned long long *)sptep, spte);
  231. #endif
  232. }
  233. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  234. struct kmem_cache *base_cache, int min)
  235. {
  236. void *obj;
  237. if (cache->nobjs >= min)
  238. return 0;
  239. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  240. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  241. if (!obj)
  242. return -ENOMEM;
  243. cache->objects[cache->nobjs++] = obj;
  244. }
  245. return 0;
  246. }
  247. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  248. struct kmem_cache *cache)
  249. {
  250. while (mc->nobjs)
  251. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  252. }
  253. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  254. int min)
  255. {
  256. struct page *page;
  257. if (cache->nobjs >= min)
  258. return 0;
  259. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  260. page = alloc_page(GFP_KERNEL);
  261. if (!page)
  262. return -ENOMEM;
  263. cache->objects[cache->nobjs++] = page_address(page);
  264. }
  265. return 0;
  266. }
  267. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  268. {
  269. while (mc->nobjs)
  270. free_page((unsigned long)mc->objects[--mc->nobjs]);
  271. }
  272. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  273. {
  274. int r;
  275. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  276. pte_chain_cache, 4);
  277. if (r)
  278. goto out;
  279. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  280. rmap_desc_cache, 4);
  281. if (r)
  282. goto out;
  283. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  284. if (r)
  285. goto out;
  286. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  287. mmu_page_header_cache, 4);
  288. out:
  289. return r;
  290. }
  291. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  292. {
  293. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
  294. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
  295. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  296. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  297. mmu_page_header_cache);
  298. }
  299. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  300. size_t size)
  301. {
  302. void *p;
  303. BUG_ON(!mc->nobjs);
  304. p = mc->objects[--mc->nobjs];
  305. return p;
  306. }
  307. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  308. {
  309. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  310. sizeof(struct kvm_pte_chain));
  311. }
  312. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  313. {
  314. kmem_cache_free(pte_chain_cache, pc);
  315. }
  316. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  317. {
  318. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  319. sizeof(struct kvm_rmap_desc));
  320. }
  321. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  322. {
  323. kmem_cache_free(rmap_desc_cache, rd);
  324. }
  325. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  326. {
  327. if (!sp->role.direct)
  328. return sp->gfns[index];
  329. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  330. }
  331. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  332. {
  333. if (sp->role.direct)
  334. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  335. else
  336. sp->gfns[index] = gfn;
  337. }
  338. /*
  339. * Return the pointer to the largepage write count for a given
  340. * gfn, handling slots that are not large page aligned.
  341. */
  342. static int *slot_largepage_idx(gfn_t gfn,
  343. struct kvm_memory_slot *slot,
  344. int level)
  345. {
  346. unsigned long idx;
  347. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  348. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  349. return &slot->lpage_info[level - 2][idx].write_count;
  350. }
  351. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  352. {
  353. struct kvm_memory_slot *slot;
  354. int *write_count;
  355. int i;
  356. gfn = unalias_gfn(kvm, gfn);
  357. slot = gfn_to_memslot_unaliased(kvm, gfn);
  358. for (i = PT_DIRECTORY_LEVEL;
  359. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  360. write_count = slot_largepage_idx(gfn, slot, i);
  361. *write_count += 1;
  362. }
  363. }
  364. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  365. {
  366. struct kvm_memory_slot *slot;
  367. int *write_count;
  368. int i;
  369. gfn = unalias_gfn(kvm, gfn);
  370. slot = gfn_to_memslot_unaliased(kvm, gfn);
  371. for (i = PT_DIRECTORY_LEVEL;
  372. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  373. write_count = slot_largepage_idx(gfn, slot, i);
  374. *write_count -= 1;
  375. WARN_ON(*write_count < 0);
  376. }
  377. }
  378. static int has_wrprotected_page(struct kvm *kvm,
  379. gfn_t gfn,
  380. int level)
  381. {
  382. struct kvm_memory_slot *slot;
  383. int *largepage_idx;
  384. gfn = unalias_gfn(kvm, gfn);
  385. slot = gfn_to_memslot_unaliased(kvm, gfn);
  386. if (slot) {
  387. largepage_idx = slot_largepage_idx(gfn, slot, level);
  388. return *largepage_idx;
  389. }
  390. return 1;
  391. }
  392. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  393. {
  394. unsigned long page_size;
  395. int i, ret = 0;
  396. page_size = kvm_host_page_size(kvm, gfn);
  397. for (i = PT_PAGE_TABLE_LEVEL;
  398. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  399. if (page_size >= KVM_HPAGE_SIZE(i))
  400. ret = i;
  401. else
  402. break;
  403. }
  404. return ret;
  405. }
  406. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  407. {
  408. struct kvm_memory_slot *slot;
  409. int host_level, level, max_level;
  410. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  411. if (slot && slot->dirty_bitmap)
  412. return PT_PAGE_TABLE_LEVEL;
  413. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  414. if (host_level == PT_PAGE_TABLE_LEVEL)
  415. return host_level;
  416. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  417. kvm_x86_ops->get_lpage_level() : host_level;
  418. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  419. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  420. break;
  421. return level - 1;
  422. }
  423. /*
  424. * Take gfn and return the reverse mapping to it.
  425. * Note: gfn must be unaliased before this function get called
  426. */
  427. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  428. {
  429. struct kvm_memory_slot *slot;
  430. unsigned long idx;
  431. slot = gfn_to_memslot(kvm, gfn);
  432. if (likely(level == PT_PAGE_TABLE_LEVEL))
  433. return &slot->rmap[gfn - slot->base_gfn];
  434. idx = (gfn / KVM_PAGES_PER_HPAGE(level)) -
  435. (slot->base_gfn / KVM_PAGES_PER_HPAGE(level));
  436. return &slot->lpage_info[level - 2][idx].rmap_pde;
  437. }
  438. /*
  439. * Reverse mapping data structures:
  440. *
  441. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  442. * that points to page_address(page).
  443. *
  444. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  445. * containing more mappings.
  446. *
  447. * Returns the number of rmap entries before the spte was added or zero if
  448. * the spte was not added.
  449. *
  450. */
  451. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  452. {
  453. struct kvm_mmu_page *sp;
  454. struct kvm_rmap_desc *desc;
  455. unsigned long *rmapp;
  456. int i, count = 0;
  457. if (!is_rmap_spte(*spte))
  458. return count;
  459. gfn = unalias_gfn(vcpu->kvm, gfn);
  460. sp = page_header(__pa(spte));
  461. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  462. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  463. if (!*rmapp) {
  464. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  465. *rmapp = (unsigned long)spte;
  466. } else if (!(*rmapp & 1)) {
  467. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  468. desc = mmu_alloc_rmap_desc(vcpu);
  469. desc->sptes[0] = (u64 *)*rmapp;
  470. desc->sptes[1] = spte;
  471. *rmapp = (unsigned long)desc | 1;
  472. } else {
  473. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  474. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  475. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  476. desc = desc->more;
  477. count += RMAP_EXT;
  478. }
  479. if (desc->sptes[RMAP_EXT-1]) {
  480. desc->more = mmu_alloc_rmap_desc(vcpu);
  481. desc = desc->more;
  482. }
  483. for (i = 0; desc->sptes[i]; ++i)
  484. ;
  485. desc->sptes[i] = spte;
  486. }
  487. return count;
  488. }
  489. static void rmap_desc_remove_entry(unsigned long *rmapp,
  490. struct kvm_rmap_desc *desc,
  491. int i,
  492. struct kvm_rmap_desc *prev_desc)
  493. {
  494. int j;
  495. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  496. ;
  497. desc->sptes[i] = desc->sptes[j];
  498. desc->sptes[j] = NULL;
  499. if (j != 0)
  500. return;
  501. if (!prev_desc && !desc->more)
  502. *rmapp = (unsigned long)desc->sptes[0];
  503. else
  504. if (prev_desc)
  505. prev_desc->more = desc->more;
  506. else
  507. *rmapp = (unsigned long)desc->more | 1;
  508. mmu_free_rmap_desc(desc);
  509. }
  510. static void rmap_remove(struct kvm *kvm, u64 *spte)
  511. {
  512. struct kvm_rmap_desc *desc;
  513. struct kvm_rmap_desc *prev_desc;
  514. struct kvm_mmu_page *sp;
  515. pfn_t pfn;
  516. gfn_t gfn;
  517. unsigned long *rmapp;
  518. int i;
  519. if (!is_rmap_spte(*spte))
  520. return;
  521. sp = page_header(__pa(spte));
  522. pfn = spte_to_pfn(*spte);
  523. if (*spte & shadow_accessed_mask)
  524. kvm_set_pfn_accessed(pfn);
  525. if (is_writable_pte(*spte))
  526. kvm_set_pfn_dirty(pfn);
  527. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  528. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  529. if (!*rmapp) {
  530. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  531. BUG();
  532. } else if (!(*rmapp & 1)) {
  533. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  534. if ((u64 *)*rmapp != spte) {
  535. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  536. spte, *spte);
  537. BUG();
  538. }
  539. *rmapp = 0;
  540. } else {
  541. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  542. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  543. prev_desc = NULL;
  544. while (desc) {
  545. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  546. if (desc->sptes[i] == spte) {
  547. rmap_desc_remove_entry(rmapp,
  548. desc, i,
  549. prev_desc);
  550. return;
  551. }
  552. prev_desc = desc;
  553. desc = desc->more;
  554. }
  555. pr_err("rmap_remove: %p %llx many->many\n", spte, *spte);
  556. BUG();
  557. }
  558. }
  559. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  560. {
  561. struct kvm_rmap_desc *desc;
  562. u64 *prev_spte;
  563. int i;
  564. if (!*rmapp)
  565. return NULL;
  566. else if (!(*rmapp & 1)) {
  567. if (!spte)
  568. return (u64 *)*rmapp;
  569. return NULL;
  570. }
  571. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  572. prev_spte = NULL;
  573. while (desc) {
  574. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  575. if (prev_spte == spte)
  576. return desc->sptes[i];
  577. prev_spte = desc->sptes[i];
  578. }
  579. desc = desc->more;
  580. }
  581. return NULL;
  582. }
  583. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  584. {
  585. unsigned long *rmapp;
  586. u64 *spte;
  587. int i, write_protected = 0;
  588. gfn = unalias_gfn(kvm, gfn);
  589. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  590. spte = rmap_next(kvm, rmapp, NULL);
  591. while (spte) {
  592. BUG_ON(!spte);
  593. BUG_ON(!(*spte & PT_PRESENT_MASK));
  594. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  595. if (is_writable_pte(*spte)) {
  596. __set_spte(spte, *spte & ~PT_WRITABLE_MASK);
  597. write_protected = 1;
  598. }
  599. spte = rmap_next(kvm, rmapp, spte);
  600. }
  601. if (write_protected) {
  602. pfn_t pfn;
  603. spte = rmap_next(kvm, rmapp, NULL);
  604. pfn = spte_to_pfn(*spte);
  605. kvm_set_pfn_dirty(pfn);
  606. }
  607. /* check for huge page mappings */
  608. for (i = PT_DIRECTORY_LEVEL;
  609. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  610. rmapp = gfn_to_rmap(kvm, gfn, i);
  611. spte = rmap_next(kvm, rmapp, NULL);
  612. while (spte) {
  613. BUG_ON(!spte);
  614. BUG_ON(!(*spte & PT_PRESENT_MASK));
  615. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  616. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  617. if (is_writable_pte(*spte)) {
  618. rmap_remove(kvm, spte);
  619. --kvm->stat.lpages;
  620. __set_spte(spte, shadow_trap_nonpresent_pte);
  621. spte = NULL;
  622. write_protected = 1;
  623. }
  624. spte = rmap_next(kvm, rmapp, spte);
  625. }
  626. }
  627. return write_protected;
  628. }
  629. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  630. unsigned long data)
  631. {
  632. u64 *spte;
  633. int need_tlb_flush = 0;
  634. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  635. BUG_ON(!(*spte & PT_PRESENT_MASK));
  636. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  637. rmap_remove(kvm, spte);
  638. __set_spte(spte, shadow_trap_nonpresent_pte);
  639. need_tlb_flush = 1;
  640. }
  641. return need_tlb_flush;
  642. }
  643. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  644. unsigned long data)
  645. {
  646. int need_flush = 0;
  647. u64 *spte, new_spte;
  648. pte_t *ptep = (pte_t *)data;
  649. pfn_t new_pfn;
  650. WARN_ON(pte_huge(*ptep));
  651. new_pfn = pte_pfn(*ptep);
  652. spte = rmap_next(kvm, rmapp, NULL);
  653. while (spte) {
  654. BUG_ON(!is_shadow_present_pte(*spte));
  655. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  656. need_flush = 1;
  657. if (pte_write(*ptep)) {
  658. rmap_remove(kvm, spte);
  659. __set_spte(spte, shadow_trap_nonpresent_pte);
  660. spte = rmap_next(kvm, rmapp, NULL);
  661. } else {
  662. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  663. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  664. new_spte &= ~PT_WRITABLE_MASK;
  665. new_spte &= ~SPTE_HOST_WRITEABLE;
  666. if (is_writable_pte(*spte))
  667. kvm_set_pfn_dirty(spte_to_pfn(*spte));
  668. __set_spte(spte, new_spte);
  669. spte = rmap_next(kvm, rmapp, spte);
  670. }
  671. }
  672. if (need_flush)
  673. kvm_flush_remote_tlbs(kvm);
  674. return 0;
  675. }
  676. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  677. unsigned long data,
  678. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  679. unsigned long data))
  680. {
  681. int i, j;
  682. int ret;
  683. int retval = 0;
  684. struct kvm_memslots *slots;
  685. slots = kvm_memslots(kvm);
  686. for (i = 0; i < slots->nmemslots; i++) {
  687. struct kvm_memory_slot *memslot = &slots->memslots[i];
  688. unsigned long start = memslot->userspace_addr;
  689. unsigned long end;
  690. end = start + (memslot->npages << PAGE_SHIFT);
  691. if (hva >= start && hva < end) {
  692. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  693. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  694. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  695. int idx = gfn_offset;
  696. idx /= KVM_PAGES_PER_HPAGE(PT_DIRECTORY_LEVEL + j);
  697. ret |= handler(kvm,
  698. &memslot->lpage_info[j][idx].rmap_pde,
  699. data);
  700. }
  701. trace_kvm_age_page(hva, memslot, ret);
  702. retval |= ret;
  703. }
  704. }
  705. return retval;
  706. }
  707. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  708. {
  709. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  710. }
  711. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  712. {
  713. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  714. }
  715. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  716. unsigned long data)
  717. {
  718. u64 *spte;
  719. int young = 0;
  720. /*
  721. * Emulate the accessed bit for EPT, by checking if this page has
  722. * an EPT mapping, and clearing it if it does. On the next access,
  723. * a new EPT mapping will be established.
  724. * This has some overhead, but not as much as the cost of swapping
  725. * out actively used pages or breaking up actively used hugepages.
  726. */
  727. if (!shadow_accessed_mask)
  728. return kvm_unmap_rmapp(kvm, rmapp, data);
  729. spte = rmap_next(kvm, rmapp, NULL);
  730. while (spte) {
  731. int _young;
  732. u64 _spte = *spte;
  733. BUG_ON(!(_spte & PT_PRESENT_MASK));
  734. _young = _spte & PT_ACCESSED_MASK;
  735. if (_young) {
  736. young = 1;
  737. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  738. }
  739. spte = rmap_next(kvm, rmapp, spte);
  740. }
  741. return young;
  742. }
  743. #define RMAP_RECYCLE_THRESHOLD 1000
  744. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  745. {
  746. unsigned long *rmapp;
  747. struct kvm_mmu_page *sp;
  748. sp = page_header(__pa(spte));
  749. gfn = unalias_gfn(vcpu->kvm, gfn);
  750. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  751. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  752. kvm_flush_remote_tlbs(vcpu->kvm);
  753. }
  754. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  755. {
  756. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  757. }
  758. #ifdef MMU_DEBUG
  759. static int is_empty_shadow_page(u64 *spt)
  760. {
  761. u64 *pos;
  762. u64 *end;
  763. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  764. if (is_shadow_present_pte(*pos)) {
  765. printk(KERN_ERR "%s: %p %llx\n", __func__,
  766. pos, *pos);
  767. return 0;
  768. }
  769. return 1;
  770. }
  771. #endif
  772. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  773. {
  774. ASSERT(is_empty_shadow_page(sp->spt));
  775. hlist_del(&sp->hash_link);
  776. list_del(&sp->link);
  777. __free_page(virt_to_page(sp->spt));
  778. if (!sp->role.direct)
  779. __free_page(virt_to_page(sp->gfns));
  780. kmem_cache_free(mmu_page_header_cache, sp);
  781. ++kvm->arch.n_free_mmu_pages;
  782. }
  783. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  784. {
  785. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  786. }
  787. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  788. u64 *parent_pte, int direct)
  789. {
  790. struct kvm_mmu_page *sp;
  791. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  792. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  793. if (!direct)
  794. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  795. PAGE_SIZE);
  796. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  797. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  798. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  799. sp->multimapped = 0;
  800. sp->parent_pte = parent_pte;
  801. --vcpu->kvm->arch.n_free_mmu_pages;
  802. return sp;
  803. }
  804. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  805. struct kvm_mmu_page *sp, u64 *parent_pte)
  806. {
  807. struct kvm_pte_chain *pte_chain;
  808. struct hlist_node *node;
  809. int i;
  810. if (!parent_pte)
  811. return;
  812. if (!sp->multimapped) {
  813. u64 *old = sp->parent_pte;
  814. if (!old) {
  815. sp->parent_pte = parent_pte;
  816. return;
  817. }
  818. sp->multimapped = 1;
  819. pte_chain = mmu_alloc_pte_chain(vcpu);
  820. INIT_HLIST_HEAD(&sp->parent_ptes);
  821. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  822. pte_chain->parent_ptes[0] = old;
  823. }
  824. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  825. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  826. continue;
  827. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  828. if (!pte_chain->parent_ptes[i]) {
  829. pte_chain->parent_ptes[i] = parent_pte;
  830. return;
  831. }
  832. }
  833. pte_chain = mmu_alloc_pte_chain(vcpu);
  834. BUG_ON(!pte_chain);
  835. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  836. pte_chain->parent_ptes[0] = parent_pte;
  837. }
  838. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  839. u64 *parent_pte)
  840. {
  841. struct kvm_pte_chain *pte_chain;
  842. struct hlist_node *node;
  843. int i;
  844. if (!sp->multimapped) {
  845. BUG_ON(sp->parent_pte != parent_pte);
  846. sp->parent_pte = NULL;
  847. return;
  848. }
  849. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  850. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  851. if (!pte_chain->parent_ptes[i])
  852. break;
  853. if (pte_chain->parent_ptes[i] != parent_pte)
  854. continue;
  855. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  856. && pte_chain->parent_ptes[i + 1]) {
  857. pte_chain->parent_ptes[i]
  858. = pte_chain->parent_ptes[i + 1];
  859. ++i;
  860. }
  861. pte_chain->parent_ptes[i] = NULL;
  862. if (i == 0) {
  863. hlist_del(&pte_chain->link);
  864. mmu_free_pte_chain(pte_chain);
  865. if (hlist_empty(&sp->parent_ptes)) {
  866. sp->multimapped = 0;
  867. sp->parent_pte = NULL;
  868. }
  869. }
  870. return;
  871. }
  872. BUG();
  873. }
  874. static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
  875. {
  876. struct kvm_pte_chain *pte_chain;
  877. struct hlist_node *node;
  878. struct kvm_mmu_page *parent_sp;
  879. int i;
  880. if (!sp->multimapped && sp->parent_pte) {
  881. parent_sp = page_header(__pa(sp->parent_pte));
  882. fn(parent_sp);
  883. mmu_parent_walk(parent_sp, fn);
  884. return;
  885. }
  886. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  887. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  888. if (!pte_chain->parent_ptes[i])
  889. break;
  890. parent_sp = page_header(__pa(pte_chain->parent_ptes[i]));
  891. fn(parent_sp);
  892. mmu_parent_walk(parent_sp, fn);
  893. }
  894. }
  895. static void kvm_mmu_update_unsync_bitmap(u64 *spte)
  896. {
  897. unsigned int index;
  898. struct kvm_mmu_page *sp = page_header(__pa(spte));
  899. index = spte - sp->spt;
  900. if (!__test_and_set_bit(index, sp->unsync_child_bitmap))
  901. sp->unsync_children++;
  902. WARN_ON(!sp->unsync_children);
  903. }
  904. static void kvm_mmu_update_parents_unsync(struct kvm_mmu_page *sp)
  905. {
  906. struct kvm_pte_chain *pte_chain;
  907. struct hlist_node *node;
  908. int i;
  909. if (!sp->parent_pte)
  910. return;
  911. if (!sp->multimapped) {
  912. kvm_mmu_update_unsync_bitmap(sp->parent_pte);
  913. return;
  914. }
  915. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  916. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  917. if (!pte_chain->parent_ptes[i])
  918. break;
  919. kvm_mmu_update_unsync_bitmap(pte_chain->parent_ptes[i]);
  920. }
  921. }
  922. static int unsync_walk_fn(struct kvm_mmu_page *sp)
  923. {
  924. kvm_mmu_update_parents_unsync(sp);
  925. return 1;
  926. }
  927. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  928. {
  929. mmu_parent_walk(sp, unsync_walk_fn);
  930. kvm_mmu_update_parents_unsync(sp);
  931. }
  932. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  933. struct kvm_mmu_page *sp)
  934. {
  935. int i;
  936. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  937. sp->spt[i] = shadow_trap_nonpresent_pte;
  938. }
  939. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  940. struct kvm_mmu_page *sp)
  941. {
  942. return 1;
  943. }
  944. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  945. {
  946. }
  947. #define KVM_PAGE_ARRAY_NR 16
  948. struct kvm_mmu_pages {
  949. struct mmu_page_and_offset {
  950. struct kvm_mmu_page *sp;
  951. unsigned int idx;
  952. } page[KVM_PAGE_ARRAY_NR];
  953. unsigned int nr;
  954. };
  955. #define for_each_unsync_children(bitmap, idx) \
  956. for (idx = find_first_bit(bitmap, 512); \
  957. idx < 512; \
  958. idx = find_next_bit(bitmap, 512, idx+1))
  959. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  960. int idx)
  961. {
  962. int i;
  963. if (sp->unsync)
  964. for (i=0; i < pvec->nr; i++)
  965. if (pvec->page[i].sp == sp)
  966. return 0;
  967. pvec->page[pvec->nr].sp = sp;
  968. pvec->page[pvec->nr].idx = idx;
  969. pvec->nr++;
  970. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  971. }
  972. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  973. struct kvm_mmu_pages *pvec)
  974. {
  975. int i, ret, nr_unsync_leaf = 0;
  976. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  977. u64 ent = sp->spt[i];
  978. if (is_shadow_present_pte(ent) && !is_large_pte(ent)) {
  979. struct kvm_mmu_page *child;
  980. child = page_header(ent & PT64_BASE_ADDR_MASK);
  981. if (child->unsync_children) {
  982. if (mmu_pages_add(pvec, child, i))
  983. return -ENOSPC;
  984. ret = __mmu_unsync_walk(child, pvec);
  985. if (!ret)
  986. __clear_bit(i, sp->unsync_child_bitmap);
  987. else if (ret > 0)
  988. nr_unsync_leaf += ret;
  989. else
  990. return ret;
  991. }
  992. if (child->unsync) {
  993. nr_unsync_leaf++;
  994. if (mmu_pages_add(pvec, child, i))
  995. return -ENOSPC;
  996. }
  997. }
  998. }
  999. if (find_first_bit(sp->unsync_child_bitmap, 512) == 512)
  1000. sp->unsync_children = 0;
  1001. return nr_unsync_leaf;
  1002. }
  1003. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1004. struct kvm_mmu_pages *pvec)
  1005. {
  1006. if (!sp->unsync_children)
  1007. return 0;
  1008. mmu_pages_add(pvec, sp, 0);
  1009. return __mmu_unsync_walk(sp, pvec);
  1010. }
  1011. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1012. {
  1013. WARN_ON(!sp->unsync);
  1014. trace_kvm_mmu_sync_page(sp);
  1015. sp->unsync = 0;
  1016. --kvm->stat.mmu_unsync;
  1017. }
  1018. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp);
  1019. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1020. struct list_head *invalid_list);
  1021. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1022. struct list_head *invalid_list);
  1023. #define for_each_gfn_sp(kvm, sp, gfn, pos, n) \
  1024. hlist_for_each_entry_safe(sp, pos, n, \
  1025. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1026. if ((sp)->gfn != (gfn)) {} else
  1027. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos, n) \
  1028. hlist_for_each_entry_safe(sp, pos, n, \
  1029. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1030. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1031. (sp)->role.invalid) {} else
  1032. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1033. bool clear_unsync)
  1034. {
  1035. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1036. kvm_mmu_zap_page(vcpu->kvm, sp);
  1037. return 1;
  1038. }
  1039. if (clear_unsync) {
  1040. if (rmap_write_protect(vcpu->kvm, sp->gfn))
  1041. kvm_flush_remote_tlbs(vcpu->kvm);
  1042. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1043. }
  1044. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1045. kvm_mmu_zap_page(vcpu->kvm, sp);
  1046. return 1;
  1047. }
  1048. kvm_mmu_flush_tlb(vcpu);
  1049. return 0;
  1050. }
  1051. static void mmu_convert_notrap(struct kvm_mmu_page *sp);
  1052. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1053. struct kvm_mmu_page *sp)
  1054. {
  1055. int ret;
  1056. ret = __kvm_sync_page(vcpu, sp, false);
  1057. if (!ret)
  1058. mmu_convert_notrap(sp);
  1059. return ret;
  1060. }
  1061. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1062. {
  1063. return __kvm_sync_page(vcpu, sp, true);
  1064. }
  1065. /* @gfn should be write-protected at the call site */
  1066. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1067. {
  1068. struct kvm_mmu_page *s;
  1069. struct hlist_node *node, *n;
  1070. bool flush = false;
  1071. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
  1072. if (!s->unsync)
  1073. continue;
  1074. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1075. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1076. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1077. kvm_mmu_zap_page(vcpu->kvm, s);
  1078. continue;
  1079. }
  1080. kvm_unlink_unsync_page(vcpu->kvm, s);
  1081. flush = true;
  1082. }
  1083. if (flush)
  1084. kvm_mmu_flush_tlb(vcpu);
  1085. }
  1086. struct mmu_page_path {
  1087. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1088. unsigned int idx[PT64_ROOT_LEVEL-1];
  1089. };
  1090. #define for_each_sp(pvec, sp, parents, i) \
  1091. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1092. sp = pvec.page[i].sp; \
  1093. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1094. i = mmu_pages_next(&pvec, &parents, i))
  1095. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1096. struct mmu_page_path *parents,
  1097. int i)
  1098. {
  1099. int n;
  1100. for (n = i+1; n < pvec->nr; n++) {
  1101. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1102. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1103. parents->idx[0] = pvec->page[n].idx;
  1104. return n;
  1105. }
  1106. parents->parent[sp->role.level-2] = sp;
  1107. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1108. }
  1109. return n;
  1110. }
  1111. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1112. {
  1113. struct kvm_mmu_page *sp;
  1114. unsigned int level = 0;
  1115. do {
  1116. unsigned int idx = parents->idx[level];
  1117. sp = parents->parent[level];
  1118. if (!sp)
  1119. return;
  1120. --sp->unsync_children;
  1121. WARN_ON((int)sp->unsync_children < 0);
  1122. __clear_bit(idx, sp->unsync_child_bitmap);
  1123. level++;
  1124. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1125. }
  1126. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1127. struct mmu_page_path *parents,
  1128. struct kvm_mmu_pages *pvec)
  1129. {
  1130. parents->parent[parent->role.level-1] = NULL;
  1131. pvec->nr = 0;
  1132. }
  1133. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1134. struct kvm_mmu_page *parent)
  1135. {
  1136. int i;
  1137. struct kvm_mmu_page *sp;
  1138. struct mmu_page_path parents;
  1139. struct kvm_mmu_pages pages;
  1140. kvm_mmu_pages_init(parent, &parents, &pages);
  1141. while (mmu_unsync_walk(parent, &pages)) {
  1142. int protected = 0;
  1143. for_each_sp(pages, sp, parents, i)
  1144. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1145. if (protected)
  1146. kvm_flush_remote_tlbs(vcpu->kvm);
  1147. for_each_sp(pages, sp, parents, i) {
  1148. kvm_sync_page(vcpu, sp);
  1149. mmu_pages_clear_parents(&parents);
  1150. }
  1151. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1152. kvm_mmu_pages_init(parent, &parents, &pages);
  1153. }
  1154. }
  1155. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1156. gfn_t gfn,
  1157. gva_t gaddr,
  1158. unsigned level,
  1159. int direct,
  1160. unsigned access,
  1161. u64 *parent_pte)
  1162. {
  1163. union kvm_mmu_page_role role;
  1164. unsigned quadrant;
  1165. struct kvm_mmu_page *sp;
  1166. struct hlist_node *node, *tmp;
  1167. bool need_sync = false;
  1168. role = vcpu->arch.mmu.base_role;
  1169. role.level = level;
  1170. role.direct = direct;
  1171. if (role.direct)
  1172. role.cr4_pae = 0;
  1173. role.access = access;
  1174. if (!tdp_enabled && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1175. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1176. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1177. role.quadrant = quadrant;
  1178. }
  1179. for_each_gfn_sp(vcpu->kvm, sp, gfn, node, tmp) {
  1180. if (!need_sync && sp->unsync)
  1181. need_sync = true;
  1182. if (sp->role.word != role.word)
  1183. continue;
  1184. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1185. break;
  1186. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1187. if (sp->unsync_children) {
  1188. set_bit(KVM_REQ_MMU_SYNC, &vcpu->requests);
  1189. kvm_mmu_mark_parents_unsync(sp);
  1190. } else if (sp->unsync)
  1191. kvm_mmu_mark_parents_unsync(sp);
  1192. trace_kvm_mmu_get_page(sp, false);
  1193. return sp;
  1194. }
  1195. ++vcpu->kvm->stat.mmu_cache_miss;
  1196. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1197. if (!sp)
  1198. return sp;
  1199. sp->gfn = gfn;
  1200. sp->role = role;
  1201. hlist_add_head(&sp->hash_link,
  1202. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1203. if (!direct) {
  1204. if (rmap_write_protect(vcpu->kvm, gfn))
  1205. kvm_flush_remote_tlbs(vcpu->kvm);
  1206. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1207. kvm_sync_pages(vcpu, gfn);
  1208. account_shadowed(vcpu->kvm, gfn);
  1209. }
  1210. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1211. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1212. else
  1213. nonpaging_prefetch_page(vcpu, sp);
  1214. trace_kvm_mmu_get_page(sp, true);
  1215. return sp;
  1216. }
  1217. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1218. struct kvm_vcpu *vcpu, u64 addr)
  1219. {
  1220. iterator->addr = addr;
  1221. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1222. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1223. if (iterator->level == PT32E_ROOT_LEVEL) {
  1224. iterator->shadow_addr
  1225. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1226. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1227. --iterator->level;
  1228. if (!iterator->shadow_addr)
  1229. iterator->level = 0;
  1230. }
  1231. }
  1232. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1233. {
  1234. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1235. return false;
  1236. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1237. if (is_large_pte(*iterator->sptep))
  1238. return false;
  1239. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1240. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1241. return true;
  1242. }
  1243. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1244. {
  1245. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1246. --iterator->level;
  1247. }
  1248. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1249. struct kvm_mmu_page *sp)
  1250. {
  1251. unsigned i;
  1252. u64 *pt;
  1253. u64 ent;
  1254. pt = sp->spt;
  1255. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1256. ent = pt[i];
  1257. if (is_shadow_present_pte(ent)) {
  1258. if (!is_last_spte(ent, sp->role.level)) {
  1259. ent &= PT64_BASE_ADDR_MASK;
  1260. mmu_page_remove_parent_pte(page_header(ent),
  1261. &pt[i]);
  1262. } else {
  1263. if (is_large_pte(ent))
  1264. --kvm->stat.lpages;
  1265. rmap_remove(kvm, &pt[i]);
  1266. }
  1267. }
  1268. pt[i] = shadow_trap_nonpresent_pte;
  1269. }
  1270. }
  1271. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1272. {
  1273. mmu_page_remove_parent_pte(sp, parent_pte);
  1274. }
  1275. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1276. {
  1277. int i;
  1278. struct kvm_vcpu *vcpu;
  1279. kvm_for_each_vcpu(i, vcpu, kvm)
  1280. vcpu->arch.last_pte_updated = NULL;
  1281. }
  1282. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1283. {
  1284. u64 *parent_pte;
  1285. while (sp->multimapped || sp->parent_pte) {
  1286. if (!sp->multimapped)
  1287. parent_pte = sp->parent_pte;
  1288. else {
  1289. struct kvm_pte_chain *chain;
  1290. chain = container_of(sp->parent_ptes.first,
  1291. struct kvm_pte_chain, link);
  1292. parent_pte = chain->parent_ptes[0];
  1293. }
  1294. BUG_ON(!parent_pte);
  1295. kvm_mmu_put_page(sp, parent_pte);
  1296. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1297. }
  1298. }
  1299. static int mmu_zap_unsync_children(struct kvm *kvm,
  1300. struct kvm_mmu_page *parent,
  1301. struct list_head *invalid_list)
  1302. {
  1303. int i, zapped = 0;
  1304. struct mmu_page_path parents;
  1305. struct kvm_mmu_pages pages;
  1306. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1307. return 0;
  1308. kvm_mmu_pages_init(parent, &parents, &pages);
  1309. while (mmu_unsync_walk(parent, &pages)) {
  1310. struct kvm_mmu_page *sp;
  1311. for_each_sp(pages, sp, parents, i) {
  1312. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1313. mmu_pages_clear_parents(&parents);
  1314. zapped++;
  1315. }
  1316. kvm_mmu_pages_init(parent, &parents, &pages);
  1317. }
  1318. return zapped;
  1319. }
  1320. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1321. struct list_head *invalid_list)
  1322. {
  1323. int ret;
  1324. trace_kvm_mmu_prepare_zap_page(sp);
  1325. ++kvm->stat.mmu_shadow_zapped;
  1326. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1327. kvm_mmu_page_unlink_children(kvm, sp);
  1328. kvm_mmu_unlink_parents(kvm, sp);
  1329. if (!sp->role.invalid && !sp->role.direct)
  1330. unaccount_shadowed(kvm, sp->gfn);
  1331. if (sp->unsync)
  1332. kvm_unlink_unsync_page(kvm, sp);
  1333. if (!sp->root_count) {
  1334. /* Count self */
  1335. ret++;
  1336. list_move(&sp->link, invalid_list);
  1337. } else {
  1338. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1339. kvm_reload_remote_mmus(kvm);
  1340. }
  1341. sp->role.invalid = 1;
  1342. kvm_mmu_reset_last_pte_updated(kvm);
  1343. return ret;
  1344. }
  1345. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1346. struct list_head *invalid_list)
  1347. {
  1348. struct kvm_mmu_page *sp;
  1349. if (list_empty(invalid_list))
  1350. return;
  1351. kvm_flush_remote_tlbs(kvm);
  1352. do {
  1353. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1354. WARN_ON(!sp->role.invalid || sp->root_count);
  1355. kvm_mmu_free_page(kvm, sp);
  1356. } while (!list_empty(invalid_list));
  1357. }
  1358. static int kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1359. {
  1360. LIST_HEAD(invalid_list);
  1361. int ret;
  1362. ret = kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1363. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1364. return ret;
  1365. }
  1366. /*
  1367. * Changing the number of mmu pages allocated to the vm
  1368. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  1369. */
  1370. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  1371. {
  1372. int used_pages;
  1373. used_pages = kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages;
  1374. used_pages = max(0, used_pages);
  1375. /*
  1376. * If we set the number of mmu pages to be smaller be than the
  1377. * number of actived pages , we must to free some mmu pages before we
  1378. * change the value
  1379. */
  1380. if (used_pages > kvm_nr_mmu_pages) {
  1381. while (used_pages > kvm_nr_mmu_pages &&
  1382. !list_empty(&kvm->arch.active_mmu_pages)) {
  1383. struct kvm_mmu_page *page;
  1384. page = container_of(kvm->arch.active_mmu_pages.prev,
  1385. struct kvm_mmu_page, link);
  1386. used_pages -= kvm_mmu_zap_page(kvm, page);
  1387. }
  1388. kvm_nr_mmu_pages = used_pages;
  1389. kvm->arch.n_free_mmu_pages = 0;
  1390. }
  1391. else
  1392. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  1393. - kvm->arch.n_alloc_mmu_pages;
  1394. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  1395. }
  1396. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1397. {
  1398. struct kvm_mmu_page *sp;
  1399. struct hlist_node *node, *n;
  1400. int r;
  1401. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  1402. r = 0;
  1403. restart:
  1404. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node, n) {
  1405. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  1406. sp->role.word);
  1407. r = 1;
  1408. if (kvm_mmu_zap_page(kvm, sp))
  1409. goto restart;
  1410. }
  1411. return r;
  1412. }
  1413. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1414. {
  1415. struct kvm_mmu_page *sp;
  1416. struct hlist_node *node, *nn;
  1417. restart:
  1418. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node, nn) {
  1419. pgprintk("%s: zap %lx %x\n",
  1420. __func__, gfn, sp->role.word);
  1421. if (kvm_mmu_zap_page(kvm, sp))
  1422. goto restart;
  1423. }
  1424. }
  1425. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1426. {
  1427. int slot = memslot_id(kvm, gfn);
  1428. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1429. __set_bit(slot, sp->slot_bitmap);
  1430. }
  1431. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1432. {
  1433. int i;
  1434. u64 *pt = sp->spt;
  1435. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1436. return;
  1437. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1438. if (pt[i] == shadow_notrap_nonpresent_pte)
  1439. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1440. }
  1441. }
  1442. /*
  1443. * The function is based on mtrr_type_lookup() in
  1444. * arch/x86/kernel/cpu/mtrr/generic.c
  1445. */
  1446. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1447. u64 start, u64 end)
  1448. {
  1449. int i;
  1450. u64 base, mask;
  1451. u8 prev_match, curr_match;
  1452. int num_var_ranges = KVM_NR_VAR_MTRR;
  1453. if (!mtrr_state->enabled)
  1454. return 0xFF;
  1455. /* Make end inclusive end, instead of exclusive */
  1456. end--;
  1457. /* Look in fixed ranges. Just return the type as per start */
  1458. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1459. int idx;
  1460. if (start < 0x80000) {
  1461. idx = 0;
  1462. idx += (start >> 16);
  1463. return mtrr_state->fixed_ranges[idx];
  1464. } else if (start < 0xC0000) {
  1465. idx = 1 * 8;
  1466. idx += ((start - 0x80000) >> 14);
  1467. return mtrr_state->fixed_ranges[idx];
  1468. } else if (start < 0x1000000) {
  1469. idx = 3 * 8;
  1470. idx += ((start - 0xC0000) >> 12);
  1471. return mtrr_state->fixed_ranges[idx];
  1472. }
  1473. }
  1474. /*
  1475. * Look in variable ranges
  1476. * Look of multiple ranges matching this address and pick type
  1477. * as per MTRR precedence
  1478. */
  1479. if (!(mtrr_state->enabled & 2))
  1480. return mtrr_state->def_type;
  1481. prev_match = 0xFF;
  1482. for (i = 0; i < num_var_ranges; ++i) {
  1483. unsigned short start_state, end_state;
  1484. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1485. continue;
  1486. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1487. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1488. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1489. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1490. start_state = ((start & mask) == (base & mask));
  1491. end_state = ((end & mask) == (base & mask));
  1492. if (start_state != end_state)
  1493. return 0xFE;
  1494. if ((start & mask) != (base & mask))
  1495. continue;
  1496. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1497. if (prev_match == 0xFF) {
  1498. prev_match = curr_match;
  1499. continue;
  1500. }
  1501. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1502. curr_match == MTRR_TYPE_UNCACHABLE)
  1503. return MTRR_TYPE_UNCACHABLE;
  1504. if ((prev_match == MTRR_TYPE_WRBACK &&
  1505. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1506. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1507. curr_match == MTRR_TYPE_WRBACK)) {
  1508. prev_match = MTRR_TYPE_WRTHROUGH;
  1509. curr_match = MTRR_TYPE_WRTHROUGH;
  1510. }
  1511. if (prev_match != curr_match)
  1512. return MTRR_TYPE_UNCACHABLE;
  1513. }
  1514. if (prev_match != 0xFF)
  1515. return prev_match;
  1516. return mtrr_state->def_type;
  1517. }
  1518. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1519. {
  1520. u8 mtrr;
  1521. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1522. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1523. if (mtrr == 0xfe || mtrr == 0xff)
  1524. mtrr = MTRR_TYPE_WRBACK;
  1525. return mtrr;
  1526. }
  1527. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1528. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1529. {
  1530. trace_kvm_mmu_unsync_page(sp);
  1531. ++vcpu->kvm->stat.mmu_unsync;
  1532. sp->unsync = 1;
  1533. kvm_mmu_mark_parents_unsync(sp);
  1534. mmu_convert_notrap(sp);
  1535. }
  1536. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1537. {
  1538. struct kvm_mmu_page *s;
  1539. struct hlist_node *node, *n;
  1540. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
  1541. if (s->unsync)
  1542. continue;
  1543. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1544. __kvm_unsync_page(vcpu, s);
  1545. }
  1546. }
  1547. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1548. bool can_unsync)
  1549. {
  1550. struct kvm_mmu_page *s;
  1551. struct hlist_node *node, *n;
  1552. bool need_unsync = false;
  1553. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node, n) {
  1554. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1555. return 1;
  1556. if (!need_unsync && !s->unsync) {
  1557. if (!can_unsync || !oos_shadow)
  1558. return 1;
  1559. need_unsync = true;
  1560. }
  1561. }
  1562. if (need_unsync)
  1563. kvm_unsync_pages(vcpu, gfn);
  1564. return 0;
  1565. }
  1566. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1567. unsigned pte_access, int user_fault,
  1568. int write_fault, int dirty, int level,
  1569. gfn_t gfn, pfn_t pfn, bool speculative,
  1570. bool can_unsync, bool reset_host_protection)
  1571. {
  1572. u64 spte;
  1573. int ret = 0;
  1574. /*
  1575. * We don't set the accessed bit, since we sometimes want to see
  1576. * whether the guest actually used the pte (in order to detect
  1577. * demand paging).
  1578. */
  1579. spte = shadow_base_present_pte | shadow_dirty_mask;
  1580. if (!speculative)
  1581. spte |= shadow_accessed_mask;
  1582. if (!dirty)
  1583. pte_access &= ~ACC_WRITE_MASK;
  1584. if (pte_access & ACC_EXEC_MASK)
  1585. spte |= shadow_x_mask;
  1586. else
  1587. spte |= shadow_nx_mask;
  1588. if (pte_access & ACC_USER_MASK)
  1589. spte |= shadow_user_mask;
  1590. if (level > PT_PAGE_TABLE_LEVEL)
  1591. spte |= PT_PAGE_SIZE_MASK;
  1592. if (tdp_enabled)
  1593. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1594. kvm_is_mmio_pfn(pfn));
  1595. if (reset_host_protection)
  1596. spte |= SPTE_HOST_WRITEABLE;
  1597. spte |= (u64)pfn << PAGE_SHIFT;
  1598. if ((pte_access & ACC_WRITE_MASK)
  1599. || (!tdp_enabled && write_fault && !is_write_protection(vcpu)
  1600. && !user_fault)) {
  1601. if (level > PT_PAGE_TABLE_LEVEL &&
  1602. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1603. ret = 1;
  1604. rmap_remove(vcpu->kvm, sptep);
  1605. spte = shadow_trap_nonpresent_pte;
  1606. goto set_pte;
  1607. }
  1608. spte |= PT_WRITABLE_MASK;
  1609. if (!tdp_enabled && !(pte_access & ACC_WRITE_MASK))
  1610. spte &= ~PT_USER_MASK;
  1611. /*
  1612. * Optimization: for pte sync, if spte was writable the hash
  1613. * lookup is unnecessary (and expensive). Write protection
  1614. * is responsibility of mmu_get_page / kvm_sync_page.
  1615. * Same reasoning can be applied to dirty page accounting.
  1616. */
  1617. if (!can_unsync && is_writable_pte(*sptep))
  1618. goto set_pte;
  1619. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1620. pgprintk("%s: found shadow page for %lx, marking ro\n",
  1621. __func__, gfn);
  1622. ret = 1;
  1623. pte_access &= ~ACC_WRITE_MASK;
  1624. if (is_writable_pte(spte))
  1625. spte &= ~PT_WRITABLE_MASK;
  1626. }
  1627. }
  1628. if (pte_access & ACC_WRITE_MASK)
  1629. mark_page_dirty(vcpu->kvm, gfn);
  1630. set_pte:
  1631. __set_spte(sptep, spte);
  1632. return ret;
  1633. }
  1634. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1635. unsigned pt_access, unsigned pte_access,
  1636. int user_fault, int write_fault, int dirty,
  1637. int *ptwrite, int level, gfn_t gfn,
  1638. pfn_t pfn, bool speculative,
  1639. bool reset_host_protection)
  1640. {
  1641. int was_rmapped = 0;
  1642. int was_writable = is_writable_pte(*sptep);
  1643. int rmap_count;
  1644. pgprintk("%s: spte %llx access %x write_fault %d"
  1645. " user_fault %d gfn %lx\n",
  1646. __func__, *sptep, pt_access,
  1647. write_fault, user_fault, gfn);
  1648. if (is_rmap_spte(*sptep)) {
  1649. /*
  1650. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1651. * the parent of the now unreachable PTE.
  1652. */
  1653. if (level > PT_PAGE_TABLE_LEVEL &&
  1654. !is_large_pte(*sptep)) {
  1655. struct kvm_mmu_page *child;
  1656. u64 pte = *sptep;
  1657. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1658. mmu_page_remove_parent_pte(child, sptep);
  1659. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1660. kvm_flush_remote_tlbs(vcpu->kvm);
  1661. } else if (pfn != spte_to_pfn(*sptep)) {
  1662. pgprintk("hfn old %lx new %lx\n",
  1663. spte_to_pfn(*sptep), pfn);
  1664. rmap_remove(vcpu->kvm, sptep);
  1665. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1666. kvm_flush_remote_tlbs(vcpu->kvm);
  1667. } else
  1668. was_rmapped = 1;
  1669. }
  1670. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1671. dirty, level, gfn, pfn, speculative, true,
  1672. reset_host_protection)) {
  1673. if (write_fault)
  1674. *ptwrite = 1;
  1675. kvm_x86_ops->tlb_flush(vcpu);
  1676. }
  1677. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1678. pgprintk("instantiating %s PTE (%s) at %ld (%llx) addr %p\n",
  1679. is_large_pte(*sptep)? "2MB" : "4kB",
  1680. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1681. *sptep, sptep);
  1682. if (!was_rmapped && is_large_pte(*sptep))
  1683. ++vcpu->kvm->stat.lpages;
  1684. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1685. if (!was_rmapped) {
  1686. rmap_count = rmap_add(vcpu, sptep, gfn);
  1687. kvm_release_pfn_clean(pfn);
  1688. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1689. rmap_recycle(vcpu, sptep, gfn);
  1690. } else {
  1691. if (was_writable)
  1692. kvm_release_pfn_dirty(pfn);
  1693. else
  1694. kvm_release_pfn_clean(pfn);
  1695. }
  1696. if (speculative) {
  1697. vcpu->arch.last_pte_updated = sptep;
  1698. vcpu->arch.last_pte_gfn = gfn;
  1699. }
  1700. }
  1701. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1702. {
  1703. }
  1704. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1705. int level, gfn_t gfn, pfn_t pfn)
  1706. {
  1707. struct kvm_shadow_walk_iterator iterator;
  1708. struct kvm_mmu_page *sp;
  1709. int pt_write = 0;
  1710. gfn_t pseudo_gfn;
  1711. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1712. if (iterator.level == level) {
  1713. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, ACC_ALL,
  1714. 0, write, 1, &pt_write,
  1715. level, gfn, pfn, false, true);
  1716. ++vcpu->stat.pf_fixed;
  1717. break;
  1718. }
  1719. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1720. u64 base_addr = iterator.addr;
  1721. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1722. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1723. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1724. iterator.level - 1,
  1725. 1, ACC_ALL, iterator.sptep);
  1726. if (!sp) {
  1727. pgprintk("nonpaging_map: ENOMEM\n");
  1728. kvm_release_pfn_clean(pfn);
  1729. return -ENOMEM;
  1730. }
  1731. __set_spte(iterator.sptep,
  1732. __pa(sp->spt)
  1733. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1734. | shadow_user_mask | shadow_x_mask);
  1735. }
  1736. }
  1737. return pt_write;
  1738. }
  1739. static void kvm_send_hwpoison_signal(struct kvm *kvm, gfn_t gfn)
  1740. {
  1741. char buf[1];
  1742. void __user *hva;
  1743. int r;
  1744. /* Touch the page, so send SIGBUS */
  1745. hva = (void __user *)gfn_to_hva(kvm, gfn);
  1746. r = copy_from_user(buf, hva, 1);
  1747. }
  1748. static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
  1749. {
  1750. kvm_release_pfn_clean(pfn);
  1751. if (is_hwpoison_pfn(pfn)) {
  1752. kvm_send_hwpoison_signal(kvm, gfn);
  1753. return 0;
  1754. }
  1755. return 1;
  1756. }
  1757. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1758. {
  1759. int r;
  1760. int level;
  1761. pfn_t pfn;
  1762. unsigned long mmu_seq;
  1763. level = mapping_level(vcpu, gfn);
  1764. /*
  1765. * This path builds a PAE pagetable - so we can map 2mb pages at
  1766. * maximum. Therefore check if the level is larger than that.
  1767. */
  1768. if (level > PT_DIRECTORY_LEVEL)
  1769. level = PT_DIRECTORY_LEVEL;
  1770. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1771. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1772. smp_rmb();
  1773. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1774. /* mmio */
  1775. if (is_error_pfn(pfn))
  1776. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  1777. spin_lock(&vcpu->kvm->mmu_lock);
  1778. if (mmu_notifier_retry(vcpu, mmu_seq))
  1779. goto out_unlock;
  1780. kvm_mmu_free_some_pages(vcpu);
  1781. r = __direct_map(vcpu, v, write, level, gfn, pfn);
  1782. spin_unlock(&vcpu->kvm->mmu_lock);
  1783. return r;
  1784. out_unlock:
  1785. spin_unlock(&vcpu->kvm->mmu_lock);
  1786. kvm_release_pfn_clean(pfn);
  1787. return 0;
  1788. }
  1789. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1790. {
  1791. int i;
  1792. struct kvm_mmu_page *sp;
  1793. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1794. return;
  1795. spin_lock(&vcpu->kvm->mmu_lock);
  1796. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1797. hpa_t root = vcpu->arch.mmu.root_hpa;
  1798. sp = page_header(root);
  1799. --sp->root_count;
  1800. if (!sp->root_count && sp->role.invalid)
  1801. kvm_mmu_zap_page(vcpu->kvm, sp);
  1802. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1803. spin_unlock(&vcpu->kvm->mmu_lock);
  1804. return;
  1805. }
  1806. for (i = 0; i < 4; ++i) {
  1807. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1808. if (root) {
  1809. root &= PT64_BASE_ADDR_MASK;
  1810. sp = page_header(root);
  1811. --sp->root_count;
  1812. if (!sp->root_count && sp->role.invalid)
  1813. kvm_mmu_zap_page(vcpu->kvm, sp);
  1814. }
  1815. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1816. }
  1817. spin_unlock(&vcpu->kvm->mmu_lock);
  1818. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1819. }
  1820. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1821. {
  1822. int ret = 0;
  1823. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1824. set_bit(KVM_REQ_TRIPLE_FAULT, &vcpu->requests);
  1825. ret = 1;
  1826. }
  1827. return ret;
  1828. }
  1829. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1830. {
  1831. int i;
  1832. gfn_t root_gfn;
  1833. struct kvm_mmu_page *sp;
  1834. int direct = 0;
  1835. u64 pdptr;
  1836. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1837. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1838. hpa_t root = vcpu->arch.mmu.root_hpa;
  1839. ASSERT(!VALID_PAGE(root));
  1840. if (mmu_check_root(vcpu, root_gfn))
  1841. return 1;
  1842. if (tdp_enabled) {
  1843. direct = 1;
  1844. root_gfn = 0;
  1845. }
  1846. spin_lock(&vcpu->kvm->mmu_lock);
  1847. kvm_mmu_free_some_pages(vcpu);
  1848. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1849. PT64_ROOT_LEVEL, direct,
  1850. ACC_ALL, NULL);
  1851. root = __pa(sp->spt);
  1852. ++sp->root_count;
  1853. spin_unlock(&vcpu->kvm->mmu_lock);
  1854. vcpu->arch.mmu.root_hpa = root;
  1855. return 0;
  1856. }
  1857. direct = !is_paging(vcpu);
  1858. for (i = 0; i < 4; ++i) {
  1859. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1860. ASSERT(!VALID_PAGE(root));
  1861. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1862. pdptr = kvm_pdptr_read(vcpu, i);
  1863. if (!is_present_gpte(pdptr)) {
  1864. vcpu->arch.mmu.pae_root[i] = 0;
  1865. continue;
  1866. }
  1867. root_gfn = pdptr >> PAGE_SHIFT;
  1868. } else if (vcpu->arch.mmu.root_level == 0)
  1869. root_gfn = 0;
  1870. if (mmu_check_root(vcpu, root_gfn))
  1871. return 1;
  1872. if (tdp_enabled) {
  1873. direct = 1;
  1874. root_gfn = i << 30;
  1875. }
  1876. spin_lock(&vcpu->kvm->mmu_lock);
  1877. kvm_mmu_free_some_pages(vcpu);
  1878. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1879. PT32_ROOT_LEVEL, direct,
  1880. ACC_ALL, NULL);
  1881. root = __pa(sp->spt);
  1882. ++sp->root_count;
  1883. spin_unlock(&vcpu->kvm->mmu_lock);
  1884. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1885. }
  1886. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1887. return 0;
  1888. }
  1889. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  1890. {
  1891. int i;
  1892. struct kvm_mmu_page *sp;
  1893. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1894. return;
  1895. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1896. hpa_t root = vcpu->arch.mmu.root_hpa;
  1897. sp = page_header(root);
  1898. mmu_sync_children(vcpu, sp);
  1899. return;
  1900. }
  1901. for (i = 0; i < 4; ++i) {
  1902. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1903. if (root && VALID_PAGE(root)) {
  1904. root &= PT64_BASE_ADDR_MASK;
  1905. sp = page_header(root);
  1906. mmu_sync_children(vcpu, sp);
  1907. }
  1908. }
  1909. }
  1910. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  1911. {
  1912. spin_lock(&vcpu->kvm->mmu_lock);
  1913. mmu_sync_roots(vcpu);
  1914. spin_unlock(&vcpu->kvm->mmu_lock);
  1915. }
  1916. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  1917. u32 access, u32 *error)
  1918. {
  1919. if (error)
  1920. *error = 0;
  1921. return vaddr;
  1922. }
  1923. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1924. u32 error_code)
  1925. {
  1926. gfn_t gfn;
  1927. int r;
  1928. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1929. r = mmu_topup_memory_caches(vcpu);
  1930. if (r)
  1931. return r;
  1932. ASSERT(vcpu);
  1933. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1934. gfn = gva >> PAGE_SHIFT;
  1935. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1936. error_code & PFERR_WRITE_MASK, gfn);
  1937. }
  1938. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1939. u32 error_code)
  1940. {
  1941. pfn_t pfn;
  1942. int r;
  1943. int level;
  1944. gfn_t gfn = gpa >> PAGE_SHIFT;
  1945. unsigned long mmu_seq;
  1946. ASSERT(vcpu);
  1947. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1948. r = mmu_topup_memory_caches(vcpu);
  1949. if (r)
  1950. return r;
  1951. level = mapping_level(vcpu, gfn);
  1952. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1953. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1954. smp_rmb();
  1955. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1956. if (is_error_pfn(pfn))
  1957. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  1958. spin_lock(&vcpu->kvm->mmu_lock);
  1959. if (mmu_notifier_retry(vcpu, mmu_seq))
  1960. goto out_unlock;
  1961. kvm_mmu_free_some_pages(vcpu);
  1962. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1963. level, gfn, pfn);
  1964. spin_unlock(&vcpu->kvm->mmu_lock);
  1965. return r;
  1966. out_unlock:
  1967. spin_unlock(&vcpu->kvm->mmu_lock);
  1968. kvm_release_pfn_clean(pfn);
  1969. return 0;
  1970. }
  1971. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1972. {
  1973. mmu_free_roots(vcpu);
  1974. }
  1975. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1976. {
  1977. struct kvm_mmu *context = &vcpu->arch.mmu;
  1978. context->new_cr3 = nonpaging_new_cr3;
  1979. context->page_fault = nonpaging_page_fault;
  1980. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1981. context->free = nonpaging_free;
  1982. context->prefetch_page = nonpaging_prefetch_page;
  1983. context->sync_page = nonpaging_sync_page;
  1984. context->invlpg = nonpaging_invlpg;
  1985. context->root_level = 0;
  1986. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1987. context->root_hpa = INVALID_PAGE;
  1988. return 0;
  1989. }
  1990. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1991. {
  1992. ++vcpu->stat.tlb_flush;
  1993. kvm_x86_ops->tlb_flush(vcpu);
  1994. }
  1995. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1996. {
  1997. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1998. mmu_free_roots(vcpu);
  1999. }
  2000. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2001. u64 addr,
  2002. u32 err_code)
  2003. {
  2004. kvm_inject_page_fault(vcpu, addr, err_code);
  2005. }
  2006. static void paging_free(struct kvm_vcpu *vcpu)
  2007. {
  2008. nonpaging_free(vcpu);
  2009. }
  2010. static bool is_rsvd_bits_set(struct kvm_vcpu *vcpu, u64 gpte, int level)
  2011. {
  2012. int bit7;
  2013. bit7 = (gpte >> 7) & 1;
  2014. return (gpte & vcpu->arch.mmu.rsvd_bits_mask[bit7][level-1]) != 0;
  2015. }
  2016. #define PTTYPE 64
  2017. #include "paging_tmpl.h"
  2018. #undef PTTYPE
  2019. #define PTTYPE 32
  2020. #include "paging_tmpl.h"
  2021. #undef PTTYPE
  2022. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu, int level)
  2023. {
  2024. struct kvm_mmu *context = &vcpu->arch.mmu;
  2025. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2026. u64 exb_bit_rsvd = 0;
  2027. if (!is_nx(vcpu))
  2028. exb_bit_rsvd = rsvd_bits(63, 63);
  2029. switch (level) {
  2030. case PT32_ROOT_LEVEL:
  2031. /* no rsvd bits for 2 level 4K page table entries */
  2032. context->rsvd_bits_mask[0][1] = 0;
  2033. context->rsvd_bits_mask[0][0] = 0;
  2034. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2035. if (!is_pse(vcpu)) {
  2036. context->rsvd_bits_mask[1][1] = 0;
  2037. break;
  2038. }
  2039. if (is_cpuid_PSE36())
  2040. /* 36bits PSE 4MB page */
  2041. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2042. else
  2043. /* 32 bits PSE 4MB page */
  2044. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2045. break;
  2046. case PT32E_ROOT_LEVEL:
  2047. context->rsvd_bits_mask[0][2] =
  2048. rsvd_bits(maxphyaddr, 63) |
  2049. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2050. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2051. rsvd_bits(maxphyaddr, 62); /* PDE */
  2052. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2053. rsvd_bits(maxphyaddr, 62); /* PTE */
  2054. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2055. rsvd_bits(maxphyaddr, 62) |
  2056. rsvd_bits(13, 20); /* large page */
  2057. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2058. break;
  2059. case PT64_ROOT_LEVEL:
  2060. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2061. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2062. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2063. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2064. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2065. rsvd_bits(maxphyaddr, 51);
  2066. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2067. rsvd_bits(maxphyaddr, 51);
  2068. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2069. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2070. rsvd_bits(maxphyaddr, 51) |
  2071. rsvd_bits(13, 29);
  2072. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2073. rsvd_bits(maxphyaddr, 51) |
  2074. rsvd_bits(13, 20); /* large page */
  2075. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2076. break;
  2077. }
  2078. }
  2079. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  2080. {
  2081. struct kvm_mmu *context = &vcpu->arch.mmu;
  2082. ASSERT(is_pae(vcpu));
  2083. context->new_cr3 = paging_new_cr3;
  2084. context->page_fault = paging64_page_fault;
  2085. context->gva_to_gpa = paging64_gva_to_gpa;
  2086. context->prefetch_page = paging64_prefetch_page;
  2087. context->sync_page = paging64_sync_page;
  2088. context->invlpg = paging64_invlpg;
  2089. context->free = paging_free;
  2090. context->root_level = level;
  2091. context->shadow_root_level = level;
  2092. context->root_hpa = INVALID_PAGE;
  2093. return 0;
  2094. }
  2095. static int paging64_init_context(struct kvm_vcpu *vcpu)
  2096. {
  2097. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2098. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  2099. }
  2100. static int paging32_init_context(struct kvm_vcpu *vcpu)
  2101. {
  2102. struct kvm_mmu *context = &vcpu->arch.mmu;
  2103. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2104. context->new_cr3 = paging_new_cr3;
  2105. context->page_fault = paging32_page_fault;
  2106. context->gva_to_gpa = paging32_gva_to_gpa;
  2107. context->free = paging_free;
  2108. context->prefetch_page = paging32_prefetch_page;
  2109. context->sync_page = paging32_sync_page;
  2110. context->invlpg = paging32_invlpg;
  2111. context->root_level = PT32_ROOT_LEVEL;
  2112. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2113. context->root_hpa = INVALID_PAGE;
  2114. return 0;
  2115. }
  2116. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  2117. {
  2118. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2119. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  2120. }
  2121. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2122. {
  2123. struct kvm_mmu *context = &vcpu->arch.mmu;
  2124. context->new_cr3 = nonpaging_new_cr3;
  2125. context->page_fault = tdp_page_fault;
  2126. context->free = nonpaging_free;
  2127. context->prefetch_page = nonpaging_prefetch_page;
  2128. context->sync_page = nonpaging_sync_page;
  2129. context->invlpg = nonpaging_invlpg;
  2130. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2131. context->root_hpa = INVALID_PAGE;
  2132. if (!is_paging(vcpu)) {
  2133. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2134. context->root_level = 0;
  2135. } else if (is_long_mode(vcpu)) {
  2136. reset_rsvds_bits_mask(vcpu, PT64_ROOT_LEVEL);
  2137. context->gva_to_gpa = paging64_gva_to_gpa;
  2138. context->root_level = PT64_ROOT_LEVEL;
  2139. } else if (is_pae(vcpu)) {
  2140. reset_rsvds_bits_mask(vcpu, PT32E_ROOT_LEVEL);
  2141. context->gva_to_gpa = paging64_gva_to_gpa;
  2142. context->root_level = PT32E_ROOT_LEVEL;
  2143. } else {
  2144. reset_rsvds_bits_mask(vcpu, PT32_ROOT_LEVEL);
  2145. context->gva_to_gpa = paging32_gva_to_gpa;
  2146. context->root_level = PT32_ROOT_LEVEL;
  2147. }
  2148. return 0;
  2149. }
  2150. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2151. {
  2152. int r;
  2153. ASSERT(vcpu);
  2154. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2155. if (!is_paging(vcpu))
  2156. r = nonpaging_init_context(vcpu);
  2157. else if (is_long_mode(vcpu))
  2158. r = paging64_init_context(vcpu);
  2159. else if (is_pae(vcpu))
  2160. r = paging32E_init_context(vcpu);
  2161. else
  2162. r = paging32_init_context(vcpu);
  2163. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2164. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2165. return r;
  2166. }
  2167. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2168. {
  2169. vcpu->arch.update_pte.pfn = bad_pfn;
  2170. if (tdp_enabled)
  2171. return init_kvm_tdp_mmu(vcpu);
  2172. else
  2173. return init_kvm_softmmu(vcpu);
  2174. }
  2175. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2176. {
  2177. ASSERT(vcpu);
  2178. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2179. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2180. vcpu->arch.mmu.free(vcpu);
  2181. }
  2182. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2183. {
  2184. destroy_kvm_mmu(vcpu);
  2185. return init_kvm_mmu(vcpu);
  2186. }
  2187. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2188. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2189. {
  2190. int r;
  2191. r = mmu_topup_memory_caches(vcpu);
  2192. if (r)
  2193. goto out;
  2194. r = mmu_alloc_roots(vcpu);
  2195. spin_lock(&vcpu->kvm->mmu_lock);
  2196. mmu_sync_roots(vcpu);
  2197. spin_unlock(&vcpu->kvm->mmu_lock);
  2198. if (r)
  2199. goto out;
  2200. /* set_cr3() should ensure TLB has been flushed */
  2201. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2202. out:
  2203. return r;
  2204. }
  2205. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2206. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2207. {
  2208. mmu_free_roots(vcpu);
  2209. }
  2210. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2211. struct kvm_mmu_page *sp,
  2212. u64 *spte)
  2213. {
  2214. u64 pte;
  2215. struct kvm_mmu_page *child;
  2216. pte = *spte;
  2217. if (is_shadow_present_pte(pte)) {
  2218. if (is_last_spte(pte, sp->role.level))
  2219. rmap_remove(vcpu->kvm, spte);
  2220. else {
  2221. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2222. mmu_page_remove_parent_pte(child, spte);
  2223. }
  2224. }
  2225. __set_spte(spte, shadow_trap_nonpresent_pte);
  2226. if (is_large_pte(pte))
  2227. --vcpu->kvm->stat.lpages;
  2228. }
  2229. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2230. struct kvm_mmu_page *sp,
  2231. u64 *spte,
  2232. const void *new)
  2233. {
  2234. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2235. ++vcpu->kvm->stat.mmu_pde_zapped;
  2236. return;
  2237. }
  2238. ++vcpu->kvm->stat.mmu_pte_updated;
  2239. if (!sp->role.cr4_pae)
  2240. paging32_update_pte(vcpu, sp, spte, new);
  2241. else
  2242. paging64_update_pte(vcpu, sp, spte, new);
  2243. }
  2244. static bool need_remote_flush(u64 old, u64 new)
  2245. {
  2246. if (!is_shadow_present_pte(old))
  2247. return false;
  2248. if (!is_shadow_present_pte(new))
  2249. return true;
  2250. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2251. return true;
  2252. old ^= PT64_NX_MASK;
  2253. new ^= PT64_NX_MASK;
  2254. return (old & ~new & PT64_PERM_MASK) != 0;
  2255. }
  2256. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  2257. {
  2258. if (need_remote_flush(old, new))
  2259. kvm_flush_remote_tlbs(vcpu->kvm);
  2260. else
  2261. kvm_mmu_flush_tlb(vcpu);
  2262. }
  2263. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2264. {
  2265. u64 *spte = vcpu->arch.last_pte_updated;
  2266. return !!(spte && (*spte & shadow_accessed_mask));
  2267. }
  2268. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2269. u64 gpte)
  2270. {
  2271. gfn_t gfn;
  2272. pfn_t pfn;
  2273. if (!is_present_gpte(gpte))
  2274. return;
  2275. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2276. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2277. smp_rmb();
  2278. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2279. if (is_error_pfn(pfn)) {
  2280. kvm_release_pfn_clean(pfn);
  2281. return;
  2282. }
  2283. vcpu->arch.update_pte.gfn = gfn;
  2284. vcpu->arch.update_pte.pfn = pfn;
  2285. }
  2286. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2287. {
  2288. u64 *spte = vcpu->arch.last_pte_updated;
  2289. if (spte
  2290. && vcpu->arch.last_pte_gfn == gfn
  2291. && shadow_accessed_mask
  2292. && !(*spte & shadow_accessed_mask)
  2293. && is_shadow_present_pte(*spte))
  2294. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2295. }
  2296. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2297. const u8 *new, int bytes,
  2298. bool guest_initiated)
  2299. {
  2300. gfn_t gfn = gpa >> PAGE_SHIFT;
  2301. struct kvm_mmu_page *sp;
  2302. struct hlist_node *node, *n;
  2303. u64 entry, gentry;
  2304. u64 *spte;
  2305. unsigned offset = offset_in_page(gpa);
  2306. unsigned pte_size;
  2307. unsigned page_offset;
  2308. unsigned misaligned;
  2309. unsigned quadrant;
  2310. int level;
  2311. int flooded = 0;
  2312. int npte;
  2313. int r;
  2314. int invlpg_counter;
  2315. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2316. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2317. /*
  2318. * Assume that the pte write on a page table of the same type
  2319. * as the current vcpu paging mode. This is nearly always true
  2320. * (might be false while changing modes). Note it is verified later
  2321. * by update_pte().
  2322. */
  2323. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2324. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2325. if (is_pae(vcpu)) {
  2326. gpa &= ~(gpa_t)7;
  2327. bytes = 8;
  2328. }
  2329. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2330. if (r)
  2331. gentry = 0;
  2332. new = (const u8 *)&gentry;
  2333. }
  2334. switch (bytes) {
  2335. case 4:
  2336. gentry = *(const u32 *)new;
  2337. break;
  2338. case 8:
  2339. gentry = *(const u64 *)new;
  2340. break;
  2341. default:
  2342. gentry = 0;
  2343. break;
  2344. }
  2345. mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
  2346. spin_lock(&vcpu->kvm->mmu_lock);
  2347. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2348. gentry = 0;
  2349. kvm_mmu_access_page(vcpu, gfn);
  2350. kvm_mmu_free_some_pages(vcpu);
  2351. ++vcpu->kvm->stat.mmu_pte_write;
  2352. kvm_mmu_audit(vcpu, "pre pte write");
  2353. if (guest_initiated) {
  2354. if (gfn == vcpu->arch.last_pt_write_gfn
  2355. && !last_updated_pte_accessed(vcpu)) {
  2356. ++vcpu->arch.last_pt_write_count;
  2357. if (vcpu->arch.last_pt_write_count >= 3)
  2358. flooded = 1;
  2359. } else {
  2360. vcpu->arch.last_pt_write_gfn = gfn;
  2361. vcpu->arch.last_pt_write_count = 1;
  2362. vcpu->arch.last_pte_updated = NULL;
  2363. }
  2364. }
  2365. restart:
  2366. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node, n) {
  2367. pte_size = sp->role.cr4_pae ? 8 : 4;
  2368. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2369. misaligned |= bytes < 4;
  2370. if (misaligned || flooded) {
  2371. /*
  2372. * Misaligned accesses are too much trouble to fix
  2373. * up; also, they usually indicate a page is not used
  2374. * as a page table.
  2375. *
  2376. * If we're seeing too many writes to a page,
  2377. * it may no longer be a page table, or we may be
  2378. * forking, in which case it is better to unmap the
  2379. * page.
  2380. */
  2381. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2382. gpa, bytes, sp->role.word);
  2383. if (kvm_mmu_zap_page(vcpu->kvm, sp))
  2384. goto restart;
  2385. ++vcpu->kvm->stat.mmu_flooded;
  2386. continue;
  2387. }
  2388. page_offset = offset;
  2389. level = sp->role.level;
  2390. npte = 1;
  2391. if (!sp->role.cr4_pae) {
  2392. page_offset <<= 1; /* 32->64 */
  2393. /*
  2394. * A 32-bit pde maps 4MB while the shadow pdes map
  2395. * only 2MB. So we need to double the offset again
  2396. * and zap two pdes instead of one.
  2397. */
  2398. if (level == PT32_ROOT_LEVEL) {
  2399. page_offset &= ~7; /* kill rounding error */
  2400. page_offset <<= 1;
  2401. npte = 2;
  2402. }
  2403. quadrant = page_offset >> PAGE_SHIFT;
  2404. page_offset &= ~PAGE_MASK;
  2405. if (quadrant != sp->role.quadrant)
  2406. continue;
  2407. }
  2408. spte = &sp->spt[page_offset / sizeof(*spte)];
  2409. while (npte--) {
  2410. entry = *spte;
  2411. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2412. if (gentry)
  2413. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2414. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  2415. ++spte;
  2416. }
  2417. }
  2418. kvm_mmu_audit(vcpu, "post pte write");
  2419. spin_unlock(&vcpu->kvm->mmu_lock);
  2420. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2421. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2422. vcpu->arch.update_pte.pfn = bad_pfn;
  2423. }
  2424. }
  2425. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2426. {
  2427. gpa_t gpa;
  2428. int r;
  2429. if (tdp_enabled)
  2430. return 0;
  2431. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2432. spin_lock(&vcpu->kvm->mmu_lock);
  2433. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2434. spin_unlock(&vcpu->kvm->mmu_lock);
  2435. return r;
  2436. }
  2437. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2438. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2439. {
  2440. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES &&
  2441. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2442. struct kvm_mmu_page *sp;
  2443. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2444. struct kvm_mmu_page, link);
  2445. kvm_mmu_zap_page(vcpu->kvm, sp);
  2446. ++vcpu->kvm->stat.mmu_recycled;
  2447. }
  2448. }
  2449. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2450. {
  2451. int r;
  2452. enum emulation_result er;
  2453. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  2454. if (r < 0)
  2455. goto out;
  2456. if (!r) {
  2457. r = 1;
  2458. goto out;
  2459. }
  2460. r = mmu_topup_memory_caches(vcpu);
  2461. if (r)
  2462. goto out;
  2463. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2464. switch (er) {
  2465. case EMULATE_DONE:
  2466. return 1;
  2467. case EMULATE_DO_MMIO:
  2468. ++vcpu->stat.mmio_exits;
  2469. /* fall through */
  2470. case EMULATE_FAIL:
  2471. return 0;
  2472. default:
  2473. BUG();
  2474. }
  2475. out:
  2476. return r;
  2477. }
  2478. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2479. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2480. {
  2481. vcpu->arch.mmu.invlpg(vcpu, gva);
  2482. kvm_mmu_flush_tlb(vcpu);
  2483. ++vcpu->stat.invlpg;
  2484. }
  2485. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2486. void kvm_enable_tdp(void)
  2487. {
  2488. tdp_enabled = true;
  2489. }
  2490. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2491. void kvm_disable_tdp(void)
  2492. {
  2493. tdp_enabled = false;
  2494. }
  2495. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2496. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2497. {
  2498. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2499. }
  2500. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2501. {
  2502. struct page *page;
  2503. int i;
  2504. ASSERT(vcpu);
  2505. /*
  2506. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2507. * Therefore we need to allocate shadow page tables in the first
  2508. * 4GB of memory, which happens to fit the DMA32 zone.
  2509. */
  2510. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2511. if (!page)
  2512. return -ENOMEM;
  2513. vcpu->arch.mmu.pae_root = page_address(page);
  2514. for (i = 0; i < 4; ++i)
  2515. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2516. return 0;
  2517. }
  2518. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2519. {
  2520. ASSERT(vcpu);
  2521. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2522. return alloc_mmu_pages(vcpu);
  2523. }
  2524. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2525. {
  2526. ASSERT(vcpu);
  2527. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2528. return init_kvm_mmu(vcpu);
  2529. }
  2530. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  2531. {
  2532. ASSERT(vcpu);
  2533. destroy_kvm_mmu(vcpu);
  2534. free_mmu_pages(vcpu);
  2535. mmu_free_memory_caches(vcpu);
  2536. }
  2537. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2538. {
  2539. struct kvm_mmu_page *sp;
  2540. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2541. int i;
  2542. u64 *pt;
  2543. if (!test_bit(slot, sp->slot_bitmap))
  2544. continue;
  2545. pt = sp->spt;
  2546. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2547. /* avoid RMW */
  2548. if (is_writable_pte(pt[i]))
  2549. pt[i] &= ~PT_WRITABLE_MASK;
  2550. }
  2551. kvm_flush_remote_tlbs(kvm);
  2552. }
  2553. void kvm_mmu_zap_all(struct kvm *kvm)
  2554. {
  2555. struct kvm_mmu_page *sp, *node;
  2556. spin_lock(&kvm->mmu_lock);
  2557. restart:
  2558. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2559. if (kvm_mmu_zap_page(kvm, sp))
  2560. goto restart;
  2561. spin_unlock(&kvm->mmu_lock);
  2562. kvm_flush_remote_tlbs(kvm);
  2563. }
  2564. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm)
  2565. {
  2566. struct kvm_mmu_page *page;
  2567. page = container_of(kvm->arch.active_mmu_pages.prev,
  2568. struct kvm_mmu_page, link);
  2569. return kvm_mmu_zap_page(kvm, page);
  2570. }
  2571. static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  2572. {
  2573. struct kvm *kvm;
  2574. struct kvm *kvm_freed = NULL;
  2575. int cache_count = 0;
  2576. spin_lock(&kvm_lock);
  2577. list_for_each_entry(kvm, &vm_list, vm_list) {
  2578. int npages, idx, freed_pages;
  2579. idx = srcu_read_lock(&kvm->srcu);
  2580. spin_lock(&kvm->mmu_lock);
  2581. npages = kvm->arch.n_alloc_mmu_pages -
  2582. kvm->arch.n_free_mmu_pages;
  2583. cache_count += npages;
  2584. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  2585. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm);
  2586. cache_count -= freed_pages;
  2587. kvm_freed = kvm;
  2588. }
  2589. nr_to_scan--;
  2590. spin_unlock(&kvm->mmu_lock);
  2591. srcu_read_unlock(&kvm->srcu, idx);
  2592. }
  2593. if (kvm_freed)
  2594. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2595. spin_unlock(&kvm_lock);
  2596. return cache_count;
  2597. }
  2598. static struct shrinker mmu_shrinker = {
  2599. .shrink = mmu_shrink,
  2600. .seeks = DEFAULT_SEEKS * 10,
  2601. };
  2602. static void mmu_destroy_caches(void)
  2603. {
  2604. if (pte_chain_cache)
  2605. kmem_cache_destroy(pte_chain_cache);
  2606. if (rmap_desc_cache)
  2607. kmem_cache_destroy(rmap_desc_cache);
  2608. if (mmu_page_header_cache)
  2609. kmem_cache_destroy(mmu_page_header_cache);
  2610. }
  2611. void kvm_mmu_module_exit(void)
  2612. {
  2613. mmu_destroy_caches();
  2614. unregister_shrinker(&mmu_shrinker);
  2615. }
  2616. int kvm_mmu_module_init(void)
  2617. {
  2618. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2619. sizeof(struct kvm_pte_chain),
  2620. 0, 0, NULL);
  2621. if (!pte_chain_cache)
  2622. goto nomem;
  2623. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2624. sizeof(struct kvm_rmap_desc),
  2625. 0, 0, NULL);
  2626. if (!rmap_desc_cache)
  2627. goto nomem;
  2628. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2629. sizeof(struct kvm_mmu_page),
  2630. 0, 0, NULL);
  2631. if (!mmu_page_header_cache)
  2632. goto nomem;
  2633. register_shrinker(&mmu_shrinker);
  2634. return 0;
  2635. nomem:
  2636. mmu_destroy_caches();
  2637. return -ENOMEM;
  2638. }
  2639. /*
  2640. * Caculate mmu pages needed for kvm.
  2641. */
  2642. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  2643. {
  2644. int i;
  2645. unsigned int nr_mmu_pages;
  2646. unsigned int nr_pages = 0;
  2647. struct kvm_memslots *slots;
  2648. slots = kvm_memslots(kvm);
  2649. for (i = 0; i < slots->nmemslots; i++)
  2650. nr_pages += slots->memslots[i].npages;
  2651. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  2652. nr_mmu_pages = max(nr_mmu_pages,
  2653. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  2654. return nr_mmu_pages;
  2655. }
  2656. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2657. unsigned len)
  2658. {
  2659. if (len > buffer->len)
  2660. return NULL;
  2661. return buffer->ptr;
  2662. }
  2663. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  2664. unsigned len)
  2665. {
  2666. void *ret;
  2667. ret = pv_mmu_peek_buffer(buffer, len);
  2668. if (!ret)
  2669. return ret;
  2670. buffer->ptr += len;
  2671. buffer->len -= len;
  2672. buffer->processed += len;
  2673. return ret;
  2674. }
  2675. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  2676. gpa_t addr, gpa_t value)
  2677. {
  2678. int bytes = 8;
  2679. int r;
  2680. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  2681. bytes = 4;
  2682. r = mmu_topup_memory_caches(vcpu);
  2683. if (r)
  2684. return r;
  2685. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  2686. return -EFAULT;
  2687. return 1;
  2688. }
  2689. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2690. {
  2691. kvm_set_cr3(vcpu, vcpu->arch.cr3);
  2692. return 1;
  2693. }
  2694. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  2695. {
  2696. spin_lock(&vcpu->kvm->mmu_lock);
  2697. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  2698. spin_unlock(&vcpu->kvm->mmu_lock);
  2699. return 1;
  2700. }
  2701. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  2702. struct kvm_pv_mmu_op_buffer *buffer)
  2703. {
  2704. struct kvm_mmu_op_header *header;
  2705. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  2706. if (!header)
  2707. return 0;
  2708. switch (header->op) {
  2709. case KVM_MMU_OP_WRITE_PTE: {
  2710. struct kvm_mmu_op_write_pte *wpte;
  2711. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  2712. if (!wpte)
  2713. return 0;
  2714. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  2715. wpte->pte_val);
  2716. }
  2717. case KVM_MMU_OP_FLUSH_TLB: {
  2718. struct kvm_mmu_op_flush_tlb *ftlb;
  2719. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  2720. if (!ftlb)
  2721. return 0;
  2722. return kvm_pv_mmu_flush_tlb(vcpu);
  2723. }
  2724. case KVM_MMU_OP_RELEASE_PT: {
  2725. struct kvm_mmu_op_release_pt *rpt;
  2726. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  2727. if (!rpt)
  2728. return 0;
  2729. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  2730. }
  2731. default: return 0;
  2732. }
  2733. }
  2734. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  2735. gpa_t addr, unsigned long *ret)
  2736. {
  2737. int r;
  2738. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  2739. buffer->ptr = buffer->buf;
  2740. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  2741. buffer->processed = 0;
  2742. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  2743. if (r)
  2744. goto out;
  2745. while (buffer->len) {
  2746. r = kvm_pv_mmu_op_one(vcpu, buffer);
  2747. if (r < 0)
  2748. goto out;
  2749. if (r == 0)
  2750. break;
  2751. }
  2752. r = 1;
  2753. out:
  2754. *ret = buffer->processed;
  2755. return r;
  2756. }
  2757. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  2758. {
  2759. struct kvm_shadow_walk_iterator iterator;
  2760. int nr_sptes = 0;
  2761. spin_lock(&vcpu->kvm->mmu_lock);
  2762. for_each_shadow_entry(vcpu, addr, iterator) {
  2763. sptes[iterator.level-1] = *iterator.sptep;
  2764. nr_sptes++;
  2765. if (!is_shadow_present_pte(*iterator.sptep))
  2766. break;
  2767. }
  2768. spin_unlock(&vcpu->kvm->mmu_lock);
  2769. return nr_sptes;
  2770. }
  2771. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  2772. #ifdef AUDIT
  2773. static const char *audit_msg;
  2774. static gva_t canonicalize(gva_t gva)
  2775. {
  2776. #ifdef CONFIG_X86_64
  2777. gva = (long long)(gva << 16) >> 16;
  2778. #endif
  2779. return gva;
  2780. }
  2781. typedef void (*inspect_spte_fn) (struct kvm *kvm, u64 *sptep);
  2782. static void __mmu_spte_walk(struct kvm *kvm, struct kvm_mmu_page *sp,
  2783. inspect_spte_fn fn)
  2784. {
  2785. int i;
  2786. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2787. u64 ent = sp->spt[i];
  2788. if (is_shadow_present_pte(ent)) {
  2789. if (!is_last_spte(ent, sp->role.level)) {
  2790. struct kvm_mmu_page *child;
  2791. child = page_header(ent & PT64_BASE_ADDR_MASK);
  2792. __mmu_spte_walk(kvm, child, fn);
  2793. } else
  2794. fn(kvm, &sp->spt[i]);
  2795. }
  2796. }
  2797. }
  2798. static void mmu_spte_walk(struct kvm_vcpu *vcpu, inspect_spte_fn fn)
  2799. {
  2800. int i;
  2801. struct kvm_mmu_page *sp;
  2802. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2803. return;
  2804. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2805. hpa_t root = vcpu->arch.mmu.root_hpa;
  2806. sp = page_header(root);
  2807. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2808. return;
  2809. }
  2810. for (i = 0; i < 4; ++i) {
  2811. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2812. if (root && VALID_PAGE(root)) {
  2813. root &= PT64_BASE_ADDR_MASK;
  2814. sp = page_header(root);
  2815. __mmu_spte_walk(vcpu->kvm, sp, fn);
  2816. }
  2817. }
  2818. return;
  2819. }
  2820. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  2821. gva_t va, int level)
  2822. {
  2823. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  2824. int i;
  2825. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  2826. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  2827. u64 ent = pt[i];
  2828. if (ent == shadow_trap_nonpresent_pte)
  2829. continue;
  2830. va = canonicalize(va);
  2831. if (is_shadow_present_pte(ent) && !is_last_spte(ent, level))
  2832. audit_mappings_page(vcpu, ent, va, level - 1);
  2833. else {
  2834. gpa_t gpa = kvm_mmu_gva_to_gpa_read(vcpu, va, NULL);
  2835. gfn_t gfn = gpa >> PAGE_SHIFT;
  2836. pfn_t pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2837. hpa_t hpa = (hpa_t)pfn << PAGE_SHIFT;
  2838. if (is_error_pfn(pfn)) {
  2839. kvm_release_pfn_clean(pfn);
  2840. continue;
  2841. }
  2842. if (is_shadow_present_pte(ent)
  2843. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  2844. printk(KERN_ERR "xx audit error: (%s) levels %d"
  2845. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  2846. audit_msg, vcpu->arch.mmu.root_level,
  2847. va, gpa, hpa, ent,
  2848. is_shadow_present_pte(ent));
  2849. else if (ent == shadow_notrap_nonpresent_pte
  2850. && !is_error_hpa(hpa))
  2851. printk(KERN_ERR "audit: (%s) notrap shadow,"
  2852. " valid guest gva %lx\n", audit_msg, va);
  2853. kvm_release_pfn_clean(pfn);
  2854. }
  2855. }
  2856. }
  2857. static void audit_mappings(struct kvm_vcpu *vcpu)
  2858. {
  2859. unsigned i;
  2860. if (vcpu->arch.mmu.root_level == 4)
  2861. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  2862. else
  2863. for (i = 0; i < 4; ++i)
  2864. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  2865. audit_mappings_page(vcpu,
  2866. vcpu->arch.mmu.pae_root[i],
  2867. i << 30,
  2868. 2);
  2869. }
  2870. static int count_rmaps(struct kvm_vcpu *vcpu)
  2871. {
  2872. struct kvm *kvm = vcpu->kvm;
  2873. struct kvm_memslots *slots;
  2874. int nmaps = 0;
  2875. int i, j, k, idx;
  2876. idx = srcu_read_lock(&kvm->srcu);
  2877. slots = kvm_memslots(kvm);
  2878. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  2879. struct kvm_memory_slot *m = &slots->memslots[i];
  2880. struct kvm_rmap_desc *d;
  2881. for (j = 0; j < m->npages; ++j) {
  2882. unsigned long *rmapp = &m->rmap[j];
  2883. if (!*rmapp)
  2884. continue;
  2885. if (!(*rmapp & 1)) {
  2886. ++nmaps;
  2887. continue;
  2888. }
  2889. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  2890. while (d) {
  2891. for (k = 0; k < RMAP_EXT; ++k)
  2892. if (d->sptes[k])
  2893. ++nmaps;
  2894. else
  2895. break;
  2896. d = d->more;
  2897. }
  2898. }
  2899. }
  2900. srcu_read_unlock(&kvm->srcu, idx);
  2901. return nmaps;
  2902. }
  2903. void inspect_spte_has_rmap(struct kvm *kvm, u64 *sptep)
  2904. {
  2905. unsigned long *rmapp;
  2906. struct kvm_mmu_page *rev_sp;
  2907. gfn_t gfn;
  2908. if (is_writable_pte(*sptep)) {
  2909. rev_sp = page_header(__pa(sptep));
  2910. gfn = kvm_mmu_page_get_gfn(rev_sp, sptep - rev_sp->spt);
  2911. if (!gfn_to_memslot(kvm, gfn)) {
  2912. if (!printk_ratelimit())
  2913. return;
  2914. printk(KERN_ERR "%s: no memslot for gfn %ld\n",
  2915. audit_msg, gfn);
  2916. printk(KERN_ERR "%s: index %ld of sp (gfn=%lx)\n",
  2917. audit_msg, (long int)(sptep - rev_sp->spt),
  2918. rev_sp->gfn);
  2919. dump_stack();
  2920. return;
  2921. }
  2922. rmapp = gfn_to_rmap(kvm, gfn, rev_sp->role.level);
  2923. if (!*rmapp) {
  2924. if (!printk_ratelimit())
  2925. return;
  2926. printk(KERN_ERR "%s: no rmap for writable spte %llx\n",
  2927. audit_msg, *sptep);
  2928. dump_stack();
  2929. }
  2930. }
  2931. }
  2932. void audit_writable_sptes_have_rmaps(struct kvm_vcpu *vcpu)
  2933. {
  2934. mmu_spte_walk(vcpu, inspect_spte_has_rmap);
  2935. }
  2936. static void check_writable_mappings_rmap(struct kvm_vcpu *vcpu)
  2937. {
  2938. struct kvm_mmu_page *sp;
  2939. int i;
  2940. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2941. u64 *pt = sp->spt;
  2942. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  2943. continue;
  2944. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  2945. u64 ent = pt[i];
  2946. if (!(ent & PT_PRESENT_MASK))
  2947. continue;
  2948. if (!is_writable_pte(ent))
  2949. continue;
  2950. inspect_spte_has_rmap(vcpu->kvm, &pt[i]);
  2951. }
  2952. }
  2953. return;
  2954. }
  2955. static void audit_rmap(struct kvm_vcpu *vcpu)
  2956. {
  2957. check_writable_mappings_rmap(vcpu);
  2958. count_rmaps(vcpu);
  2959. }
  2960. static void audit_write_protection(struct kvm_vcpu *vcpu)
  2961. {
  2962. struct kvm_mmu_page *sp;
  2963. struct kvm_memory_slot *slot;
  2964. unsigned long *rmapp;
  2965. u64 *spte;
  2966. gfn_t gfn;
  2967. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  2968. if (sp->role.direct)
  2969. continue;
  2970. if (sp->unsync)
  2971. continue;
  2972. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  2973. slot = gfn_to_memslot_unaliased(vcpu->kvm, sp->gfn);
  2974. rmapp = &slot->rmap[gfn - slot->base_gfn];
  2975. spte = rmap_next(vcpu->kvm, rmapp, NULL);
  2976. while (spte) {
  2977. if (is_writable_pte(*spte))
  2978. printk(KERN_ERR "%s: (%s) shadow page has "
  2979. "writable mappings: gfn %lx role %x\n",
  2980. __func__, audit_msg, sp->gfn,
  2981. sp->role.word);
  2982. spte = rmap_next(vcpu->kvm, rmapp, spte);
  2983. }
  2984. }
  2985. }
  2986. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2987. {
  2988. int olddbg = dbg;
  2989. dbg = 0;
  2990. audit_msg = msg;
  2991. audit_rmap(vcpu);
  2992. audit_write_protection(vcpu);
  2993. if (strcmp("pre pte write", audit_msg) != 0)
  2994. audit_mappings(vcpu);
  2995. audit_writable_sptes_have_rmaps(vcpu);
  2996. dbg = olddbg;
  2997. }
  2998. #endif