nouveau_drv.h 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. struct nouveau_grctx;
  49. #define MAX_NUM_DCB_ENTRIES 16
  50. #define NOUVEAU_MAX_CHANNEL_NR 128
  51. #define NOUVEAU_MAX_TILE_NR 15
  52. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  53. #define NV50_VM_BLOCK (512*1024*1024ULL)
  54. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  55. struct nouveau_tile_reg {
  56. struct nouveau_fence *fence;
  57. uint32_t addr;
  58. uint32_t size;
  59. bool used;
  60. };
  61. struct nouveau_bo {
  62. struct ttm_buffer_object bo;
  63. struct ttm_placement placement;
  64. u32 placements[3];
  65. u32 busy_placements[3];
  66. struct ttm_bo_kmap_obj kmap;
  67. struct list_head head;
  68. /* protected by ttm_bo_reserve() */
  69. struct drm_file *reserved_by;
  70. struct list_head entry;
  71. int pbbo_index;
  72. bool validate_mapped;
  73. struct nouveau_channel *channel;
  74. bool mappable;
  75. bool no_vm;
  76. uint32_t tile_mode;
  77. uint32_t tile_flags;
  78. struct nouveau_tile_reg *tile;
  79. struct drm_gem_object *gem;
  80. struct drm_file *cpu_filp;
  81. int pin_refcnt;
  82. };
  83. static inline struct nouveau_bo *
  84. nouveau_bo(struct ttm_buffer_object *bo)
  85. {
  86. return container_of(bo, struct nouveau_bo, bo);
  87. }
  88. static inline struct nouveau_bo *
  89. nouveau_gem_object(struct drm_gem_object *gem)
  90. {
  91. return gem ? gem->driver_private : NULL;
  92. }
  93. /* TODO: submit equivalent to TTM generic API upstream? */
  94. static inline void __iomem *
  95. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  96. {
  97. bool is_iomem;
  98. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  99. &nvbo->kmap, &is_iomem);
  100. WARN_ON_ONCE(ioptr && !is_iomem);
  101. return ioptr;
  102. }
  103. enum nouveau_flags {
  104. NV_NFORCE = 0x10000000,
  105. NV_NFORCE2 = 0x20000000
  106. };
  107. #define NVOBJ_ENGINE_SW 0
  108. #define NVOBJ_ENGINE_GR 1
  109. #define NVOBJ_ENGINE_DISPLAY 2
  110. #define NVOBJ_ENGINE_INT 0xdeadbeef
  111. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  112. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  113. struct nouveau_gpuobj {
  114. struct drm_device *dev;
  115. struct kref refcount;
  116. struct list_head list;
  117. struct drm_mm_node *im_pramin;
  118. struct nouveau_bo *im_backing;
  119. uint32_t *im_backing_suspend;
  120. int im_bound;
  121. uint32_t flags;
  122. u32 size;
  123. u32 pinst;
  124. u32 cinst;
  125. u64 vinst;
  126. uint32_t engine;
  127. uint32_t class;
  128. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  129. void *priv;
  130. };
  131. struct nouveau_channel {
  132. struct drm_device *dev;
  133. int id;
  134. /* owner of this fifo */
  135. struct drm_file *file_priv;
  136. /* mapping of the fifo itself */
  137. struct drm_local_map *map;
  138. /* mapping of the regs controling the fifo */
  139. void __iomem *user;
  140. uint32_t user_get;
  141. uint32_t user_put;
  142. /* Fencing */
  143. struct {
  144. /* lock protects the pending list only */
  145. spinlock_t lock;
  146. struct list_head pending;
  147. uint32_t sequence;
  148. uint32_t sequence_ack;
  149. atomic_t last_sequence_irq;
  150. } fence;
  151. /* DMA push buffer */
  152. struct nouveau_gpuobj *pushbuf;
  153. struct nouveau_bo *pushbuf_bo;
  154. uint32_t pushbuf_base;
  155. /* Notifier memory */
  156. struct nouveau_bo *notifier_bo;
  157. struct drm_mm notifier_heap;
  158. /* PFIFO context */
  159. struct nouveau_gpuobj *ramfc;
  160. struct nouveau_gpuobj *cache;
  161. /* PGRAPH context */
  162. /* XXX may be merge 2 pointers as private data ??? */
  163. struct nouveau_gpuobj *ramin_grctx;
  164. void *pgraph_ctx;
  165. /* NV50 VM */
  166. struct nouveau_gpuobj *vm_pd;
  167. struct nouveau_gpuobj *vm_gart_pt;
  168. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  169. /* Objects */
  170. struct nouveau_gpuobj *ramin; /* Private instmem */
  171. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  172. struct nouveau_ramht *ramht; /* Hash table */
  173. /* GPU object info for stuff used in-kernel (mm_enabled) */
  174. uint32_t m2mf_ntfy;
  175. uint32_t vram_handle;
  176. uint32_t gart_handle;
  177. bool accel_done;
  178. /* Push buffer state (only for drm's channel on !mm_enabled) */
  179. struct {
  180. int max;
  181. int free;
  182. int cur;
  183. int put;
  184. /* access via pushbuf_bo */
  185. int ib_base;
  186. int ib_max;
  187. int ib_free;
  188. int ib_put;
  189. } dma;
  190. uint32_t sw_subchannel[8];
  191. struct {
  192. struct nouveau_gpuobj *vblsem;
  193. uint32_t vblsem_offset;
  194. uint32_t vblsem_rval;
  195. struct list_head vbl_wait;
  196. } nvsw;
  197. struct {
  198. bool active;
  199. char name[32];
  200. struct drm_info_list info;
  201. } debugfs;
  202. };
  203. struct nouveau_instmem_engine {
  204. void *priv;
  205. int (*init)(struct drm_device *dev);
  206. void (*takedown)(struct drm_device *dev);
  207. int (*suspend)(struct drm_device *dev);
  208. void (*resume)(struct drm_device *dev);
  209. int (*populate)(struct drm_device *, struct nouveau_gpuobj *,
  210. uint32_t *size);
  211. void (*clear)(struct drm_device *, struct nouveau_gpuobj *);
  212. int (*bind)(struct drm_device *, struct nouveau_gpuobj *);
  213. int (*unbind)(struct drm_device *, struct nouveau_gpuobj *);
  214. void (*flush)(struct drm_device *);
  215. };
  216. struct nouveau_mc_engine {
  217. int (*init)(struct drm_device *dev);
  218. void (*takedown)(struct drm_device *dev);
  219. };
  220. struct nouveau_timer_engine {
  221. int (*init)(struct drm_device *dev);
  222. void (*takedown)(struct drm_device *dev);
  223. uint64_t (*read)(struct drm_device *dev);
  224. };
  225. struct nouveau_fb_engine {
  226. int num_tiles;
  227. int (*init)(struct drm_device *dev);
  228. void (*takedown)(struct drm_device *dev);
  229. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  230. uint32_t size, uint32_t pitch);
  231. };
  232. struct nouveau_fifo_engine {
  233. int channels;
  234. struct nouveau_gpuobj *playlist[2];
  235. int cur_playlist;
  236. int (*init)(struct drm_device *);
  237. void (*takedown)(struct drm_device *);
  238. void (*disable)(struct drm_device *);
  239. void (*enable)(struct drm_device *);
  240. bool (*reassign)(struct drm_device *, bool enable);
  241. bool (*cache_pull)(struct drm_device *dev, bool enable);
  242. int (*channel_id)(struct drm_device *);
  243. int (*create_context)(struct nouveau_channel *);
  244. void (*destroy_context)(struct nouveau_channel *);
  245. int (*load_context)(struct nouveau_channel *);
  246. int (*unload_context)(struct drm_device *);
  247. };
  248. struct nouveau_pgraph_object_method {
  249. int id;
  250. int (*exec)(struct nouveau_channel *chan, int grclass, int mthd,
  251. uint32_t data);
  252. };
  253. struct nouveau_pgraph_object_class {
  254. int id;
  255. bool software;
  256. struct nouveau_pgraph_object_method *methods;
  257. };
  258. struct nouveau_pgraph_engine {
  259. struct nouveau_pgraph_object_class *grclass;
  260. bool accel_blocked;
  261. int grctx_size;
  262. /* NV2x/NV3x context table (0x400780) */
  263. struct nouveau_gpuobj *ctx_table;
  264. int (*init)(struct drm_device *);
  265. void (*takedown)(struct drm_device *);
  266. void (*fifo_access)(struct drm_device *, bool);
  267. struct nouveau_channel *(*channel)(struct drm_device *);
  268. int (*create_context)(struct nouveau_channel *);
  269. void (*destroy_context)(struct nouveau_channel *);
  270. int (*load_context)(struct nouveau_channel *);
  271. int (*unload_context)(struct drm_device *);
  272. void (*set_region_tiling)(struct drm_device *dev, int i, uint32_t addr,
  273. uint32_t size, uint32_t pitch);
  274. };
  275. struct nouveau_display_engine {
  276. int (*early_init)(struct drm_device *);
  277. void (*late_takedown)(struct drm_device *);
  278. int (*create)(struct drm_device *);
  279. int (*init)(struct drm_device *);
  280. void (*destroy)(struct drm_device *);
  281. };
  282. struct nouveau_gpio_engine {
  283. int (*init)(struct drm_device *);
  284. void (*takedown)(struct drm_device *);
  285. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  286. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  287. void (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  288. };
  289. struct nouveau_pm_voltage_level {
  290. u8 voltage;
  291. u8 vid;
  292. };
  293. struct nouveau_pm_voltage {
  294. bool supported;
  295. u8 vid_mask;
  296. struct nouveau_pm_voltage_level *level;
  297. int nr_level;
  298. };
  299. #define NOUVEAU_PM_MAX_LEVEL 8
  300. struct nouveau_pm_level {
  301. struct device_attribute dev_attr;
  302. char name[32];
  303. int id;
  304. u32 core;
  305. u32 memory;
  306. u32 shader;
  307. u32 unk05;
  308. u8 voltage;
  309. u8 fanspeed;
  310. };
  311. struct nouveau_pm_temp_sensor_constants {
  312. u16 offset_constant;
  313. s16 offset_mult;
  314. u16 offset_div;
  315. u16 slope_mult;
  316. u16 slope_div;
  317. };
  318. struct nouveau_pm_threshold_temp {
  319. s16 critical;
  320. s16 down_clock;
  321. s16 fan_boost;
  322. };
  323. struct nouveau_pm_memtiming {
  324. u32 reg_100220;
  325. u32 reg_100224;
  326. u32 reg_100228;
  327. u32 reg_10022c;
  328. u32 reg_100230;
  329. u32 reg_100234;
  330. u32 reg_100238;
  331. u32 reg_10023c;
  332. };
  333. struct nouveau_pm_memtimings {
  334. bool supported;
  335. struct nouveau_pm_memtiming *timing;
  336. int nr_timing;
  337. };
  338. struct nouveau_pm_engine {
  339. struct nouveau_pm_voltage voltage;
  340. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  341. int nr_perflvl;
  342. struct nouveau_pm_memtimings memtimings;
  343. struct nouveau_pm_temp_sensor_constants sensor_constants;
  344. struct nouveau_pm_threshold_temp threshold_temp;
  345. struct nouveau_pm_level boot;
  346. struct nouveau_pm_level *cur;
  347. struct device *hwmon;
  348. int (*clock_get)(struct drm_device *, u32 id);
  349. void *(*clock_pre)(struct drm_device *, u32 id, int khz);
  350. void (*clock_set)(struct drm_device *, void *);
  351. int (*voltage_get)(struct drm_device *);
  352. int (*voltage_set)(struct drm_device *, int voltage);
  353. int (*fanspeed_get)(struct drm_device *);
  354. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  355. int (*temp_get)(struct drm_device *);
  356. };
  357. struct nouveau_engine {
  358. struct nouveau_instmem_engine instmem;
  359. struct nouveau_mc_engine mc;
  360. struct nouveau_timer_engine timer;
  361. struct nouveau_fb_engine fb;
  362. struct nouveau_pgraph_engine graph;
  363. struct nouveau_fifo_engine fifo;
  364. struct nouveau_display_engine display;
  365. struct nouveau_gpio_engine gpio;
  366. struct nouveau_pm_engine pm;
  367. };
  368. struct nouveau_pll_vals {
  369. union {
  370. struct {
  371. #ifdef __BIG_ENDIAN
  372. uint8_t N1, M1, N2, M2;
  373. #else
  374. uint8_t M1, N1, M2, N2;
  375. #endif
  376. };
  377. struct {
  378. uint16_t NM1, NM2;
  379. } __attribute__((packed));
  380. };
  381. int log2P;
  382. int refclk;
  383. };
  384. enum nv04_fp_display_regs {
  385. FP_DISPLAY_END,
  386. FP_TOTAL,
  387. FP_CRTC,
  388. FP_SYNC_START,
  389. FP_SYNC_END,
  390. FP_VALID_START,
  391. FP_VALID_END
  392. };
  393. struct nv04_crtc_reg {
  394. unsigned char MiscOutReg; /* */
  395. uint8_t CRTC[0xa0];
  396. uint8_t CR58[0x10];
  397. uint8_t Sequencer[5];
  398. uint8_t Graphics[9];
  399. uint8_t Attribute[21];
  400. unsigned char DAC[768]; /* Internal Colorlookuptable */
  401. /* PCRTC regs */
  402. uint32_t fb_start;
  403. uint32_t crtc_cfg;
  404. uint32_t cursor_cfg;
  405. uint32_t gpio_ext;
  406. uint32_t crtc_830;
  407. uint32_t crtc_834;
  408. uint32_t crtc_850;
  409. uint32_t crtc_eng_ctrl;
  410. /* PRAMDAC regs */
  411. uint32_t nv10_cursync;
  412. struct nouveau_pll_vals pllvals;
  413. uint32_t ramdac_gen_ctrl;
  414. uint32_t ramdac_630;
  415. uint32_t ramdac_634;
  416. uint32_t tv_setup;
  417. uint32_t tv_vtotal;
  418. uint32_t tv_vskew;
  419. uint32_t tv_vsync_delay;
  420. uint32_t tv_htotal;
  421. uint32_t tv_hskew;
  422. uint32_t tv_hsync_delay;
  423. uint32_t tv_hsync_delay2;
  424. uint32_t fp_horiz_regs[7];
  425. uint32_t fp_vert_regs[7];
  426. uint32_t dither;
  427. uint32_t fp_control;
  428. uint32_t dither_regs[6];
  429. uint32_t fp_debug_0;
  430. uint32_t fp_debug_1;
  431. uint32_t fp_debug_2;
  432. uint32_t fp_margin_color;
  433. uint32_t ramdac_8c0;
  434. uint32_t ramdac_a20;
  435. uint32_t ramdac_a24;
  436. uint32_t ramdac_a34;
  437. uint32_t ctv_regs[38];
  438. };
  439. struct nv04_output_reg {
  440. uint32_t output;
  441. int head;
  442. };
  443. struct nv04_mode_state {
  444. uint32_t bpp;
  445. uint32_t width;
  446. uint32_t height;
  447. uint32_t interlace;
  448. uint32_t repaint0;
  449. uint32_t repaint1;
  450. uint32_t screen;
  451. uint32_t scale;
  452. uint32_t dither;
  453. uint32_t extra;
  454. uint32_t fifo;
  455. uint32_t pixel;
  456. uint32_t horiz;
  457. int arbitration0;
  458. int arbitration1;
  459. uint32_t pll;
  460. uint32_t pllB;
  461. uint32_t vpll;
  462. uint32_t vpll2;
  463. uint32_t vpllB;
  464. uint32_t vpll2B;
  465. uint32_t pllsel;
  466. uint32_t sel_clk;
  467. uint32_t general;
  468. uint32_t crtcOwner;
  469. uint32_t head;
  470. uint32_t head2;
  471. uint32_t cursorConfig;
  472. uint32_t cursor0;
  473. uint32_t cursor1;
  474. uint32_t cursor2;
  475. uint32_t timingH;
  476. uint32_t timingV;
  477. uint32_t displayV;
  478. uint32_t crtcSync;
  479. struct nv04_crtc_reg crtc_reg[2];
  480. };
  481. enum nouveau_card_type {
  482. NV_04 = 0x00,
  483. NV_10 = 0x10,
  484. NV_20 = 0x20,
  485. NV_30 = 0x30,
  486. NV_40 = 0x40,
  487. NV_50 = 0x50,
  488. NV_C0 = 0xc0,
  489. };
  490. struct drm_nouveau_private {
  491. struct drm_device *dev;
  492. /* the card type, takes NV_* as values */
  493. enum nouveau_card_type card_type;
  494. /* exact chipset, derived from NV_PMC_BOOT_0 */
  495. int chipset;
  496. int flags;
  497. void __iomem *mmio;
  498. spinlock_t ramin_lock;
  499. void __iomem *ramin;
  500. u32 ramin_size;
  501. u32 ramin_base;
  502. bool ramin_available;
  503. struct drm_mm ramin_heap;
  504. struct list_head gpuobj_list;
  505. struct nouveau_bo *vga_ram;
  506. struct workqueue_struct *wq;
  507. struct work_struct irq_work;
  508. struct work_struct hpd_work;
  509. struct list_head vbl_waiting;
  510. struct {
  511. struct drm_global_reference mem_global_ref;
  512. struct ttm_bo_global_ref bo_global_ref;
  513. struct ttm_bo_device bdev;
  514. atomic_t validate_sequence;
  515. } ttm;
  516. int fifo_alloc_count;
  517. struct nouveau_channel *fifos[NOUVEAU_MAX_CHANNEL_NR];
  518. struct nouveau_engine engine;
  519. struct nouveau_channel *channel;
  520. /* For PFIFO and PGRAPH. */
  521. spinlock_t context_switch_lock;
  522. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  523. struct nouveau_ramht *ramht;
  524. struct nouveau_gpuobj *ramfc;
  525. struct nouveau_gpuobj *ramro;
  526. uint32_t ramin_rsvd_vram;
  527. struct {
  528. enum {
  529. NOUVEAU_GART_NONE = 0,
  530. NOUVEAU_GART_AGP,
  531. NOUVEAU_GART_SGDMA
  532. } type;
  533. uint64_t aper_base;
  534. uint64_t aper_size;
  535. uint64_t aper_free;
  536. struct nouveau_gpuobj *sg_ctxdma;
  537. struct page *sg_dummy_page;
  538. dma_addr_t sg_dummy_bus;
  539. } gart_info;
  540. /* nv10-nv40 tiling regions */
  541. struct nouveau_tile_reg tile[NOUVEAU_MAX_TILE_NR];
  542. /* VRAM/fb configuration */
  543. uint64_t vram_size;
  544. uint64_t vram_sys_base;
  545. u32 vram_rblock_size;
  546. uint64_t fb_phys;
  547. uint64_t fb_available_size;
  548. uint64_t fb_mappable_pages;
  549. uint64_t fb_aper_free;
  550. int fb_mtrr;
  551. /* G8x/G9x virtual address space */
  552. uint64_t vm_gart_base;
  553. uint64_t vm_gart_size;
  554. uint64_t vm_vram_base;
  555. uint64_t vm_vram_size;
  556. uint64_t vm_end;
  557. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  558. int vm_vram_pt_nr;
  559. struct nvbios vbios;
  560. struct nv04_mode_state mode_reg;
  561. struct nv04_mode_state saved_reg;
  562. uint32_t saved_vga_font[4][16384];
  563. uint32_t crtc_owner;
  564. uint32_t dac_users[4];
  565. struct nouveau_suspend_resume {
  566. uint32_t *ramin_copy;
  567. } susres;
  568. struct backlight_device *backlight;
  569. struct nouveau_channel *evo;
  570. struct {
  571. struct dcb_entry *dcb;
  572. u16 script;
  573. u32 pclk;
  574. } evo_irq;
  575. struct {
  576. struct dentry *channel_root;
  577. } debugfs;
  578. struct nouveau_fbdev *nfbdev;
  579. struct apertures_struct *apertures;
  580. };
  581. static inline struct drm_nouveau_private *
  582. nouveau_bdev(struct ttm_bo_device *bd)
  583. {
  584. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  585. }
  586. static inline int
  587. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  588. {
  589. struct nouveau_bo *prev;
  590. if (!pnvbo)
  591. return -EINVAL;
  592. prev = *pnvbo;
  593. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  594. if (prev) {
  595. struct ttm_buffer_object *bo = &prev->bo;
  596. ttm_bo_unref(&bo);
  597. }
  598. return 0;
  599. }
  600. #define NOUVEAU_GET_USER_CHANNEL_WITH_RETURN(id, cl, ch) do { \
  601. struct drm_nouveau_private *nv = dev->dev_private; \
  602. if (!nouveau_channel_owner(dev, (cl), (id))) { \
  603. NV_ERROR(dev, "pid %d doesn't own channel %d\n", \
  604. DRM_CURRENTPID, (id)); \
  605. return -EPERM; \
  606. } \
  607. (ch) = nv->fifos[(id)]; \
  608. } while (0)
  609. /* nouveau_drv.c */
  610. extern int nouveau_agpmode;
  611. extern int nouveau_duallink;
  612. extern int nouveau_uscript_lvds;
  613. extern int nouveau_uscript_tmds;
  614. extern int nouveau_vram_pushbuf;
  615. extern int nouveau_vram_notify;
  616. extern int nouveau_fbpercrtc;
  617. extern int nouveau_tv_disable;
  618. extern char *nouveau_tv_norm;
  619. extern int nouveau_reg_debug;
  620. extern char *nouveau_vbios;
  621. extern int nouveau_ignorelid;
  622. extern int nouveau_nofbaccel;
  623. extern int nouveau_noaccel;
  624. extern int nouveau_override_conntype;
  625. extern char *nouveau_perflvl;
  626. extern int nouveau_perflvl_wr;
  627. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  628. extern int nouveau_pci_resume(struct pci_dev *pdev);
  629. /* nouveau_state.c */
  630. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  631. extern int nouveau_load(struct drm_device *, unsigned long flags);
  632. extern int nouveau_firstopen(struct drm_device *);
  633. extern void nouveau_lastclose(struct drm_device *);
  634. extern int nouveau_unload(struct drm_device *);
  635. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  636. struct drm_file *);
  637. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  638. struct drm_file *);
  639. extern bool nouveau_wait_until(struct drm_device *, uint64_t timeout,
  640. uint32_t reg, uint32_t mask, uint32_t val);
  641. extern bool nouveau_wait_for_idle(struct drm_device *);
  642. extern int nouveau_card_init(struct drm_device *);
  643. /* nouveau_mem.c */
  644. extern int nouveau_mem_vram_init(struct drm_device *);
  645. extern void nouveau_mem_vram_fini(struct drm_device *);
  646. extern int nouveau_mem_gart_init(struct drm_device *);
  647. extern void nouveau_mem_gart_fini(struct drm_device *);
  648. extern int nouveau_mem_init_agp(struct drm_device *);
  649. extern int nouveau_mem_reset_agp(struct drm_device *);
  650. extern void nouveau_mem_close(struct drm_device *);
  651. extern struct nouveau_tile_reg *nv10_mem_set_tiling(struct drm_device *dev,
  652. uint32_t addr,
  653. uint32_t size,
  654. uint32_t pitch);
  655. extern void nv10_mem_expire_tiling(struct drm_device *dev,
  656. struct nouveau_tile_reg *tile,
  657. struct nouveau_fence *fence);
  658. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  659. uint32_t size, uint32_t flags,
  660. uint64_t phys);
  661. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  662. uint32_t size);
  663. /* nouveau_notifier.c */
  664. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  665. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  666. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  667. int cout, uint32_t *offset);
  668. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  669. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  670. struct drm_file *);
  671. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  672. struct drm_file *);
  673. /* nouveau_channel.c */
  674. extern struct drm_ioctl_desc nouveau_ioctls[];
  675. extern int nouveau_max_ioctl;
  676. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  677. extern int nouveau_channel_owner(struct drm_device *, struct drm_file *,
  678. int channel);
  679. extern int nouveau_channel_alloc(struct drm_device *dev,
  680. struct nouveau_channel **chan,
  681. struct drm_file *file_priv,
  682. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  683. extern void nouveau_channel_free(struct nouveau_channel *);
  684. /* nouveau_object.c */
  685. extern int nouveau_gpuobj_early_init(struct drm_device *);
  686. extern int nouveau_gpuobj_init(struct drm_device *);
  687. extern void nouveau_gpuobj_takedown(struct drm_device *);
  688. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  689. extern void nouveau_gpuobj_suspend_cleanup(struct drm_device *dev);
  690. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  691. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  692. uint32_t vram_h, uint32_t tt_h);
  693. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  694. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  695. uint32_t size, int align, uint32_t flags,
  696. struct nouveau_gpuobj **);
  697. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  698. struct nouveau_gpuobj **);
  699. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  700. u32 size, u32 flags,
  701. struct nouveau_gpuobj **);
  702. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  703. uint64_t offset, uint64_t size, int access,
  704. int target, struct nouveau_gpuobj **);
  705. extern int nouveau_gpuobj_gart_dma_new(struct nouveau_channel *,
  706. uint64_t offset, uint64_t size,
  707. int access, struct nouveau_gpuobj **,
  708. uint32_t *o_ret);
  709. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, int class,
  710. struct nouveau_gpuobj **);
  711. extern int nouveau_gpuobj_sw_new(struct nouveau_channel *, int class,
  712. struct nouveau_gpuobj **);
  713. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  714. struct drm_file *);
  715. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  716. struct drm_file *);
  717. /* nouveau_irq.c */
  718. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  719. extern void nouveau_irq_preinstall(struct drm_device *);
  720. extern int nouveau_irq_postinstall(struct drm_device *);
  721. extern void nouveau_irq_uninstall(struct drm_device *);
  722. /* nouveau_sgdma.c */
  723. extern int nouveau_sgdma_init(struct drm_device *);
  724. extern void nouveau_sgdma_takedown(struct drm_device *);
  725. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  726. uint32_t *page);
  727. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  728. /* nouveau_debugfs.c */
  729. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  730. extern int nouveau_debugfs_init(struct drm_minor *);
  731. extern void nouveau_debugfs_takedown(struct drm_minor *);
  732. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  733. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  734. #else
  735. static inline int
  736. nouveau_debugfs_init(struct drm_minor *minor)
  737. {
  738. return 0;
  739. }
  740. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  741. {
  742. }
  743. static inline int
  744. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  745. {
  746. return 0;
  747. }
  748. static inline void
  749. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  750. {
  751. }
  752. #endif
  753. /* nouveau_dma.c */
  754. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  755. extern int nouveau_dma_init(struct nouveau_channel *);
  756. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  757. /* nouveau_acpi.c */
  758. #define ROM_BIOS_PAGE 4096
  759. #if defined(CONFIG_ACPI)
  760. void nouveau_register_dsm_handler(void);
  761. void nouveau_unregister_dsm_handler(void);
  762. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  763. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  764. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  765. #else
  766. static inline void nouveau_register_dsm_handler(void) {}
  767. static inline void nouveau_unregister_dsm_handler(void) {}
  768. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  769. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  770. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  771. #endif
  772. /* nouveau_backlight.c */
  773. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  774. extern int nouveau_backlight_init(struct drm_device *);
  775. extern void nouveau_backlight_exit(struct drm_device *);
  776. #else
  777. static inline int nouveau_backlight_init(struct drm_device *dev)
  778. {
  779. return 0;
  780. }
  781. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  782. #endif
  783. /* nouveau_bios.c */
  784. extern int nouveau_bios_init(struct drm_device *);
  785. extern void nouveau_bios_takedown(struct drm_device *dev);
  786. extern int nouveau_run_vbios_init(struct drm_device *);
  787. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  788. struct dcb_entry *);
  789. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  790. enum dcb_gpio_tag);
  791. extern struct dcb_connector_table_entry *
  792. nouveau_bios_connector_entry(struct drm_device *, int index);
  793. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  794. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  795. struct pll_lims *);
  796. extern int nouveau_bios_run_display_table(struct drm_device *,
  797. struct dcb_entry *,
  798. uint32_t script, int pxclk);
  799. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  800. int *length);
  801. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  802. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  803. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  804. bool *dl, bool *if_is_24bit);
  805. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  806. int head, int pxclk);
  807. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  808. enum LVDS_script, int pxclk);
  809. /* nouveau_ttm.c */
  810. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  811. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  812. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  813. /* nouveau_dp.c */
  814. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  815. uint8_t *data, int data_nr);
  816. bool nouveau_dp_detect(struct drm_encoder *);
  817. bool nouveau_dp_link_train(struct drm_encoder *);
  818. /* nv04_fb.c */
  819. extern int nv04_fb_init(struct drm_device *);
  820. extern void nv04_fb_takedown(struct drm_device *);
  821. /* nv10_fb.c */
  822. extern int nv10_fb_init(struct drm_device *);
  823. extern void nv10_fb_takedown(struct drm_device *);
  824. extern void nv10_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  825. uint32_t, uint32_t);
  826. /* nv30_fb.c */
  827. extern int nv30_fb_init(struct drm_device *);
  828. extern void nv30_fb_takedown(struct drm_device *);
  829. /* nv40_fb.c */
  830. extern int nv40_fb_init(struct drm_device *);
  831. extern void nv40_fb_takedown(struct drm_device *);
  832. extern void nv40_fb_set_region_tiling(struct drm_device *, int, uint32_t,
  833. uint32_t, uint32_t);
  834. /* nv50_fb.c */
  835. extern int nv50_fb_init(struct drm_device *);
  836. extern void nv50_fb_takedown(struct drm_device *);
  837. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  838. /* nvc0_fb.c */
  839. extern int nvc0_fb_init(struct drm_device *);
  840. extern void nvc0_fb_takedown(struct drm_device *);
  841. /* nv04_fifo.c */
  842. extern int nv04_fifo_init(struct drm_device *);
  843. extern void nv04_fifo_disable(struct drm_device *);
  844. extern void nv04_fifo_enable(struct drm_device *);
  845. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  846. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  847. extern int nv04_fifo_channel_id(struct drm_device *);
  848. extern int nv04_fifo_create_context(struct nouveau_channel *);
  849. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  850. extern int nv04_fifo_load_context(struct nouveau_channel *);
  851. extern int nv04_fifo_unload_context(struct drm_device *);
  852. /* nv10_fifo.c */
  853. extern int nv10_fifo_init(struct drm_device *);
  854. extern int nv10_fifo_channel_id(struct drm_device *);
  855. extern int nv10_fifo_create_context(struct nouveau_channel *);
  856. extern void nv10_fifo_destroy_context(struct nouveau_channel *);
  857. extern int nv10_fifo_load_context(struct nouveau_channel *);
  858. extern int nv10_fifo_unload_context(struct drm_device *);
  859. /* nv40_fifo.c */
  860. extern int nv40_fifo_init(struct drm_device *);
  861. extern int nv40_fifo_create_context(struct nouveau_channel *);
  862. extern void nv40_fifo_destroy_context(struct nouveau_channel *);
  863. extern int nv40_fifo_load_context(struct nouveau_channel *);
  864. extern int nv40_fifo_unload_context(struct drm_device *);
  865. /* nv50_fifo.c */
  866. extern int nv50_fifo_init(struct drm_device *);
  867. extern void nv50_fifo_takedown(struct drm_device *);
  868. extern int nv50_fifo_channel_id(struct drm_device *);
  869. extern int nv50_fifo_create_context(struct nouveau_channel *);
  870. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  871. extern int nv50_fifo_load_context(struct nouveau_channel *);
  872. extern int nv50_fifo_unload_context(struct drm_device *);
  873. /* nvc0_fifo.c */
  874. extern int nvc0_fifo_init(struct drm_device *);
  875. extern void nvc0_fifo_takedown(struct drm_device *);
  876. extern void nvc0_fifo_disable(struct drm_device *);
  877. extern void nvc0_fifo_enable(struct drm_device *);
  878. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  879. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  880. extern int nvc0_fifo_channel_id(struct drm_device *);
  881. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  882. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  883. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  884. extern int nvc0_fifo_unload_context(struct drm_device *);
  885. /* nv04_graph.c */
  886. extern struct nouveau_pgraph_object_class nv04_graph_grclass[];
  887. extern int nv04_graph_init(struct drm_device *);
  888. extern void nv04_graph_takedown(struct drm_device *);
  889. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  890. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  891. extern int nv04_graph_create_context(struct nouveau_channel *);
  892. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  893. extern int nv04_graph_load_context(struct nouveau_channel *);
  894. extern int nv04_graph_unload_context(struct drm_device *);
  895. extern void nv04_graph_context_switch(struct drm_device *);
  896. /* nv10_graph.c */
  897. extern struct nouveau_pgraph_object_class nv10_graph_grclass[];
  898. extern int nv10_graph_init(struct drm_device *);
  899. extern void nv10_graph_takedown(struct drm_device *);
  900. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  901. extern int nv10_graph_create_context(struct nouveau_channel *);
  902. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  903. extern int nv10_graph_load_context(struct nouveau_channel *);
  904. extern int nv10_graph_unload_context(struct drm_device *);
  905. extern void nv10_graph_context_switch(struct drm_device *);
  906. extern void nv10_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  907. uint32_t, uint32_t);
  908. /* nv20_graph.c */
  909. extern struct nouveau_pgraph_object_class nv20_graph_grclass[];
  910. extern struct nouveau_pgraph_object_class nv30_graph_grclass[];
  911. extern int nv20_graph_create_context(struct nouveau_channel *);
  912. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  913. extern int nv20_graph_load_context(struct nouveau_channel *);
  914. extern int nv20_graph_unload_context(struct drm_device *);
  915. extern int nv20_graph_init(struct drm_device *);
  916. extern void nv20_graph_takedown(struct drm_device *);
  917. extern int nv30_graph_init(struct drm_device *);
  918. extern void nv20_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  919. uint32_t, uint32_t);
  920. /* nv40_graph.c */
  921. extern struct nouveau_pgraph_object_class nv40_graph_grclass[];
  922. extern int nv40_graph_init(struct drm_device *);
  923. extern void nv40_graph_takedown(struct drm_device *);
  924. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  925. extern int nv40_graph_create_context(struct nouveau_channel *);
  926. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  927. extern int nv40_graph_load_context(struct nouveau_channel *);
  928. extern int nv40_graph_unload_context(struct drm_device *);
  929. extern void nv40_grctx_init(struct nouveau_grctx *);
  930. extern void nv40_graph_set_region_tiling(struct drm_device *, int, uint32_t,
  931. uint32_t, uint32_t);
  932. /* nv50_graph.c */
  933. extern struct nouveau_pgraph_object_class nv50_graph_grclass[];
  934. extern int nv50_graph_init(struct drm_device *);
  935. extern void nv50_graph_takedown(struct drm_device *);
  936. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  937. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  938. extern int nv50_graph_create_context(struct nouveau_channel *);
  939. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  940. extern int nv50_graph_load_context(struct nouveau_channel *);
  941. extern int nv50_graph_unload_context(struct drm_device *);
  942. extern void nv50_graph_context_switch(struct drm_device *);
  943. extern int nv50_grctx_init(struct nouveau_grctx *);
  944. /* nvc0_graph.c */
  945. extern int nvc0_graph_init(struct drm_device *);
  946. extern void nvc0_graph_takedown(struct drm_device *);
  947. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  948. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  949. extern int nvc0_graph_create_context(struct nouveau_channel *);
  950. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  951. extern int nvc0_graph_load_context(struct nouveau_channel *);
  952. extern int nvc0_graph_unload_context(struct drm_device *);
  953. /* nv04_instmem.c */
  954. extern int nv04_instmem_init(struct drm_device *);
  955. extern void nv04_instmem_takedown(struct drm_device *);
  956. extern int nv04_instmem_suspend(struct drm_device *);
  957. extern void nv04_instmem_resume(struct drm_device *);
  958. extern int nv04_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  959. uint32_t *size);
  960. extern void nv04_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  961. extern int nv04_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  962. extern int nv04_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  963. extern void nv04_instmem_flush(struct drm_device *);
  964. /* nv50_instmem.c */
  965. extern int nv50_instmem_init(struct drm_device *);
  966. extern void nv50_instmem_takedown(struct drm_device *);
  967. extern int nv50_instmem_suspend(struct drm_device *);
  968. extern void nv50_instmem_resume(struct drm_device *);
  969. extern int nv50_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  970. uint32_t *size);
  971. extern void nv50_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  972. extern int nv50_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  973. extern int nv50_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  974. extern void nv50_instmem_flush(struct drm_device *);
  975. extern void nv84_instmem_flush(struct drm_device *);
  976. extern void nv50_vm_flush(struct drm_device *, int engine);
  977. /* nvc0_instmem.c */
  978. extern int nvc0_instmem_init(struct drm_device *);
  979. extern void nvc0_instmem_takedown(struct drm_device *);
  980. extern int nvc0_instmem_suspend(struct drm_device *);
  981. extern void nvc0_instmem_resume(struct drm_device *);
  982. extern int nvc0_instmem_populate(struct drm_device *, struct nouveau_gpuobj *,
  983. uint32_t *size);
  984. extern void nvc0_instmem_clear(struct drm_device *, struct nouveau_gpuobj *);
  985. extern int nvc0_instmem_bind(struct drm_device *, struct nouveau_gpuobj *);
  986. extern int nvc0_instmem_unbind(struct drm_device *, struct nouveau_gpuobj *);
  987. extern void nvc0_instmem_flush(struct drm_device *);
  988. /* nv04_mc.c */
  989. extern int nv04_mc_init(struct drm_device *);
  990. extern void nv04_mc_takedown(struct drm_device *);
  991. /* nv40_mc.c */
  992. extern int nv40_mc_init(struct drm_device *);
  993. extern void nv40_mc_takedown(struct drm_device *);
  994. /* nv50_mc.c */
  995. extern int nv50_mc_init(struct drm_device *);
  996. extern void nv50_mc_takedown(struct drm_device *);
  997. /* nv04_timer.c */
  998. extern int nv04_timer_init(struct drm_device *);
  999. extern uint64_t nv04_timer_read(struct drm_device *);
  1000. extern void nv04_timer_takedown(struct drm_device *);
  1001. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1002. unsigned long arg);
  1003. /* nv04_dac.c */
  1004. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1005. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1006. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1007. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1008. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1009. /* nv04_dfp.c */
  1010. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1011. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1012. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1013. int head, bool dl);
  1014. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1015. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1016. /* nv04_tv.c */
  1017. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1018. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1019. /* nv17_tv.c */
  1020. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1021. /* nv04_display.c */
  1022. extern int nv04_display_early_init(struct drm_device *);
  1023. extern void nv04_display_late_takedown(struct drm_device *);
  1024. extern int nv04_display_create(struct drm_device *);
  1025. extern int nv04_display_init(struct drm_device *);
  1026. extern void nv04_display_destroy(struct drm_device *);
  1027. /* nv04_crtc.c */
  1028. extern int nv04_crtc_create(struct drm_device *, int index);
  1029. /* nouveau_bo.c */
  1030. extern struct ttm_bo_driver nouveau_bo_driver;
  1031. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1032. int size, int align, uint32_t flags,
  1033. uint32_t tile_mode, uint32_t tile_flags,
  1034. bool no_vm, bool mappable, struct nouveau_bo **);
  1035. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1036. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1037. extern int nouveau_bo_map(struct nouveau_bo *);
  1038. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1039. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1040. uint32_t busy);
  1041. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1042. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1043. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1044. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1045. extern int nouveau_bo_sync_gpu(struct nouveau_bo *, struct nouveau_channel *);
  1046. /* nouveau_fence.c */
  1047. struct nouveau_fence;
  1048. extern int nouveau_fence_init(struct nouveau_channel *);
  1049. extern void nouveau_fence_fini(struct nouveau_channel *);
  1050. extern void nouveau_fence_update(struct nouveau_channel *);
  1051. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1052. bool emit);
  1053. extern int nouveau_fence_emit(struct nouveau_fence *);
  1054. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1055. extern bool nouveau_fence_signalled(void *obj, void *arg);
  1056. extern int nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1057. extern int nouveau_fence_flush(void *obj, void *arg);
  1058. extern void nouveau_fence_unref(void **obj);
  1059. extern void *nouveau_fence_ref(void *obj);
  1060. /* nouveau_gem.c */
  1061. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1062. int size, int align, uint32_t flags,
  1063. uint32_t tile_mode, uint32_t tile_flags,
  1064. bool no_vm, bool mappable, struct nouveau_bo **);
  1065. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1066. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1067. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1068. struct drm_file *);
  1069. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1070. struct drm_file *);
  1071. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1072. struct drm_file *);
  1073. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1074. struct drm_file *);
  1075. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1076. struct drm_file *);
  1077. /* nv10_gpio.c */
  1078. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1079. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1080. /* nv50_gpio.c */
  1081. int nv50_gpio_init(struct drm_device *dev);
  1082. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1083. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1084. void nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1085. /* nv50_calc. */
  1086. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1087. int *N1, int *M1, int *N2, int *M2, int *P);
  1088. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1089. int clk, int *N, int *fN, int *M, int *P);
  1090. #ifndef ioread32_native
  1091. #ifdef __BIG_ENDIAN
  1092. #define ioread16_native ioread16be
  1093. #define iowrite16_native iowrite16be
  1094. #define ioread32_native ioread32be
  1095. #define iowrite32_native iowrite32be
  1096. #else /* def __BIG_ENDIAN */
  1097. #define ioread16_native ioread16
  1098. #define iowrite16_native iowrite16
  1099. #define ioread32_native ioread32
  1100. #define iowrite32_native iowrite32
  1101. #endif /* def __BIG_ENDIAN else */
  1102. #endif /* !ioread32_native */
  1103. /* channel control reg access */
  1104. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1105. {
  1106. return ioread32_native(chan->user + reg);
  1107. }
  1108. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1109. unsigned reg, u32 val)
  1110. {
  1111. iowrite32_native(val, chan->user + reg);
  1112. }
  1113. /* register access */
  1114. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1115. {
  1116. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1117. return ioread32_native(dev_priv->mmio + reg);
  1118. }
  1119. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1120. {
  1121. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1122. iowrite32_native(val, dev_priv->mmio + reg);
  1123. }
  1124. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1125. {
  1126. u32 tmp = nv_rd32(dev, reg);
  1127. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1128. return tmp;
  1129. }
  1130. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1131. {
  1132. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1133. return ioread8(dev_priv->mmio + reg);
  1134. }
  1135. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1136. {
  1137. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1138. iowrite8(val, dev_priv->mmio + reg);
  1139. }
  1140. #define nv_wait(dev, reg, mask, val) \
  1141. nouveau_wait_until(dev, 2000000000ULL, (reg), (mask), (val))
  1142. /* PRAMIN access */
  1143. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1144. {
  1145. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1146. return ioread32_native(dev_priv->ramin + offset);
  1147. }
  1148. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1149. {
  1150. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1151. iowrite32_native(val, dev_priv->ramin + offset);
  1152. }
  1153. /* object access */
  1154. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1155. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1156. /*
  1157. * Logging
  1158. * Argument d is (struct drm_device *).
  1159. */
  1160. #define NV_PRINTK(level, d, fmt, arg...) \
  1161. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1162. pci_name(d->pdev), ##arg)
  1163. #ifndef NV_DEBUG_NOTRACE
  1164. #define NV_DEBUG(d, fmt, arg...) do { \
  1165. if (drm_debug & DRM_UT_DRIVER) { \
  1166. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1167. __LINE__, ##arg); \
  1168. } \
  1169. } while (0)
  1170. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1171. if (drm_debug & DRM_UT_KMS) { \
  1172. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1173. __LINE__, ##arg); \
  1174. } \
  1175. } while (0)
  1176. #else
  1177. #define NV_DEBUG(d, fmt, arg...) do { \
  1178. if (drm_debug & DRM_UT_DRIVER) \
  1179. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1180. } while (0)
  1181. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1182. if (drm_debug & DRM_UT_KMS) \
  1183. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1184. } while (0)
  1185. #endif
  1186. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1187. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1188. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1189. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1190. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1191. /* nouveau_reg_debug bitmask */
  1192. enum {
  1193. NOUVEAU_REG_DEBUG_MC = 0x1,
  1194. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1195. NOUVEAU_REG_DEBUG_FB = 0x4,
  1196. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1197. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1198. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1199. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1200. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1201. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1202. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1203. };
  1204. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1205. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1206. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1207. } while (0)
  1208. static inline bool
  1209. nv_two_heads(struct drm_device *dev)
  1210. {
  1211. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1212. const int impl = dev->pci_device & 0x0ff0;
  1213. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1214. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1215. return true;
  1216. return false;
  1217. }
  1218. static inline bool
  1219. nv_gf4_disp_arch(struct drm_device *dev)
  1220. {
  1221. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1222. }
  1223. static inline bool
  1224. nv_two_reg_pll(struct drm_device *dev)
  1225. {
  1226. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1227. const int impl = dev->pci_device & 0x0ff0;
  1228. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1229. return true;
  1230. return false;
  1231. }
  1232. static inline bool
  1233. nv_match_device(struct drm_device *dev, unsigned device,
  1234. unsigned sub_vendor, unsigned sub_device)
  1235. {
  1236. return dev->pdev->device == device &&
  1237. dev->pdev->subsystem_vendor == sub_vendor &&
  1238. dev->pdev->subsystem_device == sub_device;
  1239. }
  1240. #define NV_SW 0x0000506e
  1241. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1242. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1243. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1244. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1245. #define NV_SW_DMA_VBLSEM 0x0000018c
  1246. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1247. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1248. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1249. #endif /* __NOUVEAU_DRV_H__ */