exynos5250.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. /include/ "skeleton.dtsi"
  20. /include/ "exynos5250-pinctrl.dtsi"
  21. / {
  22. compatible = "samsung,exynos5250";
  23. interrupt-parent = <&gic>;
  24. aliases {
  25. spi0 = &spi_0;
  26. spi1 = &spi_1;
  27. spi2 = &spi_2;
  28. gsc0 = &gsc_0;
  29. gsc1 = &gsc_1;
  30. gsc2 = &gsc_2;
  31. gsc3 = &gsc_3;
  32. mshc0 = &dwmmc_0;
  33. mshc1 = &dwmmc_1;
  34. mshc2 = &dwmmc_2;
  35. mshc3 = &dwmmc_3;
  36. i2c0 = &i2c_0;
  37. i2c1 = &i2c_1;
  38. i2c2 = &i2c_2;
  39. i2c3 = &i2c_3;
  40. i2c4 = &i2c_4;
  41. i2c5 = &i2c_5;
  42. i2c6 = &i2c_6;
  43. i2c7 = &i2c_7;
  44. i2c8 = &i2c_8;
  45. pinctrl0 = &pinctrl_0;
  46. pinctrl1 = &pinctrl_1;
  47. pinctrl2 = &pinctrl_2;
  48. pinctrl3 = &pinctrl_3;
  49. };
  50. chipid@10000000 {
  51. compatible = "samsung,exynos4210-chipid";
  52. reg = <0x10000000 0x100>;
  53. };
  54. pd_gsc: gsc-power-domain@0x10044000 {
  55. compatible = "samsung,exynos4210-pd";
  56. reg = <0x10044000 0x20>;
  57. };
  58. pd_mfc: mfc-power-domain@0x10044040 {
  59. compatible = "samsung,exynos4210-pd";
  60. reg = <0x10044040 0x20>;
  61. };
  62. clock: clock-controller@0x10010000 {
  63. compatible = "samsung,exynos5250-clock";
  64. reg = <0x10010000 0x30000>;
  65. #clock-cells = <1>;
  66. };
  67. gic:interrupt-controller@10481000 {
  68. compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
  69. #interrupt-cells = <3>;
  70. interrupt-controller;
  71. reg = <0x10481000 0x1000>,
  72. <0x10482000 0x1000>,
  73. <0x10484000 0x2000>,
  74. <0x10486000 0x2000>;
  75. interrupts = <1 9 0xf04>;
  76. };
  77. timer {
  78. compatible = "arm,armv7-timer";
  79. interrupts = <1 13 0xf08>,
  80. <1 14 0xf08>,
  81. <1 11 0xf08>,
  82. <1 10 0xf08>;
  83. };
  84. combiner:interrupt-controller@10440000 {
  85. compatible = "samsung,exynos4210-combiner";
  86. #interrupt-cells = <2>;
  87. interrupt-controller;
  88. samsung,combiner-nr = <32>;
  89. reg = <0x10440000 0x1000>;
  90. interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
  91. <0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
  92. <0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
  93. <0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
  94. <0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>,
  95. <0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>,
  96. <0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>,
  97. <0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>;
  98. };
  99. mct@101C0000 {
  100. compatible = "samsung,exynos4210-mct";
  101. reg = <0x101C0000 0x800>;
  102. interrupt-controller;
  103. #interrups-cells = <2>;
  104. interrupt-parent = <&mct_map>;
  105. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  106. <4 0>, <5 0>;
  107. clocks = <&clock 1>, <&clock 335>;
  108. clock-names = "fin_pll", "mct";
  109. mct_map: mct-map {
  110. #interrupt-cells = <2>;
  111. #address-cells = <0>;
  112. #size-cells = <0>;
  113. interrupt-map = <0x0 0 &combiner 23 3>,
  114. <0x1 0 &combiner 23 4>,
  115. <0x2 0 &combiner 25 2>,
  116. <0x3 0 &combiner 25 3>,
  117. <0x4 0 &gic 0 120 0>,
  118. <0x5 0 &gic 0 121 0>;
  119. };
  120. };
  121. pinctrl_0: pinctrl@11400000 {
  122. compatible = "samsung,exynos5250-pinctrl";
  123. reg = <0x11400000 0x1000>;
  124. interrupts = <0 46 0>;
  125. wakup_eint: wakeup-interrupt-controller {
  126. compatible = "samsung,exynos4210-wakeup-eint";
  127. interrupt-parent = <&gic>;
  128. interrupts = <0 32 0>;
  129. };
  130. };
  131. pinctrl_1: pinctrl@13400000 {
  132. compatible = "samsung,exynos5250-pinctrl";
  133. reg = <0x13400000 0x1000>;
  134. interrupts = <0 45 0>;
  135. };
  136. pinctrl_2: pinctrl@10d10000 {
  137. compatible = "samsung,exynos5250-pinctrl";
  138. reg = <0x10d10000 0x1000>;
  139. interrupts = <0 50 0>;
  140. };
  141. pinctrl_3: pinctrl@03680000 {
  142. compatible = "samsung,exynos5250-pinctrl";
  143. reg = <0x0368000 0x1000>;
  144. interrupts = <0 47 0>;
  145. };
  146. watchdog {
  147. compatible = "samsung,s3c2410-wdt";
  148. reg = <0x101D0000 0x100>;
  149. interrupts = <0 42 0>;
  150. clocks = <&clock 336>;
  151. clock-names = "watchdog";
  152. };
  153. codec@11000000 {
  154. compatible = "samsung,mfc-v6";
  155. reg = <0x11000000 0x10000>;
  156. interrupts = <0 96 0>;
  157. samsung,power-domain = <&pd_mfc>;
  158. };
  159. rtc {
  160. compatible = "samsung,s3c6410-rtc";
  161. reg = <0x101E0000 0x100>;
  162. interrupts = <0 43 0>, <0 44 0>;
  163. clocks = <&clock 337>;
  164. clock-names = "rtc";
  165. };
  166. tmu@10060000 {
  167. compatible = "samsung,exynos5250-tmu";
  168. reg = <0x10060000 0x100>;
  169. interrupts = <0 65 0>;
  170. clocks = <&clock 338>;
  171. clock-names = "tmu_apbif";
  172. };
  173. serial@12C00000 {
  174. compatible = "samsung,exynos4210-uart";
  175. reg = <0x12C00000 0x100>;
  176. interrupts = <0 51 0>;
  177. clocks = <&clock 289>, <&clock 146>;
  178. clock-names = "uart", "clk_uart_baud0";
  179. };
  180. serial@12C10000 {
  181. compatible = "samsung,exynos4210-uart";
  182. reg = <0x12C10000 0x100>;
  183. interrupts = <0 52 0>;
  184. clocks = <&clock 290>, <&clock 147>;
  185. clock-names = "uart", "clk_uart_baud0";
  186. };
  187. serial@12C20000 {
  188. compatible = "samsung,exynos4210-uart";
  189. reg = <0x12C20000 0x100>;
  190. interrupts = <0 53 0>;
  191. clocks = <&clock 291>, <&clock 148>;
  192. clock-names = "uart", "clk_uart_baud0";
  193. };
  194. serial@12C30000 {
  195. compatible = "samsung,exynos4210-uart";
  196. reg = <0x12C30000 0x100>;
  197. interrupts = <0 54 0>;
  198. clocks = <&clock 292>, <&clock 149>;
  199. clock-names = "uart", "clk_uart_baud0";
  200. };
  201. sata@122F0000 {
  202. compatible = "samsung,exynos5-sata-ahci";
  203. reg = <0x122F0000 0x1ff>;
  204. interrupts = <0 115 0>;
  205. clocks = <&clock 277>, <&clock 143>;
  206. clock-names = "sata", "sclk_sata";
  207. };
  208. sata-phy@12170000 {
  209. compatible = "samsung,exynos5-sata-phy";
  210. reg = <0x12170000 0x1ff>;
  211. };
  212. i2c_0: i2c@12C60000 {
  213. compatible = "samsung,s3c2440-i2c";
  214. reg = <0x12C60000 0x100>;
  215. interrupts = <0 56 0>;
  216. #address-cells = <1>;
  217. #size-cells = <0>;
  218. clocks = <&clock 294>;
  219. clock-names = "i2c";
  220. pinctrl-names = "default";
  221. pinctrl-0 = <&i2c0_bus>;
  222. };
  223. i2c_1: i2c@12C70000 {
  224. compatible = "samsung,s3c2440-i2c";
  225. reg = <0x12C70000 0x100>;
  226. interrupts = <0 57 0>;
  227. #address-cells = <1>;
  228. #size-cells = <0>;
  229. clocks = <&clock 295>;
  230. clock-names = "i2c";
  231. pinctrl-names = "default";
  232. pinctrl-0 = <&i2c1_bus>;
  233. };
  234. i2c_2: i2c@12C80000 {
  235. compatible = "samsung,s3c2440-i2c";
  236. reg = <0x12C80000 0x100>;
  237. interrupts = <0 58 0>;
  238. #address-cells = <1>;
  239. #size-cells = <0>;
  240. clocks = <&clock 296>;
  241. clock-names = "i2c";
  242. pinctrl-names = "default";
  243. pinctrl-0 = <&i2c2_bus>;
  244. };
  245. i2c_3: i2c@12C90000 {
  246. compatible = "samsung,s3c2440-i2c";
  247. reg = <0x12C90000 0x100>;
  248. interrupts = <0 59 0>;
  249. #address-cells = <1>;
  250. #size-cells = <0>;
  251. clocks = <&clock 297>;
  252. clock-names = "i2c";
  253. pinctrl-names = "default";
  254. pinctrl-0 = <&i2c3_bus>;
  255. };
  256. i2c_4: i2c@12CA0000 {
  257. compatible = "samsung,s3c2440-i2c";
  258. reg = <0x12CA0000 0x100>;
  259. interrupts = <0 60 0>;
  260. #address-cells = <1>;
  261. #size-cells = <0>;
  262. clocks = <&clock 298>;
  263. clock-names = "i2c";
  264. pinctrl-names = "default";
  265. pinctrl-0 = <&i2c4_bus>;
  266. };
  267. i2c_5: i2c@12CB0000 {
  268. compatible = "samsung,s3c2440-i2c";
  269. reg = <0x12CB0000 0x100>;
  270. interrupts = <0 61 0>;
  271. #address-cells = <1>;
  272. #size-cells = <0>;
  273. clocks = <&clock 299>;
  274. clock-names = "i2c";
  275. pinctrl-names = "default";
  276. pinctrl-0 = <&i2c5_bus>;
  277. };
  278. i2c_6: i2c@12CC0000 {
  279. compatible = "samsung,s3c2440-i2c";
  280. reg = <0x12CC0000 0x100>;
  281. interrupts = <0 62 0>;
  282. #address-cells = <1>;
  283. #size-cells = <0>;
  284. clocks = <&clock 300>;
  285. clock-names = "i2c";
  286. pinctrl-names = "default";
  287. pinctrl-0 = <&i2c6_bus>;
  288. };
  289. i2c_7: i2c@12CD0000 {
  290. compatible = "samsung,s3c2440-i2c";
  291. reg = <0x12CD0000 0x100>;
  292. interrupts = <0 63 0>;
  293. #address-cells = <1>;
  294. #size-cells = <0>;
  295. clocks = <&clock 301>;
  296. clock-names = "i2c";
  297. pinctrl-names = "default";
  298. pinctrl-0 = <&i2c7_bus>;
  299. };
  300. i2c_8: i2c@12CE0000 {
  301. compatible = "samsung,s3c2440-hdmiphy-i2c";
  302. reg = <0x12CE0000 0x1000>;
  303. interrupts = <0 64 0>;
  304. #address-cells = <1>;
  305. #size-cells = <0>;
  306. clocks = <&clock 302>;
  307. clock-names = "i2c";
  308. };
  309. i2c@121D0000 {
  310. compatible = "samsung,exynos5-sata-phy-i2c";
  311. reg = <0x121D0000 0x100>;
  312. #address-cells = <1>;
  313. #size-cells = <0>;
  314. clocks = <&clock 288>;
  315. clock-names = "i2c";
  316. };
  317. spi_0: spi@12d20000 {
  318. compatible = "samsung,exynos4210-spi";
  319. reg = <0x12d20000 0x100>;
  320. interrupts = <0 66 0>;
  321. dmas = <&pdma0 5
  322. &pdma0 4>;
  323. dma-names = "tx", "rx";
  324. #address-cells = <1>;
  325. #size-cells = <0>;
  326. clocks = <&clock 304>, <&clock 154>;
  327. clock-names = "spi", "spi_busclk0";
  328. pinctrl-names = "default";
  329. pinctrl-0 = <&spi0_bus>;
  330. };
  331. spi_1: spi@12d30000 {
  332. compatible = "samsung,exynos4210-spi";
  333. reg = <0x12d30000 0x100>;
  334. interrupts = <0 67 0>;
  335. dmas = <&pdma1 5
  336. &pdma1 4>;
  337. dma-names = "tx", "rx";
  338. #address-cells = <1>;
  339. #size-cells = <0>;
  340. clocks = <&clock 305>, <&clock 155>;
  341. clock-names = "spi", "spi_busclk0";
  342. pinctrl-names = "default";
  343. pinctrl-0 = <&spi1_bus>;
  344. };
  345. spi_2: spi@12d40000 {
  346. compatible = "samsung,exynos4210-spi";
  347. reg = <0x12d40000 0x100>;
  348. interrupts = <0 68 0>;
  349. dmas = <&pdma0 7
  350. &pdma0 6>;
  351. dma-names = "tx", "rx";
  352. #address-cells = <1>;
  353. #size-cells = <0>;
  354. clocks = <&clock 306>, <&clock 156>;
  355. clock-names = "spi", "spi_busclk0";
  356. pinctrl-names = "default";
  357. pinctrl-0 = <&spi2_bus>;
  358. };
  359. dwmmc_0: dwmmc0@12200000 {
  360. compatible = "samsung,exynos5250-dw-mshc";
  361. reg = <0x12200000 0x1000>;
  362. interrupts = <0 75 0>;
  363. #address-cells = <1>;
  364. #size-cells = <0>;
  365. clocks = <&clock 280>, <&clock 139>;
  366. clock-names = "biu", "ciu";
  367. };
  368. dwmmc_1: dwmmc1@12210000 {
  369. compatible = "samsung,exynos5250-dw-mshc";
  370. reg = <0x12210000 0x1000>;
  371. interrupts = <0 76 0>;
  372. #address-cells = <1>;
  373. #size-cells = <0>;
  374. clocks = <&clock 281>, <&clock 140>;
  375. clock-names = "biu", "ciu";
  376. };
  377. dwmmc_2: dwmmc2@12220000 {
  378. compatible = "samsung,exynos5250-dw-mshc";
  379. reg = <0x12220000 0x1000>;
  380. interrupts = <0 77 0>;
  381. #address-cells = <1>;
  382. #size-cells = <0>;
  383. clocks = <&clock 282>, <&clock 141>;
  384. clock-names = "biu", "ciu";
  385. };
  386. dwmmc_3: dwmmc3@12230000 {
  387. compatible = "samsung,exynos5250-dw-mshc";
  388. reg = <0x12230000 0x1000>;
  389. interrupts = <0 78 0>;
  390. #address-cells = <1>;
  391. #size-cells = <0>;
  392. clocks = <&clock 283>, <&clock 142>;
  393. clock-names = "biu", "ciu";
  394. };
  395. i2s0: i2s@03830000 {
  396. compatible = "samsung,i2s-v5";
  397. reg = <0x03830000 0x100>;
  398. dmas = <&pdma0 10
  399. &pdma0 9
  400. &pdma0 8>;
  401. dma-names = "tx", "rx", "tx-sec";
  402. samsung,supports-6ch;
  403. samsung,supports-rstclr;
  404. samsung,supports-secdai;
  405. samsung,idma-addr = <0x03000000>;
  406. pinctrl-names = "default";
  407. pinctrl-0 = <&i2s0_bus>;
  408. };
  409. i2s1: i2s@12D60000 {
  410. compatible = "samsung,i2s-v5";
  411. reg = <0x12D60000 0x100>;
  412. dmas = <&pdma1 12
  413. &pdma1 11>;
  414. dma-names = "tx", "rx";
  415. pinctrl-names = "default";
  416. pinctrl-0 = <&i2s1_bus>;
  417. };
  418. i2s2: i2s@12D70000 {
  419. compatible = "samsung,i2s-v5";
  420. reg = <0x12D70000 0x100>;
  421. dmas = <&pdma0 12
  422. &pdma0 11>;
  423. dma-names = "tx", "rx";
  424. pinctrl-names = "default";
  425. pinctrl-0 = <&i2s2_bus>;
  426. };
  427. usb@12110000 {
  428. compatible = "samsung,exynos4210-ehci";
  429. reg = <0x12110000 0x100>;
  430. interrupts = <0 71 0>;
  431. clocks = <&clock 285>;
  432. clock-names = "usbhost";
  433. };
  434. usb@12120000 {
  435. compatible = "samsung,exynos4210-ohci";
  436. reg = <0x12120000 0x100>;
  437. interrupts = <0 71 0>;
  438. clocks = <&clock 285>;
  439. clock-names = "usbhost";
  440. };
  441. amba {
  442. #address-cells = <1>;
  443. #size-cells = <1>;
  444. compatible = "arm,amba-bus";
  445. interrupt-parent = <&gic>;
  446. ranges;
  447. pdma0: pdma@121A0000 {
  448. compatible = "arm,pl330", "arm,primecell";
  449. reg = <0x121A0000 0x1000>;
  450. interrupts = <0 34 0>;
  451. clocks = <&clock 275>;
  452. clock-names = "apb_pclk";
  453. #dma-cells = <1>;
  454. #dma-channels = <8>;
  455. #dma-requests = <32>;
  456. };
  457. pdma1: pdma@121B0000 {
  458. compatible = "arm,pl330", "arm,primecell";
  459. reg = <0x121B0000 0x1000>;
  460. interrupts = <0 35 0>;
  461. clocks = <&clock 276>;
  462. clock-names = "apb_pclk";
  463. #dma-cells = <1>;
  464. #dma-channels = <8>;
  465. #dma-requests = <32>;
  466. };
  467. mdma0: mdma@10800000 {
  468. compatible = "arm,pl330", "arm,primecell";
  469. reg = <0x10800000 0x1000>;
  470. interrupts = <0 33 0>;
  471. clocks = <&clock 271>;
  472. clock-names = "apb_pclk";
  473. #dma-cells = <1>;
  474. #dma-channels = <8>;
  475. #dma-requests = <1>;
  476. };
  477. mdma1: mdma@11C10000 {
  478. compatible = "arm,pl330", "arm,primecell";
  479. reg = <0x11C10000 0x1000>;
  480. interrupts = <0 124 0>;
  481. clocks = <&clock 271>;
  482. clock-names = "apb_pclk";
  483. #dma-cells = <1>;
  484. #dma-channels = <8>;
  485. #dma-requests = <1>;
  486. };
  487. };
  488. gsc_0: gsc@0x13e00000 {
  489. compatible = "samsung,exynos5-gsc";
  490. reg = <0x13e00000 0x1000>;
  491. interrupts = <0 85 0>;
  492. samsung,power-domain = <&pd_gsc>;
  493. clocks = <&clock 256>;
  494. clock-names = "gscl";
  495. };
  496. gsc_1: gsc@0x13e10000 {
  497. compatible = "samsung,exynos5-gsc";
  498. reg = <0x13e10000 0x1000>;
  499. interrupts = <0 86 0>;
  500. samsung,power-domain = <&pd_gsc>;
  501. clocks = <&clock 257>;
  502. clock-names = "gscl";
  503. };
  504. gsc_2: gsc@0x13e20000 {
  505. compatible = "samsung,exynos5-gsc";
  506. reg = <0x13e20000 0x1000>;
  507. interrupts = <0 87 0>;
  508. samsung,power-domain = <&pd_gsc>;
  509. clocks = <&clock 258>;
  510. clock-names = "gscl";
  511. };
  512. gsc_3: gsc@0x13e30000 {
  513. compatible = "samsung,exynos5-gsc";
  514. reg = <0x13e30000 0x1000>;
  515. interrupts = <0 88 0>;
  516. samsung,power-domain = <&pd_gsc>;
  517. clocks = <&clock 259>;
  518. clock-names = "gscl";
  519. };
  520. hdmi {
  521. compatible = "samsung,exynos5-hdmi";
  522. reg = <0x14530000 0x70000>;
  523. interrupts = <0 95 0>;
  524. clocks = <&clock 333>, <&clock 136>, <&clock 137>,
  525. <&clock 333>, <&clock 333>;
  526. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  527. "sclk_hdmiphy", "hdmiphy";
  528. };
  529. mixer {
  530. compatible = "samsung,exynos5-mixer";
  531. reg = <0x14450000 0x10000>;
  532. interrupts = <0 94 0>;
  533. };
  534. dp-controller {
  535. compatible = "samsung,exynos5-dp";
  536. reg = <0x145b0000 0x1000>;
  537. interrupts = <10 3>;
  538. interrupt-parent = <&combiner>;
  539. #address-cells = <1>;
  540. #size-cells = <0>;
  541. dptx-phy {
  542. reg = <0x10040720>;
  543. samsung,enable-mask = <1>;
  544. };
  545. };
  546. fimd {
  547. compatible = "samsung,exynos5250-fimd";
  548. interrupt-parent = <&combiner>;
  549. reg = <0x14400000 0x40000>;
  550. interrupt-names = "fifo", "vsync", "lcd_sys";
  551. interrupts = <18 4>, <18 5>, <18 6>;
  552. clocks = <&clock 133>, <&clock 339>;
  553. clock-names = "sclk_fimd", "fimd";
  554. };
  555. };