setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. /*
  2. * arch/xtensa/kernel/setup.c
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995 Linus Torvalds
  9. * Copyright (C) 2001 - 2005 Tensilica Inc.
  10. *
  11. * Chris Zankel <chris@zankel.net>
  12. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  13. * Kevin Chea
  14. * Marc Gauthier<marc@tensilica.com> <marc@alumni.uwaterloo.ca>
  15. */
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/kernel.h>
  23. #include <linux/of_fdt.h>
  24. #include <linux/of_platform.h>
  25. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  26. # include <linux/console.h>
  27. #endif
  28. #ifdef CONFIG_RTC
  29. # include <linux/timex.h>
  30. #endif
  31. #ifdef CONFIG_PROC_FS
  32. # include <linux/seq_file.h>
  33. #endif
  34. #include <asm/bootparam.h>
  35. #include <asm/pgtable.h>
  36. #include <asm/processor.h>
  37. #include <asm/timex.h>
  38. #include <asm/platform.h>
  39. #include <asm/page.h>
  40. #include <asm/setup.h>
  41. #include <asm/param.h>
  42. #include <asm/traps.h>
  43. #include <platform/hardware.h>
  44. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  45. struct screen_info screen_info = { 0, 24, 0, 0, 0, 80, 0, 0, 0, 24, 1, 16};
  46. #endif
  47. #ifdef CONFIG_BLK_DEV_FD
  48. extern struct fd_ops no_fd_ops;
  49. struct fd_ops *fd_ops;
  50. #endif
  51. extern struct rtc_ops no_rtc_ops;
  52. struct rtc_ops *rtc_ops;
  53. #ifdef CONFIG_BLK_DEV_INITRD
  54. extern void *initrd_start;
  55. extern void *initrd_end;
  56. int initrd_is_mapped = 0;
  57. extern int initrd_below_start_ok;
  58. #endif
  59. #ifdef CONFIG_OF
  60. extern u32 __dtb_start[];
  61. void *dtb_start = __dtb_start;
  62. #endif
  63. unsigned char aux_device_present;
  64. extern unsigned long loops_per_jiffy;
  65. /* Command line specified as configuration option. */
  66. static char __initdata command_line[COMMAND_LINE_SIZE];
  67. #ifdef CONFIG_CMDLINE_BOOL
  68. static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
  69. #endif
  70. sysmem_info_t __initdata sysmem;
  71. #ifdef CONFIG_MMU
  72. extern void init_mmu(void);
  73. #else
  74. static inline void init_mmu(void) { }
  75. #endif
  76. extern int mem_reserve(unsigned long, unsigned long, int);
  77. extern void bootmem_init(void);
  78. extern void zones_init(void);
  79. /*
  80. * Boot parameter parsing.
  81. *
  82. * The Xtensa port uses a list of variable-sized tags to pass data to
  83. * the kernel. The first tag must be a BP_TAG_FIRST tag for the list
  84. * to be recognised. The list is terminated with a zero-sized
  85. * BP_TAG_LAST tag.
  86. */
  87. typedef struct tagtable {
  88. u32 tag;
  89. int (*parse)(const bp_tag_t*);
  90. } tagtable_t;
  91. #define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
  92. __attribute__((used, section(".taglist"))) = { tag, fn }
  93. /* parse current tag */
  94. static int __init add_sysmem_bank(unsigned long type, unsigned long start,
  95. unsigned long end)
  96. {
  97. if (sysmem.nr_banks >= SYSMEM_BANKS_MAX) {
  98. printk(KERN_WARNING
  99. "Ignoring memory bank 0x%08lx size %ldKB\n",
  100. start, end - start);
  101. return -EINVAL;
  102. }
  103. sysmem.bank[sysmem.nr_banks].type = type;
  104. sysmem.bank[sysmem.nr_banks].start = PAGE_ALIGN(start);
  105. sysmem.bank[sysmem.nr_banks].end = end & PAGE_MASK;
  106. sysmem.nr_banks++;
  107. return 0;
  108. }
  109. static int __init parse_tag_mem(const bp_tag_t *tag)
  110. {
  111. meminfo_t *mi = (meminfo_t *)(tag->data);
  112. if (mi->type != MEMORY_TYPE_CONVENTIONAL)
  113. return -1;
  114. return add_sysmem_bank(mi->type, mi->start, mi->end);
  115. }
  116. __tagtable(BP_TAG_MEMORY, parse_tag_mem);
  117. #ifdef CONFIG_BLK_DEV_INITRD
  118. static int __init parse_tag_initrd(const bp_tag_t* tag)
  119. {
  120. meminfo_t* mi;
  121. mi = (meminfo_t*)(tag->data);
  122. initrd_start = __va(mi->start);
  123. initrd_end = __va(mi->end);
  124. return 0;
  125. }
  126. __tagtable(BP_TAG_INITRD, parse_tag_initrd);
  127. #ifdef CONFIG_OF
  128. static int __init parse_tag_fdt(const bp_tag_t *tag)
  129. {
  130. dtb_start = __va(tag->data[0]);
  131. return 0;
  132. }
  133. __tagtable(BP_TAG_FDT, parse_tag_fdt);
  134. void __init early_init_dt_setup_initrd_arch(u64 start, u64 end)
  135. {
  136. initrd_start = (void *)__va(start);
  137. initrd_end = (void *)__va(end);
  138. initrd_below_start_ok = 1;
  139. }
  140. #endif /* CONFIG_OF */
  141. #endif /* CONFIG_BLK_DEV_INITRD */
  142. static int __init parse_tag_cmdline(const bp_tag_t* tag)
  143. {
  144. strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
  145. return 0;
  146. }
  147. __tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
  148. static int __init parse_bootparam(const bp_tag_t* tag)
  149. {
  150. extern tagtable_t __tagtable_begin, __tagtable_end;
  151. tagtable_t *t;
  152. /* Boot parameters must start with a BP_TAG_FIRST tag. */
  153. if (tag->id != BP_TAG_FIRST) {
  154. printk(KERN_WARNING "Invalid boot parameters!\n");
  155. return 0;
  156. }
  157. tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
  158. /* Parse all tags. */
  159. while (tag != NULL && tag->id != BP_TAG_LAST) {
  160. for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
  161. if (tag->id == t->tag) {
  162. t->parse(tag);
  163. break;
  164. }
  165. }
  166. if (t == &__tagtable_end)
  167. printk(KERN_WARNING "Ignoring tag "
  168. "0x%08x\n", tag->id);
  169. tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
  170. }
  171. return 0;
  172. }
  173. #ifdef CONFIG_OF
  174. bool __initdata dt_memory_scan = false;
  175. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  176. {
  177. if (!dt_memory_scan)
  178. return;
  179. size &= PAGE_MASK;
  180. add_sysmem_bank(MEMORY_TYPE_CONVENTIONAL, base, base + size);
  181. }
  182. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  183. {
  184. return __alloc_bootmem(size, align, 0);
  185. }
  186. void __init early_init_devtree(void *params)
  187. {
  188. if (sysmem.nr_banks == 0)
  189. dt_memory_scan = true;
  190. early_init_dt_scan(params);
  191. if (!command_line[0])
  192. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  193. }
  194. static int __init xtensa_device_probe(void)
  195. {
  196. of_platform_populate(NULL, NULL, NULL, NULL);
  197. return 0;
  198. }
  199. device_initcall(xtensa_device_probe);
  200. #endif /* CONFIG_OF */
  201. /*
  202. * Initialize architecture. (Early stage)
  203. */
  204. void __init init_arch(bp_tag_t *bp_start)
  205. {
  206. sysmem.nr_banks = 0;
  207. /* Parse boot parameters */
  208. if (bp_start)
  209. parse_bootparam(bp_start);
  210. #ifdef CONFIG_OF
  211. early_init_devtree(dtb_start);
  212. #endif
  213. if (sysmem.nr_banks == 0) {
  214. sysmem.nr_banks = 1;
  215. sysmem.bank[0].start = PLATFORM_DEFAULT_MEM_START;
  216. sysmem.bank[0].end = PLATFORM_DEFAULT_MEM_START
  217. + PLATFORM_DEFAULT_MEM_SIZE;
  218. }
  219. #ifdef CONFIG_CMDLINE_BOOL
  220. if (!command_line[0])
  221. strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
  222. #endif
  223. /* Early hook for platforms */
  224. platform_init(bp_start);
  225. /* Initialize MMU. */
  226. init_mmu();
  227. }
  228. /*
  229. * Initialize system. Setup memory and reserve regions.
  230. */
  231. extern char _end;
  232. extern char _stext;
  233. extern char _WindowVectors_text_start;
  234. extern char _WindowVectors_text_end;
  235. extern char _DebugInterruptVector_literal_start;
  236. extern char _DebugInterruptVector_text_end;
  237. extern char _KernelExceptionVector_literal_start;
  238. extern char _KernelExceptionVector_text_end;
  239. extern char _UserExceptionVector_literal_start;
  240. extern char _UserExceptionVector_text_end;
  241. extern char _DoubleExceptionVector_literal_start;
  242. extern char _DoubleExceptionVector_text_end;
  243. #if XCHAL_EXCM_LEVEL >= 2
  244. extern char _Level2InterruptVector_text_start;
  245. extern char _Level2InterruptVector_text_end;
  246. #endif
  247. #if XCHAL_EXCM_LEVEL >= 3
  248. extern char _Level3InterruptVector_text_start;
  249. extern char _Level3InterruptVector_text_end;
  250. #endif
  251. #if XCHAL_EXCM_LEVEL >= 4
  252. extern char _Level4InterruptVector_text_start;
  253. extern char _Level4InterruptVector_text_end;
  254. #endif
  255. #if XCHAL_EXCM_LEVEL >= 5
  256. extern char _Level5InterruptVector_text_start;
  257. extern char _Level5InterruptVector_text_end;
  258. #endif
  259. #if XCHAL_EXCM_LEVEL >= 6
  260. extern char _Level6InterruptVector_text_start;
  261. extern char _Level6InterruptVector_text_end;
  262. #endif
  263. #ifdef CONFIG_S32C1I_SELFTEST
  264. #if XCHAL_HAVE_S32C1I
  265. static int __initdata rcw_word, rcw_probe_pc, rcw_exc;
  266. /*
  267. * Basic atomic compare-and-swap, that records PC of S32C1I for probing.
  268. *
  269. * If *v == cmp, set *v = set. Return previous *v.
  270. */
  271. static inline int probed_compare_swap(int *v, int cmp, int set)
  272. {
  273. int tmp;
  274. __asm__ __volatile__(
  275. " movi %1, 1f\n"
  276. " s32i %1, %4, 0\n"
  277. " wsr %2, scompare1\n"
  278. "1: s32c1i %0, %3, 0\n"
  279. : "=a" (set), "=&a" (tmp)
  280. : "a" (cmp), "a" (v), "a" (&rcw_probe_pc), "0" (set)
  281. : "memory"
  282. );
  283. return set;
  284. }
  285. /* Handle probed exception */
  286. void __init do_probed_exception(struct pt_regs *regs, unsigned long exccause)
  287. {
  288. if (regs->pc == rcw_probe_pc) { /* exception on s32c1i ? */
  289. regs->pc += 3; /* skip the s32c1i instruction */
  290. rcw_exc = exccause;
  291. } else {
  292. do_unhandled(regs, exccause);
  293. }
  294. }
  295. /* Simple test of S32C1I (soc bringup assist) */
  296. void __init check_s32c1i(void)
  297. {
  298. int n, cause1, cause2;
  299. void *handbus, *handdata, *handaddr; /* temporarily saved handlers */
  300. rcw_probe_pc = 0;
  301. handbus = trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR,
  302. do_probed_exception);
  303. handdata = trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR,
  304. do_probed_exception);
  305. handaddr = trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR,
  306. do_probed_exception);
  307. /* First try an S32C1I that does not store: */
  308. rcw_exc = 0;
  309. rcw_word = 1;
  310. n = probed_compare_swap(&rcw_word, 0, 2);
  311. cause1 = rcw_exc;
  312. /* took exception? */
  313. if (cause1 != 0) {
  314. /* unclean exception? */
  315. if (n != 2 || rcw_word != 1)
  316. panic("S32C1I exception error");
  317. } else if (rcw_word != 1 || n != 1) {
  318. panic("S32C1I compare error");
  319. }
  320. /* Then an S32C1I that stores: */
  321. rcw_exc = 0;
  322. rcw_word = 0x1234567;
  323. n = probed_compare_swap(&rcw_word, 0x1234567, 0xabcde);
  324. cause2 = rcw_exc;
  325. if (cause2 != 0) {
  326. /* unclean exception? */
  327. if (n != 0xabcde || rcw_word != 0x1234567)
  328. panic("S32C1I exception error (b)");
  329. } else if (rcw_word != 0xabcde || n != 0x1234567) {
  330. panic("S32C1I store error");
  331. }
  332. /* Verify consistency of exceptions: */
  333. if (cause1 || cause2) {
  334. pr_warn("S32C1I took exception %d, %d\n", cause1, cause2);
  335. /* If emulation of S32C1I upon bus error gets implemented,
  336. we can get rid of this panic for single core (not SMP) */
  337. panic("S32C1I exceptions not currently supported");
  338. }
  339. if (cause1 != cause2)
  340. panic("inconsistent S32C1I exceptions");
  341. trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, handbus);
  342. trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, handdata);
  343. trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, handaddr);
  344. }
  345. #else /* XCHAL_HAVE_S32C1I */
  346. /* This condition should not occur with a commercially deployed processor.
  347. Display reminder for early engr test or demo chips / FPGA bitstreams */
  348. void __init check_s32c1i(void)
  349. {
  350. pr_warn("Processor configuration lacks atomic compare-and-swap support!\n");
  351. }
  352. #endif /* XCHAL_HAVE_S32C1I */
  353. #else /* CONFIG_S32C1I_SELFTEST */
  354. void __init check_s32c1i(void)
  355. {
  356. }
  357. #endif /* CONFIG_S32C1I_SELFTEST */
  358. void __init setup_arch(char **cmdline_p)
  359. {
  360. strlcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
  361. *cmdline_p = command_line;
  362. check_s32c1i();
  363. /* Reserve some memory regions */
  364. #ifdef CONFIG_BLK_DEV_INITRD
  365. if (initrd_start < initrd_end) {
  366. initrd_is_mapped = mem_reserve(__pa(initrd_start),
  367. __pa(initrd_end), 0);
  368. initrd_below_start_ok = 1;
  369. } else {
  370. initrd_start = 0;
  371. }
  372. #endif
  373. mem_reserve(__pa(&_stext),__pa(&_end), 1);
  374. mem_reserve(__pa(&_WindowVectors_text_start),
  375. __pa(&_WindowVectors_text_end), 0);
  376. mem_reserve(__pa(&_DebugInterruptVector_literal_start),
  377. __pa(&_DebugInterruptVector_text_end), 0);
  378. mem_reserve(__pa(&_KernelExceptionVector_literal_start),
  379. __pa(&_KernelExceptionVector_text_end), 0);
  380. mem_reserve(__pa(&_UserExceptionVector_literal_start),
  381. __pa(&_UserExceptionVector_text_end), 0);
  382. mem_reserve(__pa(&_DoubleExceptionVector_literal_start),
  383. __pa(&_DoubleExceptionVector_text_end), 0);
  384. #if XCHAL_EXCM_LEVEL >= 2
  385. mem_reserve(__pa(&_Level2InterruptVector_text_start),
  386. __pa(&_Level2InterruptVector_text_end), 0);
  387. #endif
  388. #if XCHAL_EXCM_LEVEL >= 3
  389. mem_reserve(__pa(&_Level3InterruptVector_text_start),
  390. __pa(&_Level3InterruptVector_text_end), 0);
  391. #endif
  392. #if XCHAL_EXCM_LEVEL >= 4
  393. mem_reserve(__pa(&_Level4InterruptVector_text_start),
  394. __pa(&_Level4InterruptVector_text_end), 0);
  395. #endif
  396. #if XCHAL_EXCM_LEVEL >= 5
  397. mem_reserve(__pa(&_Level5InterruptVector_text_start),
  398. __pa(&_Level5InterruptVector_text_end), 0);
  399. #endif
  400. #if XCHAL_EXCM_LEVEL >= 6
  401. mem_reserve(__pa(&_Level6InterruptVector_text_start),
  402. __pa(&_Level6InterruptVector_text_end), 0);
  403. #endif
  404. bootmem_init();
  405. unflatten_and_copy_device_tree();
  406. platform_setup(cmdline_p);
  407. paging_init();
  408. zones_init();
  409. #ifdef CONFIG_VT
  410. # if defined(CONFIG_VGA_CONSOLE)
  411. conswitchp = &vga_con;
  412. # elif defined(CONFIG_DUMMY_CONSOLE)
  413. conswitchp = &dummy_con;
  414. # endif
  415. #endif
  416. #ifdef CONFIG_PCI
  417. platform_pcibios_init();
  418. #endif
  419. }
  420. void machine_restart(char * cmd)
  421. {
  422. platform_restart();
  423. }
  424. void machine_halt(void)
  425. {
  426. platform_halt();
  427. while (1);
  428. }
  429. void machine_power_off(void)
  430. {
  431. platform_power_off();
  432. while (1);
  433. }
  434. #ifdef CONFIG_PROC_FS
  435. /*
  436. * Display some core information through /proc/cpuinfo.
  437. */
  438. static int
  439. c_show(struct seq_file *f, void *slot)
  440. {
  441. /* high-level stuff */
  442. seq_printf(f,"processor\t: 0\n"
  443. "vendor_id\t: Tensilica\n"
  444. "model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
  445. "core ID\t\t: " XCHAL_CORE_ID "\n"
  446. "build ID\t: 0x%x\n"
  447. "byte order\t: %s\n"
  448. "cpu MHz\t\t: %lu.%02lu\n"
  449. "bogomips\t: %lu.%02lu\n",
  450. XCHAL_BUILD_UNIQUE_ID,
  451. XCHAL_HAVE_BE ? "big" : "little",
  452. ccount_freq/1000000,
  453. (ccount_freq/10000) % 100,
  454. loops_per_jiffy/(500000/HZ),
  455. (loops_per_jiffy/(5000/HZ)) % 100);
  456. seq_printf(f,"flags\t\t: "
  457. #if XCHAL_HAVE_NMI
  458. "nmi "
  459. #endif
  460. #if XCHAL_HAVE_DEBUG
  461. "debug "
  462. # if XCHAL_HAVE_OCD
  463. "ocd "
  464. # endif
  465. #endif
  466. #if XCHAL_HAVE_DENSITY
  467. "density "
  468. #endif
  469. #if XCHAL_HAVE_BOOLEANS
  470. "boolean "
  471. #endif
  472. #if XCHAL_HAVE_LOOPS
  473. "loop "
  474. #endif
  475. #if XCHAL_HAVE_NSA
  476. "nsa "
  477. #endif
  478. #if XCHAL_HAVE_MINMAX
  479. "minmax "
  480. #endif
  481. #if XCHAL_HAVE_SEXT
  482. "sext "
  483. #endif
  484. #if XCHAL_HAVE_CLAMPS
  485. "clamps "
  486. #endif
  487. #if XCHAL_HAVE_MAC16
  488. "mac16 "
  489. #endif
  490. #if XCHAL_HAVE_MUL16
  491. "mul16 "
  492. #endif
  493. #if XCHAL_HAVE_MUL32
  494. "mul32 "
  495. #endif
  496. #if XCHAL_HAVE_MUL32_HIGH
  497. "mul32h "
  498. #endif
  499. #if XCHAL_HAVE_FP
  500. "fpu "
  501. #endif
  502. #if XCHAL_HAVE_S32C1I
  503. "s32c1i "
  504. #endif
  505. "\n");
  506. /* Registers. */
  507. seq_printf(f,"physical aregs\t: %d\n"
  508. "misc regs\t: %d\n"
  509. "ibreak\t\t: %d\n"
  510. "dbreak\t\t: %d\n",
  511. XCHAL_NUM_AREGS,
  512. XCHAL_NUM_MISC_REGS,
  513. XCHAL_NUM_IBREAK,
  514. XCHAL_NUM_DBREAK);
  515. /* Interrupt. */
  516. seq_printf(f,"num ints\t: %d\n"
  517. "ext ints\t: %d\n"
  518. "int levels\t: %d\n"
  519. "timers\t\t: %d\n"
  520. "debug level\t: %d\n",
  521. XCHAL_NUM_INTERRUPTS,
  522. XCHAL_NUM_EXTINTERRUPTS,
  523. XCHAL_NUM_INTLEVELS,
  524. XCHAL_NUM_TIMERS,
  525. XCHAL_DEBUGLEVEL);
  526. /* Cache */
  527. seq_printf(f,"icache line size: %d\n"
  528. "icache ways\t: %d\n"
  529. "icache size\t: %d\n"
  530. "icache flags\t: "
  531. #if XCHAL_ICACHE_LINE_LOCKABLE
  532. "lock "
  533. #endif
  534. "\n"
  535. "dcache line size: %d\n"
  536. "dcache ways\t: %d\n"
  537. "dcache size\t: %d\n"
  538. "dcache flags\t: "
  539. #if XCHAL_DCACHE_IS_WRITEBACK
  540. "writeback "
  541. #endif
  542. #if XCHAL_DCACHE_LINE_LOCKABLE
  543. "lock "
  544. #endif
  545. "\n",
  546. XCHAL_ICACHE_LINESIZE,
  547. XCHAL_ICACHE_WAYS,
  548. XCHAL_ICACHE_SIZE,
  549. XCHAL_DCACHE_LINESIZE,
  550. XCHAL_DCACHE_WAYS,
  551. XCHAL_DCACHE_SIZE);
  552. return 0;
  553. }
  554. /*
  555. * We show only CPU #0 info.
  556. */
  557. static void *
  558. c_start(struct seq_file *f, loff_t *pos)
  559. {
  560. return (void *) ((*pos == 0) ? (void *)1 : NULL);
  561. }
  562. static void *
  563. c_next(struct seq_file *f, void *v, loff_t *pos)
  564. {
  565. return NULL;
  566. }
  567. static void
  568. c_stop(struct seq_file *f, void *v)
  569. {
  570. }
  571. const struct seq_operations cpuinfo_op =
  572. {
  573. start: c_start,
  574. next: c_next,
  575. stop: c_stop,
  576. show: c_show
  577. };
  578. #endif /* CONFIG_PROC_FS */