radeon_device.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "atom.h"
  36. /*
  37. * GPU scratch registers helpers function.
  38. */
  39. static void radeon_scratch_init(struct radeon_device *rdev)
  40. {
  41. int i;
  42. /* FIXME: check this out */
  43. if (rdev->family < CHIP_R300) {
  44. rdev->scratch.num_reg = 5;
  45. } else {
  46. rdev->scratch.num_reg = 7;
  47. }
  48. for (i = 0; i < rdev->scratch.num_reg; i++) {
  49. rdev->scratch.free[i] = true;
  50. rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4);
  51. }
  52. }
  53. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  54. {
  55. int i;
  56. for (i = 0; i < rdev->scratch.num_reg; i++) {
  57. if (rdev->scratch.free[i]) {
  58. rdev->scratch.free[i] = false;
  59. *reg = rdev->scratch.reg[i];
  60. return 0;
  61. }
  62. }
  63. return -EINVAL;
  64. }
  65. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  66. {
  67. int i;
  68. for (i = 0; i < rdev->scratch.num_reg; i++) {
  69. if (rdev->scratch.reg[i] == reg) {
  70. rdev->scratch.free[i] = true;
  71. return;
  72. }
  73. }
  74. }
  75. /*
  76. * MC common functions
  77. */
  78. int radeon_mc_setup(struct radeon_device *rdev)
  79. {
  80. uint32_t tmp;
  81. /* Some chips have an "issue" with the memory controller, the
  82. * location must be aligned to the size. We just align it down,
  83. * too bad if we walk over the top of system memory, we don't
  84. * use DMA without a remapped anyway.
  85. * Affected chips are rv280, all r3xx, and all r4xx, but not IGP
  86. */
  87. /* FGLRX seems to setup like this, VRAM a 0, then GART.
  88. */
  89. /*
  90. * Note: from R6xx the address space is 40bits but here we only
  91. * use 32bits (still have to see a card which would exhaust 4G
  92. * address space).
  93. */
  94. if (rdev->mc.vram_location != 0xFFFFFFFFUL) {
  95. /* vram location was already setup try to put gtt after
  96. * if it fits */
  97. tmp = rdev->mc.vram_location + rdev->mc.vram_size;
  98. tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1);
  99. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  100. rdev->mc.gtt_location = tmp;
  101. } else {
  102. if (rdev->mc.gtt_size >= rdev->mc.vram_location) {
  103. printk(KERN_ERR "[drm] GTT too big to fit "
  104. "before or after vram location.\n");
  105. return -EINVAL;
  106. }
  107. rdev->mc.gtt_location = 0;
  108. }
  109. } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) {
  110. /* gtt location was already setup try to put vram before
  111. * if it fits */
  112. if (rdev->mc.vram_size < rdev->mc.gtt_location) {
  113. rdev->mc.vram_location = 0;
  114. } else {
  115. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size;
  116. tmp += (rdev->mc.vram_size - 1);
  117. tmp &= ~(rdev->mc.vram_size - 1);
  118. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.vram_size) {
  119. rdev->mc.vram_location = tmp;
  120. } else {
  121. printk(KERN_ERR "[drm] vram too big to fit "
  122. "before or after GTT location.\n");
  123. return -EINVAL;
  124. }
  125. }
  126. } else {
  127. rdev->mc.vram_location = 0;
  128. rdev->mc.gtt_location = rdev->mc.vram_size;
  129. }
  130. DRM_INFO("radeon: VRAM %uM\n", rdev->mc.vram_size >> 20);
  131. DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n",
  132. rdev->mc.vram_location,
  133. rdev->mc.vram_location + rdev->mc.vram_size - 1);
  134. DRM_INFO("radeon: GTT %uM\n", rdev->mc.gtt_size >> 20);
  135. DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n",
  136. rdev->mc.gtt_location,
  137. rdev->mc.gtt_location + rdev->mc.gtt_size - 1);
  138. return 0;
  139. }
  140. /*
  141. * GPU helpers function.
  142. */
  143. static bool radeon_card_posted(struct radeon_device *rdev)
  144. {
  145. uint32_t reg;
  146. /* first check CRTCs */
  147. if (ASIC_IS_AVIVO(rdev)) {
  148. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  149. RREG32(AVIVO_D2CRTC_CONTROL);
  150. if (reg & AVIVO_CRTC_EN) {
  151. return true;
  152. }
  153. } else {
  154. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  155. RREG32(RADEON_CRTC2_GEN_CNTL);
  156. if (reg & RADEON_CRTC_EN) {
  157. return true;
  158. }
  159. }
  160. /* then check MEM_SIZE, in case the crtcs are off */
  161. if (rdev->family >= CHIP_R600)
  162. reg = RREG32(R600_CONFIG_MEMSIZE);
  163. else
  164. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  165. if (reg)
  166. return true;
  167. return false;
  168. }
  169. /*
  170. * Registers accessors functions.
  171. */
  172. uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  173. {
  174. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  175. BUG_ON(1);
  176. return 0;
  177. }
  178. void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  179. {
  180. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  181. reg, v);
  182. BUG_ON(1);
  183. }
  184. void radeon_register_accessor_init(struct radeon_device *rdev)
  185. {
  186. rdev->mm_rreg = &r100_mm_rreg;
  187. rdev->mm_wreg = &r100_mm_wreg;
  188. rdev->mc_rreg = &radeon_invalid_rreg;
  189. rdev->mc_wreg = &radeon_invalid_wreg;
  190. rdev->pll_rreg = &radeon_invalid_rreg;
  191. rdev->pll_wreg = &radeon_invalid_wreg;
  192. rdev->pcie_rreg = &radeon_invalid_rreg;
  193. rdev->pcie_wreg = &radeon_invalid_wreg;
  194. rdev->pciep_rreg = &radeon_invalid_rreg;
  195. rdev->pciep_wreg = &radeon_invalid_wreg;
  196. /* Don't change order as we are overridding accessor. */
  197. if (rdev->family < CHIP_RV515) {
  198. rdev->pcie_rreg = &rv370_pcie_rreg;
  199. rdev->pcie_wreg = &rv370_pcie_wreg;
  200. }
  201. if (rdev->family >= CHIP_RV515) {
  202. rdev->pcie_rreg = &rv515_pcie_rreg;
  203. rdev->pcie_wreg = &rv515_pcie_wreg;
  204. }
  205. /* FIXME: not sure here */
  206. if (rdev->family <= CHIP_R580) {
  207. rdev->pll_rreg = &r100_pll_rreg;
  208. rdev->pll_wreg = &r100_pll_wreg;
  209. }
  210. if (rdev->family >= CHIP_RV515) {
  211. rdev->mc_rreg = &rv515_mc_rreg;
  212. rdev->mc_wreg = &rv515_mc_wreg;
  213. }
  214. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  215. rdev->mc_rreg = &rs400_mc_rreg;
  216. rdev->mc_wreg = &rs400_mc_wreg;
  217. }
  218. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  219. rdev->mc_rreg = &rs690_mc_rreg;
  220. rdev->mc_wreg = &rs690_mc_wreg;
  221. }
  222. if (rdev->family == CHIP_RS600) {
  223. rdev->mc_rreg = &rs600_mc_rreg;
  224. rdev->mc_wreg = &rs600_mc_wreg;
  225. }
  226. if (rdev->family >= CHIP_R600) {
  227. rdev->pciep_rreg = &r600_pciep_rreg;
  228. rdev->pciep_wreg = &r600_pciep_wreg;
  229. }
  230. }
  231. /*
  232. * ASIC
  233. */
  234. int radeon_asic_init(struct radeon_device *rdev)
  235. {
  236. radeon_register_accessor_init(rdev);
  237. switch (rdev->family) {
  238. case CHIP_R100:
  239. case CHIP_RV100:
  240. case CHIP_RS100:
  241. case CHIP_RV200:
  242. case CHIP_RS200:
  243. case CHIP_R200:
  244. case CHIP_RV250:
  245. case CHIP_RS300:
  246. case CHIP_RV280:
  247. rdev->asic = &r100_asic;
  248. break;
  249. case CHIP_R300:
  250. case CHIP_R350:
  251. case CHIP_RV350:
  252. case CHIP_RV380:
  253. rdev->asic = &r300_asic;
  254. break;
  255. case CHIP_R420:
  256. case CHIP_R423:
  257. case CHIP_RV410:
  258. rdev->asic = &r420_asic;
  259. break;
  260. case CHIP_RS400:
  261. case CHIP_RS480:
  262. rdev->asic = &rs400_asic;
  263. break;
  264. case CHIP_RS600:
  265. rdev->asic = &rs600_asic;
  266. break;
  267. case CHIP_RS690:
  268. case CHIP_RS740:
  269. rdev->asic = &rs690_asic;
  270. break;
  271. case CHIP_RV515:
  272. rdev->asic = &rv515_asic;
  273. break;
  274. case CHIP_R520:
  275. case CHIP_RV530:
  276. case CHIP_RV560:
  277. case CHIP_RV570:
  278. case CHIP_R580:
  279. rdev->asic = &r520_asic;
  280. break;
  281. case CHIP_R600:
  282. case CHIP_RV610:
  283. case CHIP_RV630:
  284. case CHIP_RV620:
  285. case CHIP_RV635:
  286. case CHIP_RV670:
  287. case CHIP_RS780:
  288. case CHIP_RV770:
  289. case CHIP_RV730:
  290. case CHIP_RV710:
  291. default:
  292. /* FIXME: not supported yet */
  293. return -EINVAL;
  294. }
  295. return 0;
  296. }
  297. /*
  298. * Wrapper around modesetting bits.
  299. */
  300. int radeon_clocks_init(struct radeon_device *rdev)
  301. {
  302. int r;
  303. radeon_get_clock_info(rdev->ddev);
  304. r = radeon_static_clocks_init(rdev->ddev);
  305. if (r) {
  306. return r;
  307. }
  308. DRM_INFO("Clocks initialized !\n");
  309. return 0;
  310. }
  311. void radeon_clocks_fini(struct radeon_device *rdev)
  312. {
  313. }
  314. /* ATOM accessor methods */
  315. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  316. {
  317. struct radeon_device *rdev = info->dev->dev_private;
  318. uint32_t r;
  319. r = rdev->pll_rreg(rdev, reg);
  320. return r;
  321. }
  322. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  323. {
  324. struct radeon_device *rdev = info->dev->dev_private;
  325. rdev->pll_wreg(rdev, reg, val);
  326. }
  327. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  328. {
  329. struct radeon_device *rdev = info->dev->dev_private;
  330. uint32_t r;
  331. r = rdev->mc_rreg(rdev, reg);
  332. return r;
  333. }
  334. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  335. {
  336. struct radeon_device *rdev = info->dev->dev_private;
  337. rdev->mc_wreg(rdev, reg, val);
  338. }
  339. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  340. {
  341. struct radeon_device *rdev = info->dev->dev_private;
  342. WREG32(reg*4, val);
  343. }
  344. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  345. {
  346. struct radeon_device *rdev = info->dev->dev_private;
  347. uint32_t r;
  348. r = RREG32(reg*4);
  349. return r;
  350. }
  351. static struct card_info atom_card_info = {
  352. .dev = NULL,
  353. .reg_read = cail_reg_read,
  354. .reg_write = cail_reg_write,
  355. .mc_read = cail_mc_read,
  356. .mc_write = cail_mc_write,
  357. .pll_read = cail_pll_read,
  358. .pll_write = cail_pll_write,
  359. };
  360. int radeon_atombios_init(struct radeon_device *rdev)
  361. {
  362. atom_card_info.dev = rdev->ddev;
  363. rdev->mode_info.atom_context = atom_parse(&atom_card_info, rdev->bios);
  364. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  365. return 0;
  366. }
  367. void radeon_atombios_fini(struct radeon_device *rdev)
  368. {
  369. kfree(rdev->mode_info.atom_context);
  370. }
  371. int radeon_combios_init(struct radeon_device *rdev)
  372. {
  373. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  374. return 0;
  375. }
  376. void radeon_combios_fini(struct radeon_device *rdev)
  377. {
  378. }
  379. int radeon_modeset_init(struct radeon_device *rdev);
  380. void radeon_modeset_fini(struct radeon_device *rdev);
  381. /*
  382. * Radeon device.
  383. */
  384. int radeon_device_init(struct radeon_device *rdev,
  385. struct drm_device *ddev,
  386. struct pci_dev *pdev,
  387. uint32_t flags)
  388. {
  389. int r, ret;
  390. DRM_INFO("radeon: Initializing kernel modesetting.\n");
  391. rdev->shutdown = false;
  392. rdev->ddev = ddev;
  393. rdev->pdev = pdev;
  394. rdev->flags = flags;
  395. rdev->family = flags & RADEON_FAMILY_MASK;
  396. rdev->is_atom_bios = false;
  397. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  398. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  399. rdev->gpu_lockup = false;
  400. /* mutex initialization are all done here so we
  401. * can recall function without having locking issues */
  402. mutex_init(&rdev->cs_mutex);
  403. mutex_init(&rdev->ib_pool.mutex);
  404. mutex_init(&rdev->cp.mutex);
  405. rwlock_init(&rdev->fence_drv.lock);
  406. if (radeon_agpmode == -1) {
  407. rdev->flags &= ~RADEON_IS_AGP;
  408. if (rdev->family > CHIP_RV515 ||
  409. rdev->family == CHIP_RV380 ||
  410. rdev->family == CHIP_RV410 ||
  411. rdev->family == CHIP_R423) {
  412. DRM_INFO("Forcing AGP to PCIE mode\n");
  413. rdev->flags |= RADEON_IS_PCIE;
  414. } else {
  415. DRM_INFO("Forcing AGP to PCI mode\n");
  416. rdev->flags |= RADEON_IS_PCI;
  417. }
  418. }
  419. /* Set asic functions */
  420. r = radeon_asic_init(rdev);
  421. if (r) {
  422. return r;
  423. }
  424. /* Report DMA addressing limitation */
  425. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  426. if (r) {
  427. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  428. }
  429. /* Registers mapping */
  430. /* TODO: block userspace mapping of io register */
  431. rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2);
  432. rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2);
  433. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  434. if (rdev->rmmio == NULL) {
  435. return -ENOMEM;
  436. }
  437. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  438. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  439. /* Setup errata flags */
  440. radeon_errata(rdev);
  441. /* Initialize scratch registers */
  442. radeon_scratch_init(rdev);
  443. /* TODO: disable VGA need to use VGA request */
  444. /* BIOS*/
  445. if (!radeon_get_bios(rdev)) {
  446. if (ASIC_IS_AVIVO(rdev))
  447. return -EINVAL;
  448. }
  449. if (rdev->is_atom_bios) {
  450. r = radeon_atombios_init(rdev);
  451. if (r) {
  452. return r;
  453. }
  454. } else {
  455. r = radeon_combios_init(rdev);
  456. if (r) {
  457. return r;
  458. }
  459. }
  460. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  461. if (radeon_gpu_reset(rdev)) {
  462. /* FIXME: what do we want to do here ? */
  463. }
  464. /* check if cards are posted or not */
  465. if (!radeon_card_posted(rdev) && rdev->bios) {
  466. DRM_INFO("GPU not posted. posting now...\n");
  467. if (rdev->is_atom_bios) {
  468. atom_asic_init(rdev->mode_info.atom_context);
  469. } else {
  470. radeon_combios_asic_init(rdev->ddev);
  471. }
  472. }
  473. /* Get vram informations */
  474. radeon_vram_info(rdev);
  475. /* Device is severly broken if aper size > vram size.
  476. * for RN50/M6/M7 - Novell bug 204882 ?
  477. */
  478. if (rdev->mc.vram_size < rdev->mc.aper_size) {
  479. rdev->mc.aper_size = rdev->mc.vram_size;
  480. }
  481. /* Add an MTRR for the VRAM */
  482. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  483. MTRR_TYPE_WRCOMB, 1);
  484. DRM_INFO("Detected VRAM RAM=%uM, BAR=%uM\n",
  485. rdev->mc.vram_size >> 20,
  486. (unsigned)rdev->mc.aper_size >> 20);
  487. DRM_INFO("RAM width %dbits %cDR\n",
  488. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  489. /* Initialize clocks */
  490. r = radeon_clocks_init(rdev);
  491. if (r) {
  492. return r;
  493. }
  494. /* Initialize memory controller (also test AGP) */
  495. r = radeon_mc_init(rdev);
  496. if (r) {
  497. return r;
  498. }
  499. /* Fence driver */
  500. r = radeon_fence_driver_init(rdev);
  501. if (r) {
  502. return r;
  503. }
  504. r = radeon_irq_kms_init(rdev);
  505. if (r) {
  506. return r;
  507. }
  508. /* Memory manager */
  509. r = radeon_object_init(rdev);
  510. if (r) {
  511. return r;
  512. }
  513. /* Initialize GART (initialize after TTM so we can allocate
  514. * memory through TTM but finalize after TTM) */
  515. r = radeon_gart_enable(rdev);
  516. if (!r) {
  517. r = radeon_gem_init(rdev);
  518. }
  519. /* 1M ring buffer */
  520. if (!r) {
  521. r = radeon_cp_init(rdev, 1024 * 1024);
  522. }
  523. if (!r) {
  524. r = radeon_wb_init(rdev);
  525. if (r) {
  526. DRM_ERROR("radeon: failled initializing WB (%d).\n", r);
  527. return r;
  528. }
  529. }
  530. if (!r) {
  531. r = radeon_ib_pool_init(rdev);
  532. if (r) {
  533. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  534. return r;
  535. }
  536. }
  537. if (!r) {
  538. r = radeon_ib_test(rdev);
  539. if (r) {
  540. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  541. return r;
  542. }
  543. }
  544. ret = r;
  545. r = radeon_modeset_init(rdev);
  546. if (r) {
  547. return r;
  548. }
  549. if (rdev->fbdev_rfb && rdev->fbdev_rfb->obj) {
  550. rdev->fbdev_robj = rdev->fbdev_rfb->obj->driver_private;
  551. }
  552. if (!ret) {
  553. DRM_INFO("radeon: kernel modesetting successfully initialized.\n");
  554. }
  555. if (radeon_benchmarking) {
  556. radeon_benchmark(rdev);
  557. }
  558. return ret;
  559. }
  560. void radeon_device_fini(struct radeon_device *rdev)
  561. {
  562. if (rdev == NULL || rdev->rmmio == NULL) {
  563. return;
  564. }
  565. DRM_INFO("radeon: finishing device.\n");
  566. rdev->shutdown = true;
  567. /* Order matter so becarefull if you rearrange anythings */
  568. radeon_modeset_fini(rdev);
  569. radeon_ib_pool_fini(rdev);
  570. radeon_cp_fini(rdev);
  571. radeon_wb_fini(rdev);
  572. radeon_gem_fini(rdev);
  573. radeon_object_fini(rdev);
  574. /* mc_fini must be after object_fini */
  575. radeon_mc_fini(rdev);
  576. #if __OS_HAS_AGP
  577. radeon_agp_fini(rdev);
  578. #endif
  579. radeon_irq_kms_fini(rdev);
  580. radeon_fence_driver_fini(rdev);
  581. radeon_clocks_fini(rdev);
  582. if (rdev->is_atom_bios) {
  583. radeon_atombios_fini(rdev);
  584. } else {
  585. radeon_combios_fini(rdev);
  586. }
  587. kfree(rdev->bios);
  588. rdev->bios = NULL;
  589. iounmap(rdev->rmmio);
  590. rdev->rmmio = NULL;
  591. }
  592. /*
  593. * Suspend & resume.
  594. */
  595. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  596. {
  597. struct radeon_device *rdev = dev->dev_private;
  598. struct drm_crtc *crtc;
  599. if (dev == NULL || rdev == NULL) {
  600. return -ENODEV;
  601. }
  602. if (state.event == PM_EVENT_PRETHAW) {
  603. return 0;
  604. }
  605. /* unpin the front buffers */
  606. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  607. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  608. struct radeon_object *robj;
  609. if (rfb == NULL || rfb->obj == NULL) {
  610. continue;
  611. }
  612. robj = rfb->obj->driver_private;
  613. if (robj != rdev->fbdev_robj) {
  614. radeon_object_unpin(robj);
  615. }
  616. }
  617. /* evict vram memory */
  618. radeon_object_evict_vram(rdev);
  619. /* wait for gpu to finish processing current batch */
  620. radeon_fence_wait_last(rdev);
  621. radeon_cp_disable(rdev);
  622. radeon_gart_disable(rdev);
  623. /* evict remaining vram memory */
  624. radeon_object_evict_vram(rdev);
  625. rdev->irq.sw_int = false;
  626. radeon_irq_set(rdev);
  627. pci_save_state(dev->pdev);
  628. if (state.event == PM_EVENT_SUSPEND) {
  629. /* Shut down the device */
  630. pci_disable_device(dev->pdev);
  631. pci_set_power_state(dev->pdev, PCI_D3hot);
  632. }
  633. acquire_console_sem();
  634. fb_set_suspend(rdev->fbdev_info, 1);
  635. release_console_sem();
  636. return 0;
  637. }
  638. int radeon_resume_kms(struct drm_device *dev)
  639. {
  640. struct radeon_device *rdev = dev->dev_private;
  641. int r;
  642. acquire_console_sem();
  643. pci_set_power_state(dev->pdev, PCI_D0);
  644. pci_restore_state(dev->pdev);
  645. if (pci_enable_device(dev->pdev)) {
  646. release_console_sem();
  647. return -1;
  648. }
  649. pci_set_master(dev->pdev);
  650. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  651. if (radeon_gpu_reset(rdev)) {
  652. /* FIXME: what do we want to do here ? */
  653. }
  654. /* post card */
  655. if (rdev->is_atom_bios) {
  656. atom_asic_init(rdev->mode_info.atom_context);
  657. } else {
  658. radeon_combios_asic_init(rdev->ddev);
  659. }
  660. /* Initialize clocks */
  661. r = radeon_clocks_init(rdev);
  662. if (r) {
  663. release_console_sem();
  664. return r;
  665. }
  666. /* Enable IRQ */
  667. rdev->irq.sw_int = true;
  668. radeon_irq_set(rdev);
  669. /* Initialize GPU Memory Controller */
  670. r = radeon_mc_init(rdev);
  671. if (r) {
  672. goto out;
  673. }
  674. r = radeon_gart_enable(rdev);
  675. if (r) {
  676. goto out;
  677. }
  678. r = radeon_cp_init(rdev, rdev->cp.ring_size);
  679. if (r) {
  680. goto out;
  681. }
  682. out:
  683. fb_set_suspend(rdev->fbdev_info, 0);
  684. release_console_sem();
  685. /* blat the mode back in */
  686. drm_helper_resume_force_mode(dev);
  687. return 0;
  688. }
  689. /*
  690. * Debugfs
  691. */
  692. struct radeon_debugfs {
  693. struct drm_info_list *files;
  694. unsigned num_files;
  695. };
  696. static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES];
  697. static unsigned _radeon_debugfs_count = 0;
  698. int radeon_debugfs_add_files(struct radeon_device *rdev,
  699. struct drm_info_list *files,
  700. unsigned nfiles)
  701. {
  702. unsigned i;
  703. for (i = 0; i < _radeon_debugfs_count; i++) {
  704. if (_radeon_debugfs[i].files == files) {
  705. /* Already registered */
  706. return 0;
  707. }
  708. }
  709. if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) {
  710. DRM_ERROR("Reached maximum number of debugfs files.\n");
  711. DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n");
  712. return -EINVAL;
  713. }
  714. _radeon_debugfs[_radeon_debugfs_count].files = files;
  715. _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles;
  716. _radeon_debugfs_count++;
  717. #if defined(CONFIG_DEBUG_FS)
  718. drm_debugfs_create_files(files, nfiles,
  719. rdev->ddev->control->debugfs_root,
  720. rdev->ddev->control);
  721. drm_debugfs_create_files(files, nfiles,
  722. rdev->ddev->primary->debugfs_root,
  723. rdev->ddev->primary);
  724. #endif
  725. return 0;
  726. }
  727. #if defined(CONFIG_DEBUG_FS)
  728. int radeon_debugfs_init(struct drm_minor *minor)
  729. {
  730. return 0;
  731. }
  732. void radeon_debugfs_cleanup(struct drm_minor *minor)
  733. {
  734. unsigned i;
  735. for (i = 0; i < _radeon_debugfs_count; i++) {
  736. drm_debugfs_remove_files(_radeon_debugfs[i].files,
  737. _radeon_debugfs[i].num_files, minor);
  738. }
  739. }
  740. #endif