radeon_asic.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  42. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  43. void r100_errata(struct radeon_device *rdev);
  44. void r100_vram_info(struct radeon_device *rdev);
  45. int r100_gpu_reset(struct radeon_device *rdev);
  46. int r100_mc_init(struct radeon_device *rdev);
  47. void r100_mc_fini(struct radeon_device *rdev);
  48. int r100_wb_init(struct radeon_device *rdev);
  49. void r100_wb_fini(struct radeon_device *rdev);
  50. int r100_gart_enable(struct radeon_device *rdev);
  51. void r100_pci_gart_disable(struct radeon_device *rdev);
  52. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  53. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  54. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  55. void r100_cp_fini(struct radeon_device *rdev);
  56. void r100_cp_disable(struct radeon_device *rdev);
  57. void r100_ring_start(struct radeon_device *rdev);
  58. int r100_irq_set(struct radeon_device *rdev);
  59. int r100_irq_process(struct radeon_device *rdev);
  60. void r100_fence_ring_emit(struct radeon_device *rdev,
  61. struct radeon_fence *fence);
  62. int r100_cs_parse(struct radeon_cs_parser *p);
  63. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  64. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  65. int r100_copy_blit(struct radeon_device *rdev,
  66. uint64_t src_offset,
  67. uint64_t dst_offset,
  68. unsigned num_pages,
  69. struct radeon_fence *fence);
  70. static struct radeon_asic r100_asic = {
  71. .errata = &r100_errata,
  72. .vram_info = &r100_vram_info,
  73. .gpu_reset = &r100_gpu_reset,
  74. .mc_init = &r100_mc_init,
  75. .mc_fini = &r100_mc_fini,
  76. .wb_init = &r100_wb_init,
  77. .wb_fini = &r100_wb_fini,
  78. .gart_enable = &r100_gart_enable,
  79. .gart_disable = &r100_pci_gart_disable,
  80. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  81. .gart_set_page = &r100_pci_gart_set_page,
  82. .cp_init = &r100_cp_init,
  83. .cp_fini = &r100_cp_fini,
  84. .cp_disable = &r100_cp_disable,
  85. .ring_start = &r100_ring_start,
  86. .irq_set = &r100_irq_set,
  87. .irq_process = &r100_irq_process,
  88. .fence_ring_emit = &r100_fence_ring_emit,
  89. .cs_parse = &r100_cs_parse,
  90. .copy_blit = &r100_copy_blit,
  91. .copy_dma = NULL,
  92. .copy = &r100_copy_blit,
  93. .set_engine_clock = &radeon_legacy_set_engine_clock,
  94. .set_memory_clock = NULL,
  95. .set_pcie_lanes = NULL,
  96. .set_clock_gating = &radeon_legacy_set_clock_gating,
  97. };
  98. /*
  99. * r300,r350,rv350,rv380
  100. */
  101. void r300_errata(struct radeon_device *rdev);
  102. void r300_vram_info(struct radeon_device *rdev);
  103. int r300_gpu_reset(struct radeon_device *rdev);
  104. int r300_mc_init(struct radeon_device *rdev);
  105. void r300_mc_fini(struct radeon_device *rdev);
  106. void r300_ring_start(struct radeon_device *rdev);
  107. void r300_fence_ring_emit(struct radeon_device *rdev,
  108. struct radeon_fence *fence);
  109. int r300_cs_parse(struct radeon_cs_parser *p);
  110. int r300_gart_enable(struct radeon_device *rdev);
  111. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  112. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  113. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  114. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  115. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  116. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  117. int r300_copy_dma(struct radeon_device *rdev,
  118. uint64_t src_offset,
  119. uint64_t dst_offset,
  120. unsigned num_pages,
  121. struct radeon_fence *fence);
  122. static struct radeon_asic r300_asic = {
  123. .errata = &r300_errata,
  124. .vram_info = &r300_vram_info,
  125. .gpu_reset = &r300_gpu_reset,
  126. .mc_init = &r300_mc_init,
  127. .mc_fini = &r300_mc_fini,
  128. .wb_init = &r100_wb_init,
  129. .wb_fini = &r100_wb_fini,
  130. .gart_enable = &r300_gart_enable,
  131. .gart_disable = &r100_pci_gart_disable,
  132. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  133. .gart_set_page = &r100_pci_gart_set_page,
  134. .cp_init = &r100_cp_init,
  135. .cp_fini = &r100_cp_fini,
  136. .cp_disable = &r100_cp_disable,
  137. .ring_start = &r300_ring_start,
  138. .irq_set = &r100_irq_set,
  139. .irq_process = &r100_irq_process,
  140. .fence_ring_emit = &r300_fence_ring_emit,
  141. .cs_parse = &r300_cs_parse,
  142. .copy_blit = &r100_copy_blit,
  143. .copy_dma = &r300_copy_dma,
  144. .copy = &r100_copy_blit,
  145. .set_engine_clock = &radeon_legacy_set_engine_clock,
  146. .set_memory_clock = NULL,
  147. .set_pcie_lanes = &rv370_set_pcie_lanes,
  148. .set_clock_gating = &radeon_legacy_set_clock_gating,
  149. };
  150. /*
  151. * r420,r423,rv410
  152. */
  153. void r420_errata(struct radeon_device *rdev);
  154. void r420_vram_info(struct radeon_device *rdev);
  155. int r420_mc_init(struct radeon_device *rdev);
  156. void r420_mc_fini(struct radeon_device *rdev);
  157. static struct radeon_asic r420_asic = {
  158. .errata = &r420_errata,
  159. .vram_info = &r420_vram_info,
  160. .gpu_reset = &r300_gpu_reset,
  161. .mc_init = &r420_mc_init,
  162. .mc_fini = &r420_mc_fini,
  163. .wb_init = &r100_wb_init,
  164. .wb_fini = &r100_wb_fini,
  165. .gart_enable = &r300_gart_enable,
  166. .gart_disable = &rv370_pcie_gart_disable,
  167. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  168. .gart_set_page = &rv370_pcie_gart_set_page,
  169. .cp_init = &r100_cp_init,
  170. .cp_fini = &r100_cp_fini,
  171. .cp_disable = &r100_cp_disable,
  172. .ring_start = &r300_ring_start,
  173. .irq_set = &r100_irq_set,
  174. .irq_process = &r100_irq_process,
  175. .fence_ring_emit = &r300_fence_ring_emit,
  176. .cs_parse = &r300_cs_parse,
  177. .copy_blit = &r100_copy_blit,
  178. .copy_dma = &r300_copy_dma,
  179. .copy = &r100_copy_blit,
  180. .set_engine_clock = &radeon_atom_set_engine_clock,
  181. .set_memory_clock = &radeon_atom_set_memory_clock,
  182. .set_pcie_lanes = &rv370_set_pcie_lanes,
  183. .set_clock_gating = &radeon_atom_set_clock_gating,
  184. };
  185. /*
  186. * rs400,rs480
  187. */
  188. void rs400_errata(struct radeon_device *rdev);
  189. void rs400_vram_info(struct radeon_device *rdev);
  190. int rs400_mc_init(struct radeon_device *rdev);
  191. void rs400_mc_fini(struct radeon_device *rdev);
  192. int rs400_gart_enable(struct radeon_device *rdev);
  193. void rs400_gart_disable(struct radeon_device *rdev);
  194. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  195. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  196. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  197. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  198. static struct radeon_asic rs400_asic = {
  199. .errata = &rs400_errata,
  200. .vram_info = &rs400_vram_info,
  201. .gpu_reset = &r300_gpu_reset,
  202. .mc_init = &rs400_mc_init,
  203. .mc_fini = &rs400_mc_fini,
  204. .wb_init = &r100_wb_init,
  205. .wb_fini = &r100_wb_fini,
  206. .gart_enable = &rs400_gart_enable,
  207. .gart_disable = &rs400_gart_disable,
  208. .gart_tlb_flush = &rs400_gart_tlb_flush,
  209. .gart_set_page = &rs400_gart_set_page,
  210. .cp_init = &r100_cp_init,
  211. .cp_fini = &r100_cp_fini,
  212. .cp_disable = &r100_cp_disable,
  213. .ring_start = &r300_ring_start,
  214. .irq_set = &r100_irq_set,
  215. .irq_process = &r100_irq_process,
  216. .fence_ring_emit = &r300_fence_ring_emit,
  217. .cs_parse = &r300_cs_parse,
  218. .copy_blit = &r100_copy_blit,
  219. .copy_dma = &r300_copy_dma,
  220. .copy = &r100_copy_blit,
  221. .set_engine_clock = &radeon_legacy_set_engine_clock,
  222. .set_memory_clock = NULL,
  223. .set_pcie_lanes = NULL,
  224. .set_clock_gating = &radeon_legacy_set_clock_gating,
  225. };
  226. /*
  227. * rs600.
  228. */
  229. void rs600_errata(struct radeon_device *rdev);
  230. void rs600_vram_info(struct radeon_device *rdev);
  231. int rs600_mc_init(struct radeon_device *rdev);
  232. void rs600_mc_fini(struct radeon_device *rdev);
  233. int rs600_irq_set(struct radeon_device *rdev);
  234. int rs600_gart_enable(struct radeon_device *rdev);
  235. void rs600_gart_disable(struct radeon_device *rdev);
  236. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  237. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  238. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  239. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  240. static struct radeon_asic rs600_asic = {
  241. .errata = &rs600_errata,
  242. .vram_info = &rs600_vram_info,
  243. .gpu_reset = &r300_gpu_reset,
  244. .mc_init = &rs600_mc_init,
  245. .mc_fini = &rs600_mc_fini,
  246. .wb_init = &r100_wb_init,
  247. .wb_fini = &r100_wb_fini,
  248. .gart_enable = &rs600_gart_enable,
  249. .gart_disable = &rs600_gart_disable,
  250. .gart_tlb_flush = &rs600_gart_tlb_flush,
  251. .gart_set_page = &rs600_gart_set_page,
  252. .cp_init = &r100_cp_init,
  253. .cp_fini = &r100_cp_fini,
  254. .cp_disable = &r100_cp_disable,
  255. .ring_start = &r300_ring_start,
  256. .irq_set = &rs600_irq_set,
  257. .irq_process = &r100_irq_process,
  258. .fence_ring_emit = &r300_fence_ring_emit,
  259. .cs_parse = &r300_cs_parse,
  260. .copy_blit = &r100_copy_blit,
  261. .copy_dma = &r300_copy_dma,
  262. .copy = &r100_copy_blit,
  263. .set_engine_clock = &radeon_atom_set_engine_clock,
  264. .set_memory_clock = &radeon_atom_set_memory_clock,
  265. .set_pcie_lanes = NULL,
  266. .set_clock_gating = &radeon_atom_set_clock_gating,
  267. };
  268. /*
  269. * rs690,rs740
  270. */
  271. void rs690_errata(struct radeon_device *rdev);
  272. void rs690_vram_info(struct radeon_device *rdev);
  273. int rs690_mc_init(struct radeon_device *rdev);
  274. void rs690_mc_fini(struct radeon_device *rdev);
  275. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  276. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  277. static struct radeon_asic rs690_asic = {
  278. .errata = &rs690_errata,
  279. .vram_info = &rs690_vram_info,
  280. .gpu_reset = &r300_gpu_reset,
  281. .mc_init = &rs690_mc_init,
  282. .mc_fini = &rs690_mc_fini,
  283. .wb_init = &r100_wb_init,
  284. .wb_fini = &r100_wb_fini,
  285. .gart_enable = &rs400_gart_enable,
  286. .gart_disable = &rs400_gart_disable,
  287. .gart_tlb_flush = &rs400_gart_tlb_flush,
  288. .gart_set_page = &rs400_gart_set_page,
  289. .cp_init = &r100_cp_init,
  290. .cp_fini = &r100_cp_fini,
  291. .cp_disable = &r100_cp_disable,
  292. .ring_start = &r300_ring_start,
  293. .irq_set = &rs600_irq_set,
  294. .irq_process = &r100_irq_process,
  295. .fence_ring_emit = &r300_fence_ring_emit,
  296. .cs_parse = &r300_cs_parse,
  297. .copy_blit = &r100_copy_blit,
  298. .copy_dma = &r300_copy_dma,
  299. .copy = &r300_copy_dma,
  300. .set_engine_clock = &radeon_atom_set_engine_clock,
  301. .set_memory_clock = &radeon_atom_set_memory_clock,
  302. .set_pcie_lanes = NULL,
  303. .set_clock_gating = &radeon_atom_set_clock_gating,
  304. };
  305. /*
  306. * rv515
  307. */
  308. void rv515_errata(struct radeon_device *rdev);
  309. void rv515_vram_info(struct radeon_device *rdev);
  310. int rv515_gpu_reset(struct radeon_device *rdev);
  311. int rv515_mc_init(struct radeon_device *rdev);
  312. void rv515_mc_fini(struct radeon_device *rdev);
  313. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  314. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  315. void rv515_ring_start(struct radeon_device *rdev);
  316. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  317. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  318. static struct radeon_asic rv515_asic = {
  319. .errata = &rv515_errata,
  320. .vram_info = &rv515_vram_info,
  321. .gpu_reset = &rv515_gpu_reset,
  322. .mc_init = &rv515_mc_init,
  323. .mc_fini = &rv515_mc_fini,
  324. .wb_init = &r100_wb_init,
  325. .wb_fini = &r100_wb_fini,
  326. .gart_enable = &r300_gart_enable,
  327. .gart_disable = &rv370_pcie_gart_disable,
  328. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  329. .gart_set_page = &rv370_pcie_gart_set_page,
  330. .cp_init = &r100_cp_init,
  331. .cp_fini = &r100_cp_fini,
  332. .cp_disable = &r100_cp_disable,
  333. .ring_start = &rv515_ring_start,
  334. .irq_set = &r100_irq_set,
  335. .irq_process = &r100_irq_process,
  336. .fence_ring_emit = &r300_fence_ring_emit,
  337. .cs_parse = &r100_cs_parse,
  338. .copy_blit = &r100_copy_blit,
  339. .copy_dma = &r300_copy_dma,
  340. .copy = &r100_copy_blit,
  341. .set_engine_clock = &radeon_atom_set_engine_clock,
  342. .set_memory_clock = &radeon_atom_set_memory_clock,
  343. .set_pcie_lanes = &rv370_set_pcie_lanes,
  344. .set_clock_gating = &radeon_atom_set_clock_gating,
  345. };
  346. /*
  347. * r520,rv530,rv560,rv570,r580
  348. */
  349. void r520_errata(struct radeon_device *rdev);
  350. void r520_vram_info(struct radeon_device *rdev);
  351. int r520_mc_init(struct radeon_device *rdev);
  352. void r520_mc_fini(struct radeon_device *rdev);
  353. static struct radeon_asic r520_asic = {
  354. .errata = &r520_errata,
  355. .vram_info = &r520_vram_info,
  356. .gpu_reset = &rv515_gpu_reset,
  357. .mc_init = &r520_mc_init,
  358. .mc_fini = &r520_mc_fini,
  359. .wb_init = &r100_wb_init,
  360. .wb_fini = &r100_wb_fini,
  361. .gart_enable = &r300_gart_enable,
  362. .gart_disable = &rv370_pcie_gart_disable,
  363. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  364. .gart_set_page = &rv370_pcie_gart_set_page,
  365. .cp_init = &r100_cp_init,
  366. .cp_fini = &r100_cp_fini,
  367. .cp_disable = &r100_cp_disable,
  368. .ring_start = &rv515_ring_start,
  369. .irq_set = &r100_irq_set,
  370. .irq_process = &r100_irq_process,
  371. .fence_ring_emit = &r300_fence_ring_emit,
  372. .cs_parse = &r100_cs_parse,
  373. .copy_blit = &r100_copy_blit,
  374. .copy_dma = &r300_copy_dma,
  375. .copy = &r100_copy_blit,
  376. .set_engine_clock = &radeon_atom_set_engine_clock,
  377. .set_memory_clock = &radeon_atom_set_memory_clock,
  378. .set_pcie_lanes = &rv370_set_pcie_lanes,
  379. .set_clock_gating = &radeon_atom_set_clock_gating,
  380. };
  381. /*
  382. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rv770,rv730,rv710
  383. */
  384. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  385. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  386. #endif