pasemi_mac.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <asm/irq.h>
  34. #include "pasemi_mac.h"
  35. /* TODO list
  36. *
  37. * - Get rid of pci_{read,write}_config(), map registers with ioremap
  38. * for performance
  39. * - PHY support
  40. * - Multicast support
  41. * - Large MTU support
  42. * - Other performance improvements
  43. */
  44. /* Must be a power of two */
  45. #define RX_RING_SIZE 512
  46. #define TX_RING_SIZE 512
  47. #define TX_DESC(mac, num) ((mac)->tx->desc[(num) & (TX_RING_SIZE-1)])
  48. #define TX_DESC_INFO(mac, num) ((mac)->tx->desc_info[(num) & (TX_RING_SIZE-1)])
  49. #define RX_DESC(mac, num) ((mac)->rx->desc[(num) & (RX_RING_SIZE-1)])
  50. #define RX_DESC_INFO(mac, num) ((mac)->rx->desc_info[(num) & (RX_RING_SIZE-1)])
  51. #define RX_BUFF(mac, num) ((mac)->rx->buffers[(num) & (RX_RING_SIZE-1)])
  52. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  53. /* XXXOJN these should come out of the device tree some day */
  54. #define PAS_DMA_CAP_BASE 0xe00d0040
  55. #define PAS_DMA_CAP_SIZE 0x100
  56. #define PAS_DMA_COM_BASE 0xe00d0100
  57. #define PAS_DMA_COM_SIZE 0x100
  58. static struct pasdma_status *dma_status;
  59. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  60. {
  61. struct pci_dev *pdev = mac->pdev;
  62. struct device_node *dn = pci_device_to_OF_node(pdev);
  63. const u8 *maddr;
  64. u8 addr[6];
  65. if (!dn) {
  66. dev_dbg(&pdev->dev,
  67. "No device node for mac, not configuring\n");
  68. return -ENOENT;
  69. }
  70. maddr = get_property(dn, "mac-address", NULL);
  71. if (maddr == NULL) {
  72. dev_warn(&pdev->dev,
  73. "no mac address in device tree, not configuring\n");
  74. return -ENOENT;
  75. }
  76. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  77. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  78. dev_warn(&pdev->dev,
  79. "can't parse mac address, not configuring\n");
  80. return -EINVAL;
  81. }
  82. memcpy(mac->mac_addr, addr, sizeof(addr));
  83. return 0;
  84. }
  85. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  86. {
  87. struct pasemi_mac_rxring *ring;
  88. struct pasemi_mac *mac = netdev_priv(dev);
  89. int chan_id = mac->dma_rxch;
  90. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  91. if (!ring)
  92. goto out_ring;
  93. spin_lock_init(&ring->lock);
  94. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  95. RX_RING_SIZE, GFP_KERNEL);
  96. if (!ring->desc_info)
  97. goto out_desc_info;
  98. /* Allocate descriptors */
  99. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  100. RX_RING_SIZE *
  101. sizeof(struct pas_dma_xct_descr),
  102. &ring->dma, GFP_KERNEL);
  103. if (!ring->desc)
  104. goto out_desc;
  105. memset(ring->desc, 0, RX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  106. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  107. RX_RING_SIZE * sizeof(u64),
  108. &ring->buf_dma, GFP_KERNEL);
  109. if (!ring->buffers)
  110. goto out_buffers;
  111. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  112. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEL(chan_id),
  113. PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  114. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEU(chan_id),
  115. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  116. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
  117. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_CFG(chan_id),
  118. PAS_DMA_RXCHAN_CFG_HBU(1));
  119. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEL(mac->dma_if),
  120. PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
  121. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEU(mac->dma_if),
  122. PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
  123. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  124. ring->next_to_fill = 0;
  125. ring->next_to_clean = 0;
  126. snprintf(ring->irq_name, sizeof(ring->irq_name),
  127. "%s rx", dev->name);
  128. mac->rx = ring;
  129. return 0;
  130. out_buffers:
  131. dma_free_coherent(&mac->dma_pdev->dev,
  132. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  133. mac->rx->desc, mac->rx->dma);
  134. out_desc:
  135. kfree(ring->desc_info);
  136. out_desc_info:
  137. kfree(ring);
  138. out_ring:
  139. return -ENOMEM;
  140. }
  141. static int pasemi_mac_setup_tx_resources(struct net_device *dev)
  142. {
  143. struct pasemi_mac *mac = netdev_priv(dev);
  144. u32 val;
  145. int chan_id = mac->dma_txch;
  146. struct pasemi_mac_txring *ring;
  147. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  148. if (!ring)
  149. goto out_ring;
  150. spin_lock_init(&ring->lock);
  151. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  152. TX_RING_SIZE, GFP_KERNEL);
  153. if (!ring->desc_info)
  154. goto out_desc_info;
  155. /* Allocate descriptors */
  156. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  157. TX_RING_SIZE *
  158. sizeof(struct pas_dma_xct_descr),
  159. &ring->dma, GFP_KERNEL);
  160. if (!ring->desc)
  161. goto out_desc;
  162. memset(ring->desc, 0, TX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  163. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEL(chan_id),
  164. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  165. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  166. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 2);
  167. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEU(chan_id), val);
  168. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_CFG(chan_id),
  169. PAS_DMA_TXCHAN_CFG_TY_IFACE |
  170. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  171. PAS_DMA_TXCHAN_CFG_UP |
  172. PAS_DMA_TXCHAN_CFG_WT(2));
  173. ring->next_to_use = 0;
  174. ring->next_to_clean = 0;
  175. snprintf(ring->irq_name, sizeof(ring->irq_name),
  176. "%s tx", dev->name);
  177. mac->tx = ring;
  178. return 0;
  179. out_desc:
  180. kfree(ring->desc_info);
  181. out_desc_info:
  182. kfree(ring);
  183. out_ring:
  184. return -ENOMEM;
  185. }
  186. static void pasemi_mac_free_tx_resources(struct net_device *dev)
  187. {
  188. struct pasemi_mac *mac = netdev_priv(dev);
  189. unsigned int i;
  190. struct pasemi_mac_buffer *info;
  191. struct pas_dma_xct_descr *dp;
  192. for (i = 0; i < TX_RING_SIZE; i++) {
  193. info = &TX_DESC_INFO(mac, i);
  194. dp = &TX_DESC(mac, i);
  195. if (info->dma) {
  196. if (info->skb) {
  197. pci_unmap_single(mac->dma_pdev,
  198. info->dma,
  199. info->skb->len,
  200. PCI_DMA_TODEVICE);
  201. dev_kfree_skb_any(info->skb);
  202. }
  203. info->dma = 0;
  204. info->skb = NULL;
  205. dp->mactx = 0;
  206. dp->ptr = 0;
  207. }
  208. }
  209. dma_free_coherent(&mac->dma_pdev->dev,
  210. TX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  211. mac->tx->desc, mac->tx->dma);
  212. kfree(mac->tx->desc_info);
  213. kfree(mac->tx);
  214. mac->tx = NULL;
  215. }
  216. static void pasemi_mac_free_rx_resources(struct net_device *dev)
  217. {
  218. struct pasemi_mac *mac = netdev_priv(dev);
  219. unsigned int i;
  220. struct pasemi_mac_buffer *info;
  221. struct pas_dma_xct_descr *dp;
  222. for (i = 0; i < RX_RING_SIZE; i++) {
  223. info = &RX_DESC_INFO(mac, i);
  224. dp = &RX_DESC(mac, i);
  225. if (info->dma) {
  226. if (info->skb) {
  227. pci_unmap_single(mac->dma_pdev,
  228. info->dma,
  229. info->skb->len,
  230. PCI_DMA_FROMDEVICE);
  231. dev_kfree_skb_any(info->skb);
  232. }
  233. info->dma = 0;
  234. info->skb = NULL;
  235. dp->macrx = 0;
  236. dp->ptr = 0;
  237. }
  238. }
  239. dma_free_coherent(&mac->dma_pdev->dev,
  240. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  241. mac->rx->desc, mac->rx->dma);
  242. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  243. mac->rx->buffers, mac->rx->buf_dma);
  244. kfree(mac->rx->desc_info);
  245. kfree(mac->rx);
  246. mac->rx = NULL;
  247. }
  248. static void pasemi_mac_replenish_rx_ring(struct net_device *dev)
  249. {
  250. struct pasemi_mac *mac = netdev_priv(dev);
  251. unsigned int i;
  252. int start = mac->rx->next_to_fill;
  253. unsigned int count;
  254. count = (mac->rx->next_to_clean + RX_RING_SIZE -
  255. mac->rx->next_to_fill) & (RX_RING_SIZE - 1);
  256. /* Check to see if we're doing first-time setup */
  257. if (unlikely(mac->rx->next_to_clean == 0 && mac->rx->next_to_fill == 0))
  258. count = RX_RING_SIZE;
  259. if (count <= 0)
  260. return;
  261. for (i = start; i < start + count; i++) {
  262. struct pasemi_mac_buffer *info = &RX_DESC_INFO(mac, i);
  263. u64 *buff = &RX_BUFF(mac, i);
  264. struct sk_buff *skb;
  265. dma_addr_t dma;
  266. skb = dev_alloc_skb(BUF_SIZE);
  267. if (!skb) {
  268. count = i - start;
  269. break;
  270. }
  271. dma = pci_map_single(mac->dma_pdev, skb->data, skb->len,
  272. PCI_DMA_FROMDEVICE);
  273. if (dma_mapping_error(dma)) {
  274. dev_kfree_skb_irq(info->skb);
  275. count = i - start;
  276. break;
  277. }
  278. info->skb = skb;
  279. info->dma = dma;
  280. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  281. }
  282. wmb();
  283. pci_write_config_dword(mac->dma_pdev,
  284. PAS_DMA_RXCHAN_INCR(mac->dma_rxch),
  285. count);
  286. pci_write_config_dword(mac->dma_pdev,
  287. PAS_DMA_RXINT_INCR(mac->dma_if),
  288. count);
  289. mac->rx->next_to_fill += count;
  290. }
  291. static int pasemi_mac_clean_rx(struct pasemi_mac *mac, int limit)
  292. {
  293. unsigned int i;
  294. int start, count;
  295. spin_lock(&mac->rx->lock);
  296. start = mac->rx->next_to_clean;
  297. count = 0;
  298. for (i = start; i < (start + RX_RING_SIZE) && count < limit; i++) {
  299. struct pas_dma_xct_descr *dp;
  300. struct pasemi_mac_buffer *info;
  301. struct sk_buff *skb;
  302. unsigned int j, len;
  303. dma_addr_t dma;
  304. rmb();
  305. dp = &RX_DESC(mac, i);
  306. if (!(dp->macrx & XCT_MACRX_O))
  307. break;
  308. count++;
  309. info = NULL;
  310. /* We have to scan for our skb since there's no way
  311. * to back-map them from the descriptor, and if we
  312. * have several receive channels then they might not
  313. * show up in the same order as they were put on the
  314. * interface ring.
  315. */
  316. dma = (dp->ptr & XCT_PTR_ADDR_M);
  317. for (j = start; j < (start + RX_RING_SIZE); j++) {
  318. info = &RX_DESC_INFO(mac, j);
  319. if (info->dma == dma)
  320. break;
  321. }
  322. BUG_ON(!info);
  323. BUG_ON(info->dma != dma);
  324. pci_unmap_single(mac->dma_pdev, info->dma, info->skb->len,
  325. PCI_DMA_FROMDEVICE);
  326. skb = info->skb;
  327. len = (dp->macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  328. skb_put(skb, len);
  329. skb->protocol = eth_type_trans(skb, mac->netdev);
  330. if ((dp->macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK) {
  331. skb->ip_summed = CHECKSUM_COMPLETE;
  332. skb->csum = (dp->macrx & XCT_MACRX_CSUM_M) >>
  333. XCT_MACRX_CSUM_S;
  334. } else
  335. skb->ip_summed = CHECKSUM_NONE;
  336. mac->stats.rx_bytes += len;
  337. mac->stats.rx_packets++;
  338. netif_receive_skb(skb);
  339. info->dma = 0;
  340. info->skb = NULL;
  341. dp->ptr = 0;
  342. dp->macrx = 0;
  343. }
  344. mac->rx->next_to_clean += count;
  345. pasemi_mac_replenish_rx_ring(mac->netdev);
  346. spin_unlock(&mac->rx->lock);
  347. return count;
  348. }
  349. static int pasemi_mac_clean_tx(struct pasemi_mac *mac)
  350. {
  351. int i;
  352. struct pasemi_mac_buffer *info;
  353. struct pas_dma_xct_descr *dp;
  354. int start, count;
  355. int flags;
  356. spin_lock_irqsave(&mac->tx->lock, flags);
  357. start = mac->tx->next_to_clean;
  358. count = 0;
  359. for (i = start; i < mac->tx->next_to_use; i++) {
  360. dp = &TX_DESC(mac, i);
  361. if (!dp || (dp->mactx & XCT_MACTX_O))
  362. break;
  363. count++;
  364. info = &TX_DESC_INFO(mac, i);
  365. pci_unmap_single(mac->dma_pdev, info->dma,
  366. info->skb->len, PCI_DMA_TODEVICE);
  367. dev_kfree_skb_irq(info->skb);
  368. info->skb = NULL;
  369. info->dma = 0;
  370. dp->mactx = 0;
  371. dp->ptr = 0;
  372. }
  373. mac->tx->next_to_clean += count;
  374. spin_unlock_irqrestore(&mac->tx->lock, flags);
  375. netif_wake_queue(mac->netdev);
  376. return count;
  377. }
  378. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  379. {
  380. struct net_device *dev = data;
  381. struct pasemi_mac *mac = netdev_priv(dev);
  382. unsigned int reg;
  383. if (!(*mac->rx_status & PAS_STATUS_INT))
  384. return IRQ_NONE;
  385. netif_rx_schedule(dev);
  386. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  387. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0));
  388. reg = PAS_IOB_DMA_RXCH_RESET_PINTC | PAS_IOB_DMA_RXCH_RESET_SINTC |
  389. PAS_IOB_DMA_RXCH_RESET_DINTC;
  390. if (*mac->rx_status & PAS_STATUS_TIMER)
  391. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  392. pci_write_config_dword(mac->iob_pdev,
  393. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  394. return IRQ_HANDLED;
  395. }
  396. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  397. {
  398. struct net_device *dev = data;
  399. struct pasemi_mac *mac = netdev_priv(dev);
  400. unsigned int reg;
  401. if (!(*mac->tx_status & PAS_STATUS_INT))
  402. return IRQ_NONE;
  403. pasemi_mac_clean_tx(mac);
  404. reg = PAS_IOB_DMA_TXCH_RESET_PINTC | PAS_IOB_DMA_TXCH_RESET_SINTC;
  405. if (*mac->tx_status & PAS_STATUS_TIMER)
  406. reg |= PAS_IOB_DMA_TXCH_RESET_TINTC;
  407. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_RESET(mac->dma_txch),
  408. reg);
  409. return IRQ_HANDLED;
  410. }
  411. static int pasemi_mac_open(struct net_device *dev)
  412. {
  413. struct pasemi_mac *mac = netdev_priv(dev);
  414. int base_irq;
  415. unsigned int flags;
  416. int ret;
  417. /* enable rx section */
  418. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_RXCMD,
  419. PAS_DMA_COM_RXCMD_EN);
  420. /* enable tx section */
  421. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_TXCMD,
  422. PAS_DMA_COM_TXCMD_EN);
  423. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  424. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  425. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  426. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_TXP, flags);
  427. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  428. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  429. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  430. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  431. PAS_IOB_DMA_RXCH_CFG_CNTTH(30));
  432. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  433. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(1000000));
  434. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  435. ret = pasemi_mac_setup_rx_resources(dev);
  436. if (ret)
  437. goto out_rx_resources;
  438. ret = pasemi_mac_setup_tx_resources(dev);
  439. if (ret)
  440. goto out_tx_resources;
  441. pci_write_config_dword(mac->pdev, PAS_MAC_IPC_CHNL,
  442. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  443. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  444. /* enable rx if */
  445. pci_write_config_dword(mac->dma_pdev,
  446. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  447. PAS_DMA_RXINT_RCMDSTA_EN);
  448. /* enable rx channel */
  449. pci_write_config_dword(mac->dma_pdev,
  450. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  451. PAS_DMA_RXCHAN_CCMDSTA_EN |
  452. PAS_DMA_RXCHAN_CCMDSTA_DU);
  453. /* enable tx channel */
  454. pci_write_config_dword(mac->dma_pdev,
  455. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  456. PAS_DMA_TXCHAN_TCMDSTA_EN);
  457. pasemi_mac_replenish_rx_ring(dev);
  458. netif_start_queue(dev);
  459. netif_poll_enable(dev);
  460. /* Interrupts are a bit different for our DMA controller: While
  461. * it's got one a regular PCI device header, the interrupt there
  462. * is really the base of the range it's using. Each tx and rx
  463. * channel has it's own interrupt source.
  464. */
  465. base_irq = virq_to_hw(mac->dma_pdev->irq);
  466. mac->tx_irq = irq_create_mapping(NULL, base_irq + mac->dma_txch);
  467. mac->rx_irq = irq_create_mapping(NULL, base_irq + 20 + mac->dma_txch);
  468. ret = request_irq(mac->tx_irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  469. mac->tx->irq_name, dev);
  470. if (ret) {
  471. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  472. base_irq + mac->dma_txch, ret);
  473. goto out_tx_int;
  474. }
  475. ret = request_irq(mac->rx_irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  476. mac->rx->irq_name, dev);
  477. if (ret) {
  478. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  479. base_irq + 20 + mac->dma_rxch, ret);
  480. goto out_rx_int;
  481. }
  482. return 0;
  483. out_rx_int:
  484. free_irq(mac->tx_irq, dev);
  485. out_tx_int:
  486. netif_poll_disable(dev);
  487. netif_stop_queue(dev);
  488. pasemi_mac_free_tx_resources(dev);
  489. out_tx_resources:
  490. pasemi_mac_free_rx_resources(dev);
  491. out_rx_resources:
  492. return ret;
  493. }
  494. #define MAX_RETRIES 5000
  495. static int pasemi_mac_close(struct net_device *dev)
  496. {
  497. struct pasemi_mac *mac = netdev_priv(dev);
  498. unsigned int stat;
  499. int retries;
  500. netif_stop_queue(dev);
  501. /* Clean out any pending buffers */
  502. pasemi_mac_clean_tx(mac);
  503. pasemi_mac_clean_rx(mac, RX_RING_SIZE);
  504. /* Disable interface */
  505. pci_write_config_dword(mac->dma_pdev,
  506. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  507. PAS_DMA_TXCHAN_TCMDSTA_ST);
  508. pci_write_config_dword(mac->dma_pdev,
  509. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  510. PAS_DMA_RXINT_RCMDSTA_ST);
  511. pci_write_config_dword(mac->dma_pdev,
  512. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  513. PAS_DMA_RXCHAN_CCMDSTA_ST);
  514. for (retries = 0; retries < MAX_RETRIES; retries++) {
  515. pci_read_config_dword(mac->dma_pdev,
  516. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  517. &stat);
  518. if (!(stat & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  519. break;
  520. cond_resched();
  521. }
  522. if (stat & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  523. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel\n");
  524. for (retries = 0; retries < MAX_RETRIES; retries++) {
  525. pci_read_config_dword(mac->dma_pdev,
  526. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  527. &stat);
  528. if (!(stat & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  529. break;
  530. cond_resched();
  531. }
  532. if (stat & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  533. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  534. for (retries = 0; retries < MAX_RETRIES; retries++) {
  535. pci_read_config_dword(mac->dma_pdev,
  536. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  537. &stat);
  538. if (!(stat & PAS_DMA_RXINT_RCMDSTA_ACT))
  539. break;
  540. cond_resched();
  541. }
  542. if (stat & PAS_DMA_RXINT_RCMDSTA_ACT)
  543. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  544. /* Then, disable the channel. This must be done separately from
  545. * stopping, since you can't disable when active.
  546. */
  547. pci_write_config_dword(mac->dma_pdev,
  548. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  549. pci_write_config_dword(mac->dma_pdev,
  550. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  551. pci_write_config_dword(mac->dma_pdev,
  552. PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  553. free_irq(mac->tx_irq, dev);
  554. free_irq(mac->rx_irq, dev);
  555. /* Free resources */
  556. pasemi_mac_free_rx_resources(dev);
  557. pasemi_mac_free_tx_resources(dev);
  558. return 0;
  559. }
  560. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  561. {
  562. struct pasemi_mac *mac = netdev_priv(dev);
  563. struct pasemi_mac_txring *txring;
  564. struct pasemi_mac_buffer *info;
  565. struct pas_dma_xct_descr *dp;
  566. u64 dflags;
  567. dma_addr_t map;
  568. int flags;
  569. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_SS | XCT_MACTX_CRC_PAD;
  570. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  571. const unsigned char *nh = skb_network_header(skb);
  572. switch (ip_hdr(skb)->protocol) {
  573. case IPPROTO_TCP:
  574. dflags |= XCT_MACTX_CSUM_TCP;
  575. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  576. dflags |= XCT_MACTX_IPO(nh - skb->data);
  577. break;
  578. case IPPROTO_UDP:
  579. dflags |= XCT_MACTX_CSUM_UDP;
  580. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  581. dflags |= XCT_MACTX_IPO(nh - skb->data);
  582. break;
  583. }
  584. }
  585. map = pci_map_single(mac->dma_pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  586. if (dma_mapping_error(map))
  587. return NETDEV_TX_BUSY;
  588. txring = mac->tx;
  589. spin_lock_irqsave(&txring->lock, flags);
  590. if (txring->next_to_clean - txring->next_to_use == TX_RING_SIZE) {
  591. spin_unlock_irqrestore(&txring->lock, flags);
  592. pasemi_mac_clean_tx(mac);
  593. spin_lock_irqsave(&txring->lock, flags);
  594. if (txring->next_to_clean - txring->next_to_use ==
  595. TX_RING_SIZE) {
  596. /* Still no room -- stop the queue and wait for tx
  597. * intr when there's room.
  598. */
  599. netif_stop_queue(dev);
  600. goto out_err;
  601. }
  602. }
  603. dp = &TX_DESC(mac, txring->next_to_use);
  604. info = &TX_DESC_INFO(mac, txring->next_to_use);
  605. dp->mactx = dflags | XCT_MACTX_LLEN(skb->len);
  606. dp->ptr = XCT_PTR_LEN(skb->len) | XCT_PTR_ADDR(map);
  607. info->dma = map;
  608. info->skb = skb;
  609. txring->next_to_use++;
  610. mac->stats.tx_packets++;
  611. mac->stats.tx_bytes += skb->len;
  612. spin_unlock_irqrestore(&txring->lock, flags);
  613. pci_write_config_dword(mac->dma_pdev,
  614. PAS_DMA_TXCHAN_INCR(mac->dma_txch), 1);
  615. return NETDEV_TX_OK;
  616. out_err:
  617. spin_unlock_irqrestore(&txring->lock, flags);
  618. pci_unmap_single(mac->dma_pdev, map, skb->len, PCI_DMA_TODEVICE);
  619. return NETDEV_TX_BUSY;
  620. }
  621. static struct net_device_stats *pasemi_mac_get_stats(struct net_device *dev)
  622. {
  623. struct pasemi_mac *mac = netdev_priv(dev);
  624. return &mac->stats;
  625. }
  626. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  627. {
  628. struct pasemi_mac *mac = netdev_priv(dev);
  629. unsigned int flags;
  630. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  631. /* Set promiscuous */
  632. if (dev->flags & IFF_PROMISC)
  633. flags |= PAS_MAC_CFG_PCFG_PR;
  634. else
  635. flags &= ~PAS_MAC_CFG_PCFG_PR;
  636. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  637. }
  638. static int pasemi_mac_poll(struct net_device *dev, int *budget)
  639. {
  640. int pkts, limit = min(*budget, dev->quota);
  641. struct pasemi_mac *mac = netdev_priv(dev);
  642. pkts = pasemi_mac_clean_rx(mac, limit);
  643. if (pkts < limit) {
  644. /* all done, no more packets present */
  645. netif_rx_complete(dev);
  646. /* re-enable receive interrupts */
  647. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  648. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(1000000));
  649. return 0;
  650. } else {
  651. /* used up our quantum, so reschedule */
  652. dev->quota -= pkts;
  653. *budget -= pkts;
  654. return 1;
  655. }
  656. }
  657. static int __devinit
  658. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  659. {
  660. static int index = 0;
  661. struct net_device *dev;
  662. struct pasemi_mac *mac;
  663. int err;
  664. err = pci_enable_device(pdev);
  665. if (err)
  666. return err;
  667. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  668. if (dev == NULL) {
  669. dev_err(&pdev->dev,
  670. "pasemi_mac: Could not allocate ethernet device.\n");
  671. err = -ENOMEM;
  672. goto out_disable_device;
  673. }
  674. SET_MODULE_OWNER(dev);
  675. pci_set_drvdata(pdev, dev);
  676. SET_NETDEV_DEV(dev, &pdev->dev);
  677. mac = netdev_priv(dev);
  678. mac->pdev = pdev;
  679. mac->netdev = dev;
  680. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  681. if (!mac->dma_pdev) {
  682. dev_err(&pdev->dev, "Can't find DMA Controller\n");
  683. err = -ENODEV;
  684. goto out_free_netdev;
  685. }
  686. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  687. if (!mac->iob_pdev) {
  688. dev_err(&pdev->dev, "Can't find I/O Bridge\n");
  689. err = -ENODEV;
  690. goto out_put_dma_pdev;
  691. }
  692. /* These should come out of the device tree eventually */
  693. mac->dma_txch = index;
  694. mac->dma_rxch = index;
  695. /* We probe GMAC before XAUI, but the DMA interfaces are
  696. * in XAUI, GMAC order.
  697. */
  698. if (index < 4)
  699. mac->dma_if = index + 2;
  700. else
  701. mac->dma_if = index - 4;
  702. index++;
  703. switch (pdev->device) {
  704. case 0xa005:
  705. mac->type = MAC_TYPE_GMAC;
  706. break;
  707. case 0xa006:
  708. mac->type = MAC_TYPE_XAUI;
  709. break;
  710. default:
  711. err = -ENODEV;
  712. goto out;
  713. }
  714. /* get mac addr from device tree */
  715. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  716. err = -ENODEV;
  717. goto out;
  718. }
  719. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  720. dev->open = pasemi_mac_open;
  721. dev->stop = pasemi_mac_close;
  722. dev->hard_start_xmit = pasemi_mac_start_tx;
  723. dev->get_stats = pasemi_mac_get_stats;
  724. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  725. dev->weight = 64;
  726. dev->poll = pasemi_mac_poll;
  727. dev->features = NETIF_F_HW_CSUM;
  728. /* The dma status structure is located in the I/O bridge, and
  729. * is cache coherent.
  730. */
  731. if (!dma_status)
  732. /* XXXOJN This should come from the device tree */
  733. dma_status = __ioremap(0xfd800000, 0x1000, 0);
  734. mac->rx_status = &dma_status->rx_sta[mac->dma_rxch];
  735. mac->tx_status = &dma_status->tx_sta[mac->dma_txch];
  736. err = register_netdev(dev);
  737. if (err) {
  738. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  739. err);
  740. goto out;
  741. } else
  742. printk(KERN_INFO "%s: PA Semi %s: intf %d, txch %d, rxch %d, "
  743. "hw addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  744. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  745. mac->dma_if, mac->dma_txch, mac->dma_rxch,
  746. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  747. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  748. return err;
  749. out:
  750. pci_dev_put(mac->iob_pdev);
  751. out_put_dma_pdev:
  752. pci_dev_put(mac->dma_pdev);
  753. out_free_netdev:
  754. free_netdev(dev);
  755. out_disable_device:
  756. pci_disable_device(pdev);
  757. return err;
  758. }
  759. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  760. {
  761. struct net_device *netdev = pci_get_drvdata(pdev);
  762. struct pasemi_mac *mac;
  763. if (!netdev)
  764. return;
  765. mac = netdev_priv(netdev);
  766. unregister_netdev(netdev);
  767. pci_disable_device(pdev);
  768. pci_dev_put(mac->dma_pdev);
  769. pci_dev_put(mac->iob_pdev);
  770. pci_set_drvdata(pdev, NULL);
  771. free_netdev(netdev);
  772. }
  773. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  774. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  775. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  776. };
  777. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  778. static struct pci_driver pasemi_mac_driver = {
  779. .name = "pasemi_mac",
  780. .id_table = pasemi_mac_pci_tbl,
  781. .probe = pasemi_mac_probe,
  782. .remove = __devexit_p(pasemi_mac_remove),
  783. };
  784. static void __exit pasemi_mac_cleanup_module(void)
  785. {
  786. pci_unregister_driver(&pasemi_mac_driver);
  787. __iounmap(dma_status);
  788. dma_status = NULL;
  789. }
  790. int pasemi_mac_init_module(void)
  791. {
  792. return pci_register_driver(&pasemi_mac_driver);
  793. }
  794. MODULE_LICENSE("GPL");
  795. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  796. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  797. module_init(pasemi_mac_init_module);
  798. module_exit(pasemi_mac_cleanup_module);