lapic.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #ifndef CONFIG_X86_64
  40. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  41. #else
  42. #define mod_64(x, y) ((x) % (y))
  43. #endif
  44. #define PRId64 "d"
  45. #define PRIx64 "llx"
  46. #define PRIu64 "u"
  47. #define PRIo64 "o"
  48. #define APIC_BUS_CYCLE_NS 1
  49. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  50. #define apic_debug(fmt, arg...)
  51. #define APIC_LVT_NUM 6
  52. /* 14 is the version for Xeon and Pentium 8.4.8*/
  53. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  54. #define LAPIC_MMIO_LENGTH (1 << 12)
  55. /* followed define is not in apicdef.h */
  56. #define APIC_SHORT_MASK 0xc0000
  57. #define APIC_DEST_NOSHORT 0x0
  58. #define APIC_DEST_MASK 0x800
  59. #define MAX_APIC_VECTOR 256
  60. #define VEC_POS(v) ((v) & (32 - 1))
  61. #define REG_POS(v) (((v) >> 5) << 4)
  62. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  63. {
  64. return *((u32 *) (apic->regs + reg_off));
  65. }
  66. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  67. {
  68. *((u32 *) (apic->regs + reg_off)) = val;
  69. }
  70. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  71. {
  72. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  73. }
  74. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  75. {
  76. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  77. }
  78. static inline void apic_set_vector(int vec, void *bitmap)
  79. {
  80. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  81. }
  82. static inline void apic_clear_vector(int vec, void *bitmap)
  83. {
  84. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  85. }
  86. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  87. {
  88. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  89. }
  90. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  91. {
  92. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  93. }
  94. static inline int apic_enabled(struct kvm_lapic *apic)
  95. {
  96. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  97. }
  98. #define LVT_MASK \
  99. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  100. #define LINT_MASK \
  101. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  102. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  103. static inline int kvm_apic_id(struct kvm_lapic *apic)
  104. {
  105. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  106. }
  107. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  108. {
  109. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  110. }
  111. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  112. {
  113. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  114. }
  115. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  116. {
  117. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  118. }
  119. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  120. {
  121. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  122. }
  123. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  124. {
  125. struct kvm_lapic *apic = vcpu->arch.apic;
  126. struct kvm_cpuid_entry2 *feat;
  127. u32 v = APIC_VERSION;
  128. if (!irqchip_in_kernel(vcpu->kvm))
  129. return;
  130. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  131. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  132. v |= APIC_LVR_DIRECTED_EOI;
  133. apic_set_reg(apic, APIC_LVR, v);
  134. }
  135. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  136. {
  137. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  138. }
  139. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  140. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  141. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  142. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  143. LINT_MASK, LINT_MASK, /* LVT0-1 */
  144. LVT_MASK /* LVTERR */
  145. };
  146. static int find_highest_vector(void *bitmap)
  147. {
  148. u32 *word = bitmap;
  149. int word_offset = MAX_APIC_VECTOR >> 5;
  150. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  151. continue;
  152. if (likely(!word_offset && !word[0]))
  153. return -1;
  154. else
  155. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  156. }
  157. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  158. {
  159. apic->irr_pending = true;
  160. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  161. }
  162. static inline int apic_search_irr(struct kvm_lapic *apic)
  163. {
  164. return find_highest_vector(apic->regs + APIC_IRR);
  165. }
  166. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  167. {
  168. int result;
  169. if (!apic->irr_pending)
  170. return -1;
  171. result = apic_search_irr(apic);
  172. ASSERT(result == -1 || result >= 16);
  173. return result;
  174. }
  175. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  176. {
  177. apic->irr_pending = false;
  178. apic_clear_vector(vec, apic->regs + APIC_IRR);
  179. if (apic_search_irr(apic) != -1)
  180. apic->irr_pending = true;
  181. }
  182. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  183. {
  184. struct kvm_lapic *apic = vcpu->arch.apic;
  185. int highest_irr;
  186. /* This may race with setting of irr in __apic_accept_irq() and
  187. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  188. * will cause vmexit immediately and the value will be recalculated
  189. * on the next vmentry.
  190. */
  191. if (!apic)
  192. return 0;
  193. highest_irr = apic_find_highest_irr(apic);
  194. return highest_irr;
  195. }
  196. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  197. int vector, int level, int trig_mode);
  198. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  199. {
  200. struct kvm_lapic *apic = vcpu->arch.apic;
  201. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  202. irq->level, irq->trig_mode);
  203. }
  204. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  205. {
  206. int result;
  207. result = find_highest_vector(apic->regs + APIC_ISR);
  208. ASSERT(result == -1 || result >= 16);
  209. return result;
  210. }
  211. static void apic_update_ppr(struct kvm_lapic *apic)
  212. {
  213. u32 tpr, isrv, ppr, old_ppr;
  214. int isr;
  215. old_ppr = apic_get_reg(apic, APIC_PROCPRI);
  216. tpr = apic_get_reg(apic, APIC_TASKPRI);
  217. isr = apic_find_highest_isr(apic);
  218. isrv = (isr != -1) ? isr : 0;
  219. if ((tpr & 0xf0) >= (isrv & 0xf0))
  220. ppr = tpr & 0xff;
  221. else
  222. ppr = isrv & 0xf0;
  223. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  224. apic, ppr, isr, isrv);
  225. if (old_ppr != ppr) {
  226. apic_set_reg(apic, APIC_PROCPRI, ppr);
  227. if (ppr < old_ppr)
  228. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  229. }
  230. }
  231. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  232. {
  233. apic_set_reg(apic, APIC_TASKPRI, tpr);
  234. apic_update_ppr(apic);
  235. }
  236. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  237. {
  238. return dest == 0xff || kvm_apic_id(apic) == dest;
  239. }
  240. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  241. {
  242. int result = 0;
  243. u32 logical_id;
  244. if (apic_x2apic_mode(apic)) {
  245. logical_id = apic_get_reg(apic, APIC_LDR);
  246. return logical_id & mda;
  247. }
  248. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  249. switch (apic_get_reg(apic, APIC_DFR)) {
  250. case APIC_DFR_FLAT:
  251. if (logical_id & mda)
  252. result = 1;
  253. break;
  254. case APIC_DFR_CLUSTER:
  255. if (((logical_id >> 4) == (mda >> 0x4))
  256. && (logical_id & mda & 0xf))
  257. result = 1;
  258. break;
  259. default:
  260. apic_debug("Bad DFR vcpu %d: %08x\n",
  261. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  262. break;
  263. }
  264. return result;
  265. }
  266. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  267. int short_hand, int dest, int dest_mode)
  268. {
  269. int result = 0;
  270. struct kvm_lapic *target = vcpu->arch.apic;
  271. apic_debug("target %p, source %p, dest 0x%x, "
  272. "dest_mode 0x%x, short_hand 0x%x\n",
  273. target, source, dest, dest_mode, short_hand);
  274. ASSERT(target);
  275. switch (short_hand) {
  276. case APIC_DEST_NOSHORT:
  277. if (dest_mode == 0)
  278. /* Physical mode. */
  279. result = kvm_apic_match_physical_addr(target, dest);
  280. else
  281. /* Logical mode. */
  282. result = kvm_apic_match_logical_addr(target, dest);
  283. break;
  284. case APIC_DEST_SELF:
  285. result = (target == source);
  286. break;
  287. case APIC_DEST_ALLINC:
  288. result = 1;
  289. break;
  290. case APIC_DEST_ALLBUT:
  291. result = (target != source);
  292. break;
  293. default:
  294. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  295. short_hand);
  296. break;
  297. }
  298. return result;
  299. }
  300. /*
  301. * Add a pending IRQ into lapic.
  302. * Return 1 if successfully added and 0 if discarded.
  303. */
  304. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  305. int vector, int level, int trig_mode)
  306. {
  307. int result = 0;
  308. struct kvm_vcpu *vcpu = apic->vcpu;
  309. switch (delivery_mode) {
  310. case APIC_DM_LOWEST:
  311. vcpu->arch.apic_arb_prio++;
  312. case APIC_DM_FIXED:
  313. /* FIXME add logic for vcpu on reset */
  314. if (unlikely(!apic_enabled(apic)))
  315. break;
  316. if (trig_mode) {
  317. apic_debug("level trig mode for vector %d", vector);
  318. apic_set_vector(vector, apic->regs + APIC_TMR);
  319. } else
  320. apic_clear_vector(vector, apic->regs + APIC_TMR);
  321. result = !apic_test_and_set_irr(vector, apic);
  322. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  323. trig_mode, vector, !result);
  324. if (!result) {
  325. if (trig_mode)
  326. apic_debug("level trig mode repeatedly for "
  327. "vector %d", vector);
  328. break;
  329. }
  330. kvm_make_request(KVM_REQ_EVENT, vcpu);
  331. kvm_vcpu_kick(vcpu);
  332. break;
  333. case APIC_DM_REMRD:
  334. apic_debug("Ignoring delivery mode 3\n");
  335. break;
  336. case APIC_DM_SMI:
  337. apic_debug("Ignoring guest SMI\n");
  338. break;
  339. case APIC_DM_NMI:
  340. result = 1;
  341. kvm_inject_nmi(vcpu);
  342. kvm_vcpu_kick(vcpu);
  343. break;
  344. case APIC_DM_INIT:
  345. if (level) {
  346. result = 1;
  347. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  348. kvm_make_request(KVM_REQ_EVENT, vcpu);
  349. kvm_vcpu_kick(vcpu);
  350. } else {
  351. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  352. vcpu->vcpu_id);
  353. }
  354. break;
  355. case APIC_DM_STARTUP:
  356. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  357. vcpu->vcpu_id, vector);
  358. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  359. result = 1;
  360. vcpu->arch.sipi_vector = vector;
  361. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  362. kvm_make_request(KVM_REQ_EVENT, vcpu);
  363. kvm_vcpu_kick(vcpu);
  364. }
  365. break;
  366. case APIC_DM_EXTINT:
  367. /*
  368. * Should only be called by kvm_apic_local_deliver() with LVT0,
  369. * before NMI watchdog was enabled. Already handled by
  370. * kvm_apic_accept_pic_intr().
  371. */
  372. break;
  373. default:
  374. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  375. delivery_mode);
  376. break;
  377. }
  378. return result;
  379. }
  380. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  381. {
  382. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  383. }
  384. static void apic_set_eoi(struct kvm_lapic *apic)
  385. {
  386. int vector = apic_find_highest_isr(apic);
  387. int trigger_mode;
  388. /*
  389. * Not every write EOI will has corresponding ISR,
  390. * one example is when Kernel check timer on setup_IO_APIC
  391. */
  392. if (vector == -1)
  393. return;
  394. apic_clear_vector(vector, apic->regs + APIC_ISR);
  395. apic_update_ppr(apic);
  396. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  397. trigger_mode = IOAPIC_LEVEL_TRIG;
  398. else
  399. trigger_mode = IOAPIC_EDGE_TRIG;
  400. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  401. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  402. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  403. }
  404. static void apic_send_ipi(struct kvm_lapic *apic)
  405. {
  406. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  407. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  408. struct kvm_lapic_irq irq;
  409. irq.vector = icr_low & APIC_VECTOR_MASK;
  410. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  411. irq.dest_mode = icr_low & APIC_DEST_MASK;
  412. irq.level = icr_low & APIC_INT_ASSERT;
  413. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  414. irq.shorthand = icr_low & APIC_SHORT_MASK;
  415. if (apic_x2apic_mode(apic))
  416. irq.dest_id = icr_high;
  417. else
  418. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  419. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  420. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  421. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  422. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  423. icr_high, icr_low, irq.shorthand, irq.dest_id,
  424. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  425. irq.vector);
  426. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  427. }
  428. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  429. {
  430. ktime_t remaining;
  431. s64 ns;
  432. u32 tmcct;
  433. ASSERT(apic != NULL);
  434. /* if initial count is 0, current count should also be 0 */
  435. if (apic_get_reg(apic, APIC_TMICT) == 0)
  436. return 0;
  437. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  438. if (ktime_to_ns(remaining) < 0)
  439. remaining = ktime_set(0, 0);
  440. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  441. tmcct = div64_u64(ns,
  442. (APIC_BUS_CYCLE_NS * apic->divide_count));
  443. return tmcct;
  444. }
  445. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  446. {
  447. struct kvm_vcpu *vcpu = apic->vcpu;
  448. struct kvm_run *run = vcpu->run;
  449. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  450. run->tpr_access.rip = kvm_rip_read(vcpu);
  451. run->tpr_access.is_write = write;
  452. }
  453. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  454. {
  455. if (apic->vcpu->arch.tpr_access_reporting)
  456. __report_tpr_access(apic, write);
  457. }
  458. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  459. {
  460. u32 val = 0;
  461. if (offset >= LAPIC_MMIO_LENGTH)
  462. return 0;
  463. switch (offset) {
  464. case APIC_ID:
  465. if (apic_x2apic_mode(apic))
  466. val = kvm_apic_id(apic);
  467. else
  468. val = kvm_apic_id(apic) << 24;
  469. break;
  470. case APIC_ARBPRI:
  471. apic_debug("Access APIC ARBPRI register which is for P6\n");
  472. break;
  473. case APIC_TMCCT: /* Timer CCR */
  474. val = apic_get_tmcct(apic);
  475. break;
  476. case APIC_TASKPRI:
  477. report_tpr_access(apic, false);
  478. /* fall thru */
  479. default:
  480. apic_update_ppr(apic);
  481. val = apic_get_reg(apic, offset);
  482. break;
  483. }
  484. return val;
  485. }
  486. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  487. {
  488. return container_of(dev, struct kvm_lapic, dev);
  489. }
  490. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  491. void *data)
  492. {
  493. unsigned char alignment = offset & 0xf;
  494. u32 result;
  495. /* this bitmask has a bit cleared for each reserver register */
  496. static const u64 rmask = 0x43ff01ffffffe70cULL;
  497. if ((alignment + len) > 4) {
  498. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  499. offset, len);
  500. return 1;
  501. }
  502. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  503. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  504. offset);
  505. return 1;
  506. }
  507. result = __apic_read(apic, offset & ~0xf);
  508. trace_kvm_apic_read(offset, result);
  509. switch (len) {
  510. case 1:
  511. case 2:
  512. case 4:
  513. memcpy(data, (char *)&result + alignment, len);
  514. break;
  515. default:
  516. printk(KERN_ERR "Local APIC read with len = %x, "
  517. "should be 1,2, or 4 instead\n", len);
  518. break;
  519. }
  520. return 0;
  521. }
  522. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  523. {
  524. return apic_hw_enabled(apic) &&
  525. addr >= apic->base_address &&
  526. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  527. }
  528. static int apic_mmio_read(struct kvm_io_device *this,
  529. gpa_t address, int len, void *data)
  530. {
  531. struct kvm_lapic *apic = to_lapic(this);
  532. u32 offset = address - apic->base_address;
  533. if (!apic_mmio_in_range(apic, address))
  534. return -EOPNOTSUPP;
  535. apic_reg_read(apic, offset, len, data);
  536. return 0;
  537. }
  538. static void update_divide_count(struct kvm_lapic *apic)
  539. {
  540. u32 tmp1, tmp2, tdcr;
  541. tdcr = apic_get_reg(apic, APIC_TDCR);
  542. tmp1 = tdcr & 0xf;
  543. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  544. apic->divide_count = 0x1 << (tmp2 & 0x7);
  545. apic_debug("timer divide count is 0x%x\n",
  546. apic->divide_count);
  547. }
  548. static void start_apic_timer(struct kvm_lapic *apic)
  549. {
  550. ktime_t now = apic->lapic_timer.timer.base->get_time();
  551. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
  552. APIC_BUS_CYCLE_NS * apic->divide_count;
  553. atomic_set(&apic->lapic_timer.pending, 0);
  554. if (!apic->lapic_timer.period)
  555. return;
  556. /*
  557. * Do not allow the guest to program periodic timers with small
  558. * interval, since the hrtimers are not throttled by the host
  559. * scheduler.
  560. */
  561. if (apic_lvtt_period(apic)) {
  562. if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
  563. apic->lapic_timer.period = NSEC_PER_MSEC/2;
  564. }
  565. hrtimer_start(&apic->lapic_timer.timer,
  566. ktime_add_ns(now, apic->lapic_timer.period),
  567. HRTIMER_MODE_ABS);
  568. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  569. PRIx64 ", "
  570. "timer initial count 0x%x, period %lldns, "
  571. "expire @ 0x%016" PRIx64 ".\n", __func__,
  572. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  573. apic_get_reg(apic, APIC_TMICT),
  574. apic->lapic_timer.period,
  575. ktime_to_ns(ktime_add_ns(now,
  576. apic->lapic_timer.period)));
  577. }
  578. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  579. {
  580. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  581. if (apic_lvt_nmi_mode(lvt0_val)) {
  582. if (!nmi_wd_enabled) {
  583. apic_debug("Receive NMI setting on APIC_LVT0 "
  584. "for cpu %d\n", apic->vcpu->vcpu_id);
  585. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  586. }
  587. } else if (nmi_wd_enabled)
  588. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  589. }
  590. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  591. {
  592. int ret = 0;
  593. trace_kvm_apic_write(reg, val);
  594. switch (reg) {
  595. case APIC_ID: /* Local APIC ID */
  596. if (!apic_x2apic_mode(apic))
  597. apic_set_reg(apic, APIC_ID, val);
  598. else
  599. ret = 1;
  600. break;
  601. case APIC_TASKPRI:
  602. report_tpr_access(apic, true);
  603. apic_set_tpr(apic, val & 0xff);
  604. break;
  605. case APIC_EOI:
  606. apic_set_eoi(apic);
  607. break;
  608. case APIC_LDR:
  609. if (!apic_x2apic_mode(apic))
  610. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  611. else
  612. ret = 1;
  613. break;
  614. case APIC_DFR:
  615. if (!apic_x2apic_mode(apic))
  616. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  617. else
  618. ret = 1;
  619. break;
  620. case APIC_SPIV: {
  621. u32 mask = 0x3ff;
  622. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  623. mask |= APIC_SPIV_DIRECTED_EOI;
  624. apic_set_reg(apic, APIC_SPIV, val & mask);
  625. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  626. int i;
  627. u32 lvt_val;
  628. for (i = 0; i < APIC_LVT_NUM; i++) {
  629. lvt_val = apic_get_reg(apic,
  630. APIC_LVTT + 0x10 * i);
  631. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  632. lvt_val | APIC_LVT_MASKED);
  633. }
  634. atomic_set(&apic->lapic_timer.pending, 0);
  635. }
  636. break;
  637. }
  638. case APIC_ICR:
  639. /* No delay here, so we always clear the pending bit */
  640. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  641. apic_send_ipi(apic);
  642. break;
  643. case APIC_ICR2:
  644. if (!apic_x2apic_mode(apic))
  645. val &= 0xff000000;
  646. apic_set_reg(apic, APIC_ICR2, val);
  647. break;
  648. case APIC_LVT0:
  649. apic_manage_nmi_watchdog(apic, val);
  650. case APIC_LVTT:
  651. case APIC_LVTTHMR:
  652. case APIC_LVTPC:
  653. case APIC_LVT1:
  654. case APIC_LVTERR:
  655. /* TODO: Check vector */
  656. if (!apic_sw_enabled(apic))
  657. val |= APIC_LVT_MASKED;
  658. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  659. apic_set_reg(apic, reg, val);
  660. break;
  661. case APIC_TMICT:
  662. hrtimer_cancel(&apic->lapic_timer.timer);
  663. apic_set_reg(apic, APIC_TMICT, val);
  664. start_apic_timer(apic);
  665. break;
  666. case APIC_TDCR:
  667. if (val & 4)
  668. apic_debug("KVM_WRITE:TDCR %x\n", val);
  669. apic_set_reg(apic, APIC_TDCR, val);
  670. update_divide_count(apic);
  671. break;
  672. case APIC_ESR:
  673. if (apic_x2apic_mode(apic) && val != 0) {
  674. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  675. ret = 1;
  676. }
  677. break;
  678. case APIC_SELF_IPI:
  679. if (apic_x2apic_mode(apic)) {
  680. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  681. } else
  682. ret = 1;
  683. break;
  684. default:
  685. ret = 1;
  686. break;
  687. }
  688. if (ret)
  689. apic_debug("Local APIC Write to read-only register %x\n", reg);
  690. return ret;
  691. }
  692. static int apic_mmio_write(struct kvm_io_device *this,
  693. gpa_t address, int len, const void *data)
  694. {
  695. struct kvm_lapic *apic = to_lapic(this);
  696. unsigned int offset = address - apic->base_address;
  697. u32 val;
  698. if (!apic_mmio_in_range(apic, address))
  699. return -EOPNOTSUPP;
  700. /*
  701. * APIC register must be aligned on 128-bits boundary.
  702. * 32/64/128 bits registers must be accessed thru 32 bits.
  703. * Refer SDM 8.4.1
  704. */
  705. if (len != 4 || (offset & 0xf)) {
  706. /* Don't shout loud, $infamous_os would cause only noise. */
  707. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  708. return 0;
  709. }
  710. val = *(u32*)data;
  711. /* too common printing */
  712. if (offset != APIC_EOI)
  713. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  714. "0x%x\n", __func__, offset, len, val);
  715. apic_reg_write(apic, offset & 0xff0, val);
  716. return 0;
  717. }
  718. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  719. {
  720. struct kvm_lapic *apic = vcpu->arch.apic;
  721. if (apic)
  722. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  723. }
  724. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  725. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  726. {
  727. if (!vcpu->arch.apic)
  728. return;
  729. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  730. if (vcpu->arch.apic->regs)
  731. free_page((unsigned long)vcpu->arch.apic->regs);
  732. kfree(vcpu->arch.apic);
  733. }
  734. /*
  735. *----------------------------------------------------------------------
  736. * LAPIC interface
  737. *----------------------------------------------------------------------
  738. */
  739. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  740. {
  741. struct kvm_lapic *apic = vcpu->arch.apic;
  742. if (!apic)
  743. return;
  744. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  745. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  746. }
  747. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  748. {
  749. struct kvm_lapic *apic = vcpu->arch.apic;
  750. u64 tpr;
  751. if (!apic)
  752. return 0;
  753. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  754. return (tpr & 0xf0) >> 4;
  755. }
  756. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  757. {
  758. struct kvm_lapic *apic = vcpu->arch.apic;
  759. if (!apic) {
  760. value |= MSR_IA32_APICBASE_BSP;
  761. vcpu->arch.apic_base = value;
  762. return;
  763. }
  764. if (!kvm_vcpu_is_bsp(apic->vcpu))
  765. value &= ~MSR_IA32_APICBASE_BSP;
  766. vcpu->arch.apic_base = value;
  767. if (apic_x2apic_mode(apic)) {
  768. u32 id = kvm_apic_id(apic);
  769. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  770. apic_set_reg(apic, APIC_LDR, ldr);
  771. }
  772. apic->base_address = apic->vcpu->arch.apic_base &
  773. MSR_IA32_APICBASE_BASE;
  774. /* with FSB delivery interrupt, we can restart APIC functionality */
  775. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  776. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  777. }
  778. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  779. {
  780. struct kvm_lapic *apic;
  781. int i;
  782. apic_debug("%s\n", __func__);
  783. ASSERT(vcpu);
  784. apic = vcpu->arch.apic;
  785. ASSERT(apic != NULL);
  786. /* Stop the timer in case it's a reset to an active apic */
  787. hrtimer_cancel(&apic->lapic_timer.timer);
  788. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  789. kvm_apic_set_version(apic->vcpu);
  790. for (i = 0; i < APIC_LVT_NUM; i++)
  791. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  792. apic_set_reg(apic, APIC_LVT0,
  793. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  794. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  795. apic_set_reg(apic, APIC_SPIV, 0xff);
  796. apic_set_reg(apic, APIC_TASKPRI, 0);
  797. apic_set_reg(apic, APIC_LDR, 0);
  798. apic_set_reg(apic, APIC_ESR, 0);
  799. apic_set_reg(apic, APIC_ICR, 0);
  800. apic_set_reg(apic, APIC_ICR2, 0);
  801. apic_set_reg(apic, APIC_TDCR, 0);
  802. apic_set_reg(apic, APIC_TMICT, 0);
  803. for (i = 0; i < 8; i++) {
  804. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  805. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  806. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  807. }
  808. apic->irr_pending = false;
  809. update_divide_count(apic);
  810. atomic_set(&apic->lapic_timer.pending, 0);
  811. if (kvm_vcpu_is_bsp(vcpu))
  812. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  813. apic_update_ppr(apic);
  814. vcpu->arch.apic_arb_prio = 0;
  815. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  816. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  817. vcpu, kvm_apic_id(apic),
  818. vcpu->arch.apic_base, apic->base_address);
  819. }
  820. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  821. {
  822. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  823. }
  824. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  825. {
  826. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  827. }
  828. /*
  829. *----------------------------------------------------------------------
  830. * timer interface
  831. *----------------------------------------------------------------------
  832. */
  833. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  834. {
  835. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  836. lapic_timer);
  837. return apic_lvtt_period(apic);
  838. }
  839. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  840. {
  841. struct kvm_lapic *lapic = vcpu->arch.apic;
  842. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  843. return atomic_read(&lapic->lapic_timer.pending);
  844. return 0;
  845. }
  846. static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  847. {
  848. u32 reg = apic_get_reg(apic, lvt_type);
  849. int vector, mode, trig_mode;
  850. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  851. vector = reg & APIC_VECTOR_MASK;
  852. mode = reg & APIC_MODE_MASK;
  853. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  854. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  855. }
  856. return 0;
  857. }
  858. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  859. {
  860. struct kvm_lapic *apic = vcpu->arch.apic;
  861. if (apic)
  862. kvm_apic_local_deliver(apic, APIC_LVT0);
  863. }
  864. static struct kvm_timer_ops lapic_timer_ops = {
  865. .is_periodic = lapic_is_periodic,
  866. };
  867. static const struct kvm_io_device_ops apic_mmio_ops = {
  868. .read = apic_mmio_read,
  869. .write = apic_mmio_write,
  870. };
  871. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  872. {
  873. struct kvm_lapic *apic;
  874. ASSERT(vcpu != NULL);
  875. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  876. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  877. if (!apic)
  878. goto nomem;
  879. vcpu->arch.apic = apic;
  880. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  881. if (!apic->regs) {
  882. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  883. vcpu->vcpu_id);
  884. goto nomem_free_apic;
  885. }
  886. apic->vcpu = vcpu;
  887. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  888. HRTIMER_MODE_ABS);
  889. apic->lapic_timer.timer.function = kvm_timer_fn;
  890. apic->lapic_timer.t_ops = &lapic_timer_ops;
  891. apic->lapic_timer.kvm = vcpu->kvm;
  892. apic->lapic_timer.vcpu = vcpu;
  893. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  894. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  895. kvm_lapic_reset(vcpu);
  896. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  897. return 0;
  898. nomem_free_apic:
  899. kfree(apic);
  900. nomem:
  901. return -ENOMEM;
  902. }
  903. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  904. {
  905. struct kvm_lapic *apic = vcpu->arch.apic;
  906. int highest_irr;
  907. if (!apic || !apic_enabled(apic))
  908. return -1;
  909. apic_update_ppr(apic);
  910. highest_irr = apic_find_highest_irr(apic);
  911. if ((highest_irr == -1) ||
  912. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  913. return -1;
  914. return highest_irr;
  915. }
  916. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  917. {
  918. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  919. int r = 0;
  920. if (!apic_hw_enabled(vcpu->arch.apic))
  921. r = 1;
  922. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  923. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  924. r = 1;
  925. return r;
  926. }
  927. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  928. {
  929. struct kvm_lapic *apic = vcpu->arch.apic;
  930. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  931. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  932. atomic_dec(&apic->lapic_timer.pending);
  933. }
  934. }
  935. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  936. {
  937. int vector = kvm_apic_has_interrupt(vcpu);
  938. struct kvm_lapic *apic = vcpu->arch.apic;
  939. if (vector == -1)
  940. return -1;
  941. apic_set_vector(vector, apic->regs + APIC_ISR);
  942. apic_update_ppr(apic);
  943. apic_clear_irr(vector, apic);
  944. return vector;
  945. }
  946. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  947. {
  948. struct kvm_lapic *apic = vcpu->arch.apic;
  949. apic->base_address = vcpu->arch.apic_base &
  950. MSR_IA32_APICBASE_BASE;
  951. kvm_apic_set_version(vcpu);
  952. apic_update_ppr(apic);
  953. hrtimer_cancel(&apic->lapic_timer.timer);
  954. update_divide_count(apic);
  955. start_apic_timer(apic);
  956. apic->irr_pending = true;
  957. kvm_make_request(KVM_REQ_EVENT, vcpu);
  958. }
  959. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  960. {
  961. struct kvm_lapic *apic = vcpu->arch.apic;
  962. struct hrtimer *timer;
  963. if (!apic)
  964. return;
  965. timer = &apic->lapic_timer.timer;
  966. if (hrtimer_cancel(timer))
  967. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  968. }
  969. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  970. {
  971. u32 data;
  972. void *vapic;
  973. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  974. return;
  975. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  976. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  977. kunmap_atomic(vapic, KM_USER0);
  978. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  979. }
  980. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  981. {
  982. u32 data, tpr;
  983. int max_irr, max_isr;
  984. struct kvm_lapic *apic;
  985. void *vapic;
  986. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  987. return;
  988. apic = vcpu->arch.apic;
  989. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  990. max_irr = apic_find_highest_irr(apic);
  991. if (max_irr < 0)
  992. max_irr = 0;
  993. max_isr = apic_find_highest_isr(apic);
  994. if (max_isr < 0)
  995. max_isr = 0;
  996. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  997. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  998. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  999. kunmap_atomic(vapic, KM_USER0);
  1000. }
  1001. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1002. {
  1003. if (!irqchip_in_kernel(vcpu->kvm))
  1004. return;
  1005. vcpu->arch.apic->vapic_addr = vapic_addr;
  1006. }
  1007. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1008. {
  1009. struct kvm_lapic *apic = vcpu->arch.apic;
  1010. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1011. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1012. return 1;
  1013. /* if this is ICR write vector before command */
  1014. if (msr == 0x830)
  1015. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1016. return apic_reg_write(apic, reg, (u32)data);
  1017. }
  1018. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1019. {
  1020. struct kvm_lapic *apic = vcpu->arch.apic;
  1021. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1022. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1023. return 1;
  1024. if (apic_reg_read(apic, reg, 4, &low))
  1025. return 1;
  1026. if (msr == 0x830)
  1027. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1028. *data = (((u64)high) << 32) | low;
  1029. return 0;
  1030. }
  1031. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1032. {
  1033. struct kvm_lapic *apic = vcpu->arch.apic;
  1034. if (!irqchip_in_kernel(vcpu->kvm))
  1035. return 1;
  1036. /* if this is ICR write vector before command */
  1037. if (reg == APIC_ICR)
  1038. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1039. return apic_reg_write(apic, reg, (u32)data);
  1040. }
  1041. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1042. {
  1043. struct kvm_lapic *apic = vcpu->arch.apic;
  1044. u32 low, high = 0;
  1045. if (!irqchip_in_kernel(vcpu->kvm))
  1046. return 1;
  1047. if (apic_reg_read(apic, reg, 4, &low))
  1048. return 1;
  1049. if (reg == APIC_ICR)
  1050. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1051. *data = (((u64)high) << 32) | low;
  1052. return 0;
  1053. }