iwl-agn.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwl_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwl_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&ctx->active;
  90. int ret;
  91. bool new_assoc =
  92. !!(ctx->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. if (!iwl_is_alive(priv))
  94. return -EBUSY;
  95. /* always get timestamp with Rx frame */
  96. ctx->staging.flags |= RXON_FLG_TSF2HOST_MSK;
  97. ret = iwl_check_rxon_cmd(priv, ctx);
  98. if (ret) {
  99. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  100. return -EINVAL;
  101. }
  102. /*
  103. * receive commit_rxon request
  104. * abort any previous channel switch if still in process
  105. */
  106. if (priv->switch_rxon.switch_in_progress &&
  107. (priv->switch_rxon.channel != ctx->staging.channel)) {
  108. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  109. le16_to_cpu(priv->switch_rxon.channel));
  110. iwl_chswitch_done(priv, false);
  111. }
  112. /* If we don't need to send a full RXON, we can use
  113. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  114. * and other flags for the current radio configuration. */
  115. if (!iwl_full_rxon_required(priv, ctx)) {
  116. ret = iwl_send_rxon_assoc(priv, ctx);
  117. if (ret) {
  118. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  119. return ret;
  120. }
  121. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  122. iwl_print_rx_config_cmd(priv, ctx);
  123. return 0;
  124. }
  125. /* If we are currently associated and the new config requires
  126. * an RXON_ASSOC and the new config wants the associated mask enabled,
  127. * we must clear the associated from the active configuration
  128. * before we apply the new config */
  129. if (iwl_is_associated_ctx(ctx) && new_assoc) {
  130. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  131. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  132. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  133. sizeof(struct iwl_rxon_cmd),
  134. active_rxon);
  135. /* If the mask clearing failed then we set
  136. * active_rxon back to what it was previously */
  137. if (ret) {
  138. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  139. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  140. return ret;
  141. }
  142. iwl_clear_ucode_stations(priv, ctx);
  143. iwl_restore_stations(priv, ctx);
  144. ret = iwl_restore_default_wep_keys(priv, ctx);
  145. if (ret) {
  146. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  147. return ret;
  148. }
  149. }
  150. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  151. "* with%s RXON_FILTER_ASSOC_MSK\n"
  152. "* channel = %d\n"
  153. "* bssid = %pM\n",
  154. (new_assoc ? "" : "out"),
  155. le16_to_cpu(ctx->staging.channel),
  156. ctx->staging.bssid_addr);
  157. iwl_set_rxon_hwcrypto(priv, ctx, !priv->cfg->mod_params->sw_crypto);
  158. /* Apply the new configuration
  159. * RXON unassoc clears the station table in uCode so restoration of
  160. * stations is needed after it (the RXON command) completes
  161. */
  162. if (!new_assoc) {
  163. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  164. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  165. if (ret) {
  166. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  167. return ret;
  168. }
  169. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  170. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  171. iwl_clear_ucode_stations(priv, ctx);
  172. iwl_restore_stations(priv, ctx);
  173. ret = iwl_restore_default_wep_keys(priv, ctx);
  174. if (ret) {
  175. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  176. return ret;
  177. }
  178. }
  179. priv->start_calib = 0;
  180. if (new_assoc) {
  181. /* Apply the new configuration
  182. * RXON assoc doesn't clear the station table in uCode,
  183. */
  184. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  185. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  186. if (ret) {
  187. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  188. return ret;
  189. }
  190. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  191. }
  192. iwl_print_rx_config_cmd(priv, ctx);
  193. iwl_init_sensitivity(priv);
  194. /* If we issue a new RXON command which required a tune then we must
  195. * send a new TXPOWER command or we won't be able to Tx any frames */
  196. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  197. if (ret) {
  198. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  199. return ret;
  200. }
  201. return 0;
  202. }
  203. void iwl_update_chain_flags(struct iwl_priv *priv)
  204. {
  205. struct iwl_rxon_context *ctx;
  206. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  207. for_each_context(priv, ctx) {
  208. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  209. iwlcore_commit_rxon(priv, ctx);
  210. }
  211. }
  212. }
  213. static void iwl_clear_free_frames(struct iwl_priv *priv)
  214. {
  215. struct list_head *element;
  216. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  217. priv->frames_count);
  218. while (!list_empty(&priv->free_frames)) {
  219. element = priv->free_frames.next;
  220. list_del(element);
  221. kfree(list_entry(element, struct iwl_frame, list));
  222. priv->frames_count--;
  223. }
  224. if (priv->frames_count) {
  225. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  226. priv->frames_count);
  227. priv->frames_count = 0;
  228. }
  229. }
  230. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  231. {
  232. struct iwl_frame *frame;
  233. struct list_head *element;
  234. if (list_empty(&priv->free_frames)) {
  235. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  236. if (!frame) {
  237. IWL_ERR(priv, "Could not allocate frame!\n");
  238. return NULL;
  239. }
  240. priv->frames_count++;
  241. return frame;
  242. }
  243. element = priv->free_frames.next;
  244. list_del(element);
  245. return list_entry(element, struct iwl_frame, list);
  246. }
  247. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  248. {
  249. memset(frame, 0, sizeof(*frame));
  250. list_add(&frame->list, &priv->free_frames);
  251. }
  252. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  253. struct ieee80211_hdr *hdr,
  254. int left)
  255. {
  256. if (!priv->ibss_beacon)
  257. return 0;
  258. if (priv->ibss_beacon->len > left)
  259. return 0;
  260. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  261. return priv->ibss_beacon->len;
  262. }
  263. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  264. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  265. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  266. u8 *beacon, u32 frame_size)
  267. {
  268. u16 tim_idx;
  269. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  270. /*
  271. * The index is relative to frame start but we start looking at the
  272. * variable-length part of the beacon.
  273. */
  274. tim_idx = mgmt->u.beacon.variable - beacon;
  275. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  276. while ((tim_idx < (frame_size - 2)) &&
  277. (beacon[tim_idx] != WLAN_EID_TIM))
  278. tim_idx += beacon[tim_idx+1] + 2;
  279. /* If TIM field was found, set variables */
  280. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  281. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  282. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  283. } else
  284. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  285. }
  286. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  287. struct iwl_frame *frame)
  288. {
  289. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  290. u32 frame_size;
  291. u32 rate_flags;
  292. u32 rate;
  293. /*
  294. * We have to set up the TX command, the TX Beacon command, and the
  295. * beacon contents.
  296. */
  297. lockdep_assert_held(&priv->mutex);
  298. if (!priv->beacon_ctx) {
  299. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  300. return -EINVAL;
  301. }
  302. /* Initialize memory */
  303. tx_beacon_cmd = &frame->u.beacon;
  304. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  305. /* Set up TX beacon contents */
  306. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  307. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  308. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  309. return 0;
  310. /* Set up TX command fields */
  311. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  312. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  313. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  314. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  315. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  316. /* Set up TX beacon command fields */
  317. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  318. frame_size);
  319. /* Set up packet rate and flags */
  320. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  321. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  322. priv->hw_params.valid_tx_ant);
  323. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  324. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  325. rate_flags |= RATE_MCS_CCK_MSK;
  326. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  327. rate_flags);
  328. return sizeof(*tx_beacon_cmd) + frame_size;
  329. }
  330. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  331. {
  332. struct iwl_frame *frame;
  333. unsigned int frame_size;
  334. int rc;
  335. frame = iwl_get_free_frame(priv);
  336. if (!frame) {
  337. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  338. "command.\n");
  339. return -ENOMEM;
  340. }
  341. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  342. if (!frame_size) {
  343. IWL_ERR(priv, "Error configuring the beacon command\n");
  344. iwl_free_frame(priv, frame);
  345. return -EINVAL;
  346. }
  347. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  348. &frame->u.cmd[0]);
  349. iwl_free_frame(priv, frame);
  350. return rc;
  351. }
  352. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  353. {
  354. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  355. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  356. if (sizeof(dma_addr_t) > sizeof(u32))
  357. addr |=
  358. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  359. return addr;
  360. }
  361. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  362. {
  363. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  364. return le16_to_cpu(tb->hi_n_len) >> 4;
  365. }
  366. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  367. dma_addr_t addr, u16 len)
  368. {
  369. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  370. u16 hi_n_len = len << 4;
  371. put_unaligned_le32(addr, &tb->lo);
  372. if (sizeof(dma_addr_t) > sizeof(u32))
  373. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  374. tb->hi_n_len = cpu_to_le16(hi_n_len);
  375. tfd->num_tbs = idx + 1;
  376. }
  377. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  378. {
  379. return tfd->num_tbs & 0x1f;
  380. }
  381. /**
  382. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  383. * @priv - driver private data
  384. * @txq - tx queue
  385. *
  386. * Does NOT advance any TFD circular buffer read/write indexes
  387. * Does NOT free the TFD itself (which is within circular buffer)
  388. */
  389. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  390. {
  391. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  392. struct iwl_tfd *tfd;
  393. struct pci_dev *dev = priv->pci_dev;
  394. int index = txq->q.read_ptr;
  395. int i;
  396. int num_tbs;
  397. tfd = &tfd_tmp[index];
  398. /* Sanity check on number of chunks */
  399. num_tbs = iwl_tfd_get_num_tbs(tfd);
  400. if (num_tbs >= IWL_NUM_OF_TBS) {
  401. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  402. /* @todo issue fatal error, it is quite serious situation */
  403. return;
  404. }
  405. /* Unmap tx_cmd */
  406. if (num_tbs)
  407. pci_unmap_single(dev,
  408. dma_unmap_addr(&txq->meta[index], mapping),
  409. dma_unmap_len(&txq->meta[index], len),
  410. PCI_DMA_BIDIRECTIONAL);
  411. /* Unmap chunks, if any. */
  412. for (i = 1; i < num_tbs; i++)
  413. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  414. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  415. /* free SKB */
  416. if (txq->txb) {
  417. struct sk_buff *skb;
  418. skb = txq->txb[txq->q.read_ptr].skb;
  419. /* can be called from irqs-disabled context */
  420. if (skb) {
  421. dev_kfree_skb_any(skb);
  422. txq->txb[txq->q.read_ptr].skb = NULL;
  423. }
  424. }
  425. }
  426. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  427. struct iwl_tx_queue *txq,
  428. dma_addr_t addr, u16 len,
  429. u8 reset, u8 pad)
  430. {
  431. struct iwl_queue *q;
  432. struct iwl_tfd *tfd, *tfd_tmp;
  433. u32 num_tbs;
  434. q = &txq->q;
  435. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  436. tfd = &tfd_tmp[q->write_ptr];
  437. if (reset)
  438. memset(tfd, 0, sizeof(*tfd));
  439. num_tbs = iwl_tfd_get_num_tbs(tfd);
  440. /* Each TFD can point to a maximum 20 Tx buffers */
  441. if (num_tbs >= IWL_NUM_OF_TBS) {
  442. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  443. IWL_NUM_OF_TBS);
  444. return -EINVAL;
  445. }
  446. BUG_ON(addr & ~DMA_BIT_MASK(36));
  447. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  448. IWL_ERR(priv, "Unaligned address = %llx\n",
  449. (unsigned long long)addr);
  450. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  451. return 0;
  452. }
  453. /*
  454. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  455. * given Tx queue, and enable the DMA channel used for that queue.
  456. *
  457. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  458. * channels supported in hardware.
  459. */
  460. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  461. struct iwl_tx_queue *txq)
  462. {
  463. int txq_id = txq->q.id;
  464. /* Circular buffer (TFD queue in DRAM) physical base address */
  465. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  466. txq->q.dma_addr >> 8);
  467. return 0;
  468. }
  469. /******************************************************************************
  470. *
  471. * Generic RX handler implementations
  472. *
  473. ******************************************************************************/
  474. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  475. struct iwl_rx_mem_buffer *rxb)
  476. {
  477. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  478. struct iwl_alive_resp *palive;
  479. struct delayed_work *pwork;
  480. palive = &pkt->u.alive_frame;
  481. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  482. "0x%01X 0x%01X\n",
  483. palive->is_valid, palive->ver_type,
  484. palive->ver_subtype);
  485. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  486. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  487. memcpy(&priv->card_alive_init,
  488. &pkt->u.alive_frame,
  489. sizeof(struct iwl_init_alive_resp));
  490. pwork = &priv->init_alive_start;
  491. } else {
  492. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  493. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  494. sizeof(struct iwl_alive_resp));
  495. pwork = &priv->alive_start;
  496. }
  497. /* We delay the ALIVE response by 5ms to
  498. * give the HW RF Kill time to activate... */
  499. if (palive->is_valid == UCODE_VALID_OK)
  500. queue_delayed_work(priv->workqueue, pwork,
  501. msecs_to_jiffies(5));
  502. else
  503. IWL_WARN(priv, "uCode did not respond OK.\n");
  504. }
  505. static void iwl_bg_beacon_update(struct work_struct *work)
  506. {
  507. struct iwl_priv *priv =
  508. container_of(work, struct iwl_priv, beacon_update);
  509. struct sk_buff *beacon;
  510. mutex_lock(&priv->mutex);
  511. if (!priv->beacon_ctx) {
  512. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  513. goto out;
  514. }
  515. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  516. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  517. if (!beacon) {
  518. IWL_ERR(priv, "update beacon failed\n");
  519. goto out;
  520. }
  521. /* new beacon skb is allocated every time; dispose previous.*/
  522. if (priv->ibss_beacon)
  523. dev_kfree_skb(priv->ibss_beacon);
  524. priv->ibss_beacon = beacon;
  525. iwl_send_beacon_cmd(priv);
  526. out:
  527. mutex_unlock(&priv->mutex);
  528. }
  529. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  530. {
  531. struct iwl_priv *priv =
  532. container_of(work, struct iwl_priv, bt_runtime_config);
  533. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  534. return;
  535. /* dont send host command if rf-kill is on */
  536. if (!iwl_is_ready_rf(priv))
  537. return;
  538. priv->cfg->ops->hcmd->send_bt_config(priv);
  539. }
  540. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  541. {
  542. struct iwl_priv *priv =
  543. container_of(work, struct iwl_priv, bt_full_concurrency);
  544. struct iwl_rxon_context *ctx;
  545. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  546. return;
  547. /* dont send host command if rf-kill is on */
  548. if (!iwl_is_ready_rf(priv))
  549. return;
  550. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  551. priv->bt_full_concurrent ?
  552. "full concurrency" : "3-wire");
  553. /*
  554. * LQ & RXON updated cmds must be sent before BT Config cmd
  555. * to avoid 3-wire collisions
  556. */
  557. mutex_lock(&priv->mutex);
  558. for_each_context(priv, ctx) {
  559. if (priv->cfg->ops->hcmd->set_rxon_chain)
  560. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  561. iwlcore_commit_rxon(priv, ctx);
  562. }
  563. mutex_unlock(&priv->mutex);
  564. priv->cfg->ops->hcmd->send_bt_config(priv);
  565. }
  566. /**
  567. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  568. *
  569. * This callback is provided in order to send a statistics request.
  570. *
  571. * This timer function is continually reset to execute within
  572. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  573. * was received. We need to ensure we receive the statistics in order
  574. * to update the temperature used for calibrating the TXPOWER.
  575. */
  576. static void iwl_bg_statistics_periodic(unsigned long data)
  577. {
  578. struct iwl_priv *priv = (struct iwl_priv *)data;
  579. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  580. return;
  581. /* dont send host command if rf-kill is on */
  582. if (!iwl_is_ready_rf(priv))
  583. return;
  584. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  585. }
  586. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  587. u32 start_idx, u32 num_events,
  588. u32 mode)
  589. {
  590. u32 i;
  591. u32 ptr; /* SRAM byte address of log data */
  592. u32 ev, time, data; /* event log data */
  593. unsigned long reg_flags;
  594. if (mode == 0)
  595. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  596. else
  597. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  598. /* Make sure device is powered up for SRAM reads */
  599. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  600. if (iwl_grab_nic_access(priv)) {
  601. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  602. return;
  603. }
  604. /* Set starting address; reads will auto-increment */
  605. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  606. rmb();
  607. /*
  608. * "time" is actually "data" for mode 0 (no timestamp).
  609. * place event id # at far right for easier visual parsing.
  610. */
  611. for (i = 0; i < num_events; i++) {
  612. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  613. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  614. if (mode == 0) {
  615. trace_iwlwifi_dev_ucode_cont_event(priv,
  616. 0, time, ev);
  617. } else {
  618. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  619. trace_iwlwifi_dev_ucode_cont_event(priv,
  620. time, data, ev);
  621. }
  622. }
  623. /* Allow device to power down */
  624. iwl_release_nic_access(priv);
  625. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  626. }
  627. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  628. {
  629. u32 capacity; /* event log capacity in # entries */
  630. u32 base; /* SRAM byte address of event log header */
  631. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  632. u32 num_wraps; /* # times uCode wrapped to top of log */
  633. u32 next_entry; /* index of next entry to be written by uCode */
  634. if (priv->ucode_type == UCODE_INIT)
  635. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  636. else
  637. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  638. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  639. capacity = iwl_read_targ_mem(priv, base);
  640. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  641. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  642. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  643. } else
  644. return;
  645. if (num_wraps == priv->event_log.num_wraps) {
  646. iwl_print_cont_event_trace(priv,
  647. base, priv->event_log.next_entry,
  648. next_entry - priv->event_log.next_entry,
  649. mode);
  650. priv->event_log.non_wraps_count++;
  651. } else {
  652. if ((num_wraps - priv->event_log.num_wraps) > 1)
  653. priv->event_log.wraps_more_count++;
  654. else
  655. priv->event_log.wraps_once_count++;
  656. trace_iwlwifi_dev_ucode_wrap_event(priv,
  657. num_wraps - priv->event_log.num_wraps,
  658. next_entry, priv->event_log.next_entry);
  659. if (next_entry < priv->event_log.next_entry) {
  660. iwl_print_cont_event_trace(priv, base,
  661. priv->event_log.next_entry,
  662. capacity - priv->event_log.next_entry,
  663. mode);
  664. iwl_print_cont_event_trace(priv, base, 0,
  665. next_entry, mode);
  666. } else {
  667. iwl_print_cont_event_trace(priv, base,
  668. next_entry, capacity - next_entry,
  669. mode);
  670. iwl_print_cont_event_trace(priv, base, 0,
  671. next_entry, mode);
  672. }
  673. }
  674. priv->event_log.num_wraps = num_wraps;
  675. priv->event_log.next_entry = next_entry;
  676. }
  677. /**
  678. * iwl_bg_ucode_trace - Timer callback to log ucode event
  679. *
  680. * The timer is continually set to execute every
  681. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  682. * this function is to perform continuous uCode event logging operation
  683. * if enabled
  684. */
  685. static void iwl_bg_ucode_trace(unsigned long data)
  686. {
  687. struct iwl_priv *priv = (struct iwl_priv *)data;
  688. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  689. return;
  690. if (priv->event_log.ucode_trace) {
  691. iwl_continuous_event_trace(priv);
  692. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  693. mod_timer(&priv->ucode_trace,
  694. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  695. }
  696. }
  697. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  698. struct iwl_rx_mem_buffer *rxb)
  699. {
  700. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  701. struct iwl4965_beacon_notif *beacon =
  702. (struct iwl4965_beacon_notif *)pkt->u.raw;
  703. #ifdef CONFIG_IWLWIFI_DEBUG
  704. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  705. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  706. "tsf %d %d rate %d\n",
  707. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  708. beacon->beacon_notify_hdr.failure_frame,
  709. le32_to_cpu(beacon->ibss_mgr_status),
  710. le32_to_cpu(beacon->high_tsf),
  711. le32_to_cpu(beacon->low_tsf), rate);
  712. #endif
  713. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  714. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  715. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  716. queue_work(priv->workqueue, &priv->beacon_update);
  717. }
  718. /* Handle notification from uCode that card's power state is changing
  719. * due to software, hardware, or critical temperature RFKILL */
  720. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  721. struct iwl_rx_mem_buffer *rxb)
  722. {
  723. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  724. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  725. unsigned long status = priv->status;
  726. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  727. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  728. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  729. (flags & CT_CARD_DISABLED) ?
  730. "Reached" : "Not reached");
  731. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  732. CT_CARD_DISABLED)) {
  733. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  734. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  735. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  736. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  737. if (!(flags & RXON_CARD_DISABLED)) {
  738. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  739. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  740. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  741. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  742. }
  743. if (flags & CT_CARD_DISABLED)
  744. iwl_tt_enter_ct_kill(priv);
  745. }
  746. if (!(flags & CT_CARD_DISABLED))
  747. iwl_tt_exit_ct_kill(priv);
  748. if (flags & HW_CARD_DISABLED)
  749. set_bit(STATUS_RF_KILL_HW, &priv->status);
  750. else
  751. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  752. if (!(flags & RXON_CARD_DISABLED))
  753. iwl_scan_cancel(priv);
  754. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  755. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  756. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  757. test_bit(STATUS_RF_KILL_HW, &priv->status));
  758. else
  759. wake_up_interruptible(&priv->wait_command_queue);
  760. }
  761. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  762. {
  763. if (src == IWL_PWR_SRC_VAUX) {
  764. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  765. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  766. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  767. ~APMG_PS_CTRL_MSK_PWR_SRC);
  768. } else {
  769. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  770. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  771. ~APMG_PS_CTRL_MSK_PWR_SRC);
  772. }
  773. return 0;
  774. }
  775. static void iwl_bg_tx_flush(struct work_struct *work)
  776. {
  777. struct iwl_priv *priv =
  778. container_of(work, struct iwl_priv, tx_flush);
  779. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  780. return;
  781. /* do nothing if rf-kill is on */
  782. if (!iwl_is_ready_rf(priv))
  783. return;
  784. if (priv->cfg->ops->lib->txfifo_flush) {
  785. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  786. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  787. }
  788. }
  789. /**
  790. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  791. *
  792. * Setup the RX handlers for each of the reply types sent from the uCode
  793. * to the host.
  794. *
  795. * This function chains into the hardware specific files for them to setup
  796. * any hardware specific handlers as well.
  797. */
  798. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  799. {
  800. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  801. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  802. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  803. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  804. iwl_rx_spectrum_measure_notif;
  805. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  806. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  807. iwl_rx_pm_debug_statistics_notif;
  808. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  809. /*
  810. * The same handler is used for both the REPLY to a discrete
  811. * statistics request from the host as well as for the periodic
  812. * statistics notifications (after received beacons) from the uCode.
  813. */
  814. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  815. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  816. iwl_setup_rx_scan_handlers(priv);
  817. /* status change handler */
  818. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  819. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  820. iwl_rx_missed_beacon_notif;
  821. /* Rx handlers */
  822. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  823. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  824. /* block ack */
  825. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  826. /* Set up hardware specific Rx handlers */
  827. priv->cfg->ops->lib->rx_handler_setup(priv);
  828. }
  829. /**
  830. * iwl_rx_handle - Main entry function for receiving responses from uCode
  831. *
  832. * Uses the priv->rx_handlers callback function array to invoke
  833. * the appropriate handlers, including command responses,
  834. * frame-received notifications, and other notifications.
  835. */
  836. void iwl_rx_handle(struct iwl_priv *priv)
  837. {
  838. struct iwl_rx_mem_buffer *rxb;
  839. struct iwl_rx_packet *pkt;
  840. struct iwl_rx_queue *rxq = &priv->rxq;
  841. u32 r, i;
  842. int reclaim;
  843. unsigned long flags;
  844. u8 fill_rx = 0;
  845. u32 count = 8;
  846. int total_empty;
  847. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  848. * buffer that the driver may process (last buffer filled by ucode). */
  849. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  850. i = rxq->read;
  851. /* Rx interrupt, but nothing sent from uCode */
  852. if (i == r)
  853. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  854. /* calculate total frames need to be restock after handling RX */
  855. total_empty = r - rxq->write_actual;
  856. if (total_empty < 0)
  857. total_empty += RX_QUEUE_SIZE;
  858. if (total_empty > (RX_QUEUE_SIZE / 2))
  859. fill_rx = 1;
  860. while (i != r) {
  861. int len;
  862. rxb = rxq->queue[i];
  863. /* If an RXB doesn't have a Rx queue slot associated with it,
  864. * then a bug has been introduced in the queue refilling
  865. * routines -- catch it here */
  866. BUG_ON(rxb == NULL);
  867. rxq->queue[i] = NULL;
  868. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  869. PAGE_SIZE << priv->hw_params.rx_page_order,
  870. PCI_DMA_FROMDEVICE);
  871. pkt = rxb_addr(rxb);
  872. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  873. len += sizeof(u32); /* account for status word */
  874. trace_iwlwifi_dev_rx(priv, pkt, len);
  875. /* Reclaim a command buffer only if this packet is a response
  876. * to a (driver-originated) command.
  877. * If the packet (e.g. Rx frame) originated from uCode,
  878. * there is no command buffer to reclaim.
  879. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  880. * but apparently a few don't get set; catch them here. */
  881. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  882. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  883. (pkt->hdr.cmd != REPLY_RX) &&
  884. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  885. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  886. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  887. (pkt->hdr.cmd != REPLY_TX);
  888. /* Based on type of command response or notification,
  889. * handle those that need handling via function in
  890. * rx_handlers table. See iwl_setup_rx_handlers() */
  891. if (priv->rx_handlers[pkt->hdr.cmd]) {
  892. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  893. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  894. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  895. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  896. } else {
  897. /* No handling needed */
  898. IWL_DEBUG_RX(priv,
  899. "r %d i %d No handler needed for %s, 0x%02x\n",
  900. r, i, get_cmd_string(pkt->hdr.cmd),
  901. pkt->hdr.cmd);
  902. }
  903. /*
  904. * XXX: After here, we should always check rxb->page
  905. * against NULL before touching it or its virtual
  906. * memory (pkt). Because some rx_handler might have
  907. * already taken or freed the pages.
  908. */
  909. if (reclaim) {
  910. /* Invoke any callbacks, transfer the buffer to caller,
  911. * and fire off the (possibly) blocking iwl_send_cmd()
  912. * as we reclaim the driver command queue */
  913. if (rxb->page)
  914. iwl_tx_cmd_complete(priv, rxb);
  915. else
  916. IWL_WARN(priv, "Claim null rxb?\n");
  917. }
  918. /* Reuse the page if possible. For notification packets and
  919. * SKBs that fail to Rx correctly, add them back into the
  920. * rx_free list for reuse later. */
  921. spin_lock_irqsave(&rxq->lock, flags);
  922. if (rxb->page != NULL) {
  923. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  924. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  925. PCI_DMA_FROMDEVICE);
  926. list_add_tail(&rxb->list, &rxq->rx_free);
  927. rxq->free_count++;
  928. } else
  929. list_add_tail(&rxb->list, &rxq->rx_used);
  930. spin_unlock_irqrestore(&rxq->lock, flags);
  931. i = (i + 1) & RX_QUEUE_MASK;
  932. /* If there are a lot of unused frames,
  933. * restock the Rx queue so ucode wont assert. */
  934. if (fill_rx) {
  935. count++;
  936. if (count >= 8) {
  937. rxq->read = i;
  938. iwlagn_rx_replenish_now(priv);
  939. count = 0;
  940. }
  941. }
  942. }
  943. /* Backtrack one entry */
  944. rxq->read = i;
  945. if (fill_rx)
  946. iwlagn_rx_replenish_now(priv);
  947. else
  948. iwlagn_rx_queue_restock(priv);
  949. }
  950. /* call this function to flush any scheduled tasklet */
  951. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  952. {
  953. /* wait to make sure we flush pending tasklet*/
  954. synchronize_irq(priv->pci_dev->irq);
  955. tasklet_kill(&priv->irq_tasklet);
  956. }
  957. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  958. {
  959. u32 inta, handled = 0;
  960. u32 inta_fh;
  961. unsigned long flags;
  962. u32 i;
  963. #ifdef CONFIG_IWLWIFI_DEBUG
  964. u32 inta_mask;
  965. #endif
  966. spin_lock_irqsave(&priv->lock, flags);
  967. /* Ack/clear/reset pending uCode interrupts.
  968. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  969. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  970. inta = iwl_read32(priv, CSR_INT);
  971. iwl_write32(priv, CSR_INT, inta);
  972. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  973. * Any new interrupts that happen after this, either while we're
  974. * in this tasklet, or later, will show up in next ISR/tasklet. */
  975. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  976. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  977. #ifdef CONFIG_IWLWIFI_DEBUG
  978. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  979. /* just for debug */
  980. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  981. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  982. inta, inta_mask, inta_fh);
  983. }
  984. #endif
  985. spin_unlock_irqrestore(&priv->lock, flags);
  986. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  987. * atomic, make sure that inta covers all the interrupts that
  988. * we've discovered, even if FH interrupt came in just after
  989. * reading CSR_INT. */
  990. if (inta_fh & CSR49_FH_INT_RX_MASK)
  991. inta |= CSR_INT_BIT_FH_RX;
  992. if (inta_fh & CSR49_FH_INT_TX_MASK)
  993. inta |= CSR_INT_BIT_FH_TX;
  994. /* Now service all interrupt bits discovered above. */
  995. if (inta & CSR_INT_BIT_HW_ERR) {
  996. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  997. /* Tell the device to stop sending interrupts */
  998. iwl_disable_interrupts(priv);
  999. priv->isr_stats.hw++;
  1000. iwl_irq_handle_error(priv);
  1001. handled |= CSR_INT_BIT_HW_ERR;
  1002. return;
  1003. }
  1004. #ifdef CONFIG_IWLWIFI_DEBUG
  1005. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1006. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1007. if (inta & CSR_INT_BIT_SCD) {
  1008. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1009. "the frame/frames.\n");
  1010. priv->isr_stats.sch++;
  1011. }
  1012. /* Alive notification via Rx interrupt will do the real work */
  1013. if (inta & CSR_INT_BIT_ALIVE) {
  1014. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1015. priv->isr_stats.alive++;
  1016. }
  1017. }
  1018. #endif
  1019. /* Safely ignore these bits for debug checks below */
  1020. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1021. /* HW RF KILL switch toggled */
  1022. if (inta & CSR_INT_BIT_RF_KILL) {
  1023. int hw_rf_kill = 0;
  1024. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1025. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1026. hw_rf_kill = 1;
  1027. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1028. hw_rf_kill ? "disable radio" : "enable radio");
  1029. priv->isr_stats.rfkill++;
  1030. /* driver only loads ucode once setting the interface up.
  1031. * the driver allows loading the ucode even if the radio
  1032. * is killed. Hence update the killswitch state here. The
  1033. * rfkill handler will care about restarting if needed.
  1034. */
  1035. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1036. if (hw_rf_kill)
  1037. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1038. else
  1039. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1040. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1041. }
  1042. handled |= CSR_INT_BIT_RF_KILL;
  1043. }
  1044. /* Chip got too hot and stopped itself */
  1045. if (inta & CSR_INT_BIT_CT_KILL) {
  1046. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1047. priv->isr_stats.ctkill++;
  1048. handled |= CSR_INT_BIT_CT_KILL;
  1049. }
  1050. /* Error detected by uCode */
  1051. if (inta & CSR_INT_BIT_SW_ERR) {
  1052. IWL_ERR(priv, "Microcode SW error detected. "
  1053. " Restarting 0x%X.\n", inta);
  1054. priv->isr_stats.sw++;
  1055. priv->isr_stats.sw_err = inta;
  1056. iwl_irq_handle_error(priv);
  1057. handled |= CSR_INT_BIT_SW_ERR;
  1058. }
  1059. /*
  1060. * uCode wakes up after power-down sleep.
  1061. * Tell device about any new tx or host commands enqueued,
  1062. * and about any Rx buffers made available while asleep.
  1063. */
  1064. if (inta & CSR_INT_BIT_WAKEUP) {
  1065. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1066. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1067. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1068. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1069. priv->isr_stats.wakeup++;
  1070. handled |= CSR_INT_BIT_WAKEUP;
  1071. }
  1072. /* All uCode command responses, including Tx command responses,
  1073. * Rx "responses" (frame-received notification), and other
  1074. * notifications from uCode come through here*/
  1075. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1076. iwl_rx_handle(priv);
  1077. priv->isr_stats.rx++;
  1078. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1079. }
  1080. /* This "Tx" DMA channel is used only for loading uCode */
  1081. if (inta & CSR_INT_BIT_FH_TX) {
  1082. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1083. priv->isr_stats.tx++;
  1084. handled |= CSR_INT_BIT_FH_TX;
  1085. /* Wake up uCode load routine, now that load is complete */
  1086. priv->ucode_write_complete = 1;
  1087. wake_up_interruptible(&priv->wait_command_queue);
  1088. }
  1089. if (inta & ~handled) {
  1090. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1091. priv->isr_stats.unhandled++;
  1092. }
  1093. if (inta & ~(priv->inta_mask)) {
  1094. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1095. inta & ~priv->inta_mask);
  1096. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1097. }
  1098. /* Re-enable all interrupts */
  1099. /* only Re-enable if diabled by irq */
  1100. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1101. iwl_enable_interrupts(priv);
  1102. #ifdef CONFIG_IWLWIFI_DEBUG
  1103. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1104. inta = iwl_read32(priv, CSR_INT);
  1105. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1106. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1107. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1108. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1109. }
  1110. #endif
  1111. }
  1112. /* tasklet for iwlagn interrupt */
  1113. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1114. {
  1115. u32 inta = 0;
  1116. u32 handled = 0;
  1117. unsigned long flags;
  1118. u32 i;
  1119. #ifdef CONFIG_IWLWIFI_DEBUG
  1120. u32 inta_mask;
  1121. #endif
  1122. spin_lock_irqsave(&priv->lock, flags);
  1123. /* Ack/clear/reset pending uCode interrupts.
  1124. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1125. */
  1126. /* There is a hardware bug in the interrupt mask function that some
  1127. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1128. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1129. * ICT interrupt handling mechanism has another bug that might cause
  1130. * these unmasked interrupts fail to be detected. We workaround the
  1131. * hardware bugs here by ACKing all the possible interrupts so that
  1132. * interrupt coalescing can still be achieved.
  1133. */
  1134. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1135. inta = priv->_agn.inta;
  1136. #ifdef CONFIG_IWLWIFI_DEBUG
  1137. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1138. /* just for debug */
  1139. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1140. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1141. inta, inta_mask);
  1142. }
  1143. #endif
  1144. spin_unlock_irqrestore(&priv->lock, flags);
  1145. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1146. priv->_agn.inta = 0;
  1147. /* Now service all interrupt bits discovered above. */
  1148. if (inta & CSR_INT_BIT_HW_ERR) {
  1149. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1150. /* Tell the device to stop sending interrupts */
  1151. iwl_disable_interrupts(priv);
  1152. priv->isr_stats.hw++;
  1153. iwl_irq_handle_error(priv);
  1154. handled |= CSR_INT_BIT_HW_ERR;
  1155. return;
  1156. }
  1157. #ifdef CONFIG_IWLWIFI_DEBUG
  1158. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1159. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1160. if (inta & CSR_INT_BIT_SCD) {
  1161. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1162. "the frame/frames.\n");
  1163. priv->isr_stats.sch++;
  1164. }
  1165. /* Alive notification via Rx interrupt will do the real work */
  1166. if (inta & CSR_INT_BIT_ALIVE) {
  1167. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1168. priv->isr_stats.alive++;
  1169. }
  1170. }
  1171. #endif
  1172. /* Safely ignore these bits for debug checks below */
  1173. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1174. /* HW RF KILL switch toggled */
  1175. if (inta & CSR_INT_BIT_RF_KILL) {
  1176. int hw_rf_kill = 0;
  1177. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1178. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1179. hw_rf_kill = 1;
  1180. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1181. hw_rf_kill ? "disable radio" : "enable radio");
  1182. priv->isr_stats.rfkill++;
  1183. /* driver only loads ucode once setting the interface up.
  1184. * the driver allows loading the ucode even if the radio
  1185. * is killed. Hence update the killswitch state here. The
  1186. * rfkill handler will care about restarting if needed.
  1187. */
  1188. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1189. if (hw_rf_kill)
  1190. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1191. else
  1192. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1193. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1194. }
  1195. handled |= CSR_INT_BIT_RF_KILL;
  1196. }
  1197. /* Chip got too hot and stopped itself */
  1198. if (inta & CSR_INT_BIT_CT_KILL) {
  1199. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1200. priv->isr_stats.ctkill++;
  1201. handled |= CSR_INT_BIT_CT_KILL;
  1202. }
  1203. /* Error detected by uCode */
  1204. if (inta & CSR_INT_BIT_SW_ERR) {
  1205. IWL_ERR(priv, "Microcode SW error detected. "
  1206. " Restarting 0x%X.\n", inta);
  1207. priv->isr_stats.sw++;
  1208. priv->isr_stats.sw_err = inta;
  1209. iwl_irq_handle_error(priv);
  1210. handled |= CSR_INT_BIT_SW_ERR;
  1211. }
  1212. /* uCode wakes up after power-down sleep */
  1213. if (inta & CSR_INT_BIT_WAKEUP) {
  1214. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1215. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1216. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1217. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1218. priv->isr_stats.wakeup++;
  1219. handled |= CSR_INT_BIT_WAKEUP;
  1220. }
  1221. /* All uCode command responses, including Tx command responses,
  1222. * Rx "responses" (frame-received notification), and other
  1223. * notifications from uCode come through here*/
  1224. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1225. CSR_INT_BIT_RX_PERIODIC)) {
  1226. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1227. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1228. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1229. iwl_write32(priv, CSR_FH_INT_STATUS,
  1230. CSR49_FH_INT_RX_MASK);
  1231. }
  1232. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1233. handled |= CSR_INT_BIT_RX_PERIODIC;
  1234. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1235. }
  1236. /* Sending RX interrupt require many steps to be done in the
  1237. * the device:
  1238. * 1- write interrupt to current index in ICT table.
  1239. * 2- dma RX frame.
  1240. * 3- update RX shared data to indicate last write index.
  1241. * 4- send interrupt.
  1242. * This could lead to RX race, driver could receive RX interrupt
  1243. * but the shared data changes does not reflect this;
  1244. * periodic interrupt will detect any dangling Rx activity.
  1245. */
  1246. /* Disable periodic interrupt; we use it as just a one-shot. */
  1247. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1248. CSR_INT_PERIODIC_DIS);
  1249. iwl_rx_handle(priv);
  1250. /*
  1251. * Enable periodic interrupt in 8 msec only if we received
  1252. * real RX interrupt (instead of just periodic int), to catch
  1253. * any dangling Rx interrupt. If it was just the periodic
  1254. * interrupt, there was no dangling Rx activity, and no need
  1255. * to extend the periodic interrupt; one-shot is enough.
  1256. */
  1257. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1258. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1259. CSR_INT_PERIODIC_ENA);
  1260. priv->isr_stats.rx++;
  1261. }
  1262. /* This "Tx" DMA channel is used only for loading uCode */
  1263. if (inta & CSR_INT_BIT_FH_TX) {
  1264. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1265. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1266. priv->isr_stats.tx++;
  1267. handled |= CSR_INT_BIT_FH_TX;
  1268. /* Wake up uCode load routine, now that load is complete */
  1269. priv->ucode_write_complete = 1;
  1270. wake_up_interruptible(&priv->wait_command_queue);
  1271. }
  1272. if (inta & ~handled) {
  1273. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1274. priv->isr_stats.unhandled++;
  1275. }
  1276. if (inta & ~(priv->inta_mask)) {
  1277. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1278. inta & ~priv->inta_mask);
  1279. }
  1280. /* Re-enable all interrupts */
  1281. /* only Re-enable if diabled by irq */
  1282. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1283. iwl_enable_interrupts(priv);
  1284. }
  1285. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1286. #define ACK_CNT_RATIO (50)
  1287. #define BA_TIMEOUT_CNT (5)
  1288. #define BA_TIMEOUT_MAX (16)
  1289. /**
  1290. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1291. *
  1292. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1293. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1294. * operation state.
  1295. */
  1296. bool iwl_good_ack_health(struct iwl_priv *priv,
  1297. struct iwl_rx_packet *pkt)
  1298. {
  1299. bool rc = true;
  1300. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1301. int ba_timeout_delta;
  1302. actual_ack_cnt_delta =
  1303. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1304. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1305. expected_ack_cnt_delta =
  1306. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1307. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1308. ba_timeout_delta =
  1309. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1310. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1311. if ((priv->_agn.agg_tids_count > 0) &&
  1312. (expected_ack_cnt_delta > 0) &&
  1313. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1314. < ACK_CNT_RATIO) &&
  1315. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1316. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1317. " expected_ack_cnt = %d\n",
  1318. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1319. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1320. /*
  1321. * This is ifdef'ed on DEBUGFS because otherwise the
  1322. * statistics aren't available. If DEBUGFS is set but
  1323. * DEBUG is not, these will just compile out.
  1324. */
  1325. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1326. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1327. IWL_DEBUG_RADIO(priv,
  1328. "ack_or_ba_timeout_collision delta = %d\n",
  1329. priv->_agn.delta_statistics.tx.
  1330. ack_or_ba_timeout_collision);
  1331. #endif
  1332. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1333. ba_timeout_delta);
  1334. if (!actual_ack_cnt_delta &&
  1335. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1336. rc = false;
  1337. }
  1338. return rc;
  1339. }
  1340. /*****************************************************************************
  1341. *
  1342. * sysfs attributes
  1343. *
  1344. *****************************************************************************/
  1345. #ifdef CONFIG_IWLWIFI_DEBUG
  1346. /*
  1347. * The following adds a new attribute to the sysfs representation
  1348. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1349. * used for controlling the debug level.
  1350. *
  1351. * See the level definitions in iwl for details.
  1352. *
  1353. * The debug_level being managed using sysfs below is a per device debug
  1354. * level that is used instead of the global debug level if it (the per
  1355. * device debug level) is set.
  1356. */
  1357. static ssize_t show_debug_level(struct device *d,
  1358. struct device_attribute *attr, char *buf)
  1359. {
  1360. struct iwl_priv *priv = dev_get_drvdata(d);
  1361. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1362. }
  1363. static ssize_t store_debug_level(struct device *d,
  1364. struct device_attribute *attr,
  1365. const char *buf, size_t count)
  1366. {
  1367. struct iwl_priv *priv = dev_get_drvdata(d);
  1368. unsigned long val;
  1369. int ret;
  1370. ret = strict_strtoul(buf, 0, &val);
  1371. if (ret)
  1372. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1373. else {
  1374. priv->debug_level = val;
  1375. if (iwl_alloc_traffic_mem(priv))
  1376. IWL_ERR(priv,
  1377. "Not enough memory to generate traffic log\n");
  1378. }
  1379. return strnlen(buf, count);
  1380. }
  1381. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1382. show_debug_level, store_debug_level);
  1383. #endif /* CONFIG_IWLWIFI_DEBUG */
  1384. static ssize_t show_temperature(struct device *d,
  1385. struct device_attribute *attr, char *buf)
  1386. {
  1387. struct iwl_priv *priv = dev_get_drvdata(d);
  1388. if (!iwl_is_alive(priv))
  1389. return -EAGAIN;
  1390. return sprintf(buf, "%d\n", priv->temperature);
  1391. }
  1392. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1393. static ssize_t show_tx_power(struct device *d,
  1394. struct device_attribute *attr, char *buf)
  1395. {
  1396. struct iwl_priv *priv = dev_get_drvdata(d);
  1397. if (!iwl_is_ready_rf(priv))
  1398. return sprintf(buf, "off\n");
  1399. else
  1400. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1401. }
  1402. static ssize_t store_tx_power(struct device *d,
  1403. struct device_attribute *attr,
  1404. const char *buf, size_t count)
  1405. {
  1406. struct iwl_priv *priv = dev_get_drvdata(d);
  1407. unsigned long val;
  1408. int ret;
  1409. ret = strict_strtoul(buf, 10, &val);
  1410. if (ret)
  1411. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1412. else {
  1413. ret = iwl_set_tx_power(priv, val, false);
  1414. if (ret)
  1415. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1416. ret);
  1417. else
  1418. ret = count;
  1419. }
  1420. return ret;
  1421. }
  1422. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1423. static struct attribute *iwl_sysfs_entries[] = {
  1424. &dev_attr_temperature.attr,
  1425. &dev_attr_tx_power.attr,
  1426. #ifdef CONFIG_IWLWIFI_DEBUG
  1427. &dev_attr_debug_level.attr,
  1428. #endif
  1429. NULL
  1430. };
  1431. static struct attribute_group iwl_attribute_group = {
  1432. .name = NULL, /* put in device directory */
  1433. .attrs = iwl_sysfs_entries,
  1434. };
  1435. /******************************************************************************
  1436. *
  1437. * uCode download functions
  1438. *
  1439. ******************************************************************************/
  1440. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1441. {
  1442. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1443. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1444. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1445. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1446. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1447. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1448. }
  1449. static void iwl_nic_start(struct iwl_priv *priv)
  1450. {
  1451. /* Remove all resets to allow NIC to operate */
  1452. iwl_write32(priv, CSR_RESET, 0);
  1453. }
  1454. struct iwlagn_ucode_capabilities {
  1455. u32 max_probe_length;
  1456. u32 standard_phy_calibration_size;
  1457. };
  1458. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1459. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1460. struct iwlagn_ucode_capabilities *capa);
  1461. #define UCODE_EXPERIMENTAL_INDEX 100
  1462. #define UCODE_EXPERIMENTAL_TAG "exp"
  1463. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1464. {
  1465. const char *name_pre = priv->cfg->fw_name_pre;
  1466. char tag[8];
  1467. if (first) {
  1468. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1469. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1470. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1471. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1472. #endif
  1473. priv->fw_index = priv->cfg->ucode_api_max;
  1474. sprintf(tag, "%d", priv->fw_index);
  1475. } else {
  1476. priv->fw_index--;
  1477. sprintf(tag, "%d", priv->fw_index);
  1478. }
  1479. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1480. IWL_ERR(priv, "no suitable firmware found!\n");
  1481. return -ENOENT;
  1482. }
  1483. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1484. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1485. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1486. ? "EXPERIMENTAL " : "",
  1487. priv->firmware_name);
  1488. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1489. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1490. iwl_ucode_callback);
  1491. }
  1492. struct iwlagn_firmware_pieces {
  1493. const void *inst, *data, *init, *init_data, *boot;
  1494. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1495. u32 build;
  1496. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1497. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1498. };
  1499. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1500. const struct firmware *ucode_raw,
  1501. struct iwlagn_firmware_pieces *pieces)
  1502. {
  1503. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1504. u32 api_ver, hdr_size;
  1505. const u8 *src;
  1506. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1507. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1508. switch (api_ver) {
  1509. default:
  1510. /*
  1511. * 4965 doesn't revision the firmware file format
  1512. * along with the API version, it always uses v1
  1513. * file format.
  1514. */
  1515. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1516. CSR_HW_REV_TYPE_4965) {
  1517. hdr_size = 28;
  1518. if (ucode_raw->size < hdr_size) {
  1519. IWL_ERR(priv, "File size too small!\n");
  1520. return -EINVAL;
  1521. }
  1522. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1523. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1524. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1525. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1526. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1527. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1528. src = ucode->u.v2.data;
  1529. break;
  1530. }
  1531. /* fall through for 4965 */
  1532. case 0:
  1533. case 1:
  1534. case 2:
  1535. hdr_size = 24;
  1536. if (ucode_raw->size < hdr_size) {
  1537. IWL_ERR(priv, "File size too small!\n");
  1538. return -EINVAL;
  1539. }
  1540. pieces->build = 0;
  1541. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1542. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1543. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1544. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1545. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1546. src = ucode->u.v1.data;
  1547. break;
  1548. }
  1549. /* Verify size of file vs. image size info in file's header */
  1550. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1551. pieces->data_size + pieces->init_size +
  1552. pieces->init_data_size + pieces->boot_size) {
  1553. IWL_ERR(priv,
  1554. "uCode file size %d does not match expected size\n",
  1555. (int)ucode_raw->size);
  1556. return -EINVAL;
  1557. }
  1558. pieces->inst = src;
  1559. src += pieces->inst_size;
  1560. pieces->data = src;
  1561. src += pieces->data_size;
  1562. pieces->init = src;
  1563. src += pieces->init_size;
  1564. pieces->init_data = src;
  1565. src += pieces->init_data_size;
  1566. pieces->boot = src;
  1567. src += pieces->boot_size;
  1568. return 0;
  1569. }
  1570. static int iwlagn_wanted_ucode_alternative = 1;
  1571. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1572. const struct firmware *ucode_raw,
  1573. struct iwlagn_firmware_pieces *pieces,
  1574. struct iwlagn_ucode_capabilities *capa)
  1575. {
  1576. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1577. struct iwl_ucode_tlv *tlv;
  1578. size_t len = ucode_raw->size;
  1579. const u8 *data;
  1580. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1581. u64 alternatives;
  1582. u32 tlv_len;
  1583. enum iwl_ucode_tlv_type tlv_type;
  1584. const u8 *tlv_data;
  1585. if (len < sizeof(*ucode)) {
  1586. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1587. return -EINVAL;
  1588. }
  1589. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1590. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1591. le32_to_cpu(ucode->magic));
  1592. return -EINVAL;
  1593. }
  1594. /*
  1595. * Check which alternatives are present, and "downgrade"
  1596. * when the chosen alternative is not present, warning
  1597. * the user when that happens. Some files may not have
  1598. * any alternatives, so don't warn in that case.
  1599. */
  1600. alternatives = le64_to_cpu(ucode->alternatives);
  1601. tmp = wanted_alternative;
  1602. if (wanted_alternative > 63)
  1603. wanted_alternative = 63;
  1604. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1605. wanted_alternative--;
  1606. if (wanted_alternative && wanted_alternative != tmp)
  1607. IWL_WARN(priv,
  1608. "uCode alternative %d not available, choosing %d\n",
  1609. tmp, wanted_alternative);
  1610. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1611. pieces->build = le32_to_cpu(ucode->build);
  1612. data = ucode->data;
  1613. len -= sizeof(*ucode);
  1614. while (len >= sizeof(*tlv)) {
  1615. u16 tlv_alt;
  1616. len -= sizeof(*tlv);
  1617. tlv = (void *)data;
  1618. tlv_len = le32_to_cpu(tlv->length);
  1619. tlv_type = le16_to_cpu(tlv->type);
  1620. tlv_alt = le16_to_cpu(tlv->alternative);
  1621. tlv_data = tlv->data;
  1622. if (len < tlv_len) {
  1623. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1624. len, tlv_len);
  1625. return -EINVAL;
  1626. }
  1627. len -= ALIGN(tlv_len, 4);
  1628. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1629. /*
  1630. * Alternative 0 is always valid.
  1631. *
  1632. * Skip alternative TLVs that are not selected.
  1633. */
  1634. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1635. continue;
  1636. switch (tlv_type) {
  1637. case IWL_UCODE_TLV_INST:
  1638. pieces->inst = tlv_data;
  1639. pieces->inst_size = tlv_len;
  1640. break;
  1641. case IWL_UCODE_TLV_DATA:
  1642. pieces->data = tlv_data;
  1643. pieces->data_size = tlv_len;
  1644. break;
  1645. case IWL_UCODE_TLV_INIT:
  1646. pieces->init = tlv_data;
  1647. pieces->init_size = tlv_len;
  1648. break;
  1649. case IWL_UCODE_TLV_INIT_DATA:
  1650. pieces->init_data = tlv_data;
  1651. pieces->init_data_size = tlv_len;
  1652. break;
  1653. case IWL_UCODE_TLV_BOOT:
  1654. pieces->boot = tlv_data;
  1655. pieces->boot_size = tlv_len;
  1656. break;
  1657. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1658. if (tlv_len != sizeof(u32))
  1659. goto invalid_tlv_len;
  1660. capa->max_probe_length =
  1661. le32_to_cpup((__le32 *)tlv_data);
  1662. break;
  1663. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1664. if (tlv_len != sizeof(u32))
  1665. goto invalid_tlv_len;
  1666. pieces->init_evtlog_ptr =
  1667. le32_to_cpup((__le32 *)tlv_data);
  1668. break;
  1669. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1670. if (tlv_len != sizeof(u32))
  1671. goto invalid_tlv_len;
  1672. pieces->init_evtlog_size =
  1673. le32_to_cpup((__le32 *)tlv_data);
  1674. break;
  1675. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1676. if (tlv_len != sizeof(u32))
  1677. goto invalid_tlv_len;
  1678. pieces->init_errlog_ptr =
  1679. le32_to_cpup((__le32 *)tlv_data);
  1680. break;
  1681. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1682. if (tlv_len != sizeof(u32))
  1683. goto invalid_tlv_len;
  1684. pieces->inst_evtlog_ptr =
  1685. le32_to_cpup((__le32 *)tlv_data);
  1686. break;
  1687. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1688. if (tlv_len != sizeof(u32))
  1689. goto invalid_tlv_len;
  1690. pieces->inst_evtlog_size =
  1691. le32_to_cpup((__le32 *)tlv_data);
  1692. break;
  1693. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1694. if (tlv_len != sizeof(u32))
  1695. goto invalid_tlv_len;
  1696. pieces->inst_errlog_ptr =
  1697. le32_to_cpup((__le32 *)tlv_data);
  1698. break;
  1699. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1700. if (tlv_len)
  1701. goto invalid_tlv_len;
  1702. priv->enhance_sensitivity_table = true;
  1703. break;
  1704. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1705. if (tlv_len != sizeof(u32))
  1706. goto invalid_tlv_len;
  1707. capa->standard_phy_calibration_size =
  1708. le32_to_cpup((__le32 *)tlv_data);
  1709. break;
  1710. default:
  1711. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1712. break;
  1713. }
  1714. }
  1715. if (len) {
  1716. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1717. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1718. return -EINVAL;
  1719. }
  1720. return 0;
  1721. invalid_tlv_len:
  1722. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1723. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1724. return -EINVAL;
  1725. }
  1726. /**
  1727. * iwl_ucode_callback - callback when firmware was loaded
  1728. *
  1729. * If loaded successfully, copies the firmware into buffers
  1730. * for the card to fetch (via DMA).
  1731. */
  1732. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1733. {
  1734. struct iwl_priv *priv = context;
  1735. struct iwl_ucode_header *ucode;
  1736. int err;
  1737. struct iwlagn_firmware_pieces pieces;
  1738. const unsigned int api_max = priv->cfg->ucode_api_max;
  1739. const unsigned int api_min = priv->cfg->ucode_api_min;
  1740. u32 api_ver;
  1741. char buildstr[25];
  1742. u32 build;
  1743. struct iwlagn_ucode_capabilities ucode_capa = {
  1744. .max_probe_length = 200,
  1745. .standard_phy_calibration_size =
  1746. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1747. };
  1748. memset(&pieces, 0, sizeof(pieces));
  1749. if (!ucode_raw) {
  1750. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1751. IWL_ERR(priv,
  1752. "request for firmware file '%s' failed.\n",
  1753. priv->firmware_name);
  1754. goto try_again;
  1755. }
  1756. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1757. priv->firmware_name, ucode_raw->size);
  1758. /* Make sure that we got at least the API version number */
  1759. if (ucode_raw->size < 4) {
  1760. IWL_ERR(priv, "File size way too small!\n");
  1761. goto try_again;
  1762. }
  1763. /* Data from ucode file: header followed by uCode images */
  1764. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1765. if (ucode->ver)
  1766. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1767. else
  1768. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1769. &ucode_capa);
  1770. if (err)
  1771. goto try_again;
  1772. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1773. build = pieces.build;
  1774. /*
  1775. * api_ver should match the api version forming part of the
  1776. * firmware filename ... but we don't check for that and only rely
  1777. * on the API version read from firmware header from here on forward
  1778. */
  1779. if (api_ver < api_min || api_ver > api_max) {
  1780. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1781. "Driver supports v%u, firmware is v%u.\n",
  1782. api_max, api_ver);
  1783. goto try_again;
  1784. }
  1785. if (api_ver != api_max)
  1786. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1787. "got v%u. New firmware can be obtained "
  1788. "from http://www.intellinuxwireless.org.\n",
  1789. api_max, api_ver);
  1790. if (build)
  1791. sprintf(buildstr, " build %u%s", build,
  1792. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1793. ? " (EXP)" : "");
  1794. else
  1795. buildstr[0] = '\0';
  1796. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1797. IWL_UCODE_MAJOR(priv->ucode_ver),
  1798. IWL_UCODE_MINOR(priv->ucode_ver),
  1799. IWL_UCODE_API(priv->ucode_ver),
  1800. IWL_UCODE_SERIAL(priv->ucode_ver),
  1801. buildstr);
  1802. snprintf(priv->hw->wiphy->fw_version,
  1803. sizeof(priv->hw->wiphy->fw_version),
  1804. "%u.%u.%u.%u%s",
  1805. IWL_UCODE_MAJOR(priv->ucode_ver),
  1806. IWL_UCODE_MINOR(priv->ucode_ver),
  1807. IWL_UCODE_API(priv->ucode_ver),
  1808. IWL_UCODE_SERIAL(priv->ucode_ver),
  1809. buildstr);
  1810. /*
  1811. * For any of the failures below (before allocating pci memory)
  1812. * we will try to load a version with a smaller API -- maybe the
  1813. * user just got a corrupted version of the latest API.
  1814. */
  1815. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1816. priv->ucode_ver);
  1817. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1818. pieces.inst_size);
  1819. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1820. pieces.data_size);
  1821. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1822. pieces.init_size);
  1823. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1824. pieces.init_data_size);
  1825. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1826. pieces.boot_size);
  1827. /* Verify that uCode images will fit in card's SRAM */
  1828. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1829. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1830. pieces.inst_size);
  1831. goto try_again;
  1832. }
  1833. if (pieces.data_size > priv->hw_params.max_data_size) {
  1834. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1835. pieces.data_size);
  1836. goto try_again;
  1837. }
  1838. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1839. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1840. pieces.init_size);
  1841. goto try_again;
  1842. }
  1843. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1844. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1845. pieces.init_data_size);
  1846. goto try_again;
  1847. }
  1848. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1849. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1850. pieces.boot_size);
  1851. goto try_again;
  1852. }
  1853. /* Allocate ucode buffers for card's bus-master loading ... */
  1854. /* Runtime instructions and 2 copies of data:
  1855. * 1) unmodified from disk
  1856. * 2) backup cache for save/restore during power-downs */
  1857. priv->ucode_code.len = pieces.inst_size;
  1858. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1859. priv->ucode_data.len = pieces.data_size;
  1860. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1861. priv->ucode_data_backup.len = pieces.data_size;
  1862. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1863. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1864. !priv->ucode_data_backup.v_addr)
  1865. goto err_pci_alloc;
  1866. /* Initialization instructions and data */
  1867. if (pieces.init_size && pieces.init_data_size) {
  1868. priv->ucode_init.len = pieces.init_size;
  1869. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1870. priv->ucode_init_data.len = pieces.init_data_size;
  1871. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1872. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1873. goto err_pci_alloc;
  1874. }
  1875. /* Bootstrap (instructions only, no data) */
  1876. if (pieces.boot_size) {
  1877. priv->ucode_boot.len = pieces.boot_size;
  1878. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1879. if (!priv->ucode_boot.v_addr)
  1880. goto err_pci_alloc;
  1881. }
  1882. /* Now that we can no longer fail, copy information */
  1883. /*
  1884. * The (size - 16) / 12 formula is based on the information recorded
  1885. * for each event, which is of mode 1 (including timestamp) for all
  1886. * new microcodes that include this information.
  1887. */
  1888. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1889. if (pieces.init_evtlog_size)
  1890. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1891. else
  1892. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1893. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1894. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1895. if (pieces.inst_evtlog_size)
  1896. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1897. else
  1898. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1899. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1900. if (priv->valid_contexts == BIT(IWL_RXON_CTX_BSS))
  1901. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1902. else
  1903. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1904. /* Copy images into buffers for card's bus-master reads ... */
  1905. /* Runtime instructions (first block of data in file) */
  1906. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1907. pieces.inst_size);
  1908. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1909. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1910. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1911. /*
  1912. * Runtime data
  1913. * NOTE: Copy into backup buffer will be done in iwl_up()
  1914. */
  1915. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1916. pieces.data_size);
  1917. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1918. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1919. /* Initialization instructions */
  1920. if (pieces.init_size) {
  1921. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1922. pieces.init_size);
  1923. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1924. }
  1925. /* Initialization data */
  1926. if (pieces.init_data_size) {
  1927. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1928. pieces.init_data_size);
  1929. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1930. pieces.init_data_size);
  1931. }
  1932. /* Bootstrap instructions */
  1933. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1934. pieces.boot_size);
  1935. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1936. /*
  1937. * figure out the offset of chain noise reset and gain commands
  1938. * base on the size of standard phy calibration commands table size
  1939. */
  1940. if (ucode_capa.standard_phy_calibration_size >
  1941. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1942. ucode_capa.standard_phy_calibration_size =
  1943. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1944. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1945. ucode_capa.standard_phy_calibration_size;
  1946. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1947. ucode_capa.standard_phy_calibration_size + 1;
  1948. /**************************************************
  1949. * This is still part of probe() in a sense...
  1950. *
  1951. * 9. Setup and register with mac80211 and debugfs
  1952. **************************************************/
  1953. err = iwl_mac_setup_register(priv, &ucode_capa);
  1954. if (err)
  1955. goto out_unbind;
  1956. err = iwl_dbgfs_register(priv, DRV_NAME);
  1957. if (err)
  1958. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1959. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1960. &iwl_attribute_group);
  1961. if (err) {
  1962. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1963. goto out_unbind;
  1964. }
  1965. /* We have our copies now, allow OS release its copies */
  1966. release_firmware(ucode_raw);
  1967. complete(&priv->_agn.firmware_loading_complete);
  1968. return;
  1969. try_again:
  1970. /* try next, if any */
  1971. if (iwl_request_firmware(priv, false))
  1972. goto out_unbind;
  1973. release_firmware(ucode_raw);
  1974. return;
  1975. err_pci_alloc:
  1976. IWL_ERR(priv, "failed to allocate pci memory\n");
  1977. iwl_dealloc_ucode_pci(priv);
  1978. out_unbind:
  1979. complete(&priv->_agn.firmware_loading_complete);
  1980. device_release_driver(&priv->pci_dev->dev);
  1981. release_firmware(ucode_raw);
  1982. }
  1983. static const char *desc_lookup_text[] = {
  1984. "OK",
  1985. "FAIL",
  1986. "BAD_PARAM",
  1987. "BAD_CHECKSUM",
  1988. "NMI_INTERRUPT_WDG",
  1989. "SYSASSERT",
  1990. "FATAL_ERROR",
  1991. "BAD_COMMAND",
  1992. "HW_ERROR_TUNE_LOCK",
  1993. "HW_ERROR_TEMPERATURE",
  1994. "ILLEGAL_CHAN_FREQ",
  1995. "VCC_NOT_STABLE",
  1996. "FH_ERROR",
  1997. "NMI_INTERRUPT_HOST",
  1998. "NMI_INTERRUPT_ACTION_PT",
  1999. "NMI_INTERRUPT_UNKNOWN",
  2000. "UCODE_VERSION_MISMATCH",
  2001. "HW_ERROR_ABS_LOCK",
  2002. "HW_ERROR_CAL_LOCK_FAIL",
  2003. "NMI_INTERRUPT_INST_ACTION_PT",
  2004. "NMI_INTERRUPT_DATA_ACTION_PT",
  2005. "NMI_TRM_HW_ER",
  2006. "NMI_INTERRUPT_TRM",
  2007. "NMI_INTERRUPT_BREAK_POINT"
  2008. "DEBUG_0",
  2009. "DEBUG_1",
  2010. "DEBUG_2",
  2011. "DEBUG_3",
  2012. };
  2013. static struct { char *name; u8 num; } advanced_lookup[] = {
  2014. { "NMI_INTERRUPT_WDG", 0x34 },
  2015. { "SYSASSERT", 0x35 },
  2016. { "UCODE_VERSION_MISMATCH", 0x37 },
  2017. { "BAD_COMMAND", 0x38 },
  2018. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  2019. { "FATAL_ERROR", 0x3D },
  2020. { "NMI_TRM_HW_ERR", 0x46 },
  2021. { "NMI_INTERRUPT_TRM", 0x4C },
  2022. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2023. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2024. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2025. { "NMI_INTERRUPT_HOST", 0x66 },
  2026. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2027. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2028. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2029. { "ADVANCED_SYSASSERT", 0 },
  2030. };
  2031. static const char *desc_lookup(u32 num)
  2032. {
  2033. int i;
  2034. int max = ARRAY_SIZE(desc_lookup_text);
  2035. if (num < max)
  2036. return desc_lookup_text[num];
  2037. max = ARRAY_SIZE(advanced_lookup) - 1;
  2038. for (i = 0; i < max; i++) {
  2039. if (advanced_lookup[i].num == num)
  2040. break;;
  2041. }
  2042. return advanced_lookup[i].name;
  2043. }
  2044. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2045. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2046. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2047. {
  2048. u32 data2, line;
  2049. u32 desc, time, count, base, data1;
  2050. u32 blink1, blink2, ilink1, ilink2;
  2051. u32 pc, hcmd;
  2052. if (priv->ucode_type == UCODE_INIT) {
  2053. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2054. if (!base)
  2055. base = priv->_agn.init_errlog_ptr;
  2056. } else {
  2057. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2058. if (!base)
  2059. base = priv->_agn.inst_errlog_ptr;
  2060. }
  2061. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2062. IWL_ERR(priv,
  2063. "Not valid error log pointer 0x%08X for %s uCode\n",
  2064. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2065. return;
  2066. }
  2067. count = iwl_read_targ_mem(priv, base);
  2068. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2069. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2070. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2071. priv->status, count);
  2072. }
  2073. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2074. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2075. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2076. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2077. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2078. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2079. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2080. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2081. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2082. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2083. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2084. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2085. blink1, blink2, ilink1, ilink2);
  2086. IWL_ERR(priv, "Desc Time "
  2087. "data1 data2 line\n");
  2088. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2089. desc_lookup(desc), desc, time, data1, data2, line);
  2090. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2091. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2092. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2093. }
  2094. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2095. /**
  2096. * iwl_print_event_log - Dump error event log to syslog
  2097. *
  2098. */
  2099. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2100. u32 num_events, u32 mode,
  2101. int pos, char **buf, size_t bufsz)
  2102. {
  2103. u32 i;
  2104. u32 base; /* SRAM byte address of event log header */
  2105. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2106. u32 ptr; /* SRAM byte address of log data */
  2107. u32 ev, time, data; /* event log data */
  2108. unsigned long reg_flags;
  2109. if (num_events == 0)
  2110. return pos;
  2111. if (priv->ucode_type == UCODE_INIT) {
  2112. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2113. if (!base)
  2114. base = priv->_agn.init_evtlog_ptr;
  2115. } else {
  2116. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2117. if (!base)
  2118. base = priv->_agn.inst_evtlog_ptr;
  2119. }
  2120. if (mode == 0)
  2121. event_size = 2 * sizeof(u32);
  2122. else
  2123. event_size = 3 * sizeof(u32);
  2124. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2125. /* Make sure device is powered up for SRAM reads */
  2126. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2127. iwl_grab_nic_access(priv);
  2128. /* Set starting address; reads will auto-increment */
  2129. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2130. rmb();
  2131. /* "time" is actually "data" for mode 0 (no timestamp).
  2132. * place event id # at far right for easier visual parsing. */
  2133. for (i = 0; i < num_events; i++) {
  2134. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2135. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2136. if (mode == 0) {
  2137. /* data, ev */
  2138. if (bufsz) {
  2139. pos += scnprintf(*buf + pos, bufsz - pos,
  2140. "EVT_LOG:0x%08x:%04u\n",
  2141. time, ev);
  2142. } else {
  2143. trace_iwlwifi_dev_ucode_event(priv, 0,
  2144. time, ev);
  2145. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2146. time, ev);
  2147. }
  2148. } else {
  2149. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2150. if (bufsz) {
  2151. pos += scnprintf(*buf + pos, bufsz - pos,
  2152. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2153. time, data, ev);
  2154. } else {
  2155. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2156. time, data, ev);
  2157. trace_iwlwifi_dev_ucode_event(priv, time,
  2158. data, ev);
  2159. }
  2160. }
  2161. }
  2162. /* Allow device to power down */
  2163. iwl_release_nic_access(priv);
  2164. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2165. return pos;
  2166. }
  2167. /**
  2168. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2169. */
  2170. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2171. u32 num_wraps, u32 next_entry,
  2172. u32 size, u32 mode,
  2173. int pos, char **buf, size_t bufsz)
  2174. {
  2175. /*
  2176. * display the newest DEFAULT_LOG_ENTRIES entries
  2177. * i.e the entries just before the next ont that uCode would fill.
  2178. */
  2179. if (num_wraps) {
  2180. if (next_entry < size) {
  2181. pos = iwl_print_event_log(priv,
  2182. capacity - (size - next_entry),
  2183. size - next_entry, mode,
  2184. pos, buf, bufsz);
  2185. pos = iwl_print_event_log(priv, 0,
  2186. next_entry, mode,
  2187. pos, buf, bufsz);
  2188. } else
  2189. pos = iwl_print_event_log(priv, next_entry - size,
  2190. size, mode, pos, buf, bufsz);
  2191. } else {
  2192. if (next_entry < size) {
  2193. pos = iwl_print_event_log(priv, 0, next_entry,
  2194. mode, pos, buf, bufsz);
  2195. } else {
  2196. pos = iwl_print_event_log(priv, next_entry - size,
  2197. size, mode, pos, buf, bufsz);
  2198. }
  2199. }
  2200. return pos;
  2201. }
  2202. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2203. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2204. char **buf, bool display)
  2205. {
  2206. u32 base; /* SRAM byte address of event log header */
  2207. u32 capacity; /* event log capacity in # entries */
  2208. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2209. u32 num_wraps; /* # times uCode wrapped to top of log */
  2210. u32 next_entry; /* index of next entry to be written by uCode */
  2211. u32 size; /* # entries that we'll print */
  2212. u32 logsize;
  2213. int pos = 0;
  2214. size_t bufsz = 0;
  2215. if (priv->ucode_type == UCODE_INIT) {
  2216. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2217. logsize = priv->_agn.init_evtlog_size;
  2218. if (!base)
  2219. base = priv->_agn.init_evtlog_ptr;
  2220. } else {
  2221. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2222. logsize = priv->_agn.inst_evtlog_size;
  2223. if (!base)
  2224. base = priv->_agn.inst_evtlog_ptr;
  2225. }
  2226. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2227. IWL_ERR(priv,
  2228. "Invalid event log pointer 0x%08X for %s uCode\n",
  2229. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2230. return -EINVAL;
  2231. }
  2232. /* event log header */
  2233. capacity = iwl_read_targ_mem(priv, base);
  2234. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2235. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2236. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2237. if (capacity > logsize) {
  2238. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2239. capacity, logsize);
  2240. capacity = logsize;
  2241. }
  2242. if (next_entry > logsize) {
  2243. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2244. next_entry, logsize);
  2245. next_entry = logsize;
  2246. }
  2247. size = num_wraps ? capacity : next_entry;
  2248. /* bail out if nothing in log */
  2249. if (size == 0) {
  2250. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2251. return pos;
  2252. }
  2253. /* enable/disable bt channel announcement */
  2254. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2255. #ifdef CONFIG_IWLWIFI_DEBUG
  2256. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2257. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2258. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2259. #else
  2260. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2261. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2262. #endif
  2263. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2264. size);
  2265. #ifdef CONFIG_IWLWIFI_DEBUG
  2266. if (display) {
  2267. if (full_log)
  2268. bufsz = capacity * 48;
  2269. else
  2270. bufsz = size * 48;
  2271. *buf = kmalloc(bufsz, GFP_KERNEL);
  2272. if (!*buf)
  2273. return -ENOMEM;
  2274. }
  2275. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2276. /*
  2277. * if uCode has wrapped back to top of log,
  2278. * start at the oldest entry,
  2279. * i.e the next one that uCode would fill.
  2280. */
  2281. if (num_wraps)
  2282. pos = iwl_print_event_log(priv, next_entry,
  2283. capacity - next_entry, mode,
  2284. pos, buf, bufsz);
  2285. /* (then/else) start at top of log */
  2286. pos = iwl_print_event_log(priv, 0,
  2287. next_entry, mode, pos, buf, bufsz);
  2288. } else
  2289. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2290. next_entry, size, mode,
  2291. pos, buf, bufsz);
  2292. #else
  2293. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2294. next_entry, size, mode,
  2295. pos, buf, bufsz);
  2296. #endif
  2297. return pos;
  2298. }
  2299. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2300. {
  2301. struct iwl_ct_kill_config cmd;
  2302. struct iwl_ct_kill_throttling_config adv_cmd;
  2303. unsigned long flags;
  2304. int ret = 0;
  2305. spin_lock_irqsave(&priv->lock, flags);
  2306. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2307. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2308. spin_unlock_irqrestore(&priv->lock, flags);
  2309. priv->thermal_throttle.ct_kill_toggle = false;
  2310. if (priv->cfg->support_ct_kill_exit) {
  2311. adv_cmd.critical_temperature_enter =
  2312. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2313. adv_cmd.critical_temperature_exit =
  2314. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2315. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2316. sizeof(adv_cmd), &adv_cmd);
  2317. if (ret)
  2318. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2319. else
  2320. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2321. "succeeded, "
  2322. "critical temperature enter is %d,"
  2323. "exit is %d\n",
  2324. priv->hw_params.ct_kill_threshold,
  2325. priv->hw_params.ct_kill_exit_threshold);
  2326. } else {
  2327. cmd.critical_temperature_R =
  2328. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2329. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2330. sizeof(cmd), &cmd);
  2331. if (ret)
  2332. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2333. else
  2334. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2335. "succeeded, "
  2336. "critical temperature is %d\n",
  2337. priv->hw_params.ct_kill_threshold);
  2338. }
  2339. }
  2340. /**
  2341. * iwl_alive_start - called after REPLY_ALIVE notification received
  2342. * from protocol/runtime uCode (initialization uCode's
  2343. * Alive gets handled by iwl_init_alive_start()).
  2344. */
  2345. static void iwl_alive_start(struct iwl_priv *priv)
  2346. {
  2347. int ret = 0;
  2348. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2349. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2350. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2351. /* We had an error bringing up the hardware, so take it
  2352. * all the way back down so we can try again */
  2353. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2354. goto restart;
  2355. }
  2356. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2357. * This is a paranoid check, because we would not have gotten the
  2358. * "runtime" alive if code weren't properly loaded. */
  2359. if (iwl_verify_ucode(priv)) {
  2360. /* Runtime instruction load was bad;
  2361. * take it all the way back down so we can try again */
  2362. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2363. goto restart;
  2364. }
  2365. ret = priv->cfg->ops->lib->alive_notify(priv);
  2366. if (ret) {
  2367. IWL_WARN(priv,
  2368. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2369. goto restart;
  2370. }
  2371. /* After the ALIVE response, we can send host commands to the uCode */
  2372. set_bit(STATUS_ALIVE, &priv->status);
  2373. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2374. /* Enable timer to monitor the driver queues */
  2375. mod_timer(&priv->monitor_recover,
  2376. jiffies +
  2377. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2378. }
  2379. if (iwl_is_rfkill(priv))
  2380. return;
  2381. ieee80211_wake_queues(priv->hw);
  2382. priv->active_rate = IWL_RATES_MASK;
  2383. /* Configure Tx antenna selection based on H/W config */
  2384. if (priv->cfg->ops->hcmd->set_tx_ant)
  2385. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2386. if (iwl_is_associated_ctx(ctx)) {
  2387. struct iwl_rxon_cmd *active_rxon =
  2388. (struct iwl_rxon_cmd *)&ctx->active;
  2389. /* apply any changes in staging */
  2390. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2391. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2392. } else {
  2393. /* Initialize our rx_config data */
  2394. iwl_connection_init_rx_config(priv, NULL);
  2395. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2396. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2397. }
  2398. if (!priv->cfg->advanced_bt_coexist) {
  2399. /* Configure Bluetooth device coexistence support */
  2400. priv->cfg->ops->hcmd->send_bt_config(priv);
  2401. }
  2402. iwl_reset_run_time_calib(priv);
  2403. /* Configure the adapter for unassociated operation */
  2404. iwlcore_commit_rxon(priv, ctx);
  2405. /* At this point, the NIC is initialized and operational */
  2406. iwl_rf_kill_ct_config(priv);
  2407. iwl_leds_init(priv);
  2408. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2409. set_bit(STATUS_READY, &priv->status);
  2410. wake_up_interruptible(&priv->wait_command_queue);
  2411. iwl_power_update_mode(priv, true);
  2412. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2413. return;
  2414. restart:
  2415. queue_work(priv->workqueue, &priv->restart);
  2416. }
  2417. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2418. static void __iwl_down(struct iwl_priv *priv)
  2419. {
  2420. unsigned long flags;
  2421. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2422. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2423. if (!exit_pending)
  2424. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2425. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2426. * to prevent rearm timer */
  2427. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2428. del_timer_sync(&priv->monitor_recover);
  2429. iwl_clear_ucode_stations(priv, NULL);
  2430. iwl_dealloc_bcast_stations(priv);
  2431. iwl_clear_driver_stations(priv);
  2432. /* reset BT coex data */
  2433. priv->bt_status = 0;
  2434. priv->bt_traffic_load = priv->cfg->bt_init_traffic_load;
  2435. priv->bt_sco_active = false;
  2436. priv->bt_full_concurrent = false;
  2437. priv->bt_ci_compliance = 0;
  2438. /* Unblock any waiting calls */
  2439. wake_up_interruptible_all(&priv->wait_command_queue);
  2440. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2441. * exiting the module */
  2442. if (!exit_pending)
  2443. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2444. /* stop and reset the on-board processor */
  2445. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2446. /* tell the device to stop sending interrupts */
  2447. spin_lock_irqsave(&priv->lock, flags);
  2448. iwl_disable_interrupts(priv);
  2449. spin_unlock_irqrestore(&priv->lock, flags);
  2450. iwl_synchronize_irq(priv);
  2451. if (priv->mac80211_registered)
  2452. ieee80211_stop_queues(priv->hw);
  2453. /* If we have not previously called iwl_init() then
  2454. * clear all bits but the RF Kill bit and return */
  2455. if (!iwl_is_init(priv)) {
  2456. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2457. STATUS_RF_KILL_HW |
  2458. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2459. STATUS_GEO_CONFIGURED |
  2460. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2461. STATUS_EXIT_PENDING;
  2462. goto exit;
  2463. }
  2464. /* ...otherwise clear out all the status bits but the RF Kill
  2465. * bit and continue taking the NIC down. */
  2466. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2467. STATUS_RF_KILL_HW |
  2468. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2469. STATUS_GEO_CONFIGURED |
  2470. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2471. STATUS_FW_ERROR |
  2472. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2473. STATUS_EXIT_PENDING;
  2474. /* device going down, Stop using ICT table */
  2475. iwl_disable_ict(priv);
  2476. iwlagn_txq_ctx_stop(priv);
  2477. iwlagn_rxq_stop(priv);
  2478. /* Power-down device's busmaster DMA clocks */
  2479. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2480. udelay(5);
  2481. /* Make sure (redundant) we've released our request to stay awake */
  2482. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2483. /* Stop the device, and put it in low power state */
  2484. priv->cfg->ops->lib->apm_ops.stop(priv);
  2485. exit:
  2486. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2487. if (priv->ibss_beacon)
  2488. dev_kfree_skb(priv->ibss_beacon);
  2489. priv->ibss_beacon = NULL;
  2490. /* clear out any free frames */
  2491. iwl_clear_free_frames(priv);
  2492. }
  2493. static void iwl_down(struct iwl_priv *priv)
  2494. {
  2495. mutex_lock(&priv->mutex);
  2496. __iwl_down(priv);
  2497. mutex_unlock(&priv->mutex);
  2498. iwl_cancel_deferred_work(priv);
  2499. }
  2500. #define HW_READY_TIMEOUT (50)
  2501. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2502. {
  2503. int ret = 0;
  2504. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2505. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2506. /* See if we got it */
  2507. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2508. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2509. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2510. HW_READY_TIMEOUT);
  2511. if (ret != -ETIMEDOUT)
  2512. priv->hw_ready = true;
  2513. else
  2514. priv->hw_ready = false;
  2515. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2516. (priv->hw_ready == 1) ? "ready" : "not ready");
  2517. return ret;
  2518. }
  2519. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2520. {
  2521. int ret = 0;
  2522. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2523. ret = iwl_set_hw_ready(priv);
  2524. if (priv->hw_ready)
  2525. return ret;
  2526. /* If HW is not ready, prepare the conditions to check again */
  2527. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2528. CSR_HW_IF_CONFIG_REG_PREPARE);
  2529. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2530. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2531. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2532. /* HW should be ready by now, check again. */
  2533. if (ret != -ETIMEDOUT)
  2534. iwl_set_hw_ready(priv);
  2535. return ret;
  2536. }
  2537. #define MAX_HW_RESTARTS 5
  2538. static int __iwl_up(struct iwl_priv *priv)
  2539. {
  2540. struct iwl_rxon_context *ctx;
  2541. int i;
  2542. int ret;
  2543. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2544. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2545. return -EIO;
  2546. }
  2547. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2548. IWL_ERR(priv, "ucode not available for device bringup\n");
  2549. return -EIO;
  2550. }
  2551. for_each_context(priv, ctx) {
  2552. ret = iwl_alloc_bcast_station(priv, ctx, true);
  2553. if (ret) {
  2554. iwl_dealloc_bcast_stations(priv);
  2555. return ret;
  2556. }
  2557. }
  2558. iwl_prepare_card_hw(priv);
  2559. if (!priv->hw_ready) {
  2560. IWL_WARN(priv, "Exit HW not ready\n");
  2561. return -EIO;
  2562. }
  2563. /* If platform's RF_KILL switch is NOT set to KILL */
  2564. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2565. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2566. else
  2567. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2568. if (iwl_is_rfkill(priv)) {
  2569. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2570. iwl_enable_interrupts(priv);
  2571. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2572. return 0;
  2573. }
  2574. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2575. /* must be initialised before iwl_hw_nic_init */
  2576. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2577. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2578. else
  2579. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2580. ret = iwlagn_hw_nic_init(priv);
  2581. if (ret) {
  2582. IWL_ERR(priv, "Unable to init nic\n");
  2583. return ret;
  2584. }
  2585. /* make sure rfkill handshake bits are cleared */
  2586. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2587. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2588. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2589. /* clear (again), then enable host interrupts */
  2590. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2591. iwl_enable_interrupts(priv);
  2592. /* really make sure rfkill handshake bits are cleared */
  2593. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2594. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2595. /* Copy original ucode data image from disk into backup cache.
  2596. * This will be used to initialize the on-board processor's
  2597. * data SRAM for a clean start when the runtime program first loads. */
  2598. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2599. priv->ucode_data.len);
  2600. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2601. /* load bootstrap state machine,
  2602. * load bootstrap program into processor's memory,
  2603. * prepare to load the "initialize" uCode */
  2604. ret = priv->cfg->ops->lib->load_ucode(priv);
  2605. if (ret) {
  2606. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2607. ret);
  2608. continue;
  2609. }
  2610. /* start card; "initialize" will load runtime ucode */
  2611. iwl_nic_start(priv);
  2612. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2613. return 0;
  2614. }
  2615. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2616. __iwl_down(priv);
  2617. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2618. /* tried to restart and config the device for as long as our
  2619. * patience could withstand */
  2620. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2621. return -EIO;
  2622. }
  2623. /*****************************************************************************
  2624. *
  2625. * Workqueue callbacks
  2626. *
  2627. *****************************************************************************/
  2628. static void iwl_bg_init_alive_start(struct work_struct *data)
  2629. {
  2630. struct iwl_priv *priv =
  2631. container_of(data, struct iwl_priv, init_alive_start.work);
  2632. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2633. return;
  2634. mutex_lock(&priv->mutex);
  2635. priv->cfg->ops->lib->init_alive_start(priv);
  2636. mutex_unlock(&priv->mutex);
  2637. }
  2638. static void iwl_bg_alive_start(struct work_struct *data)
  2639. {
  2640. struct iwl_priv *priv =
  2641. container_of(data, struct iwl_priv, alive_start.work);
  2642. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2643. return;
  2644. /* enable dram interrupt */
  2645. iwl_reset_ict(priv);
  2646. mutex_lock(&priv->mutex);
  2647. iwl_alive_start(priv);
  2648. mutex_unlock(&priv->mutex);
  2649. }
  2650. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2651. {
  2652. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2653. run_time_calib_work);
  2654. mutex_lock(&priv->mutex);
  2655. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2656. test_bit(STATUS_SCANNING, &priv->status)) {
  2657. mutex_unlock(&priv->mutex);
  2658. return;
  2659. }
  2660. if (priv->start_calib) {
  2661. if (priv->cfg->bt_statistics) {
  2662. iwl_chain_noise_calibration(priv,
  2663. (void *)&priv->_agn.statistics_bt);
  2664. iwl_sensitivity_calibration(priv,
  2665. (void *)&priv->_agn.statistics_bt);
  2666. } else {
  2667. iwl_chain_noise_calibration(priv,
  2668. (void *)&priv->_agn.statistics);
  2669. iwl_sensitivity_calibration(priv,
  2670. (void *)&priv->_agn.statistics);
  2671. }
  2672. }
  2673. mutex_unlock(&priv->mutex);
  2674. }
  2675. static void iwl_bg_restart(struct work_struct *data)
  2676. {
  2677. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2678. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2679. return;
  2680. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2681. struct iwl_rxon_context *ctx;
  2682. bool bt_sco, bt_full_concurrent;
  2683. u8 bt_ci_compliance;
  2684. u8 bt_load;
  2685. u8 bt_status;
  2686. mutex_lock(&priv->mutex);
  2687. for_each_context(priv, ctx)
  2688. ctx->vif = NULL;
  2689. priv->is_open = 0;
  2690. /*
  2691. * __iwl_down() will clear the BT status variables,
  2692. * which is correct, but when we restart we really
  2693. * want to keep them so restore them afterwards.
  2694. *
  2695. * The restart process will later pick them up and
  2696. * re-configure the hw when we reconfigure the BT
  2697. * command.
  2698. */
  2699. bt_sco = priv->bt_sco_active;
  2700. bt_full_concurrent = priv->bt_full_concurrent;
  2701. bt_ci_compliance = priv->bt_ci_compliance;
  2702. bt_load = priv->bt_traffic_load;
  2703. bt_status = priv->bt_status;
  2704. __iwl_down(priv);
  2705. priv->bt_sco_active = bt_sco;
  2706. priv->bt_full_concurrent = bt_full_concurrent;
  2707. priv->bt_ci_compliance = bt_ci_compliance;
  2708. priv->bt_traffic_load = bt_load;
  2709. priv->bt_status = bt_status;
  2710. mutex_unlock(&priv->mutex);
  2711. iwl_cancel_deferred_work(priv);
  2712. ieee80211_restart_hw(priv->hw);
  2713. } else {
  2714. iwl_down(priv);
  2715. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2716. return;
  2717. mutex_lock(&priv->mutex);
  2718. __iwl_up(priv);
  2719. mutex_unlock(&priv->mutex);
  2720. }
  2721. }
  2722. static void iwl_bg_rx_replenish(struct work_struct *data)
  2723. {
  2724. struct iwl_priv *priv =
  2725. container_of(data, struct iwl_priv, rx_replenish);
  2726. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2727. return;
  2728. mutex_lock(&priv->mutex);
  2729. iwlagn_rx_replenish(priv);
  2730. mutex_unlock(&priv->mutex);
  2731. }
  2732. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2733. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2734. {
  2735. struct iwl_rxon_context *ctx;
  2736. struct ieee80211_conf *conf = NULL;
  2737. int ret = 0;
  2738. if (!vif || !priv->is_open)
  2739. return;
  2740. ctx = iwl_rxon_ctx_from_vif(vif);
  2741. if (vif->type == NL80211_IFTYPE_AP) {
  2742. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2743. return;
  2744. }
  2745. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2746. return;
  2747. iwl_scan_cancel_timeout(priv, 200);
  2748. conf = ieee80211_get_hw_conf(priv->hw);
  2749. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2750. iwlcore_commit_rxon(priv, ctx);
  2751. ret = iwl_send_rxon_timing(priv, vif);
  2752. if (ret)
  2753. IWL_WARN(priv, "RXON timing - "
  2754. "Attempting to continue.\n");
  2755. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2756. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2757. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2758. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2759. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2760. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2761. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2762. if (vif->bss_conf.use_short_preamble)
  2763. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2764. else
  2765. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2766. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2767. if (vif->bss_conf.use_short_slot)
  2768. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2769. else
  2770. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2771. }
  2772. iwlcore_commit_rxon(priv, ctx);
  2773. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2774. vif->bss_conf.aid, ctx->active.bssid_addr);
  2775. switch (vif->type) {
  2776. case NL80211_IFTYPE_STATION:
  2777. break;
  2778. case NL80211_IFTYPE_ADHOC:
  2779. iwl_send_beacon_cmd(priv);
  2780. break;
  2781. default:
  2782. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2783. __func__, vif->type);
  2784. break;
  2785. }
  2786. /* the chain noise calibration will enabled PM upon completion
  2787. * If chain noise has already been run, then we need to enable
  2788. * power management here */
  2789. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2790. iwl_power_update_mode(priv, false);
  2791. /* Enable Rx differential gain and sensitivity calibrations */
  2792. iwl_chain_noise_reset(priv);
  2793. priv->start_calib = 1;
  2794. }
  2795. /*****************************************************************************
  2796. *
  2797. * mac80211 entry point functions
  2798. *
  2799. *****************************************************************************/
  2800. #define UCODE_READY_TIMEOUT (4 * HZ)
  2801. /*
  2802. * Not a mac80211 entry point function, but it fits in with all the
  2803. * other mac80211 functions grouped here.
  2804. */
  2805. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2806. struct iwlagn_ucode_capabilities *capa)
  2807. {
  2808. int ret;
  2809. struct ieee80211_hw *hw = priv->hw;
  2810. hw->rate_control_algorithm = "iwl-agn-rs";
  2811. /* Tell mac80211 our characteristics */
  2812. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2813. IEEE80211_HW_AMPDU_AGGREGATION |
  2814. IEEE80211_HW_SPECTRUM_MGMT;
  2815. if (!priv->cfg->broken_powersave)
  2816. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2817. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2818. if (priv->cfg->sku & IWL_SKU_N)
  2819. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2820. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2821. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2822. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2823. hw->wiphy->interface_modes =
  2824. BIT(NL80211_IFTYPE_STATION) |
  2825. BIT(NL80211_IFTYPE_ADHOC);
  2826. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2827. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2828. /*
  2829. * For now, disable PS by default because it affects
  2830. * RX performance significantly.
  2831. */
  2832. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2833. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2834. /* we create the 802.11 header and a zero-length SSID element */
  2835. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2836. /* Default value; 4 EDCA QOS priorities */
  2837. hw->queues = 4;
  2838. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2839. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2840. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2841. &priv->bands[IEEE80211_BAND_2GHZ];
  2842. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2843. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2844. &priv->bands[IEEE80211_BAND_5GHZ];
  2845. ret = ieee80211_register_hw(priv->hw);
  2846. if (ret) {
  2847. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2848. return ret;
  2849. }
  2850. priv->mac80211_registered = 1;
  2851. return 0;
  2852. }
  2853. static int iwl_mac_start(struct ieee80211_hw *hw)
  2854. {
  2855. struct iwl_priv *priv = hw->priv;
  2856. int ret;
  2857. IWL_DEBUG_MAC80211(priv, "enter\n");
  2858. /* we should be verifying the device is ready to be opened */
  2859. mutex_lock(&priv->mutex);
  2860. ret = __iwl_up(priv);
  2861. mutex_unlock(&priv->mutex);
  2862. if (ret)
  2863. return ret;
  2864. if (iwl_is_rfkill(priv))
  2865. goto out;
  2866. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2867. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2868. * mac80211 will not be run successfully. */
  2869. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2870. test_bit(STATUS_READY, &priv->status),
  2871. UCODE_READY_TIMEOUT);
  2872. if (!ret) {
  2873. if (!test_bit(STATUS_READY, &priv->status)) {
  2874. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2875. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2876. return -ETIMEDOUT;
  2877. }
  2878. }
  2879. iwl_led_start(priv);
  2880. out:
  2881. priv->is_open = 1;
  2882. IWL_DEBUG_MAC80211(priv, "leave\n");
  2883. return 0;
  2884. }
  2885. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2886. {
  2887. struct iwl_priv *priv = hw->priv;
  2888. IWL_DEBUG_MAC80211(priv, "enter\n");
  2889. if (!priv->is_open)
  2890. return;
  2891. priv->is_open = 0;
  2892. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2893. /* stop mac, cancel any scan request and clear
  2894. * RXON_FILTER_ASSOC_MSK BIT
  2895. */
  2896. mutex_lock(&priv->mutex);
  2897. iwl_scan_cancel_timeout(priv, 100);
  2898. mutex_unlock(&priv->mutex);
  2899. }
  2900. iwl_down(priv);
  2901. flush_workqueue(priv->workqueue);
  2902. /* enable interrupts again in order to receive rfkill changes */
  2903. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2904. iwl_enable_interrupts(priv);
  2905. IWL_DEBUG_MAC80211(priv, "leave\n");
  2906. }
  2907. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2908. {
  2909. struct iwl_priv *priv = hw->priv;
  2910. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2911. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2912. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2913. if (iwlagn_tx_skb(priv, skb))
  2914. dev_kfree_skb_any(skb);
  2915. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2916. return NETDEV_TX_OK;
  2917. }
  2918. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2919. {
  2920. struct iwl_rxon_context *ctx = iwl_rxon_ctx_from_vif(vif);
  2921. int ret = 0;
  2922. lockdep_assert_held(&priv->mutex);
  2923. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2924. return;
  2925. /* The following should be done only at AP bring up */
  2926. if (!iwl_is_associated_ctx(ctx)) {
  2927. /* RXON - unassoc (to set timing command) */
  2928. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2929. iwlcore_commit_rxon(priv, ctx);
  2930. /* RXON Timing */
  2931. ret = iwl_send_rxon_timing(priv, vif);
  2932. if (ret)
  2933. IWL_WARN(priv, "RXON timing failed - "
  2934. "Attempting to continue.\n");
  2935. /* AP has all antennas */
  2936. priv->chain_noise_data.active_chains =
  2937. priv->hw_params.valid_rx_ant;
  2938. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2939. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2940. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2941. ctx->staging.assoc_id = 0;
  2942. if (vif->bss_conf.use_short_preamble)
  2943. ctx->staging.flags |=
  2944. RXON_FLG_SHORT_PREAMBLE_MSK;
  2945. else
  2946. ctx->staging.flags &=
  2947. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2948. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2949. if (vif->bss_conf.use_short_slot)
  2950. ctx->staging.flags |=
  2951. RXON_FLG_SHORT_SLOT_MSK;
  2952. else
  2953. ctx->staging.flags &=
  2954. ~RXON_FLG_SHORT_SLOT_MSK;
  2955. }
  2956. /* restore RXON assoc */
  2957. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2958. iwlcore_commit_rxon(priv, ctx);
  2959. }
  2960. iwl_send_beacon_cmd(priv);
  2961. /* FIXME - we need to add code here to detect a totally new
  2962. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2963. * clear sta table, add BCAST sta... */
  2964. }
  2965. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2966. struct ieee80211_vif *vif,
  2967. struct ieee80211_key_conf *keyconf,
  2968. struct ieee80211_sta *sta,
  2969. u32 iv32, u16 *phase1key)
  2970. {
  2971. struct iwl_priv *priv = hw->priv;
  2972. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2973. IWL_DEBUG_MAC80211(priv, "enter\n");
  2974. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2975. iv32, phase1key);
  2976. IWL_DEBUG_MAC80211(priv, "leave\n");
  2977. }
  2978. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2979. struct ieee80211_vif *vif,
  2980. struct ieee80211_sta *sta,
  2981. struct ieee80211_key_conf *key)
  2982. {
  2983. struct iwl_priv *priv = hw->priv;
  2984. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2985. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2986. int ret;
  2987. u8 sta_id;
  2988. bool is_default_wep_key = false;
  2989. IWL_DEBUG_MAC80211(priv, "enter\n");
  2990. if (priv->cfg->mod_params->sw_crypto) {
  2991. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2992. return -EOPNOTSUPP;
  2993. }
  2994. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2995. if (sta_id == IWL_INVALID_STATION)
  2996. return -EINVAL;
  2997. mutex_lock(&priv->mutex);
  2998. iwl_scan_cancel_timeout(priv, 100);
  2999. /*
  3000. * If we are getting WEP group key and we didn't receive any key mapping
  3001. * so far, we are in legacy wep mode (group key only), otherwise we are
  3002. * in 1X mode.
  3003. * In legacy wep mode, we use another host command to the uCode.
  3004. */
  3005. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  3006. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  3007. !sta) {
  3008. if (cmd == SET_KEY)
  3009. is_default_wep_key = !ctx->key_mapping_keys;
  3010. else
  3011. is_default_wep_key =
  3012. (key->hw_key_idx == HW_KEY_DEFAULT);
  3013. }
  3014. switch (cmd) {
  3015. case SET_KEY:
  3016. if (is_default_wep_key)
  3017. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  3018. else
  3019. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  3020. key, sta_id);
  3021. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3022. break;
  3023. case DISABLE_KEY:
  3024. if (is_default_wep_key)
  3025. ret = iwl_remove_default_wep_key(priv, ctx, key);
  3026. else
  3027. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  3028. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3029. break;
  3030. default:
  3031. ret = -EINVAL;
  3032. }
  3033. mutex_unlock(&priv->mutex);
  3034. IWL_DEBUG_MAC80211(priv, "leave\n");
  3035. return ret;
  3036. }
  3037. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  3038. struct ieee80211_vif *vif,
  3039. enum ieee80211_ampdu_mlme_action action,
  3040. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3041. {
  3042. struct iwl_priv *priv = hw->priv;
  3043. int ret = -EINVAL;
  3044. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3045. sta->addr, tid);
  3046. if (!(priv->cfg->sku & IWL_SKU_N))
  3047. return -EACCES;
  3048. mutex_lock(&priv->mutex);
  3049. switch (action) {
  3050. case IEEE80211_AMPDU_RX_START:
  3051. IWL_DEBUG_HT(priv, "start Rx\n");
  3052. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3053. break;
  3054. case IEEE80211_AMPDU_RX_STOP:
  3055. IWL_DEBUG_HT(priv, "stop Rx\n");
  3056. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3057. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3058. ret = 0;
  3059. break;
  3060. case IEEE80211_AMPDU_TX_START:
  3061. IWL_DEBUG_HT(priv, "start Tx\n");
  3062. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3063. if (ret == 0) {
  3064. priv->_agn.agg_tids_count++;
  3065. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3066. priv->_agn.agg_tids_count);
  3067. }
  3068. break;
  3069. case IEEE80211_AMPDU_TX_STOP:
  3070. IWL_DEBUG_HT(priv, "stop Tx\n");
  3071. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3072. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3073. priv->_agn.agg_tids_count--;
  3074. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3075. priv->_agn.agg_tids_count);
  3076. }
  3077. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3078. ret = 0;
  3079. if (priv->cfg->use_rts_for_aggregation) {
  3080. struct iwl_station_priv *sta_priv =
  3081. (void *) sta->drv_priv;
  3082. /*
  3083. * switch off RTS/CTS if it was previously enabled
  3084. */
  3085. sta_priv->lq_sta.lq.general_params.flags &=
  3086. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3087. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3088. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3089. }
  3090. break;
  3091. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3092. if (priv->cfg->use_rts_for_aggregation) {
  3093. struct iwl_station_priv *sta_priv =
  3094. (void *) sta->drv_priv;
  3095. /*
  3096. * switch to RTS/CTS if it is the prefer protection
  3097. * method for HT traffic
  3098. */
  3099. sta_priv->lq_sta.lq.general_params.flags |=
  3100. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3101. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3102. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3103. }
  3104. ret = 0;
  3105. break;
  3106. }
  3107. mutex_unlock(&priv->mutex);
  3108. return ret;
  3109. }
  3110. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3111. struct ieee80211_vif *vif,
  3112. enum sta_notify_cmd cmd,
  3113. struct ieee80211_sta *sta)
  3114. {
  3115. struct iwl_priv *priv = hw->priv;
  3116. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3117. int sta_id;
  3118. switch (cmd) {
  3119. case STA_NOTIFY_SLEEP:
  3120. WARN_ON(!sta_priv->client);
  3121. sta_priv->asleep = true;
  3122. if (atomic_read(&sta_priv->pending_frames) > 0)
  3123. ieee80211_sta_block_awake(hw, sta, true);
  3124. break;
  3125. case STA_NOTIFY_AWAKE:
  3126. WARN_ON(!sta_priv->client);
  3127. if (!sta_priv->asleep)
  3128. break;
  3129. sta_priv->asleep = false;
  3130. sta_id = iwl_sta_id(sta);
  3131. if (sta_id != IWL_INVALID_STATION)
  3132. iwl_sta_modify_ps_wake(priv, sta_id);
  3133. break;
  3134. default:
  3135. break;
  3136. }
  3137. }
  3138. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3139. struct ieee80211_vif *vif,
  3140. struct ieee80211_sta *sta)
  3141. {
  3142. struct iwl_priv *priv = hw->priv;
  3143. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3144. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3145. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3146. int ret;
  3147. u8 sta_id;
  3148. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3149. sta->addr);
  3150. mutex_lock(&priv->mutex);
  3151. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3152. sta->addr);
  3153. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3154. atomic_set(&sta_priv->pending_frames, 0);
  3155. if (vif->type == NL80211_IFTYPE_AP)
  3156. sta_priv->client = true;
  3157. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  3158. is_ap, sta, &sta_id);
  3159. if (ret) {
  3160. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3161. sta->addr, ret);
  3162. /* Should we return success if return code is EEXIST ? */
  3163. mutex_unlock(&priv->mutex);
  3164. return ret;
  3165. }
  3166. sta_priv->common.sta_id = sta_id;
  3167. /* Initialize rate scaling */
  3168. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3169. sta->addr);
  3170. iwl_rs_rate_init(priv, sta, sta_id);
  3171. mutex_unlock(&priv->mutex);
  3172. return 0;
  3173. }
  3174. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3175. struct ieee80211_channel_switch *ch_switch)
  3176. {
  3177. struct iwl_priv *priv = hw->priv;
  3178. const struct iwl_channel_info *ch_info;
  3179. struct ieee80211_conf *conf = &hw->conf;
  3180. struct ieee80211_channel *channel = ch_switch->channel;
  3181. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3182. /*
  3183. * MULTI-FIXME
  3184. * When we add support for multiple interfaces, we need to
  3185. * revisit this. The channel switch command in the device
  3186. * only affects the BSS context, but what does that really
  3187. * mean? And what if we get a CSA on the second interface?
  3188. * This needs a lot of work.
  3189. */
  3190. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3191. u16 ch;
  3192. unsigned long flags = 0;
  3193. IWL_DEBUG_MAC80211(priv, "enter\n");
  3194. if (iwl_is_rfkill(priv))
  3195. goto out_exit;
  3196. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3197. test_bit(STATUS_SCANNING, &priv->status))
  3198. goto out_exit;
  3199. if (!iwl_is_associated_ctx(ctx))
  3200. goto out_exit;
  3201. /* channel switch in progress */
  3202. if (priv->switch_rxon.switch_in_progress == true)
  3203. goto out_exit;
  3204. mutex_lock(&priv->mutex);
  3205. if (priv->cfg->ops->lib->set_channel_switch) {
  3206. ch = channel->hw_value;
  3207. if (le16_to_cpu(ctx->active.channel) != ch) {
  3208. ch_info = iwl_get_channel_info(priv,
  3209. channel->band,
  3210. ch);
  3211. if (!is_channel_valid(ch_info)) {
  3212. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3213. goto out;
  3214. }
  3215. spin_lock_irqsave(&priv->lock, flags);
  3216. priv->current_ht_config.smps = conf->smps_mode;
  3217. /* Configure HT40 channels */
  3218. ctx->ht.enabled = conf_is_ht(conf);
  3219. if (ctx->ht.enabled) {
  3220. if (conf_is_ht40_minus(conf)) {
  3221. ctx->ht.extension_chan_offset =
  3222. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3223. ctx->ht.is_40mhz = true;
  3224. } else if (conf_is_ht40_plus(conf)) {
  3225. ctx->ht.extension_chan_offset =
  3226. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3227. ctx->ht.is_40mhz = true;
  3228. } else {
  3229. ctx->ht.extension_chan_offset =
  3230. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3231. ctx->ht.is_40mhz = false;
  3232. }
  3233. } else
  3234. ctx->ht.is_40mhz = false;
  3235. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3236. ctx->staging.flags = 0;
  3237. iwl_set_rxon_channel(priv, channel, ctx);
  3238. iwl_set_rxon_ht(priv, ht_conf);
  3239. iwl_set_flags_for_band(priv, ctx, channel->band,
  3240. ctx->vif);
  3241. spin_unlock_irqrestore(&priv->lock, flags);
  3242. iwl_set_rate(priv);
  3243. /*
  3244. * at this point, staging_rxon has the
  3245. * configuration for channel switch
  3246. */
  3247. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3248. ch_switch))
  3249. priv->switch_rxon.switch_in_progress = false;
  3250. }
  3251. }
  3252. out:
  3253. mutex_unlock(&priv->mutex);
  3254. out_exit:
  3255. if (!priv->switch_rxon.switch_in_progress)
  3256. ieee80211_chswitch_done(ctx->vif, false);
  3257. IWL_DEBUG_MAC80211(priv, "leave\n");
  3258. }
  3259. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3260. unsigned int changed_flags,
  3261. unsigned int *total_flags,
  3262. u64 multicast)
  3263. {
  3264. struct iwl_priv *priv = hw->priv;
  3265. __le32 filter_or = 0, filter_nand = 0;
  3266. struct iwl_rxon_context *ctx;
  3267. #define CHK(test, flag) do { \
  3268. if (*total_flags & (test)) \
  3269. filter_or |= (flag); \
  3270. else \
  3271. filter_nand |= (flag); \
  3272. } while (0)
  3273. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3274. changed_flags, *total_flags);
  3275. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3276. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3277. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3278. #undef CHK
  3279. mutex_lock(&priv->mutex);
  3280. for_each_context(priv, ctx) {
  3281. ctx->staging.filter_flags &= ~filter_nand;
  3282. ctx->staging.filter_flags |= filter_or;
  3283. iwlcore_commit_rxon(priv, ctx);
  3284. }
  3285. mutex_unlock(&priv->mutex);
  3286. /*
  3287. * Receiving all multicast frames is always enabled by the
  3288. * default flags setup in iwl_connection_init_rx_config()
  3289. * since we currently do not support programming multicast
  3290. * filters into the device.
  3291. */
  3292. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3293. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3294. }
  3295. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3296. {
  3297. struct iwl_priv *priv = hw->priv;
  3298. mutex_lock(&priv->mutex);
  3299. IWL_DEBUG_MAC80211(priv, "enter\n");
  3300. /* do not support "flush" */
  3301. if (!priv->cfg->ops->lib->txfifo_flush)
  3302. goto done;
  3303. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3304. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3305. goto done;
  3306. }
  3307. if (iwl_is_rfkill(priv)) {
  3308. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3309. goto done;
  3310. }
  3311. /*
  3312. * mac80211 will not push any more frames for transmit
  3313. * until the flush is completed
  3314. */
  3315. if (drop) {
  3316. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3317. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3318. IWL_ERR(priv, "flush request fail\n");
  3319. goto done;
  3320. }
  3321. }
  3322. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3323. iwlagn_wait_tx_queue_empty(priv);
  3324. done:
  3325. mutex_unlock(&priv->mutex);
  3326. IWL_DEBUG_MAC80211(priv, "leave\n");
  3327. }
  3328. /*****************************************************************************
  3329. *
  3330. * driver setup and teardown
  3331. *
  3332. *****************************************************************************/
  3333. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3334. {
  3335. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3336. init_waitqueue_head(&priv->wait_command_queue);
  3337. INIT_WORK(&priv->restart, iwl_bg_restart);
  3338. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3339. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3340. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3341. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3342. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3343. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3344. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3345. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3346. iwl_setup_scan_deferred_work(priv);
  3347. if (priv->cfg->ops->lib->setup_deferred_work)
  3348. priv->cfg->ops->lib->setup_deferred_work(priv);
  3349. init_timer(&priv->statistics_periodic);
  3350. priv->statistics_periodic.data = (unsigned long)priv;
  3351. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3352. init_timer(&priv->ucode_trace);
  3353. priv->ucode_trace.data = (unsigned long)priv;
  3354. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3355. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3356. init_timer(&priv->monitor_recover);
  3357. priv->monitor_recover.data = (unsigned long)priv;
  3358. priv->monitor_recover.function =
  3359. priv->cfg->ops->lib->recover_from_tx_stall;
  3360. }
  3361. if (!priv->cfg->use_isr_legacy)
  3362. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3363. iwl_irq_tasklet, (unsigned long)priv);
  3364. else
  3365. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3366. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3367. }
  3368. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3369. {
  3370. if (priv->cfg->ops->lib->cancel_deferred_work)
  3371. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3372. cancel_delayed_work_sync(&priv->init_alive_start);
  3373. cancel_delayed_work(&priv->scan_check);
  3374. cancel_work_sync(&priv->start_internal_scan);
  3375. cancel_delayed_work(&priv->alive_start);
  3376. cancel_work_sync(&priv->run_time_calib_work);
  3377. cancel_work_sync(&priv->beacon_update);
  3378. cancel_work_sync(&priv->bt_full_concurrency);
  3379. cancel_work_sync(&priv->bt_runtime_config);
  3380. del_timer_sync(&priv->statistics_periodic);
  3381. del_timer_sync(&priv->ucode_trace);
  3382. }
  3383. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3384. struct ieee80211_rate *rates)
  3385. {
  3386. int i;
  3387. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3388. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3389. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3390. rates[i].hw_value_short = i;
  3391. rates[i].flags = 0;
  3392. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3393. /*
  3394. * If CCK != 1M then set short preamble rate flag.
  3395. */
  3396. rates[i].flags |=
  3397. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3398. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3399. }
  3400. }
  3401. }
  3402. static int iwl_init_drv(struct iwl_priv *priv)
  3403. {
  3404. int ret;
  3405. priv->ibss_beacon = NULL;
  3406. spin_lock_init(&priv->sta_lock);
  3407. spin_lock_init(&priv->hcmd_lock);
  3408. INIT_LIST_HEAD(&priv->free_frames);
  3409. mutex_init(&priv->mutex);
  3410. mutex_init(&priv->sync_cmd_mutex);
  3411. priv->ieee_channels = NULL;
  3412. priv->ieee_rates = NULL;
  3413. priv->band = IEEE80211_BAND_2GHZ;
  3414. priv->iw_mode = NL80211_IFTYPE_STATION;
  3415. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3416. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3417. priv->_agn.agg_tids_count = 0;
  3418. /* initialize force reset */
  3419. priv->force_reset[IWL_RF_RESET].reset_duration =
  3420. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3421. priv->force_reset[IWL_FW_RESET].reset_duration =
  3422. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3423. /* Choose which receivers/antennas to use */
  3424. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3425. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3426. &priv->contexts[IWL_RXON_CTX_BSS]);
  3427. iwl_init_scan_params(priv);
  3428. /* init bt coex */
  3429. if (priv->cfg->advanced_bt_coexist) {
  3430. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3431. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3432. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3433. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3434. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3435. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3436. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3437. }
  3438. /* Set the tx_power_user_lmt to the lowest power level
  3439. * this value will get overwritten by channel max power avg
  3440. * from eeprom */
  3441. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3442. ret = iwl_init_channel_map(priv);
  3443. if (ret) {
  3444. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3445. goto err;
  3446. }
  3447. ret = iwlcore_init_geos(priv);
  3448. if (ret) {
  3449. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3450. goto err_free_channel_map;
  3451. }
  3452. iwl_init_hw_rates(priv, priv->ieee_rates);
  3453. return 0;
  3454. err_free_channel_map:
  3455. iwl_free_channel_map(priv);
  3456. err:
  3457. return ret;
  3458. }
  3459. static void iwl_uninit_drv(struct iwl_priv *priv)
  3460. {
  3461. iwl_calib_free_results(priv);
  3462. iwlcore_free_geos(priv);
  3463. iwl_free_channel_map(priv);
  3464. kfree(priv->scan_cmd);
  3465. }
  3466. static struct ieee80211_ops iwl_hw_ops = {
  3467. .tx = iwl_mac_tx,
  3468. .start = iwl_mac_start,
  3469. .stop = iwl_mac_stop,
  3470. .add_interface = iwl_mac_add_interface,
  3471. .remove_interface = iwl_mac_remove_interface,
  3472. .config = iwl_mac_config,
  3473. .configure_filter = iwlagn_configure_filter,
  3474. .set_key = iwl_mac_set_key,
  3475. .update_tkip_key = iwl_mac_update_tkip_key,
  3476. .conf_tx = iwl_mac_conf_tx,
  3477. .reset_tsf = iwl_mac_reset_tsf,
  3478. .bss_info_changed = iwl_bss_info_changed,
  3479. .ampdu_action = iwl_mac_ampdu_action,
  3480. .hw_scan = iwl_mac_hw_scan,
  3481. .sta_notify = iwl_mac_sta_notify,
  3482. .sta_add = iwlagn_mac_sta_add,
  3483. .sta_remove = iwl_mac_sta_remove,
  3484. .channel_switch = iwl_mac_channel_switch,
  3485. .flush = iwl_mac_flush,
  3486. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3487. };
  3488. static void iwl_hw_detect(struct iwl_priv *priv)
  3489. {
  3490. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3491. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3492. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3493. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3494. }
  3495. static int iwl_set_hw_params(struct iwl_priv *priv)
  3496. {
  3497. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3498. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3499. if (priv->cfg->mod_params->amsdu_size_8K)
  3500. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3501. else
  3502. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3503. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3504. if (priv->cfg->mod_params->disable_11n)
  3505. priv->cfg->sku &= ~IWL_SKU_N;
  3506. /* Device-specific setup */
  3507. return priv->cfg->ops->lib->set_hw_params(priv);
  3508. }
  3509. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3510. {
  3511. int err = 0, i;
  3512. struct iwl_priv *priv;
  3513. struct ieee80211_hw *hw;
  3514. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3515. unsigned long flags;
  3516. u16 pci_cmd, num_mac;
  3517. /************************
  3518. * 1. Allocating HW data
  3519. ************************/
  3520. /* Disabling hardware scan means that mac80211 will perform scans
  3521. * "the hard way", rather than using device's scan. */
  3522. if (cfg->mod_params->disable_hw_scan) {
  3523. if (iwl_debug_level & IWL_DL_INFO)
  3524. dev_printk(KERN_DEBUG, &(pdev->dev),
  3525. "Disabling hw_scan\n");
  3526. iwl_hw_ops.hw_scan = NULL;
  3527. }
  3528. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3529. if (!hw) {
  3530. err = -ENOMEM;
  3531. goto out;
  3532. }
  3533. priv = hw->priv;
  3534. /* At this point both hw and priv are allocated. */
  3535. /*
  3536. * The default context is always valid,
  3537. * more may be discovered when firmware
  3538. * is loaded.
  3539. */
  3540. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3541. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3542. priv->contexts[i].ctxid = i;
  3543. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3544. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3545. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3546. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3547. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3548. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3549. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 1);
  3550. SET_IEEE80211_DEV(hw, &pdev->dev);
  3551. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3552. priv->cfg = cfg;
  3553. priv->pci_dev = pdev;
  3554. priv->inta_mask = CSR_INI_SET_MASK;
  3555. /* is antenna coupling more than 35dB ? */
  3556. priv->bt_ant_couple_ok =
  3557. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3558. true : false;
  3559. /* enable/disable bt channel announcement */
  3560. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3561. if (iwl_alloc_traffic_mem(priv))
  3562. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3563. /**************************
  3564. * 2. Initializing PCI bus
  3565. **************************/
  3566. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3567. PCIE_LINK_STATE_CLKPM);
  3568. if (pci_enable_device(pdev)) {
  3569. err = -ENODEV;
  3570. goto out_ieee80211_free_hw;
  3571. }
  3572. pci_set_master(pdev);
  3573. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3574. if (!err)
  3575. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3576. if (err) {
  3577. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3578. if (!err)
  3579. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3580. /* both attempts failed: */
  3581. if (err) {
  3582. IWL_WARN(priv, "No suitable DMA available.\n");
  3583. goto out_pci_disable_device;
  3584. }
  3585. }
  3586. err = pci_request_regions(pdev, DRV_NAME);
  3587. if (err)
  3588. goto out_pci_disable_device;
  3589. pci_set_drvdata(pdev, priv);
  3590. /***********************
  3591. * 3. Read REV register
  3592. ***********************/
  3593. priv->hw_base = pci_iomap(pdev, 0, 0);
  3594. if (!priv->hw_base) {
  3595. err = -ENODEV;
  3596. goto out_pci_release_regions;
  3597. }
  3598. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3599. (unsigned long long) pci_resource_len(pdev, 0));
  3600. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3601. /* these spin locks will be used in apm_ops.init and EEPROM access
  3602. * we should init now
  3603. */
  3604. spin_lock_init(&priv->reg_lock);
  3605. spin_lock_init(&priv->lock);
  3606. /*
  3607. * stop and reset the on-board processor just in case it is in a
  3608. * strange state ... like being left stranded by a primary kernel
  3609. * and this is now the kdump kernel trying to start up
  3610. */
  3611. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3612. iwl_hw_detect(priv);
  3613. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3614. priv->cfg->name, priv->hw_rev);
  3615. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3616. * PCI Tx retries from interfering with C3 CPU state */
  3617. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3618. iwl_prepare_card_hw(priv);
  3619. if (!priv->hw_ready) {
  3620. IWL_WARN(priv, "Failed, HW not ready\n");
  3621. goto out_iounmap;
  3622. }
  3623. /*****************
  3624. * 4. Read EEPROM
  3625. *****************/
  3626. /* Read the EEPROM */
  3627. err = iwl_eeprom_init(priv);
  3628. if (err) {
  3629. IWL_ERR(priv, "Unable to init EEPROM\n");
  3630. goto out_iounmap;
  3631. }
  3632. err = iwl_eeprom_check_version(priv);
  3633. if (err)
  3634. goto out_free_eeprom;
  3635. /* extract MAC Address */
  3636. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3637. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3638. priv->hw->wiphy->addresses = priv->addresses;
  3639. priv->hw->wiphy->n_addresses = 1;
  3640. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3641. if (num_mac > 1) {
  3642. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3643. ETH_ALEN);
  3644. priv->addresses[1].addr[5]++;
  3645. priv->hw->wiphy->n_addresses++;
  3646. }
  3647. /************************
  3648. * 5. Setup HW constants
  3649. ************************/
  3650. if (iwl_set_hw_params(priv)) {
  3651. IWL_ERR(priv, "failed to set hw parameters\n");
  3652. goto out_free_eeprom;
  3653. }
  3654. /*******************
  3655. * 6. Setup priv
  3656. *******************/
  3657. err = iwl_init_drv(priv);
  3658. if (err)
  3659. goto out_free_eeprom;
  3660. /* At this point both hw and priv are initialized. */
  3661. /********************
  3662. * 7. Setup services
  3663. ********************/
  3664. spin_lock_irqsave(&priv->lock, flags);
  3665. iwl_disable_interrupts(priv);
  3666. spin_unlock_irqrestore(&priv->lock, flags);
  3667. pci_enable_msi(priv->pci_dev);
  3668. iwl_alloc_isr_ict(priv);
  3669. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3670. IRQF_SHARED, DRV_NAME, priv);
  3671. if (err) {
  3672. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3673. goto out_disable_msi;
  3674. }
  3675. iwl_setup_deferred_work(priv);
  3676. iwl_setup_rx_handlers(priv);
  3677. /*********************************************
  3678. * 8. Enable interrupts and read RFKILL state
  3679. *********************************************/
  3680. /* enable interrupts if needed: hw bug w/a */
  3681. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3682. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3683. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3684. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3685. }
  3686. iwl_enable_interrupts(priv);
  3687. /* If platform's RF_KILL switch is NOT set to KILL */
  3688. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3689. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3690. else
  3691. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3692. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3693. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3694. iwl_power_initialize(priv);
  3695. iwl_tt_initialize(priv);
  3696. init_completion(&priv->_agn.firmware_loading_complete);
  3697. err = iwl_request_firmware(priv, true);
  3698. if (err)
  3699. goto out_destroy_workqueue;
  3700. return 0;
  3701. out_destroy_workqueue:
  3702. destroy_workqueue(priv->workqueue);
  3703. priv->workqueue = NULL;
  3704. free_irq(priv->pci_dev->irq, priv);
  3705. iwl_free_isr_ict(priv);
  3706. out_disable_msi:
  3707. pci_disable_msi(priv->pci_dev);
  3708. iwl_uninit_drv(priv);
  3709. out_free_eeprom:
  3710. iwl_eeprom_free(priv);
  3711. out_iounmap:
  3712. pci_iounmap(pdev, priv->hw_base);
  3713. out_pci_release_regions:
  3714. pci_set_drvdata(pdev, NULL);
  3715. pci_release_regions(pdev);
  3716. out_pci_disable_device:
  3717. pci_disable_device(pdev);
  3718. out_ieee80211_free_hw:
  3719. iwl_free_traffic_mem(priv);
  3720. ieee80211_free_hw(priv->hw);
  3721. out:
  3722. return err;
  3723. }
  3724. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3725. {
  3726. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3727. unsigned long flags;
  3728. if (!priv)
  3729. return;
  3730. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3731. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3732. iwl_dbgfs_unregister(priv);
  3733. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3734. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3735. * to be called and iwl_down since we are removing the device
  3736. * we need to set STATUS_EXIT_PENDING bit.
  3737. */
  3738. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3739. if (priv->mac80211_registered) {
  3740. ieee80211_unregister_hw(priv->hw);
  3741. priv->mac80211_registered = 0;
  3742. } else {
  3743. iwl_down(priv);
  3744. }
  3745. /*
  3746. * Make sure device is reset to low power before unloading driver.
  3747. * This may be redundant with iwl_down(), but there are paths to
  3748. * run iwl_down() without calling apm_ops.stop(), and there are
  3749. * paths to avoid running iwl_down() at all before leaving driver.
  3750. * This (inexpensive) call *makes sure* device is reset.
  3751. */
  3752. priv->cfg->ops->lib->apm_ops.stop(priv);
  3753. iwl_tt_exit(priv);
  3754. /* make sure we flush any pending irq or
  3755. * tasklet for the driver
  3756. */
  3757. spin_lock_irqsave(&priv->lock, flags);
  3758. iwl_disable_interrupts(priv);
  3759. spin_unlock_irqrestore(&priv->lock, flags);
  3760. iwl_synchronize_irq(priv);
  3761. iwl_dealloc_ucode_pci(priv);
  3762. if (priv->rxq.bd)
  3763. iwlagn_rx_queue_free(priv, &priv->rxq);
  3764. iwlagn_hw_txq_ctx_free(priv);
  3765. iwl_eeprom_free(priv);
  3766. /*netif_stop_queue(dev); */
  3767. flush_workqueue(priv->workqueue);
  3768. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3769. * priv->workqueue... so we can't take down the workqueue
  3770. * until now... */
  3771. destroy_workqueue(priv->workqueue);
  3772. priv->workqueue = NULL;
  3773. iwl_free_traffic_mem(priv);
  3774. free_irq(priv->pci_dev->irq, priv);
  3775. pci_disable_msi(priv->pci_dev);
  3776. pci_iounmap(pdev, priv->hw_base);
  3777. pci_release_regions(pdev);
  3778. pci_disable_device(pdev);
  3779. pci_set_drvdata(pdev, NULL);
  3780. iwl_uninit_drv(priv);
  3781. iwl_free_isr_ict(priv);
  3782. if (priv->ibss_beacon)
  3783. dev_kfree_skb(priv->ibss_beacon);
  3784. ieee80211_free_hw(priv->hw);
  3785. }
  3786. /*****************************************************************************
  3787. *
  3788. * driver and module entry point
  3789. *
  3790. *****************************************************************************/
  3791. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3792. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3793. #ifdef CONFIG_IWL4965
  3794. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3795. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3796. #endif /* CONFIG_IWL4965 */
  3797. #ifdef CONFIG_IWL5000
  3798. /* 5100 Series WiFi */
  3799. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3800. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3801. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3802. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3803. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3804. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3805. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3806. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3807. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3808. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3809. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3810. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3811. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3812. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3813. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3814. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3815. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3816. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3817. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3818. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3819. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3820. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3821. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3822. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3823. /* 5300 Series WiFi */
  3824. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3825. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3826. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3827. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3828. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3829. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3830. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3831. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3832. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3833. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3834. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3835. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3836. /* 5350 Series WiFi/WiMax */
  3837. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3838. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3839. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3840. /* 5150 Series Wifi/WiMax */
  3841. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3842. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3843. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3844. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3845. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3846. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3847. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3848. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3849. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3850. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3851. /* 6x00 Series */
  3852. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3853. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3854. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3855. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3856. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3857. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3858. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3859. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3860. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3861. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3862. /* 6x00 Series Gen2a */
  3863. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3864. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3865. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3866. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3867. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3868. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3869. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3870. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3871. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3872. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3873. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3874. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3875. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3876. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3877. /* 6x00 Series Gen2b */
  3878. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3879. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3880. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3881. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3882. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3883. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3884. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3885. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3886. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3887. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3888. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3889. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3890. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3891. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3892. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3893. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3894. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3895. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3896. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3897. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3898. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3899. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3900. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3901. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3902. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3903. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3904. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3905. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3906. /* 6x50 WiFi/WiMax Series */
  3907. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3908. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3909. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3910. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3911. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3912. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3913. /* 6x50 WiFi/WiMax Series Gen2 */
  3914. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3915. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3916. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3917. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3918. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3919. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3920. /* 1000 Series WiFi */
  3921. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3922. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3923. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3924. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3925. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3926. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3927. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3928. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3929. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3930. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3931. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3932. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3933. #endif /* CONFIG_IWL5000 */
  3934. {0}
  3935. };
  3936. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3937. static struct pci_driver iwl_driver = {
  3938. .name = DRV_NAME,
  3939. .id_table = iwl_hw_card_ids,
  3940. .probe = iwl_pci_probe,
  3941. .remove = __devexit_p(iwl_pci_remove),
  3942. #ifdef CONFIG_PM
  3943. .suspend = iwl_pci_suspend,
  3944. .resume = iwl_pci_resume,
  3945. #endif
  3946. };
  3947. static int __init iwl_init(void)
  3948. {
  3949. int ret;
  3950. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3951. pr_info(DRV_COPYRIGHT "\n");
  3952. ret = iwlagn_rate_control_register();
  3953. if (ret) {
  3954. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3955. return ret;
  3956. }
  3957. ret = pci_register_driver(&iwl_driver);
  3958. if (ret) {
  3959. pr_err("Unable to initialize PCI module\n");
  3960. goto error_register;
  3961. }
  3962. return ret;
  3963. error_register:
  3964. iwlagn_rate_control_unregister();
  3965. return ret;
  3966. }
  3967. static void __exit iwl_exit(void)
  3968. {
  3969. pci_unregister_driver(&iwl_driver);
  3970. iwlagn_rate_control_unregister();
  3971. }
  3972. module_exit(iwl_exit);
  3973. module_init(iwl_init);
  3974. #ifdef CONFIG_IWLWIFI_DEBUG
  3975. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3976. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3977. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3978. MODULE_PARM_DESC(debug, "debug output mask");
  3979. #endif
  3980. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3981. MODULE_PARM_DESC(swcrypto50,
  3982. "using crypto in software (default 0 [hardware]) (deprecated)");
  3983. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3984. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3985. module_param_named(queues_num50,
  3986. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3987. MODULE_PARM_DESC(queues_num50,
  3988. "number of hw queues in 50xx series (deprecated)");
  3989. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3990. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3991. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3992. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3993. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3994. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3995. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3996. int, S_IRUGO);
  3997. MODULE_PARM_DESC(amsdu_size_8K50,
  3998. "enable 8K amsdu size in 50XX series (deprecated)");
  3999. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  4000. int, S_IRUGO);
  4001. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  4002. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4003. MODULE_PARM_DESC(fw_restart50,
  4004. "restart firmware in case of error (deprecated)");
  4005. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4006. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4007. module_param_named(
  4008. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4009. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  4010. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4011. S_IRUGO);
  4012. MODULE_PARM_DESC(ucode_alternative,
  4013. "specify ucode alternative to use from ucode file");
  4014. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4015. MODULE_PARM_DESC(antenna_coupling,
  4016. "specify antenna coupling in dB (defualt: 0 dB)");
  4017. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4018. MODULE_PARM_DESC(bt_ch_announce,
  4019. "Enable BT channel announcement mode (default: enable)");