iwl-trans-pcie-tx.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/slab.h>
  31. #include <linux/sched.h>
  32. #include "iwl-debug.h"
  33. #include "iwl-csr.h"
  34. #include "iwl-prph.h"
  35. #include "iwl-io.h"
  36. #include "iwl-agn-hw.h"
  37. #include "iwl-trans-pcie-int.h"
  38. #define IWL_TX_CRC_SIZE 4
  39. #define IWL_TX_DELIMITER_SIZE 4
  40. /**
  41. * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  42. */
  43. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  44. struct iwl_tx_queue *txq,
  45. u16 byte_cnt)
  46. {
  47. struct iwlagn_scd_bc_tbl *scd_bc_tbl;
  48. struct iwl_trans_pcie *trans_pcie =
  49. IWL_TRANS_GET_PCIE_TRANS(trans);
  50. int write_ptr = txq->q.write_ptr;
  51. int txq_id = txq->q.id;
  52. u8 sec_ctl = 0;
  53. u8 sta_id = 0;
  54. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  55. __le16 bc_ent;
  56. struct iwl_tx_cmd *tx_cmd =
  57. (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
  58. scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  59. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  60. sta_id = tx_cmd->sta_id;
  61. sec_ctl = tx_cmd->sec_ctl;
  62. switch (sec_ctl & TX_CMD_SEC_MSK) {
  63. case TX_CMD_SEC_CCM:
  64. len += CCMP_MIC_LEN;
  65. break;
  66. case TX_CMD_SEC_TKIP:
  67. len += TKIP_ICV_LEN;
  68. break;
  69. case TX_CMD_SEC_WEP:
  70. len += WEP_IV_LEN + WEP_ICV_LEN;
  71. break;
  72. }
  73. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  74. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  75. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  76. scd_bc_tbl[txq_id].
  77. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  78. }
  79. /**
  80. * iwl_txq_update_write_ptr - Send new write index to hardware
  81. */
  82. void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
  83. {
  84. u32 reg = 0;
  85. int txq_id = txq->q.id;
  86. if (txq->need_update == 0)
  87. return;
  88. if (hw_params(trans).shadow_reg_enable) {
  89. /* shadow register enabled */
  90. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  91. txq->q.write_ptr | (txq_id << 8));
  92. } else {
  93. /* if we're trying to save power */
  94. if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
  95. /* wake up nic if it's powered down ...
  96. * uCode will wake up, and interrupt us again, so next
  97. * time we'll skip this part. */
  98. reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
  99. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  100. IWL_DEBUG_INFO(trans,
  101. "Tx queue %d requesting wakeup,"
  102. " GP1 = 0x%x\n", txq_id, reg);
  103. iwl_set_bit(bus(trans), CSR_GP_CNTRL,
  104. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  105. return;
  106. }
  107. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  108. txq->q.write_ptr | (txq_id << 8));
  109. /*
  110. * else not in power-save mode,
  111. * uCode will never sleep when we're
  112. * trying to tx (during RFKILL, we're not trying to tx).
  113. */
  114. } else
  115. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  116. txq->q.write_ptr | (txq_id << 8));
  117. }
  118. txq->need_update = 0;
  119. }
  120. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  121. {
  122. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  123. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  124. if (sizeof(dma_addr_t) > sizeof(u32))
  125. addr |=
  126. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  127. return addr;
  128. }
  129. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  130. {
  131. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  132. return le16_to_cpu(tb->hi_n_len) >> 4;
  133. }
  134. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  135. dma_addr_t addr, u16 len)
  136. {
  137. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  138. u16 hi_n_len = len << 4;
  139. put_unaligned_le32(addr, &tb->lo);
  140. if (sizeof(dma_addr_t) > sizeof(u32))
  141. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  142. tb->hi_n_len = cpu_to_le16(hi_n_len);
  143. tfd->num_tbs = idx + 1;
  144. }
  145. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  146. {
  147. return tfd->num_tbs & 0x1f;
  148. }
  149. static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
  150. struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
  151. {
  152. int i;
  153. int num_tbs;
  154. /* Sanity check on number of chunks */
  155. num_tbs = iwl_tfd_get_num_tbs(tfd);
  156. if (num_tbs >= IWL_NUM_OF_TBS) {
  157. IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
  158. /* @todo issue fatal error, it is quite serious situation */
  159. return;
  160. }
  161. /* Unmap tx_cmd */
  162. if (num_tbs)
  163. dma_unmap_single(bus(trans)->dev,
  164. dma_unmap_addr(meta, mapping),
  165. dma_unmap_len(meta, len),
  166. DMA_BIDIRECTIONAL);
  167. /* Unmap chunks, if any. */
  168. for (i = 1; i < num_tbs; i++)
  169. dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
  170. iwl_tfd_tb_get_len(tfd, i), dma_dir);
  171. }
  172. /**
  173. * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  174. * @trans - transport private data
  175. * @txq - tx queue
  176. * @index - the index of the TFD to be freed
  177. *@dma_dir - the direction of the DMA mapping
  178. *
  179. * Does NOT advance any TFD circular buffer read/write indexes
  180. * Does NOT free the TFD itself (which is within circular buffer)
  181. */
  182. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  183. int index, enum dma_data_direction dma_dir)
  184. {
  185. struct iwl_tfd *tfd_tmp = txq->tfds;
  186. iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
  187. /* free SKB */
  188. if (txq->skbs) {
  189. struct sk_buff *skb;
  190. skb = txq->skbs[index];
  191. /* Can be called from irqs-disabled context
  192. * If skb is not NULL, it means that the whole queue is being
  193. * freed and that the queue is not empty - free the skb
  194. */
  195. if (skb) {
  196. iwl_free_skb(priv(trans), skb);
  197. txq->skbs[index] = NULL;
  198. }
  199. }
  200. }
  201. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  202. struct iwl_tx_queue *txq,
  203. dma_addr_t addr, u16 len,
  204. u8 reset)
  205. {
  206. struct iwl_queue *q;
  207. struct iwl_tfd *tfd, *tfd_tmp;
  208. u32 num_tbs;
  209. q = &txq->q;
  210. tfd_tmp = txq->tfds;
  211. tfd = &tfd_tmp[q->write_ptr];
  212. if (reset)
  213. memset(tfd, 0, sizeof(*tfd));
  214. num_tbs = iwl_tfd_get_num_tbs(tfd);
  215. /* Each TFD can point to a maximum 20 Tx buffers */
  216. if (num_tbs >= IWL_NUM_OF_TBS) {
  217. IWL_ERR(trans, "Error can not send more than %d chunks\n",
  218. IWL_NUM_OF_TBS);
  219. return -EINVAL;
  220. }
  221. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  222. return -EINVAL;
  223. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  224. IWL_ERR(trans, "Unaligned address = %llx\n",
  225. (unsigned long long)addr);
  226. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  227. return 0;
  228. }
  229. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  230. * DMA services
  231. *
  232. * Theory of operation
  233. *
  234. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  235. * of buffer descriptors, each of which points to one or more data buffers for
  236. * the device to read from or fill. Driver and device exchange status of each
  237. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  238. * entries in each circular buffer, to protect against confusing empty and full
  239. * queue states.
  240. *
  241. * The device reads or writes the data in the queues via the device's several
  242. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  243. *
  244. * For Tx queue, there are low mark and high mark limits. If, after queuing
  245. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  246. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  247. * Tx queue resumed.
  248. *
  249. ***************************************************/
  250. int iwl_queue_space(const struct iwl_queue *q)
  251. {
  252. int s = q->read_ptr - q->write_ptr;
  253. if (q->read_ptr > q->write_ptr)
  254. s -= q->n_bd;
  255. if (s <= 0)
  256. s += q->n_window;
  257. /* keep some reserve to not confuse empty and full situations */
  258. s -= 2;
  259. if (s < 0)
  260. s = 0;
  261. return s;
  262. }
  263. /**
  264. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  265. */
  266. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
  267. {
  268. q->n_bd = count;
  269. q->n_window = slots_num;
  270. q->id = id;
  271. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  272. * and iwl_queue_dec_wrap are broken. */
  273. if (WARN_ON(!is_power_of_2(count)))
  274. return -EINVAL;
  275. /* slots_num must be power-of-two size, otherwise
  276. * get_cmd_index is broken. */
  277. if (WARN_ON(!is_power_of_2(slots_num)))
  278. return -EINVAL;
  279. q->low_mark = q->n_window / 4;
  280. if (q->low_mark < 4)
  281. q->low_mark = 4;
  282. q->high_mark = q->n_window / 8;
  283. if (q->high_mark < 2)
  284. q->high_mark = 2;
  285. q->write_ptr = q->read_ptr = 0;
  286. return 0;
  287. }
  288. static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
  289. struct iwl_tx_queue *txq)
  290. {
  291. struct iwl_trans_pcie *trans_pcie =
  292. IWL_TRANS_GET_PCIE_TRANS(trans);
  293. struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  294. int txq_id = txq->q.id;
  295. int read_ptr = txq->q.read_ptr;
  296. u8 sta_id = 0;
  297. __le16 bc_ent;
  298. struct iwl_tx_cmd *tx_cmd =
  299. (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
  300. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  301. if (txq_id != trans->shrd->cmd_queue)
  302. sta_id = tx_cmd->sta_id;
  303. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  304. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  305. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  306. scd_bc_tbl[txq_id].
  307. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  308. }
  309. static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
  310. u16 txq_id)
  311. {
  312. u32 tbl_dw_addr;
  313. u32 tbl_dw;
  314. u16 scd_q2ratid;
  315. struct iwl_trans_pcie *trans_pcie =
  316. IWL_TRANS_GET_PCIE_TRANS(trans);
  317. scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  318. tbl_dw_addr = trans_pcie->scd_base_addr +
  319. SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
  320. tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
  321. if (txq_id & 0x1)
  322. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  323. else
  324. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  325. iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
  326. return 0;
  327. }
  328. static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
  329. {
  330. /* Simply stop the queue, but don't change any configuration;
  331. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  332. iwl_write_prph(bus(trans),
  333. SCD_QUEUE_STATUS_BITS(txq_id),
  334. (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  335. (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  336. }
  337. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
  338. int txq_id, u32 index)
  339. {
  340. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  341. (index & 0xff) | (txq_id << 8));
  342. iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
  343. }
  344. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  345. struct iwl_tx_queue *txq,
  346. int tx_fifo_id, int scd_retry)
  347. {
  348. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  349. int txq_id = txq->q.id;
  350. int active =
  351. test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
  352. iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
  353. (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  354. (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
  355. (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
  356. SCD_QUEUE_STTS_REG_MSK);
  357. txq->sched_retry = scd_retry;
  358. IWL_DEBUG_TX_QUEUES(trans, "%s %s Queue %d on FIFO %d\n",
  359. active ? "Activate" : "Deactivate",
  360. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  361. }
  362. static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
  363. u8 ctx, u16 tid)
  364. {
  365. const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
  366. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  367. return ac_to_fifo[tid_to_ac[tid]];
  368. /* no support for TIDs 8-15 yet */
  369. return -EINVAL;
  370. }
  371. static inline bool is_agg_txqid_valid(struct iwl_trans *trans, int txq_id)
  372. {
  373. if (txq_id < IWLAGN_FIRST_AMPDU_QUEUE)
  374. return false;
  375. return txq_id < (IWLAGN_FIRST_AMPDU_QUEUE +
  376. hw_params(trans).num_ampdu_queues);
  377. }
  378. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
  379. enum iwl_rxon_context_id ctx, int sta_id,
  380. int tid, int frame_limit, u16 ssn)
  381. {
  382. int tx_fifo, txq_id;
  383. u16 ra_tid;
  384. unsigned long flags;
  385. struct iwl_trans_pcie *trans_pcie =
  386. IWL_TRANS_GET_PCIE_TRANS(trans);
  387. if (WARN_ON(sta_id == IWL_INVALID_STATION))
  388. return;
  389. if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
  390. return;
  391. tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
  392. if (WARN_ON(tx_fifo < 0)) {
  393. IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
  394. return;
  395. }
  396. txq_id = trans_pcie->agg_txq[sta_id][tid];
  397. if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
  398. IWL_ERR(trans,
  399. "queue number out of range: %d, must be %d to %d\n",
  400. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  401. IWLAGN_FIRST_AMPDU_QUEUE +
  402. hw_params(trans).num_ampdu_queues - 1);
  403. return;
  404. }
  405. ra_tid = BUILD_RAxTID(sta_id, tid);
  406. spin_lock_irqsave(&trans->shrd->lock, flags);
  407. /* Stop this Tx queue before configuring it */
  408. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  409. /* Map receiver-address / traffic-ID to this queue */
  410. iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
  411. /* Set this queue as a chain-building queue */
  412. iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
  413. /* enable aggregations for the queue */
  414. iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
  415. /* Place first TFD at index corresponding to start sequence number.
  416. * Assumes that ssn_idx is valid (!= 0xFFF) */
  417. trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
  418. trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
  419. iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
  420. /* Set up Tx window size and frame limit for this queue */
  421. iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
  422. SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  423. sizeof(u32),
  424. ((frame_limit <<
  425. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  426. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  427. ((frame_limit <<
  428. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  429. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  430. iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  431. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  432. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  433. tx_fifo, 1);
  434. trans_pcie->txq[txq_id].sta_id = sta_id;
  435. trans_pcie->txq[txq_id].tid = tid;
  436. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  437. }
  438. /*
  439. * Find first available (lowest unused) Tx Queue, mark it "active".
  440. * Called only when finding queue for aggregation.
  441. * Should never return anything < 7, because they should already
  442. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  443. */
  444. static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
  445. {
  446. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  447. int txq_id;
  448. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
  449. if (!test_and_set_bit(txq_id,
  450. &trans_pcie->txq_ctx_active_msk))
  451. return txq_id;
  452. return -1;
  453. }
  454. int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
  455. int sta_id, int tid)
  456. {
  457. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  458. int txq_id;
  459. txq_id = iwlagn_txq_ctx_activate_free(trans);
  460. if (txq_id == -1) {
  461. IWL_ERR(trans, "No free aggregation queue available\n");
  462. return -ENXIO;
  463. }
  464. trans_pcie->agg_txq[sta_id][tid] = txq_id;
  465. iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
  466. return 0;
  467. }
  468. int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int sta_id, int tid)
  469. {
  470. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  471. u8 txq_id = trans_pcie->agg_txq[sta_id][tid];
  472. if (WARN_ON_ONCE(is_agg_txqid_valid(trans, txq_id) == false)) {
  473. IWL_ERR(trans,
  474. "queue number out of range: %d, must be %d to %d\n",
  475. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  476. IWLAGN_FIRST_AMPDU_QUEUE +
  477. hw_params(trans).num_ampdu_queues - 1);
  478. return -EINVAL;
  479. }
  480. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  481. iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
  482. trans_pcie->agg_txq[sta_id][tid] = 0;
  483. trans_pcie->txq[txq_id].q.read_ptr = 0;
  484. trans_pcie->txq[txq_id].q.write_ptr = 0;
  485. /* supposes that ssn_idx is valid (!= 0xFFF) */
  486. iwl_trans_set_wr_ptrs(trans, txq_id, 0);
  487. iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  488. iwl_txq_ctx_deactivate(trans_pcie, txq_id);
  489. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
  490. return 0;
  491. }
  492. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  493. /**
  494. * iwl_enqueue_hcmd - enqueue a uCode command
  495. * @priv: device private data point
  496. * @cmd: a point to the ucode command structure
  497. *
  498. * The function returns < 0 values to indicate the operation is
  499. * failed. On success, it turns the index (> 0) of command in the
  500. * command queue.
  501. */
  502. static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  503. {
  504. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  505. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  506. struct iwl_queue *q = &txq->q;
  507. struct iwl_device_cmd *out_cmd;
  508. struct iwl_cmd_meta *out_meta;
  509. dma_addr_t phys_addr;
  510. unsigned long flags;
  511. u32 idx;
  512. u16 copy_size, cmd_size;
  513. bool is_ct_kill = false;
  514. bool had_nocopy = false;
  515. int i;
  516. u8 *cmd_dest;
  517. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  518. const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
  519. int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
  520. int trace_idx;
  521. #endif
  522. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  523. IWL_WARN(trans, "fw recovery, no hcmd send\n");
  524. return -EIO;
  525. }
  526. if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
  527. !(cmd->flags & CMD_ON_DEMAND)) {
  528. IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
  529. return -EIO;
  530. }
  531. copy_size = sizeof(out_cmd->hdr);
  532. cmd_size = sizeof(out_cmd->hdr);
  533. /* need one for the header if the first is NOCOPY */
  534. BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
  535. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  536. if (!cmd->len[i])
  537. continue;
  538. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
  539. had_nocopy = true;
  540. } else {
  541. /* NOCOPY must not be followed by normal! */
  542. if (WARN_ON(had_nocopy))
  543. return -EINVAL;
  544. copy_size += cmd->len[i];
  545. }
  546. cmd_size += cmd->len[i];
  547. }
  548. /*
  549. * If any of the command structures end up being larger than
  550. * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
  551. * allocated into separate TFDs, then we will need to
  552. * increase the size of the buffers.
  553. */
  554. if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
  555. return -EINVAL;
  556. if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
  557. IWL_WARN(trans, "Not sending command - %s KILL\n",
  558. iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
  559. return -EIO;
  560. }
  561. spin_lock_irqsave(&trans->hcmd_lock, flags);
  562. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  563. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  564. IWL_ERR(trans, "No space in command queue\n");
  565. is_ct_kill = iwl_check_for_ct_kill(priv(trans));
  566. if (!is_ct_kill) {
  567. IWL_ERR(trans, "Restarting adapter queue is full\n");
  568. iwlagn_fw_error(priv(trans), false);
  569. }
  570. return -ENOSPC;
  571. }
  572. idx = get_cmd_index(q, q->write_ptr);
  573. out_cmd = txq->cmd[idx];
  574. out_meta = &txq->meta[idx];
  575. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  576. if (cmd->flags & CMD_WANT_SKB)
  577. out_meta->source = cmd;
  578. /* set up the header */
  579. out_cmd->hdr.cmd = cmd->id;
  580. out_cmd->hdr.flags = 0;
  581. out_cmd->hdr.sequence =
  582. cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
  583. INDEX_TO_SEQ(q->write_ptr));
  584. /* and copy the data that needs to be copied */
  585. cmd_dest = out_cmd->payload;
  586. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  587. if (!cmd->len[i])
  588. continue;
  589. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
  590. break;
  591. memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
  592. cmd_dest += cmd->len[i];
  593. }
  594. IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
  595. "%d bytes at %d[%d]:%d\n",
  596. get_cmd_string(out_cmd->hdr.cmd),
  597. out_cmd->hdr.cmd,
  598. le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
  599. q->write_ptr, idx, trans->shrd->cmd_queue);
  600. phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
  601. DMA_BIDIRECTIONAL);
  602. if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
  603. idx = -ENOMEM;
  604. goto out;
  605. }
  606. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  607. dma_unmap_len_set(out_meta, len, copy_size);
  608. iwlagn_txq_attach_buf_to_tfd(trans, txq,
  609. phys_addr, copy_size, 1);
  610. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  611. trace_bufs[0] = &out_cmd->hdr;
  612. trace_lens[0] = copy_size;
  613. trace_idx = 1;
  614. #endif
  615. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  616. if (!cmd->len[i])
  617. continue;
  618. if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
  619. continue;
  620. phys_addr = dma_map_single(bus(trans)->dev,
  621. (void *)cmd->data[i],
  622. cmd->len[i], DMA_BIDIRECTIONAL);
  623. if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
  624. iwlagn_unmap_tfd(trans, out_meta,
  625. &txq->tfds[q->write_ptr],
  626. DMA_BIDIRECTIONAL);
  627. idx = -ENOMEM;
  628. goto out;
  629. }
  630. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  631. cmd->len[i], 0);
  632. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  633. trace_bufs[trace_idx] = cmd->data[i];
  634. trace_lens[trace_idx] = cmd->len[i];
  635. trace_idx++;
  636. #endif
  637. }
  638. out_meta->flags = cmd->flags;
  639. txq->need_update = 1;
  640. /* check that tracing gets all possible blocks */
  641. BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
  642. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  643. trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
  644. trace_bufs[0], trace_lens[0],
  645. trace_bufs[1], trace_lens[1],
  646. trace_bufs[2], trace_lens[2]);
  647. #endif
  648. /* Increment and update queue's write index */
  649. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  650. iwl_txq_update_write_ptr(trans, txq);
  651. out:
  652. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  653. return idx;
  654. }
  655. /**
  656. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  657. *
  658. * When FW advances 'R' index, all entries between old and new 'R' index
  659. * need to be reclaimed. As result, some free space forms. If there is
  660. * enough free space (> low mark), wake the stack that feeds us.
  661. */
  662. static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
  663. int idx)
  664. {
  665. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  666. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  667. struct iwl_queue *q = &txq->q;
  668. int nfreed = 0;
  669. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  670. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  671. "index %d is out of range [0-%d] %d %d.\n", __func__,
  672. txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
  673. return;
  674. }
  675. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  676. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  677. if (nfreed++ > 0) {
  678. IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
  679. q->write_ptr, q->read_ptr);
  680. iwlagn_fw_error(priv(trans), false);
  681. }
  682. }
  683. }
  684. /**
  685. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  686. * @rxb: Rx buffer to reclaim
  687. * @handler_status: return value of the handler of the command
  688. * (put in setup_rx_handlers)
  689. *
  690. * If an Rx buffer has an async callback associated with it the callback
  691. * will be executed. The attached skb (if present) will only be freed
  692. * if the callback returns 1
  693. */
  694. void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
  695. int handler_status)
  696. {
  697. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  698. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  699. int txq_id = SEQ_TO_QUEUE(sequence);
  700. int index = SEQ_TO_INDEX(sequence);
  701. int cmd_index;
  702. struct iwl_device_cmd *cmd;
  703. struct iwl_cmd_meta *meta;
  704. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  705. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  706. unsigned long flags;
  707. /* If a Tx command is being handled and it isn't in the actual
  708. * command queue then there a command routing bug has been introduced
  709. * in the queue management code. */
  710. if (WARN(txq_id != trans->shrd->cmd_queue,
  711. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  712. txq_id, trans->shrd->cmd_queue, sequence,
  713. trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
  714. trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
  715. iwl_print_hex_error(trans, pkt, 32);
  716. return;
  717. }
  718. cmd_index = get_cmd_index(&txq->q, index);
  719. cmd = txq->cmd[cmd_index];
  720. meta = &txq->meta[cmd_index];
  721. txq->time_stamp = jiffies;
  722. iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
  723. DMA_BIDIRECTIONAL);
  724. /* Input error checking is done when commands are added to queue. */
  725. if (meta->flags & CMD_WANT_SKB) {
  726. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  727. meta->source->handler_status = handler_status;
  728. rxb->page = NULL;
  729. }
  730. spin_lock_irqsave(&trans->hcmd_lock, flags);
  731. iwl_hcmd_queue_reclaim(trans, txq_id, index);
  732. if (!(meta->flags & CMD_ASYNC)) {
  733. if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  734. IWL_WARN(trans,
  735. "HCMD_ACTIVE already clear for command %s\n",
  736. get_cmd_string(cmd->hdr.cmd));
  737. }
  738. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  739. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
  740. get_cmd_string(cmd->hdr.cmd));
  741. wake_up(&trans->shrd->wait_command_queue);
  742. }
  743. meta->flags = 0;
  744. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  745. }
  746. #define HOST_COMPLETE_TIMEOUT (2 * HZ)
  747. static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  748. {
  749. int ret;
  750. /* An asynchronous command can not expect an SKB to be set. */
  751. if (WARN_ON(cmd->flags & CMD_WANT_SKB))
  752. return -EINVAL;
  753. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  754. return -EBUSY;
  755. ret = iwl_enqueue_hcmd(trans, cmd);
  756. if (ret < 0) {
  757. IWL_DEBUG_QUIET_RFKILL(trans,
  758. "Error sending %s: enqueue_hcmd failed: %d\n",
  759. get_cmd_string(cmd->id), ret);
  760. return ret;
  761. }
  762. return 0;
  763. }
  764. static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  765. {
  766. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  767. int cmd_idx;
  768. int ret;
  769. lockdep_assert_held(&trans->shrd->mutex);
  770. IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
  771. get_cmd_string(cmd->id));
  772. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  773. return -EBUSY;
  774. if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
  775. IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
  776. get_cmd_string(cmd->id));
  777. return -ECANCELED;
  778. }
  779. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  780. IWL_ERR(trans, "Command %s failed: FW Error\n",
  781. get_cmd_string(cmd->id));
  782. return -EIO;
  783. }
  784. set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  785. IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
  786. get_cmd_string(cmd->id));
  787. cmd_idx = iwl_enqueue_hcmd(trans, cmd);
  788. if (cmd_idx < 0) {
  789. ret = cmd_idx;
  790. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  791. IWL_DEBUG_QUIET_RFKILL(trans,
  792. "Error sending %s: enqueue_hcmd failed: %d\n",
  793. get_cmd_string(cmd->id), ret);
  794. return ret;
  795. }
  796. ret = wait_event_timeout(trans->shrd->wait_command_queue,
  797. !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
  798. HOST_COMPLETE_TIMEOUT);
  799. if (!ret) {
  800. if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  801. struct iwl_tx_queue *txq =
  802. &trans_pcie->txq[trans->shrd->cmd_queue];
  803. struct iwl_queue *q = &txq->q;
  804. IWL_DEBUG_QUIET_RFKILL(trans,
  805. "Error sending %s: time out after %dms.\n",
  806. get_cmd_string(cmd->id),
  807. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  808. IWL_DEBUG_QUIET_RFKILL(trans,
  809. "Current CMD queue read_ptr %d write_ptr %d\n",
  810. q->read_ptr, q->write_ptr);
  811. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  812. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
  813. "%s\n", get_cmd_string(cmd->id));
  814. ret = -ETIMEDOUT;
  815. goto cancel;
  816. }
  817. }
  818. if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
  819. IWL_ERR(trans, "Error: Response NULL in '%s'\n",
  820. get_cmd_string(cmd->id));
  821. ret = -EIO;
  822. goto cancel;
  823. }
  824. return 0;
  825. cancel:
  826. if (cmd->flags & CMD_WANT_SKB) {
  827. /*
  828. * Cancel the CMD_WANT_SKB flag for the cmd in the
  829. * TX cmd queue. Otherwise in case the cmd comes
  830. * in later, it will possibly set an invalid
  831. * address (cmd->meta.source).
  832. */
  833. trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
  834. ~CMD_WANT_SKB;
  835. }
  836. if (cmd->reply_page) {
  837. iwl_free_pages(trans->shrd, cmd->reply_page);
  838. cmd->reply_page = 0;
  839. }
  840. return ret;
  841. }
  842. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  843. {
  844. if (cmd->flags & CMD_ASYNC)
  845. return iwl_send_cmd_async(trans, cmd);
  846. return iwl_send_cmd_sync(trans, cmd);
  847. }
  848. /* Frees buffers until index _not_ inclusive */
  849. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  850. struct sk_buff_head *skbs)
  851. {
  852. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  853. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  854. struct iwl_queue *q = &txq->q;
  855. int last_to_free;
  856. int freed = 0;
  857. /* This function is not meant to release cmd queue*/
  858. if (WARN_ON(txq_id == trans->shrd->cmd_queue))
  859. return 0;
  860. /*Since we free until index _not_ inclusive, the one before index is
  861. * the last we will free. This one must be used */
  862. last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
  863. if ((index >= q->n_bd) ||
  864. (iwl_queue_used(q, last_to_free) == 0)) {
  865. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  866. "last_to_free %d is out of range [0-%d] %d %d.\n",
  867. __func__, txq_id, last_to_free, q->n_bd,
  868. q->write_ptr, q->read_ptr);
  869. return 0;
  870. }
  871. if (WARN_ON(!skb_queue_empty(skbs)))
  872. return 0;
  873. for (;
  874. q->read_ptr != index;
  875. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  876. if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
  877. continue;
  878. __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
  879. txq->skbs[txq->q.read_ptr] = NULL;
  880. iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
  881. iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
  882. freed++;
  883. }
  884. return freed;
  885. }