iwl-3945.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-sta.h"
  43. #include "iwl-3945.h"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-helpers.h"
  46. #include "iwl-core.h"
  47. #include "iwl-led.h"
  48. #include "iwl-3945-led.h"
  49. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  50. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  51. IWL_RATE_##r##M_IEEE, \
  52. IWL_RATE_##ip##M_INDEX, \
  53. IWL_RATE_##in##M_INDEX, \
  54. IWL_RATE_##rp##M_INDEX, \
  55. IWL_RATE_##rn##M_INDEX, \
  56. IWL_RATE_##pp##M_INDEX, \
  57. IWL_RATE_##np##M_INDEX, \
  58. IWL_RATE_##r##M_INDEX_TABLE, \
  59. IWL_RATE_##ip##M_INDEX_TABLE }
  60. /*
  61. * Parameter order:
  62. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  63. *
  64. * If there isn't a valid next or previous rate then INV is used which
  65. * maps to IWL_RATE_INVALID
  66. *
  67. */
  68. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  69. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  70. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  71. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  72. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  73. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  74. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  75. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  76. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  77. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  78. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  79. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  80. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  81. };
  82. /* 1 = enable the iwl3945_disable_events() function */
  83. #define IWL_EVT_DISABLE (0)
  84. #define IWL_EVT_DISABLE_SIZE (1532/32)
  85. /**
  86. * iwl3945_disable_events - Disable selected events in uCode event log
  87. *
  88. * Disable an event by writing "1"s into "disable"
  89. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  90. * Default values of 0 enable uCode events to be logged.
  91. * Use for only special debugging. This function is just a placeholder as-is,
  92. * you'll need to provide the special bits! ...
  93. * ... and set IWL_EVT_DISABLE to 1. */
  94. void iwl3945_disable_events(struct iwl_priv *priv)
  95. {
  96. int i;
  97. u32 base; /* SRAM address of event log header */
  98. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  99. u32 array_size; /* # of u32 entries in array */
  100. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  101. 0x00000000, /* 31 - 0 Event id numbers */
  102. 0x00000000, /* 63 - 32 */
  103. 0x00000000, /* 95 - 64 */
  104. 0x00000000, /* 127 - 96 */
  105. 0x00000000, /* 159 - 128 */
  106. 0x00000000, /* 191 - 160 */
  107. 0x00000000, /* 223 - 192 */
  108. 0x00000000, /* 255 - 224 */
  109. 0x00000000, /* 287 - 256 */
  110. 0x00000000, /* 319 - 288 */
  111. 0x00000000, /* 351 - 320 */
  112. 0x00000000, /* 383 - 352 */
  113. 0x00000000, /* 415 - 384 */
  114. 0x00000000, /* 447 - 416 */
  115. 0x00000000, /* 479 - 448 */
  116. 0x00000000, /* 511 - 480 */
  117. 0x00000000, /* 543 - 512 */
  118. 0x00000000, /* 575 - 544 */
  119. 0x00000000, /* 607 - 576 */
  120. 0x00000000, /* 639 - 608 */
  121. 0x00000000, /* 671 - 640 */
  122. 0x00000000, /* 703 - 672 */
  123. 0x00000000, /* 735 - 704 */
  124. 0x00000000, /* 767 - 736 */
  125. 0x00000000, /* 799 - 768 */
  126. 0x00000000, /* 831 - 800 */
  127. 0x00000000, /* 863 - 832 */
  128. 0x00000000, /* 895 - 864 */
  129. 0x00000000, /* 927 - 896 */
  130. 0x00000000, /* 959 - 928 */
  131. 0x00000000, /* 991 - 960 */
  132. 0x00000000, /* 1023 - 992 */
  133. 0x00000000, /* 1055 - 1024 */
  134. 0x00000000, /* 1087 - 1056 */
  135. 0x00000000, /* 1119 - 1088 */
  136. 0x00000000, /* 1151 - 1120 */
  137. 0x00000000, /* 1183 - 1152 */
  138. 0x00000000, /* 1215 - 1184 */
  139. 0x00000000, /* 1247 - 1216 */
  140. 0x00000000, /* 1279 - 1248 */
  141. 0x00000000, /* 1311 - 1280 */
  142. 0x00000000, /* 1343 - 1312 */
  143. 0x00000000, /* 1375 - 1344 */
  144. 0x00000000, /* 1407 - 1376 */
  145. 0x00000000, /* 1439 - 1408 */
  146. 0x00000000, /* 1471 - 1440 */
  147. 0x00000000, /* 1503 - 1472 */
  148. };
  149. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  150. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  151. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  152. return;
  153. }
  154. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  155. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  156. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  157. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  158. disable_ptr);
  159. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  160. iwl_write_targ_mem(priv,
  161. disable_ptr + (i * sizeof(u32)),
  162. evt_disable[i]);
  163. } else {
  164. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  165. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  166. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  167. disable_ptr, array_size);
  168. }
  169. }
  170. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  171. {
  172. int idx;
  173. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  174. if (iwl3945_rates[idx].plcp == plcp)
  175. return idx;
  176. return -1;
  177. }
  178. #ifdef CONFIG_IWLWIFI_DEBUG
  179. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  180. static const char *iwl3945_get_tx_fail_reason(u32 status)
  181. {
  182. switch (status & TX_STATUS_MSK) {
  183. case TX_STATUS_SUCCESS:
  184. return "SUCCESS";
  185. TX_STATUS_ENTRY(SHORT_LIMIT);
  186. TX_STATUS_ENTRY(LONG_LIMIT);
  187. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  188. TX_STATUS_ENTRY(MGMNT_ABORT);
  189. TX_STATUS_ENTRY(NEXT_FRAG);
  190. TX_STATUS_ENTRY(LIFE_EXPIRE);
  191. TX_STATUS_ENTRY(DEST_PS);
  192. TX_STATUS_ENTRY(ABORTED);
  193. TX_STATUS_ENTRY(BT_RETRY);
  194. TX_STATUS_ENTRY(STA_INVALID);
  195. TX_STATUS_ENTRY(FRAG_DROPPED);
  196. TX_STATUS_ENTRY(TID_DISABLE);
  197. TX_STATUS_ENTRY(FRAME_FLUSHED);
  198. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  199. TX_STATUS_ENTRY(TX_LOCKED);
  200. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  201. }
  202. return "UNKNOWN";
  203. }
  204. #else
  205. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  206. {
  207. return "";
  208. }
  209. #endif
  210. /*
  211. * get ieee prev rate from rate scale table.
  212. * for A and B mode we need to overright prev
  213. * value
  214. */
  215. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  216. {
  217. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  218. switch (priv->band) {
  219. case IEEE80211_BAND_5GHZ:
  220. if (rate == IWL_RATE_12M_INDEX)
  221. next_rate = IWL_RATE_9M_INDEX;
  222. else if (rate == IWL_RATE_6M_INDEX)
  223. next_rate = IWL_RATE_6M_INDEX;
  224. break;
  225. case IEEE80211_BAND_2GHZ:
  226. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  227. iwl_is_associated(priv)) {
  228. if (rate == IWL_RATE_11M_INDEX)
  229. next_rate = IWL_RATE_5M_INDEX;
  230. }
  231. break;
  232. default:
  233. break;
  234. }
  235. return next_rate;
  236. }
  237. /**
  238. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  239. *
  240. * When FW advances 'R' index, all entries between old and new 'R' index
  241. * need to be reclaimed. As result, some free space forms. If there is
  242. * enough free space (> low mark), wake the stack that feeds us.
  243. */
  244. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  245. int txq_id, int index)
  246. {
  247. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  248. struct iwl_queue *q = &txq->q;
  249. struct iwl_tx_info *tx_info;
  250. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  251. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  252. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  253. tx_info = &txq->txb[txq->q.read_ptr];
  254. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  255. tx_info->skb[0] = NULL;
  256. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  257. }
  258. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  259. (txq_id != IWL_CMD_QUEUE_NUM) &&
  260. priv->mac80211_registered)
  261. iwl_wake_queue(priv, txq_id);
  262. }
  263. /**
  264. * iwl3945_rx_reply_tx - Handle Tx response
  265. */
  266. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  267. struct iwl_rx_mem_buffer *rxb)
  268. {
  269. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  270. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  271. int txq_id = SEQ_TO_QUEUE(sequence);
  272. int index = SEQ_TO_INDEX(sequence);
  273. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  274. struct ieee80211_tx_info *info;
  275. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  276. u32 status = le32_to_cpu(tx_resp->status);
  277. int rate_idx;
  278. int fail;
  279. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  280. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  281. "is out of range [0-%d] %d %d\n", txq_id,
  282. index, txq->q.n_bd, txq->q.write_ptr,
  283. txq->q.read_ptr);
  284. return;
  285. }
  286. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  287. ieee80211_tx_info_clear_status(info);
  288. /* Fill the MRR chain with some info about on-chip retransmissions */
  289. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  290. if (info->band == IEEE80211_BAND_5GHZ)
  291. rate_idx -= IWL_FIRST_OFDM_RATE;
  292. fail = tx_resp->failure_frame;
  293. info->status.rates[0].idx = rate_idx;
  294. info->status.rates[0].count = fail + 1; /* add final attempt */
  295. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  296. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  297. IEEE80211_TX_STAT_ACK : 0;
  298. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  299. txq_id, iwl3945_get_tx_fail_reason(status), status,
  300. tx_resp->rate, tx_resp->failure_frame);
  301. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  302. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  303. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  304. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  305. }
  306. /*****************************************************************************
  307. *
  308. * Intel PRO/Wireless 3945ABG/BG Network Connection
  309. *
  310. * RX handler implementations
  311. *
  312. *****************************************************************************/
  313. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  314. struct iwl_rx_mem_buffer *rxb)
  315. {
  316. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  317. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  318. (int)sizeof(struct iwl3945_notif_statistics),
  319. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  320. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  321. iwl_leds_background(priv);
  322. }
  323. /******************************************************************************
  324. *
  325. * Misc. internal state and helper functions
  326. *
  327. ******************************************************************************/
  328. #ifdef CONFIG_IWLWIFI_DEBUG
  329. /**
  330. * iwl3945_report_frame - dump frame to syslog during debug sessions
  331. *
  332. * You may hack this function to show different aspects of received frames,
  333. * including selective frame dumps.
  334. * group100 parameter selects whether to show 1 out of 100 good frames.
  335. */
  336. static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
  337. struct iwl_rx_packet *pkt,
  338. struct ieee80211_hdr *header, int group100)
  339. {
  340. u32 to_us;
  341. u32 print_summary = 0;
  342. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  343. u32 hundred = 0;
  344. u32 dataframe = 0;
  345. __le16 fc;
  346. u16 seq_ctl;
  347. u16 channel;
  348. u16 phy_flags;
  349. u16 length;
  350. u16 status;
  351. u16 bcn_tmr;
  352. u32 tsf_low;
  353. u64 tsf;
  354. u8 rssi;
  355. u8 agc;
  356. u16 sig_avg;
  357. u16 noise_diff;
  358. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  359. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  360. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  361. u8 *data = IWL_RX_DATA(pkt);
  362. /* MAC header */
  363. fc = header->frame_control;
  364. seq_ctl = le16_to_cpu(header->seq_ctrl);
  365. /* metadata */
  366. channel = le16_to_cpu(rx_hdr->channel);
  367. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  368. length = le16_to_cpu(rx_hdr->len);
  369. /* end-of-frame status and timestamp */
  370. status = le32_to_cpu(rx_end->status);
  371. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  372. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  373. tsf = le64_to_cpu(rx_end->timestamp);
  374. /* signal statistics */
  375. rssi = rx_stats->rssi;
  376. agc = rx_stats->agc;
  377. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  378. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  379. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  380. /* if data frame is to us and all is good,
  381. * (optionally) print summary for only 1 out of every 100 */
  382. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  383. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  384. dataframe = 1;
  385. if (!group100)
  386. print_summary = 1; /* print each frame */
  387. else if (priv->framecnt_to_us < 100) {
  388. priv->framecnt_to_us++;
  389. print_summary = 0;
  390. } else {
  391. priv->framecnt_to_us = 0;
  392. print_summary = 1;
  393. hundred = 1;
  394. }
  395. } else {
  396. /* print summary for all other frames */
  397. print_summary = 1;
  398. }
  399. if (print_summary) {
  400. char *title;
  401. int rate;
  402. if (hundred)
  403. title = "100Frames";
  404. else if (ieee80211_has_retry(fc))
  405. title = "Retry";
  406. else if (ieee80211_is_assoc_resp(fc))
  407. title = "AscRsp";
  408. else if (ieee80211_is_reassoc_resp(fc))
  409. title = "RasRsp";
  410. else if (ieee80211_is_probe_resp(fc)) {
  411. title = "PrbRsp";
  412. print_dump = 1; /* dump frame contents */
  413. } else if (ieee80211_is_beacon(fc)) {
  414. title = "Beacon";
  415. print_dump = 1; /* dump frame contents */
  416. } else if (ieee80211_is_atim(fc))
  417. title = "ATIM";
  418. else if (ieee80211_is_auth(fc))
  419. title = "Auth";
  420. else if (ieee80211_is_deauth(fc))
  421. title = "DeAuth";
  422. else if (ieee80211_is_disassoc(fc))
  423. title = "DisAssoc";
  424. else
  425. title = "Frame";
  426. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  427. if (rate == -1)
  428. rate = 0;
  429. else
  430. rate = iwl3945_rates[rate].ieee / 2;
  431. /* print frame summary.
  432. * MAC addresses show just the last byte (for brevity),
  433. * but you can hack it to show more, if you'd like to. */
  434. if (dataframe)
  435. IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
  436. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  437. title, le16_to_cpu(fc), header->addr1[5],
  438. length, rssi, channel, rate);
  439. else {
  440. /* src/dst addresses assume managed mode */
  441. IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
  442. "src=0x%02x, rssi=%u, tim=%lu usec, "
  443. "phy=0x%02x, chnl=%d\n",
  444. title, le16_to_cpu(fc), header->addr1[5],
  445. header->addr3[5], rssi,
  446. tsf_low - priv->scan_start_tsf,
  447. phy_flags, channel);
  448. }
  449. }
  450. if (print_dump)
  451. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  452. }
  453. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  454. struct iwl_rx_packet *pkt,
  455. struct ieee80211_hdr *header, int group100)
  456. {
  457. if (iwl_get_debug_level(priv) & IWL_DL_RX)
  458. _iwl3945_dbg_report_frame(priv, pkt, header, group100);
  459. }
  460. #else
  461. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  462. struct iwl_rx_packet *pkt,
  463. struct ieee80211_hdr *header, int group100)
  464. {
  465. }
  466. #endif
  467. /* This is necessary only for a number of statistics, see the caller. */
  468. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  469. struct ieee80211_hdr *header)
  470. {
  471. /* Filter incoming packets to determine if they are targeted toward
  472. * this network, discarding packets coming from ourselves */
  473. switch (priv->iw_mode) {
  474. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  475. /* packets to our IBSS update information */
  476. return !compare_ether_addr(header->addr3, priv->bssid);
  477. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  478. /* packets to our IBSS update information */
  479. return !compare_ether_addr(header->addr2, priv->bssid);
  480. default:
  481. return 1;
  482. }
  483. }
  484. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  485. struct iwl_rx_mem_buffer *rxb,
  486. struct ieee80211_rx_status *stats)
  487. {
  488. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  489. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  490. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  491. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  492. short len = le16_to_cpu(rx_hdr->len);
  493. /* We received data from the HW, so stop the watchdog */
  494. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  495. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  496. return;
  497. }
  498. /* We only process data packets if the interface is open */
  499. if (unlikely(!priv->is_open)) {
  500. IWL_DEBUG_DROP_LIMIT(priv,
  501. "Dropping packet while interface is not open.\n");
  502. return;
  503. }
  504. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  505. /* Set the size of the skb to the size of the frame */
  506. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  507. if (!iwl3945_mod_params.sw_crypto)
  508. iwl_set_decrypted_flag(priv,
  509. (struct ieee80211_hdr *)rxb->skb->data,
  510. le32_to_cpu(rx_end->status), stats);
  511. iwl_update_stats(priv, false, hdr->frame_control, len);
  512. memcpy(IEEE80211_SKB_RXCB(rxb->skb), stats, sizeof(*stats));
  513. ieee80211_rx_irqsafe(priv->hw, rxb->skb);
  514. rxb->skb = NULL;
  515. }
  516. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  517. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  518. struct iwl_rx_mem_buffer *rxb)
  519. {
  520. struct ieee80211_hdr *header;
  521. struct ieee80211_rx_status rx_status;
  522. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  523. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  524. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  525. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  526. int snr;
  527. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  528. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  529. u8 network_packet;
  530. rx_status.flag = 0;
  531. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  532. rx_status.freq =
  533. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  534. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  535. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  536. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  537. if (rx_status.band == IEEE80211_BAND_5GHZ)
  538. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  539. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  540. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  541. /* set the preamble flag if appropriate */
  542. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  543. rx_status.flag |= RX_FLAG_SHORTPRE;
  544. if ((unlikely(rx_stats->phy_count > 20))) {
  545. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  546. rx_stats->phy_count);
  547. return;
  548. }
  549. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  550. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  551. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  552. return;
  553. }
  554. /* Convert 3945's rssi indicator to dBm */
  555. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  556. /* Set default noise value to -127 */
  557. if (priv->last_rx_noise == 0)
  558. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  559. /* 3945 provides noise info for OFDM frames only.
  560. * sig_avg and noise_diff are measured by the 3945's digital signal
  561. * processor (DSP), and indicate linear levels of signal level and
  562. * distortion/noise within the packet preamble after
  563. * automatic gain control (AGC). sig_avg should stay fairly
  564. * constant if the radio's AGC is working well.
  565. * Since these values are linear (not dB or dBm), linear
  566. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  567. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  568. * to obtain noise level in dBm.
  569. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  570. if (rx_stats_noise_diff) {
  571. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  572. rx_status.noise = rx_status.signal -
  573. iwl3945_calc_db_from_ratio(snr);
  574. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  575. rx_status.noise);
  576. /* If noise info not available, calculate signal quality indicator (%)
  577. * using just the dBm signal level. */
  578. } else {
  579. rx_status.noise = priv->last_rx_noise;
  580. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  581. }
  582. IWL_DEBUG_STATS(priv, "Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  583. rx_status.signal, rx_status.noise, rx_status.qual,
  584. rx_stats_sig_avg, rx_stats_noise_diff);
  585. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  586. network_packet = iwl3945_is_network_packet(priv, header);
  587. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  588. network_packet ? '*' : ' ',
  589. le16_to_cpu(rx_hdr->channel),
  590. rx_status.signal, rx_status.signal,
  591. rx_status.noise, rx_status.rate_idx);
  592. /* Set "1" to report good data frames in groups of 100 */
  593. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  594. iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
  595. if (network_packet) {
  596. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  597. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  598. priv->last_rx_rssi = rx_status.signal;
  599. priv->last_rx_noise = rx_status.noise;
  600. }
  601. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  602. }
  603. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  604. struct iwl_tx_queue *txq,
  605. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  606. {
  607. int count;
  608. struct iwl_queue *q;
  609. struct iwl3945_tfd *tfd, *tfd_tmp;
  610. q = &txq->q;
  611. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  612. tfd = &tfd_tmp[q->write_ptr];
  613. if (reset)
  614. memset(tfd, 0, sizeof(*tfd));
  615. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  616. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  617. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  618. NUM_TFD_CHUNKS);
  619. return -EINVAL;
  620. }
  621. tfd->tbs[count].addr = cpu_to_le32(addr);
  622. tfd->tbs[count].len = cpu_to_le32(len);
  623. count++;
  624. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  625. TFD_CTL_PAD_SET(pad));
  626. return 0;
  627. }
  628. /**
  629. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  630. *
  631. * Does NOT advance any indexes
  632. */
  633. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  634. {
  635. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  636. int index = txq->q.read_ptr;
  637. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  638. struct pci_dev *dev = priv->pci_dev;
  639. int i;
  640. int counter;
  641. /* sanity check */
  642. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  643. if (counter > NUM_TFD_CHUNKS) {
  644. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  645. /* @todo issue fatal error, it is quite serious situation */
  646. return;
  647. }
  648. /* Unmap tx_cmd */
  649. if (counter)
  650. pci_unmap_single(dev,
  651. pci_unmap_addr(&txq->meta[index], mapping),
  652. pci_unmap_len(&txq->meta[index], len),
  653. PCI_DMA_TODEVICE);
  654. /* unmap chunks if any */
  655. for (i = 1; i < counter; i++) {
  656. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  657. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  658. if (txq->txb[txq->q.read_ptr].skb[0]) {
  659. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  660. if (txq->txb[txq->q.read_ptr].skb[0]) {
  661. /* Can be called from interrupt context */
  662. dev_kfree_skb_any(skb);
  663. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  664. }
  665. }
  666. }
  667. return ;
  668. }
  669. /**
  670. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  671. *
  672. */
  673. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  674. struct iwl_device_cmd *cmd,
  675. struct ieee80211_tx_info *info,
  676. struct ieee80211_hdr *hdr,
  677. int sta_id, int tx_id)
  678. {
  679. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  680. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  681. u16 rate_mask;
  682. int rate;
  683. u8 rts_retry_limit;
  684. u8 data_retry_limit;
  685. __le32 tx_flags;
  686. __le16 fc = hdr->frame_control;
  687. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  688. rate = iwl3945_rates[rate_index].plcp;
  689. tx_flags = tx_cmd->tx_flags;
  690. /* We need to figure out how to get the sta->supp_rates while
  691. * in this running context */
  692. rate_mask = IWL_RATES_MASK;
  693. /* Set retry limit on DATA packets and Probe Responses*/
  694. if (ieee80211_is_probe_resp(fc))
  695. data_retry_limit = 3;
  696. else
  697. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  698. tx_cmd->data_retry_limit = data_retry_limit;
  699. if (tx_id >= IWL_CMD_QUEUE_NUM)
  700. rts_retry_limit = 3;
  701. else
  702. rts_retry_limit = 7;
  703. if (data_retry_limit < rts_retry_limit)
  704. rts_retry_limit = data_retry_limit;
  705. tx_cmd->rts_retry_limit = rts_retry_limit;
  706. if (ieee80211_is_mgmt(fc)) {
  707. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  708. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  709. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  710. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  711. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  712. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  713. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  714. tx_flags |= TX_CMD_FLG_CTS_MSK;
  715. }
  716. break;
  717. default:
  718. break;
  719. }
  720. }
  721. tx_cmd->rate = rate;
  722. tx_cmd->tx_flags = tx_flags;
  723. /* OFDM */
  724. tx_cmd->supp_rates[0] =
  725. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  726. /* CCK */
  727. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  728. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  729. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  730. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  731. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  732. }
  733. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  734. {
  735. unsigned long flags_spin;
  736. struct iwl_station_entry *station;
  737. if (sta_id == IWL_INVALID_STATION)
  738. return IWL_INVALID_STATION;
  739. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  740. station = &priv->stations[sta_id];
  741. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  742. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  743. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  744. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  745. iwl_send_add_sta(priv, &station->sta, flags);
  746. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  747. sta_id, tx_rate);
  748. return sta_id;
  749. }
  750. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  751. {
  752. if (src == IWL_PWR_SRC_VAUX) {
  753. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  754. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  755. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  756. ~APMG_PS_CTRL_MSK_PWR_SRC);
  757. iwl_poll_bit(priv, CSR_GPIO_IN,
  758. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  759. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  760. }
  761. } else {
  762. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  763. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  764. ~APMG_PS_CTRL_MSK_PWR_SRC);
  765. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  766. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  767. }
  768. return 0;
  769. }
  770. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  771. {
  772. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  773. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  774. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  775. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  776. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  777. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  778. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  779. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  780. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  781. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  782. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  783. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  784. /* fake read to flush all prev I/O */
  785. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  786. return 0;
  787. }
  788. static int iwl3945_tx_reset(struct iwl_priv *priv)
  789. {
  790. /* bypass mode */
  791. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  792. /* RA 0 is active */
  793. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  794. /* all 6 fifo are active */
  795. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  796. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  797. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  798. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  799. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  800. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  801. priv->shared_phys);
  802. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  803. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  804. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  805. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  806. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  807. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  808. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  809. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  810. return 0;
  811. }
  812. /**
  813. * iwl3945_txq_ctx_reset - Reset TX queue context
  814. *
  815. * Destroys all DMA structures and initialize them again
  816. */
  817. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  818. {
  819. int rc;
  820. int txq_id, slots_num;
  821. iwl3945_hw_txq_ctx_free(priv);
  822. /* allocate tx queue structure */
  823. rc = iwl_alloc_txq_mem(priv);
  824. if (rc)
  825. return rc;
  826. /* Tx CMD queue */
  827. rc = iwl3945_tx_reset(priv);
  828. if (rc)
  829. goto error;
  830. /* Tx queue(s) */
  831. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  832. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  833. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  834. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  835. txq_id);
  836. if (rc) {
  837. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  838. goto error;
  839. }
  840. }
  841. return rc;
  842. error:
  843. iwl3945_hw_txq_ctx_free(priv);
  844. return rc;
  845. }
  846. /*
  847. * Start up NIC's basic functionality after it has been reset
  848. * (e.g. after platform boot, or shutdown via iwl3945_apm_stop())
  849. * NOTE: This does not load uCode nor start the embedded processor
  850. */
  851. static int iwl3945_apm_init(struct iwl_priv *priv)
  852. {
  853. int ret;
  854. /* Configure chip clock phase-lock-loop */
  855. iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR39_ANA_PLL_CFG_VAL);
  856. /*
  857. * Disable L0S exit timer (platform NMI Work/Around)
  858. * (does this do anything on 3945, or just 4965 and beyond?)
  859. */
  860. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  861. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  862. /* Disable L0s without affecting L1; don't wait for ICH (L0s bug W/A) */
  863. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  864. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  865. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  866. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  867. /*
  868. * Set "initialization complete" bit to move adapter from
  869. * D0U* --> D0A* (powered-up active) state.
  870. */
  871. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  872. /*
  873. * Wait for clock stabilization; once stabilized, access to
  874. * device-internal resources is supported, e.g. iwl_write_prph()
  875. * and accesses to uCode SRAM.
  876. */
  877. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  878. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  879. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  880. if (ret < 0) {
  881. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  882. goto out;
  883. }
  884. /* Enable DMA and BSM clocks, wait for them to stabilize */
  885. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  886. APMG_CLK_VAL_BSM_CLK_RQT);
  887. udelay(20);
  888. /* Clear APMG (NIC's internal power management) interrupts */
  889. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  890. iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  891. /* Reset radio chip */
  892. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  893. udelay(5);
  894. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
  895. /* Disable L1-Active */
  896. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  897. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  898. out:
  899. return ret;
  900. }
  901. static void iwl3945_nic_config(struct iwl_priv *priv)
  902. {
  903. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  904. unsigned long flags;
  905. u8 rev_id = 0;
  906. spin_lock_irqsave(&priv->lock, flags);
  907. /* Determine HW type */
  908. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  909. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  910. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  911. IWL_DEBUG_INFO(priv, "RTP type \n");
  912. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  913. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  914. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  915. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  916. } else {
  917. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  918. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  919. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  920. }
  921. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  922. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  923. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  924. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  925. } else
  926. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  927. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  928. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  929. eeprom->board_revision);
  930. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  931. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  932. } else {
  933. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  934. eeprom->board_revision);
  935. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  936. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  937. }
  938. if (eeprom->almgor_m_version <= 1) {
  939. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  940. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  941. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  942. eeprom->almgor_m_version);
  943. } else {
  944. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  945. eeprom->almgor_m_version);
  946. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  947. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  948. }
  949. spin_unlock_irqrestore(&priv->lock, flags);
  950. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  951. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  952. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  953. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  954. }
  955. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  956. {
  957. int rc;
  958. unsigned long flags;
  959. struct iwl_rx_queue *rxq = &priv->rxq;
  960. spin_lock_irqsave(&priv->lock, flags);
  961. priv->cfg->ops->lib->apm_ops.init(priv);
  962. spin_unlock_irqrestore(&priv->lock, flags);
  963. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  964. if (rc)
  965. return rc;
  966. priv->cfg->ops->lib->apm_ops.config(priv);
  967. /* Allocate the RX queue, or reset if it is already allocated */
  968. if (!rxq->bd) {
  969. rc = iwl_rx_queue_alloc(priv);
  970. if (rc) {
  971. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  972. return -ENOMEM;
  973. }
  974. } else
  975. iwl3945_rx_queue_reset(priv, rxq);
  976. iwl3945_rx_replenish(priv);
  977. iwl3945_rx_init(priv, rxq);
  978. /* Look at using this instead:
  979. rxq->need_update = 1;
  980. iwl_rx_queue_update_write_ptr(priv, rxq);
  981. */
  982. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  983. rc = iwl3945_txq_ctx_reset(priv);
  984. if (rc)
  985. return rc;
  986. set_bit(STATUS_INIT, &priv->status);
  987. return 0;
  988. }
  989. /**
  990. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  991. *
  992. * Destroy all TX DMA queues and structures
  993. */
  994. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  995. {
  996. int txq_id;
  997. /* Tx queues */
  998. if (priv->txq)
  999. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  1000. txq_id++)
  1001. if (txq_id == IWL_CMD_QUEUE_NUM)
  1002. iwl_cmd_queue_free(priv);
  1003. else
  1004. iwl_tx_queue_free(priv, txq_id);
  1005. /* free tx queue structure */
  1006. iwl_free_txq_mem(priv);
  1007. }
  1008. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1009. {
  1010. int txq_id;
  1011. /* stop SCD */
  1012. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1013. /* reset TFD queues */
  1014. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  1015. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1016. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1017. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1018. 1000);
  1019. }
  1020. iwl3945_hw_txq_ctx_free(priv);
  1021. }
  1022. /**
  1023. * iwl3945_hw_reg_adjust_power_by_temp
  1024. * return index delta into power gain settings table
  1025. */
  1026. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1027. {
  1028. return (new_reading - old_reading) * (-11) / 100;
  1029. }
  1030. /**
  1031. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1032. */
  1033. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1034. {
  1035. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1036. }
  1037. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1038. {
  1039. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1040. }
  1041. /**
  1042. * iwl3945_hw_reg_txpower_get_temperature
  1043. * get the current temperature by reading from NIC
  1044. */
  1045. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1046. {
  1047. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1048. int temperature;
  1049. temperature = iwl3945_hw_get_temperature(priv);
  1050. /* driver's okay range is -260 to +25.
  1051. * human readable okay range is 0 to +285 */
  1052. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1053. /* handle insane temp reading */
  1054. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1055. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1056. /* if really really hot(?),
  1057. * substitute the 3rd band/group's temp measured at factory */
  1058. if (priv->last_temperature > 100)
  1059. temperature = eeprom->groups[2].temperature;
  1060. else /* else use most recent "sane" value from driver */
  1061. temperature = priv->last_temperature;
  1062. }
  1063. return temperature; /* raw, not "human readable" */
  1064. }
  1065. /* Adjust Txpower only if temperature variance is greater than threshold.
  1066. *
  1067. * Both are lower than older versions' 9 degrees */
  1068. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1069. /**
  1070. * is_temp_calib_needed - determines if new calibration is needed
  1071. *
  1072. * records new temperature in tx_mgr->temperature.
  1073. * replaces tx_mgr->last_temperature *only* if calib needed
  1074. * (assumes caller will actually do the calibration!). */
  1075. static int is_temp_calib_needed(struct iwl_priv *priv)
  1076. {
  1077. int temp_diff;
  1078. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1079. temp_diff = priv->temperature - priv->last_temperature;
  1080. /* get absolute value */
  1081. if (temp_diff < 0) {
  1082. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  1083. temp_diff = -temp_diff;
  1084. } else if (temp_diff == 0)
  1085. IWL_DEBUG_POWER(priv, "Same temp,\n");
  1086. else
  1087. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  1088. /* if we don't need calibration, *don't* update last_temperature */
  1089. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1090. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  1091. return 0;
  1092. }
  1093. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  1094. /* assume that caller will actually do calib ...
  1095. * update the "last temperature" value */
  1096. priv->last_temperature = priv->temperature;
  1097. return 1;
  1098. }
  1099. #define IWL_MAX_GAIN_ENTRIES 78
  1100. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1101. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1102. /* radio and DSP power table, each step is 1/2 dB.
  1103. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1104. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1105. {
  1106. {251, 127}, /* 2.4 GHz, highest power */
  1107. {251, 127},
  1108. {251, 127},
  1109. {251, 127},
  1110. {251, 125},
  1111. {251, 110},
  1112. {251, 105},
  1113. {251, 98},
  1114. {187, 125},
  1115. {187, 115},
  1116. {187, 108},
  1117. {187, 99},
  1118. {243, 119},
  1119. {243, 111},
  1120. {243, 105},
  1121. {243, 97},
  1122. {243, 92},
  1123. {211, 106},
  1124. {211, 100},
  1125. {179, 120},
  1126. {179, 113},
  1127. {179, 107},
  1128. {147, 125},
  1129. {147, 119},
  1130. {147, 112},
  1131. {147, 106},
  1132. {147, 101},
  1133. {147, 97},
  1134. {147, 91},
  1135. {115, 107},
  1136. {235, 121},
  1137. {235, 115},
  1138. {235, 109},
  1139. {203, 127},
  1140. {203, 121},
  1141. {203, 115},
  1142. {203, 108},
  1143. {203, 102},
  1144. {203, 96},
  1145. {203, 92},
  1146. {171, 110},
  1147. {171, 104},
  1148. {171, 98},
  1149. {139, 116},
  1150. {227, 125},
  1151. {227, 119},
  1152. {227, 113},
  1153. {227, 107},
  1154. {227, 101},
  1155. {227, 96},
  1156. {195, 113},
  1157. {195, 106},
  1158. {195, 102},
  1159. {195, 95},
  1160. {163, 113},
  1161. {163, 106},
  1162. {163, 102},
  1163. {163, 95},
  1164. {131, 113},
  1165. {131, 106},
  1166. {131, 102},
  1167. {131, 95},
  1168. {99, 113},
  1169. {99, 106},
  1170. {99, 102},
  1171. {99, 95},
  1172. {67, 113},
  1173. {67, 106},
  1174. {67, 102},
  1175. {67, 95},
  1176. {35, 113},
  1177. {35, 106},
  1178. {35, 102},
  1179. {35, 95},
  1180. {3, 113},
  1181. {3, 106},
  1182. {3, 102},
  1183. {3, 95} }, /* 2.4 GHz, lowest power */
  1184. {
  1185. {251, 127}, /* 5.x GHz, highest power */
  1186. {251, 120},
  1187. {251, 114},
  1188. {219, 119},
  1189. {219, 101},
  1190. {187, 113},
  1191. {187, 102},
  1192. {155, 114},
  1193. {155, 103},
  1194. {123, 117},
  1195. {123, 107},
  1196. {123, 99},
  1197. {123, 92},
  1198. {91, 108},
  1199. {59, 125},
  1200. {59, 118},
  1201. {59, 109},
  1202. {59, 102},
  1203. {59, 96},
  1204. {59, 90},
  1205. {27, 104},
  1206. {27, 98},
  1207. {27, 92},
  1208. {115, 118},
  1209. {115, 111},
  1210. {115, 104},
  1211. {83, 126},
  1212. {83, 121},
  1213. {83, 113},
  1214. {83, 105},
  1215. {83, 99},
  1216. {51, 118},
  1217. {51, 111},
  1218. {51, 104},
  1219. {51, 98},
  1220. {19, 116},
  1221. {19, 109},
  1222. {19, 102},
  1223. {19, 98},
  1224. {19, 93},
  1225. {171, 113},
  1226. {171, 107},
  1227. {171, 99},
  1228. {139, 120},
  1229. {139, 113},
  1230. {139, 107},
  1231. {139, 99},
  1232. {107, 120},
  1233. {107, 113},
  1234. {107, 107},
  1235. {107, 99},
  1236. {75, 120},
  1237. {75, 113},
  1238. {75, 107},
  1239. {75, 99},
  1240. {43, 120},
  1241. {43, 113},
  1242. {43, 107},
  1243. {43, 99},
  1244. {11, 120},
  1245. {11, 113},
  1246. {11, 107},
  1247. {11, 99},
  1248. {131, 107},
  1249. {131, 99},
  1250. {99, 120},
  1251. {99, 113},
  1252. {99, 107},
  1253. {99, 99},
  1254. {67, 120},
  1255. {67, 113},
  1256. {67, 107},
  1257. {67, 99},
  1258. {35, 120},
  1259. {35, 113},
  1260. {35, 107},
  1261. {35, 99},
  1262. {3, 120} } /* 5.x GHz, lowest power */
  1263. };
  1264. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1265. {
  1266. if (index < 0)
  1267. return 0;
  1268. if (index >= IWL_MAX_GAIN_ENTRIES)
  1269. return IWL_MAX_GAIN_ENTRIES - 1;
  1270. return (u8) index;
  1271. }
  1272. /* Kick off thermal recalibration check every 60 seconds */
  1273. #define REG_RECALIB_PERIOD (60)
  1274. /**
  1275. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1276. *
  1277. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1278. * or 6 Mbit (OFDM) rates.
  1279. */
  1280. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1281. s32 rate_index, const s8 *clip_pwrs,
  1282. struct iwl_channel_info *ch_info,
  1283. int band_index)
  1284. {
  1285. struct iwl3945_scan_power_info *scan_power_info;
  1286. s8 power;
  1287. u8 power_index;
  1288. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1289. /* use this channel group's 6Mbit clipping/saturation pwr,
  1290. * but cap at regulatory scan power restriction (set during init
  1291. * based on eeprom channel data) for this channel. */
  1292. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1293. /* further limit to user's max power preference.
  1294. * FIXME: Other spectrum management power limitations do not
  1295. * seem to apply?? */
  1296. power = min(power, priv->tx_power_user_lmt);
  1297. scan_power_info->requested_power = power;
  1298. /* find difference between new scan *power* and current "normal"
  1299. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1300. * current "normal" temperature-compensated Tx power *index* for
  1301. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1302. * *index*. */
  1303. power_index = ch_info->power_info[rate_index].power_table_index
  1304. - (power - ch_info->power_info
  1305. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1306. /* store reference index that we use when adjusting *all* scan
  1307. * powers. So we can accommodate user (all channel) or spectrum
  1308. * management (single channel) power changes "between" temperature
  1309. * feedback compensation procedures.
  1310. * don't force fit this reference index into gain table; it may be a
  1311. * negative number. This will help avoid errors when we're at
  1312. * the lower bounds (highest gains, for warmest temperatures)
  1313. * of the table. */
  1314. /* don't exceed table bounds for "real" setting */
  1315. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1316. scan_power_info->power_table_index = power_index;
  1317. scan_power_info->tpc.tx_gain =
  1318. power_gain_table[band_index][power_index].tx_gain;
  1319. scan_power_info->tpc.dsp_atten =
  1320. power_gain_table[band_index][power_index].dsp_atten;
  1321. }
  1322. /**
  1323. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1324. *
  1325. * Configures power settings for all rates for the current channel,
  1326. * using values from channel info struct, and send to NIC
  1327. */
  1328. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1329. {
  1330. int rate_idx, i;
  1331. const struct iwl_channel_info *ch_info = NULL;
  1332. struct iwl3945_txpowertable_cmd txpower = {
  1333. .channel = priv->active_rxon.channel,
  1334. };
  1335. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1336. ch_info = iwl_get_channel_info(priv,
  1337. priv->band,
  1338. le16_to_cpu(priv->active_rxon.channel));
  1339. if (!ch_info) {
  1340. IWL_ERR(priv,
  1341. "Failed to get channel info for channel %d [%d]\n",
  1342. le16_to_cpu(priv->active_rxon.channel), priv->band);
  1343. return -EINVAL;
  1344. }
  1345. if (!is_channel_valid(ch_info)) {
  1346. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1347. "non-Tx channel.\n");
  1348. return 0;
  1349. }
  1350. /* fill cmd with power settings for all rates for current channel */
  1351. /* Fill OFDM rate */
  1352. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1353. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1354. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1355. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1356. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1357. le16_to_cpu(txpower.channel),
  1358. txpower.band,
  1359. txpower.power[i].tpc.tx_gain,
  1360. txpower.power[i].tpc.dsp_atten,
  1361. txpower.power[i].rate);
  1362. }
  1363. /* Fill CCK rates */
  1364. for (rate_idx = IWL_FIRST_CCK_RATE;
  1365. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1366. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1367. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1368. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1369. le16_to_cpu(txpower.channel),
  1370. txpower.band,
  1371. txpower.power[i].tpc.tx_gain,
  1372. txpower.power[i].tpc.dsp_atten,
  1373. txpower.power[i].rate);
  1374. }
  1375. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1376. sizeof(struct iwl3945_txpowertable_cmd),
  1377. &txpower);
  1378. }
  1379. /**
  1380. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1381. * @ch_info: Channel to update. Uses power_info.requested_power.
  1382. *
  1383. * Replace requested_power and base_power_index ch_info fields for
  1384. * one channel.
  1385. *
  1386. * Called if user or spectrum management changes power preferences.
  1387. * Takes into account h/w and modulation limitations (clip power).
  1388. *
  1389. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1390. *
  1391. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1392. * properly fill out the scan powers, and actual h/w gain settings,
  1393. * and send changes to NIC
  1394. */
  1395. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1396. struct iwl_channel_info *ch_info)
  1397. {
  1398. struct iwl3945_channel_power_info *power_info;
  1399. int power_changed = 0;
  1400. int i;
  1401. const s8 *clip_pwrs;
  1402. int power;
  1403. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1404. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1405. /* Get this channel's rate-to-current-power settings table */
  1406. power_info = ch_info->power_info;
  1407. /* update OFDM Txpower settings */
  1408. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1409. i++, ++power_info) {
  1410. int delta_idx;
  1411. /* limit new power to be no more than h/w capability */
  1412. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1413. if (power == power_info->requested_power)
  1414. continue;
  1415. /* find difference between old and new requested powers,
  1416. * update base (non-temp-compensated) power index */
  1417. delta_idx = (power - power_info->requested_power) * 2;
  1418. power_info->base_power_index -= delta_idx;
  1419. /* save new requested power value */
  1420. power_info->requested_power = power;
  1421. power_changed = 1;
  1422. }
  1423. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1424. * ... all CCK power settings for a given channel are the *same*. */
  1425. if (power_changed) {
  1426. power =
  1427. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1428. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1429. /* do all CCK rates' iwl3945_channel_power_info structures */
  1430. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1431. power_info->requested_power = power;
  1432. power_info->base_power_index =
  1433. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1434. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1435. ++power_info;
  1436. }
  1437. }
  1438. return 0;
  1439. }
  1440. /**
  1441. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1442. *
  1443. * NOTE: Returned power limit may be less (but not more) than requested,
  1444. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1445. * (no consideration for h/w clipping limitations).
  1446. */
  1447. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1448. {
  1449. s8 max_power;
  1450. #if 0
  1451. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1452. if (ch_info->tgd_data.max_power != 0)
  1453. max_power = min(ch_info->tgd_data.max_power,
  1454. ch_info->eeprom.max_power_avg);
  1455. /* else just use EEPROM limits */
  1456. else
  1457. #endif
  1458. max_power = ch_info->eeprom.max_power_avg;
  1459. return min(max_power, ch_info->max_power_avg);
  1460. }
  1461. /**
  1462. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1463. *
  1464. * Compensate txpower settings of *all* channels for temperature.
  1465. * This only accounts for the difference between current temperature
  1466. * and the factory calibration temperatures, and bases the new settings
  1467. * on the channel's base_power_index.
  1468. *
  1469. * If RxOn is "associated", this sends the new Txpower to NIC!
  1470. */
  1471. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1472. {
  1473. struct iwl_channel_info *ch_info = NULL;
  1474. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1475. int delta_index;
  1476. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1477. u8 a_band;
  1478. u8 rate_index;
  1479. u8 scan_tbl_index;
  1480. u8 i;
  1481. int ref_temp;
  1482. int temperature = priv->temperature;
  1483. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1484. for (i = 0; i < priv->channel_count; i++) {
  1485. ch_info = &priv->channel_info[i];
  1486. a_band = is_channel_a_band(ch_info);
  1487. /* Get this chnlgrp's factory calibration temperature */
  1488. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1489. temperature;
  1490. /* get power index adjustment based on current and factory
  1491. * temps */
  1492. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1493. ref_temp);
  1494. /* set tx power value for all rates, OFDM and CCK */
  1495. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1496. rate_index++) {
  1497. int power_idx =
  1498. ch_info->power_info[rate_index].base_power_index;
  1499. /* temperature compensate */
  1500. power_idx += delta_index;
  1501. /* stay within table range */
  1502. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1503. ch_info->power_info[rate_index].
  1504. power_table_index = (u8) power_idx;
  1505. ch_info->power_info[rate_index].tpc =
  1506. power_gain_table[a_band][power_idx];
  1507. }
  1508. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1509. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1510. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1511. for (scan_tbl_index = 0;
  1512. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1513. s32 actual_index = (scan_tbl_index == 0) ?
  1514. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1515. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1516. actual_index, clip_pwrs,
  1517. ch_info, a_band);
  1518. }
  1519. }
  1520. /* send Txpower command for current channel to ucode */
  1521. return priv->cfg->ops->lib->send_tx_power(priv);
  1522. }
  1523. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1524. {
  1525. struct iwl_channel_info *ch_info;
  1526. s8 max_power;
  1527. u8 a_band;
  1528. u8 i;
  1529. if (priv->tx_power_user_lmt == power) {
  1530. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1531. "limit: %ddBm.\n", power);
  1532. return 0;
  1533. }
  1534. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1535. priv->tx_power_user_lmt = power;
  1536. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1537. for (i = 0; i < priv->channel_count; i++) {
  1538. ch_info = &priv->channel_info[i];
  1539. a_band = is_channel_a_band(ch_info);
  1540. /* find minimum power of all user and regulatory constraints
  1541. * (does not consider h/w clipping limitations) */
  1542. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1543. max_power = min(power, max_power);
  1544. if (max_power != ch_info->curr_txpow) {
  1545. ch_info->curr_txpow = max_power;
  1546. /* this considers the h/w clipping limitations */
  1547. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1548. }
  1549. }
  1550. /* update txpower settings for all channels,
  1551. * send to NIC if associated. */
  1552. is_temp_calib_needed(priv);
  1553. iwl3945_hw_reg_comp_txpower_temp(priv);
  1554. return 0;
  1555. }
  1556. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
  1557. {
  1558. int rc = 0;
  1559. struct iwl_rx_packet *res = NULL;
  1560. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1561. struct iwl_host_cmd cmd = {
  1562. .id = REPLY_RXON_ASSOC,
  1563. .len = sizeof(rxon_assoc),
  1564. .flags = CMD_WANT_SKB,
  1565. .data = &rxon_assoc,
  1566. };
  1567. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1568. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1569. if ((rxon1->flags == rxon2->flags) &&
  1570. (rxon1->filter_flags == rxon2->filter_flags) &&
  1571. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1572. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1573. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1574. return 0;
  1575. }
  1576. rxon_assoc.flags = priv->staging_rxon.flags;
  1577. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1578. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1579. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1580. rxon_assoc.reserved = 0;
  1581. rc = iwl_send_cmd_sync(priv, &cmd);
  1582. if (rc)
  1583. return rc;
  1584. res = (struct iwl_rx_packet *)cmd.reply_skb->data;
  1585. if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
  1586. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1587. rc = -EIO;
  1588. }
  1589. priv->alloc_rxb_skb--;
  1590. dev_kfree_skb_any(cmd.reply_skb);
  1591. return rc;
  1592. }
  1593. /**
  1594. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1595. *
  1596. * The RXON command in staging_rxon is committed to the hardware and
  1597. * the active_rxon structure is updated with the new data. This
  1598. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1599. * a HW tune is required based on the RXON structure changes.
  1600. */
  1601. static int iwl3945_commit_rxon(struct iwl_priv *priv)
  1602. {
  1603. /* cast away the const for active_rxon in this function */
  1604. struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  1605. struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
  1606. int rc = 0;
  1607. bool new_assoc =
  1608. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  1609. if (!iwl_is_alive(priv))
  1610. return -1;
  1611. /* always get timestamp with Rx frame */
  1612. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1613. /* select antenna */
  1614. staging_rxon->flags &=
  1615. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1616. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1617. rc = iwl_check_rxon_cmd(priv);
  1618. if (rc) {
  1619. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1620. return -EINVAL;
  1621. }
  1622. /* If we don't need to send a full RXON, we can use
  1623. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1624. * and other flags for the current radio configuration. */
  1625. if (!iwl_full_rxon_required(priv)) {
  1626. rc = iwl_send_rxon_assoc(priv);
  1627. if (rc) {
  1628. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1629. "configuration (%d).\n", rc);
  1630. return rc;
  1631. }
  1632. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1633. return 0;
  1634. }
  1635. /* If we are currently associated and the new config requires
  1636. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1637. * we must clear the associated from the active configuration
  1638. * before we apply the new config */
  1639. if (iwl_is_associated(priv) && new_assoc) {
  1640. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1641. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1642. /*
  1643. * reserved4 and 5 could have been filled by the iwlcore code.
  1644. * Let's clear them before pushing to the 3945.
  1645. */
  1646. active_rxon->reserved4 = 0;
  1647. active_rxon->reserved5 = 0;
  1648. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1649. sizeof(struct iwl3945_rxon_cmd),
  1650. &priv->active_rxon);
  1651. /* If the mask clearing failed then we set
  1652. * active_rxon back to what it was previously */
  1653. if (rc) {
  1654. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1655. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1656. "configuration (%d).\n", rc);
  1657. return rc;
  1658. }
  1659. }
  1660. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1661. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1662. "* channel = %d\n"
  1663. "* bssid = %pM\n",
  1664. (new_assoc ? "" : "out"),
  1665. le16_to_cpu(staging_rxon->channel),
  1666. staging_rxon->bssid_addr);
  1667. /*
  1668. * reserved4 and 5 could have been filled by the iwlcore code.
  1669. * Let's clear them before pushing to the 3945.
  1670. */
  1671. staging_rxon->reserved4 = 0;
  1672. staging_rxon->reserved5 = 0;
  1673. iwl_set_rxon_hwcrypto(priv, !iwl3945_mod_params.sw_crypto);
  1674. /* Apply the new configuration */
  1675. rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
  1676. sizeof(struct iwl3945_rxon_cmd),
  1677. staging_rxon);
  1678. if (rc) {
  1679. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1680. return rc;
  1681. }
  1682. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1683. iwl_clear_stations_table(priv);
  1684. /* If we issue a new RXON command which required a tune then we must
  1685. * send a new TXPOWER command or we won't be able to Tx any frames */
  1686. rc = priv->cfg->ops->lib->send_tx_power(priv);
  1687. if (rc) {
  1688. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1689. return rc;
  1690. }
  1691. /* Add the broadcast address so we can send broadcast frames */
  1692. if (iwl_add_station(priv, iwl_bcast_addr, false, CMD_SYNC, NULL) ==
  1693. IWL_INVALID_STATION) {
  1694. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  1695. return -EIO;
  1696. }
  1697. /* If we have set the ASSOC_MSK and we are in BSS mode then
  1698. * add the IWL_AP_ID to the station rate table */
  1699. if (iwl_is_associated(priv) &&
  1700. (priv->iw_mode == NL80211_IFTYPE_STATION))
  1701. if (iwl_add_station(priv, priv->active_rxon.bssid_addr,
  1702. true, CMD_SYNC, NULL) == IWL_INVALID_STATION) {
  1703. IWL_ERR(priv, "Error adding AP address for transmit\n");
  1704. return -EIO;
  1705. }
  1706. /* Init the hardware's rate fallback order based on the band */
  1707. rc = iwl3945_init_hw_rate_table(priv);
  1708. if (rc) {
  1709. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1710. return -EIO;
  1711. }
  1712. return 0;
  1713. }
  1714. /* will add 3945 channel switch cmd handling later */
  1715. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1716. {
  1717. return 0;
  1718. }
  1719. /**
  1720. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1721. *
  1722. * -- reset periodic timer
  1723. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1724. * -- correct coeffs for temp (can reset temp timer)
  1725. * -- save this temp as "last",
  1726. * -- send new set of gain settings to NIC
  1727. * NOTE: This should continue working, even when we're not associated,
  1728. * so we can keep our internal table of scan powers current. */
  1729. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1730. {
  1731. /* This will kick in the "brute force"
  1732. * iwl3945_hw_reg_comp_txpower_temp() below */
  1733. if (!is_temp_calib_needed(priv))
  1734. goto reschedule;
  1735. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1736. * This is based *only* on current temperature,
  1737. * ignoring any previous power measurements */
  1738. iwl3945_hw_reg_comp_txpower_temp(priv);
  1739. reschedule:
  1740. queue_delayed_work(priv->workqueue,
  1741. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1742. }
  1743. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1744. {
  1745. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1746. thermal_periodic.work);
  1747. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1748. return;
  1749. mutex_lock(&priv->mutex);
  1750. iwl3945_reg_txpower_periodic(priv);
  1751. mutex_unlock(&priv->mutex);
  1752. }
  1753. /**
  1754. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1755. * for the channel.
  1756. *
  1757. * This function is used when initializing channel-info structs.
  1758. *
  1759. * NOTE: These channel groups do *NOT* match the bands above!
  1760. * These channel groups are based on factory-tested channels;
  1761. * on A-band, EEPROM's "group frequency" entries represent the top
  1762. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1763. */
  1764. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1765. const struct iwl_channel_info *ch_info)
  1766. {
  1767. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1768. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1769. u8 group;
  1770. u16 group_index = 0; /* based on factory calib frequencies */
  1771. u8 grp_channel;
  1772. /* Find the group index for the channel ... don't use index 1(?) */
  1773. if (is_channel_a_band(ch_info)) {
  1774. for (group = 1; group < 5; group++) {
  1775. grp_channel = ch_grp[group].group_channel;
  1776. if (ch_info->channel <= grp_channel) {
  1777. group_index = group;
  1778. break;
  1779. }
  1780. }
  1781. /* group 4 has a few channels *above* its factory cal freq */
  1782. if (group == 5)
  1783. group_index = 4;
  1784. } else
  1785. group_index = 0; /* 2.4 GHz, group 0 */
  1786. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1787. group_index);
  1788. return group_index;
  1789. }
  1790. /**
  1791. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1792. *
  1793. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1794. * into radio/DSP gain settings table for requested power.
  1795. */
  1796. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1797. s8 requested_power,
  1798. s32 setting_index, s32 *new_index)
  1799. {
  1800. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1801. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1802. s32 index0, index1;
  1803. s32 power = 2 * requested_power;
  1804. s32 i;
  1805. const struct iwl3945_eeprom_txpower_sample *samples;
  1806. s32 gains0, gains1;
  1807. s32 res;
  1808. s32 denominator;
  1809. chnl_grp = &eeprom->groups[setting_index];
  1810. samples = chnl_grp->samples;
  1811. for (i = 0; i < 5; i++) {
  1812. if (power == samples[i].power) {
  1813. *new_index = samples[i].gain_index;
  1814. return 0;
  1815. }
  1816. }
  1817. if (power > samples[1].power) {
  1818. index0 = 0;
  1819. index1 = 1;
  1820. } else if (power > samples[2].power) {
  1821. index0 = 1;
  1822. index1 = 2;
  1823. } else if (power > samples[3].power) {
  1824. index0 = 2;
  1825. index1 = 3;
  1826. } else {
  1827. index0 = 3;
  1828. index1 = 4;
  1829. }
  1830. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1831. if (denominator == 0)
  1832. return -EINVAL;
  1833. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1834. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1835. res = gains0 + (gains1 - gains0) *
  1836. ((s32) power - (s32) samples[index0].power) / denominator +
  1837. (1 << 18);
  1838. *new_index = res >> 19;
  1839. return 0;
  1840. }
  1841. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1842. {
  1843. u32 i;
  1844. s32 rate_index;
  1845. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1846. const struct iwl3945_eeprom_txpower_group *group;
  1847. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1848. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1849. s8 *clip_pwrs; /* table of power levels for each rate */
  1850. s8 satur_pwr; /* saturation power for each chnl group */
  1851. group = &eeprom->groups[i];
  1852. /* sanity check on factory saturation power value */
  1853. if (group->saturation_power < 40) {
  1854. IWL_WARN(priv, "Error: saturation power is %d, "
  1855. "less than minimum expected 40\n",
  1856. group->saturation_power);
  1857. return;
  1858. }
  1859. /*
  1860. * Derive requested power levels for each rate, based on
  1861. * hardware capabilities (saturation power for band).
  1862. * Basic value is 3dB down from saturation, with further
  1863. * power reductions for highest 3 data rates. These
  1864. * backoffs provide headroom for high rate modulation
  1865. * power peaks, without too much distortion (clipping).
  1866. */
  1867. /* we'll fill in this array with h/w max power levels */
  1868. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1869. /* divide factory saturation power by 2 to find -3dB level */
  1870. satur_pwr = (s8) (group->saturation_power >> 1);
  1871. /* fill in channel group's nominal powers for each rate */
  1872. for (rate_index = 0;
  1873. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1874. switch (rate_index) {
  1875. case IWL_RATE_36M_INDEX_TABLE:
  1876. if (i == 0) /* B/G */
  1877. *clip_pwrs = satur_pwr;
  1878. else /* A */
  1879. *clip_pwrs = satur_pwr - 5;
  1880. break;
  1881. case IWL_RATE_48M_INDEX_TABLE:
  1882. if (i == 0)
  1883. *clip_pwrs = satur_pwr - 7;
  1884. else
  1885. *clip_pwrs = satur_pwr - 10;
  1886. break;
  1887. case IWL_RATE_54M_INDEX_TABLE:
  1888. if (i == 0)
  1889. *clip_pwrs = satur_pwr - 9;
  1890. else
  1891. *clip_pwrs = satur_pwr - 12;
  1892. break;
  1893. default:
  1894. *clip_pwrs = satur_pwr;
  1895. break;
  1896. }
  1897. }
  1898. }
  1899. }
  1900. /**
  1901. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1902. *
  1903. * Second pass (during init) to set up priv->channel_info
  1904. *
  1905. * Set up Tx-power settings in our channel info database for each VALID
  1906. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1907. * and current temperature.
  1908. *
  1909. * Since this is based on current temperature (at init time), these values may
  1910. * not be valid for very long, but it gives us a starting/default point,
  1911. * and allows us to active (i.e. using Tx) scan.
  1912. *
  1913. * This does *not* write values to NIC, just sets up our internal table.
  1914. */
  1915. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1916. {
  1917. struct iwl_channel_info *ch_info = NULL;
  1918. struct iwl3945_channel_power_info *pwr_info;
  1919. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1920. int delta_index;
  1921. u8 rate_index;
  1922. u8 scan_tbl_index;
  1923. const s8 *clip_pwrs; /* array of power levels for each rate */
  1924. u8 gain, dsp_atten;
  1925. s8 power;
  1926. u8 pwr_index, base_pwr_index, a_band;
  1927. u8 i;
  1928. int temperature;
  1929. /* save temperature reference,
  1930. * so we can determine next time to calibrate */
  1931. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1932. priv->last_temperature = temperature;
  1933. iwl3945_hw_reg_init_channel_groups(priv);
  1934. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1935. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1936. i++, ch_info++) {
  1937. a_band = is_channel_a_band(ch_info);
  1938. if (!is_channel_valid(ch_info))
  1939. continue;
  1940. /* find this channel's channel group (*not* "band") index */
  1941. ch_info->group_index =
  1942. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1943. /* Get this chnlgrp's rate->max/clip-powers table */
  1944. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1945. /* calculate power index *adjustment* value according to
  1946. * diff between current temperature and factory temperature */
  1947. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1948. eeprom->groups[ch_info->group_index].
  1949. temperature);
  1950. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1951. ch_info->channel, delta_index, temperature +
  1952. IWL_TEMP_CONVERT);
  1953. /* set tx power value for all OFDM rates */
  1954. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1955. rate_index++) {
  1956. s32 uninitialized_var(power_idx);
  1957. int rc;
  1958. /* use channel group's clip-power table,
  1959. * but don't exceed channel's max power */
  1960. s8 pwr = min(ch_info->max_power_avg,
  1961. clip_pwrs[rate_index]);
  1962. pwr_info = &ch_info->power_info[rate_index];
  1963. /* get base (i.e. at factory-measured temperature)
  1964. * power table index for this rate's power */
  1965. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1966. ch_info->group_index,
  1967. &power_idx);
  1968. if (rc) {
  1969. IWL_ERR(priv, "Invalid power index\n");
  1970. return rc;
  1971. }
  1972. pwr_info->base_power_index = (u8) power_idx;
  1973. /* temperature compensate */
  1974. power_idx += delta_index;
  1975. /* stay within range of gain table */
  1976. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1977. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1978. pwr_info->requested_power = pwr;
  1979. pwr_info->power_table_index = (u8) power_idx;
  1980. pwr_info->tpc.tx_gain =
  1981. power_gain_table[a_band][power_idx].tx_gain;
  1982. pwr_info->tpc.dsp_atten =
  1983. power_gain_table[a_band][power_idx].dsp_atten;
  1984. }
  1985. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1986. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1987. power = pwr_info->requested_power +
  1988. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1989. pwr_index = pwr_info->power_table_index +
  1990. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1991. base_pwr_index = pwr_info->base_power_index +
  1992. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1993. /* stay within table range */
  1994. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1995. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1996. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1997. /* fill each CCK rate's iwl3945_channel_power_info structure
  1998. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1999. * NOTE: CCK rates start at end of OFDM rates! */
  2000. for (rate_index = 0;
  2001. rate_index < IWL_CCK_RATES; rate_index++) {
  2002. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  2003. pwr_info->requested_power = power;
  2004. pwr_info->power_table_index = pwr_index;
  2005. pwr_info->base_power_index = base_pwr_index;
  2006. pwr_info->tpc.tx_gain = gain;
  2007. pwr_info->tpc.dsp_atten = dsp_atten;
  2008. }
  2009. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  2010. for (scan_tbl_index = 0;
  2011. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  2012. s32 actual_index = (scan_tbl_index == 0) ?
  2013. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  2014. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  2015. actual_index, clip_pwrs, ch_info, a_band);
  2016. }
  2017. }
  2018. return 0;
  2019. }
  2020. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  2021. {
  2022. int rc;
  2023. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  2024. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  2025. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  2026. if (rc < 0)
  2027. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  2028. return 0;
  2029. }
  2030. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  2031. {
  2032. int txq_id = txq->q.id;
  2033. struct iwl3945_shared *shared_data = priv->shared_virt;
  2034. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2035. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2036. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2037. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2038. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2039. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2040. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2041. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2042. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2043. /* fake read to flush all prev. writes */
  2044. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2045. return 0;
  2046. }
  2047. /*
  2048. * HCMD utils
  2049. */
  2050. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2051. {
  2052. switch (cmd_id) {
  2053. case REPLY_RXON:
  2054. return sizeof(struct iwl3945_rxon_cmd);
  2055. case POWER_TABLE_CMD:
  2056. return sizeof(struct iwl3945_powertable_cmd);
  2057. default:
  2058. return len;
  2059. }
  2060. }
  2061. static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  2062. {
  2063. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  2064. addsta->mode = cmd->mode;
  2065. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  2066. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  2067. addsta->station_flags = cmd->station_flags;
  2068. addsta->station_flags_msk = cmd->station_flags_msk;
  2069. addsta->tid_disable_tx = cpu_to_le16(0);
  2070. addsta->rate_n_flags = cmd->rate_n_flags;
  2071. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  2072. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  2073. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  2074. return (u16)sizeof(struct iwl3945_addsta_cmd);
  2075. }
  2076. /**
  2077. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2078. */
  2079. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2080. {
  2081. int rc, i, index, prev_index;
  2082. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2083. .reserved = {0, 0, 0},
  2084. };
  2085. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2086. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2087. index = iwl3945_rates[i].table_rs_index;
  2088. table[index].rate_n_flags =
  2089. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2090. table[index].try_cnt = priv->retry_rate;
  2091. prev_index = iwl3945_get_prev_ieee_rate(i);
  2092. table[index].next_rate_index =
  2093. iwl3945_rates[prev_index].table_rs_index;
  2094. }
  2095. switch (priv->band) {
  2096. case IEEE80211_BAND_5GHZ:
  2097. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  2098. /* If one of the following CCK rates is used,
  2099. * have it fall back to the 6M OFDM rate */
  2100. for (i = IWL_RATE_1M_INDEX_TABLE;
  2101. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2102. table[i].next_rate_index =
  2103. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2104. /* Don't fall back to CCK rates */
  2105. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2106. IWL_RATE_9M_INDEX_TABLE;
  2107. /* Don't drop out of OFDM rates */
  2108. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2109. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2110. break;
  2111. case IEEE80211_BAND_2GHZ:
  2112. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2113. /* If an OFDM rate is used, have it fall back to the
  2114. * 1M CCK rates */
  2115. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2116. iwl_is_associated(priv)) {
  2117. index = IWL_FIRST_CCK_RATE;
  2118. for (i = IWL_RATE_6M_INDEX_TABLE;
  2119. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2120. table[i].next_rate_index =
  2121. iwl3945_rates[index].table_rs_index;
  2122. index = IWL_RATE_11M_INDEX_TABLE;
  2123. /* CCK shouldn't fall back to OFDM... */
  2124. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2125. }
  2126. break;
  2127. default:
  2128. WARN_ON(1);
  2129. break;
  2130. }
  2131. /* Update the rate scaling for control frame Tx */
  2132. rate_cmd.table_id = 0;
  2133. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2134. &rate_cmd);
  2135. if (rc)
  2136. return rc;
  2137. /* Update the rate scaling for data frame Tx */
  2138. rate_cmd.table_id = 1;
  2139. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2140. &rate_cmd);
  2141. }
  2142. /* Called when initializing driver */
  2143. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2144. {
  2145. memset((void *)&priv->hw_params, 0,
  2146. sizeof(struct iwl_hw_params));
  2147. priv->shared_virt =
  2148. pci_alloc_consistent(priv->pci_dev,
  2149. sizeof(struct iwl3945_shared),
  2150. &priv->shared_phys);
  2151. if (!priv->shared_virt) {
  2152. IWL_ERR(priv, "failed to allocate pci memory\n");
  2153. mutex_unlock(&priv->mutex);
  2154. return -ENOMEM;
  2155. }
  2156. /* Assign number of Usable TX queues */
  2157. priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
  2158. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2159. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2160. priv->hw_params.max_pkt_size = 2342;
  2161. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2162. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2163. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2164. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2165. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2166. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2167. return 0;
  2168. }
  2169. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2170. struct iwl3945_frame *frame, u8 rate)
  2171. {
  2172. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2173. unsigned int frame_size;
  2174. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2175. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2176. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2177. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2178. frame_size = iwl3945_fill_beacon_frame(priv,
  2179. tx_beacon_cmd->frame,
  2180. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2181. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2182. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2183. tx_beacon_cmd->tx.rate = rate;
  2184. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2185. TX_CMD_FLG_TSF_MSK);
  2186. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2187. tx_beacon_cmd->tx.supp_rates[0] =
  2188. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2189. tx_beacon_cmd->tx.supp_rates[1] =
  2190. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2191. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2192. }
  2193. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2194. {
  2195. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2196. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2197. }
  2198. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2199. {
  2200. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2201. iwl3945_bg_reg_txpower_periodic);
  2202. }
  2203. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2204. {
  2205. cancel_delayed_work(&priv->thermal_periodic);
  2206. }
  2207. /* check contents of special bootstrap uCode SRAM */
  2208. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2209. {
  2210. __le32 *image = priv->ucode_boot.v_addr;
  2211. u32 len = priv->ucode_boot.len;
  2212. u32 reg;
  2213. u32 val;
  2214. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2215. /* verify BSM SRAM contents */
  2216. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2217. for (reg = BSM_SRAM_LOWER_BOUND;
  2218. reg < BSM_SRAM_LOWER_BOUND + len;
  2219. reg += sizeof(u32), image++) {
  2220. val = iwl_read_prph(priv, reg);
  2221. if (val != le32_to_cpu(*image)) {
  2222. IWL_ERR(priv, "BSM uCode verification failed at "
  2223. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2224. BSM_SRAM_LOWER_BOUND,
  2225. reg - BSM_SRAM_LOWER_BOUND, len,
  2226. val, le32_to_cpu(*image));
  2227. return -EIO;
  2228. }
  2229. }
  2230. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2231. return 0;
  2232. }
  2233. /******************************************************************************
  2234. *
  2235. * EEPROM related functions
  2236. *
  2237. ******************************************************************************/
  2238. /*
  2239. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2240. * embedded controller) as EEPROM reader; each read is a series of pulses
  2241. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2242. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2243. * simply claims ownership, which should be safe when this function is called
  2244. * (i.e. before loading uCode!).
  2245. */
  2246. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2247. {
  2248. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2249. return 0;
  2250. }
  2251. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2252. {
  2253. return;
  2254. }
  2255. /**
  2256. * iwl3945_load_bsm - Load bootstrap instructions
  2257. *
  2258. * BSM operation:
  2259. *
  2260. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2261. * in special SRAM that does not power down during RFKILL. When powering back
  2262. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2263. * the bootstrap program into the on-board processor, and starts it.
  2264. *
  2265. * The bootstrap program loads (via DMA) instructions and data for a new
  2266. * program from host DRAM locations indicated by the host driver in the
  2267. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2268. * automatically.
  2269. *
  2270. * When initializing the NIC, the host driver points the BSM to the
  2271. * "initialize" uCode image. This uCode sets up some internal data, then
  2272. * notifies host via "initialize alive" that it is complete.
  2273. *
  2274. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2275. * normal runtime uCode instructions and a backup uCode data cache buffer
  2276. * (filled initially with starting data values for the on-board processor),
  2277. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2278. * which begins normal operation.
  2279. *
  2280. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2281. * the backup data cache in DRAM before SRAM is powered down.
  2282. *
  2283. * When powering back up, the BSM loads the bootstrap program. This reloads
  2284. * the runtime uCode instructions and the backup data cache into SRAM,
  2285. * and re-launches the runtime uCode from where it left off.
  2286. */
  2287. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2288. {
  2289. __le32 *image = priv->ucode_boot.v_addr;
  2290. u32 len = priv->ucode_boot.len;
  2291. dma_addr_t pinst;
  2292. dma_addr_t pdata;
  2293. u32 inst_len;
  2294. u32 data_len;
  2295. int rc;
  2296. int i;
  2297. u32 done;
  2298. u32 reg_offset;
  2299. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2300. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2301. if (len > IWL39_MAX_BSM_SIZE)
  2302. return -EINVAL;
  2303. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2304. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2305. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2306. * after the "initialize" uCode has run, to point to
  2307. * runtime/protocol instructions and backup data cache. */
  2308. pinst = priv->ucode_init.p_addr;
  2309. pdata = priv->ucode_init_data.p_addr;
  2310. inst_len = priv->ucode_init.len;
  2311. data_len = priv->ucode_init_data.len;
  2312. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2313. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2314. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2315. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2316. /* Fill BSM memory with bootstrap instructions */
  2317. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2318. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2319. reg_offset += sizeof(u32), image++)
  2320. _iwl_write_prph(priv, reg_offset,
  2321. le32_to_cpu(*image));
  2322. rc = iwl3945_verify_bsm(priv);
  2323. if (rc)
  2324. return rc;
  2325. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2326. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2327. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2328. IWL39_RTC_INST_LOWER_BOUND);
  2329. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2330. /* Load bootstrap code into instruction SRAM now,
  2331. * to prepare to load "initialize" uCode */
  2332. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2333. BSM_WR_CTRL_REG_BIT_START);
  2334. /* Wait for load of bootstrap uCode to finish */
  2335. for (i = 0; i < 100; i++) {
  2336. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2337. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2338. break;
  2339. udelay(10);
  2340. }
  2341. if (i < 100)
  2342. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2343. else {
  2344. IWL_ERR(priv, "BSM write did not complete!\n");
  2345. return -EIO;
  2346. }
  2347. /* Enable future boot loads whenever power management unit triggers it
  2348. * (e.g. when powering back up after power-save shutdown) */
  2349. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2350. BSM_WR_CTRL_REG_BIT_START_EN);
  2351. return 0;
  2352. }
  2353. #define IWL3945_UCODE_GET(item) \
  2354. static u32 iwl3945_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  2355. u32 api_ver) \
  2356. { \
  2357. return le32_to_cpu(ucode->u.v1.item); \
  2358. }
  2359. static u32 iwl3945_ucode_get_header_size(u32 api_ver)
  2360. {
  2361. return UCODE_HEADER_SIZE(1);
  2362. }
  2363. static u32 iwl3945_ucode_get_build(const struct iwl_ucode_header *ucode,
  2364. u32 api_ver)
  2365. {
  2366. return 0;
  2367. }
  2368. static u8 *iwl3945_ucode_get_data(const struct iwl_ucode_header *ucode,
  2369. u32 api_ver)
  2370. {
  2371. return (u8 *) ucode->u.v1.data;
  2372. }
  2373. IWL3945_UCODE_GET(inst_size);
  2374. IWL3945_UCODE_GET(data_size);
  2375. IWL3945_UCODE_GET(init_size);
  2376. IWL3945_UCODE_GET(init_data_size);
  2377. IWL3945_UCODE_GET(boot_size);
  2378. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2379. .rxon_assoc = iwl3945_send_rxon_assoc,
  2380. .commit_rxon = iwl3945_commit_rxon,
  2381. };
  2382. static struct iwl_ucode_ops iwl3945_ucode = {
  2383. .get_header_size = iwl3945_ucode_get_header_size,
  2384. .get_build = iwl3945_ucode_get_build,
  2385. .get_inst_size = iwl3945_ucode_get_inst_size,
  2386. .get_data_size = iwl3945_ucode_get_data_size,
  2387. .get_init_size = iwl3945_ucode_get_init_size,
  2388. .get_init_data_size = iwl3945_ucode_get_init_data_size,
  2389. .get_boot_size = iwl3945_ucode_get_boot_size,
  2390. .get_data = iwl3945_ucode_get_data,
  2391. };
  2392. static struct iwl_lib_ops iwl3945_lib = {
  2393. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2394. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2395. .txq_init = iwl3945_hw_tx_queue_init,
  2396. .load_ucode = iwl3945_load_bsm,
  2397. .dump_nic_event_log = iwl3945_dump_nic_event_log,
  2398. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2399. .apm_ops = {
  2400. .init = iwl3945_apm_init,
  2401. .stop = iwl_apm_stop,
  2402. .config = iwl3945_nic_config,
  2403. .set_pwr_src = iwl3945_set_pwr_src,
  2404. },
  2405. .eeprom_ops = {
  2406. .regulatory_bands = {
  2407. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2408. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2409. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2410. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2411. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2412. EEPROM_REGULATORY_BAND_NO_HT40,
  2413. EEPROM_REGULATORY_BAND_NO_HT40,
  2414. },
  2415. .verify_signature = iwlcore_eeprom_verify_signature,
  2416. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2417. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2418. .query_addr = iwlcore_eeprom_query_addr,
  2419. },
  2420. .send_tx_power = iwl3945_send_tx_power,
  2421. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2422. .post_associate = iwl3945_post_associate,
  2423. .isr = iwl_isr_legacy,
  2424. .config_ap = iwl3945_config_ap,
  2425. };
  2426. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2427. .get_hcmd_size = iwl3945_get_hcmd_size,
  2428. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2429. .rts_tx_cmd_flag = iwlcore_rts_tx_cmd_flag,
  2430. };
  2431. static struct iwl_ops iwl3945_ops = {
  2432. .ucode = &iwl3945_ucode,
  2433. .lib = &iwl3945_lib,
  2434. .hcmd = &iwl3945_hcmd,
  2435. .utils = &iwl3945_hcmd_utils,
  2436. .led = &iwl3945_led_ops,
  2437. };
  2438. static struct iwl_cfg iwl3945_bg_cfg = {
  2439. .name = "3945BG",
  2440. .fw_name_pre = IWL3945_FW_PRE,
  2441. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2442. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2443. .sku = IWL_SKU_G,
  2444. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2445. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2446. .ops = &iwl3945_ops,
  2447. .num_of_queues = IWL39_NUM_QUEUES,
  2448. .mod_params = &iwl3945_mod_params,
  2449. .use_isr_legacy = true,
  2450. .ht_greenfield_support = false,
  2451. .led_compensation = 64,
  2452. };
  2453. static struct iwl_cfg iwl3945_abg_cfg = {
  2454. .name = "3945ABG",
  2455. .fw_name_pre = IWL3945_FW_PRE,
  2456. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2457. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2458. .sku = IWL_SKU_A|IWL_SKU_G,
  2459. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2460. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2461. .ops = &iwl3945_ops,
  2462. .num_of_queues = IWL39_NUM_QUEUES,
  2463. .mod_params = &iwl3945_mod_params,
  2464. .use_isr_legacy = true,
  2465. .ht_greenfield_support = false,
  2466. .led_compensation = 64,
  2467. };
  2468. struct pci_device_id iwl3945_hw_card_ids[] = {
  2469. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2470. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2471. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2472. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2473. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2474. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2475. {0}
  2476. };
  2477. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);