clock44xx_data.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "control.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  225. .max_divider = OMAP4430_MAX_DPLL_DIV,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap3_dpll_recalc,
  235. .round_rate = &omap2_dpll_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .ops = &clkops_null,
  242. .recalc = &omap3_clkoutx2_recalc,
  243. };
  244. static const struct clksel_rate div31_1to31_rates[] = {
  245. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  246. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  247. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  248. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  249. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  250. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  251. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  252. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  253. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  254. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  255. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  256. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  257. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  258. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  259. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  260. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  261. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  262. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  263. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  264. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  265. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  266. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  267. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  268. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  269. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  270. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  271. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  272. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  273. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  274. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  275. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  276. { .div = 0 },
  277. };
  278. static const struct clksel dpll_abe_m2x2_div[] = {
  279. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  280. { .parent = NULL },
  281. };
  282. static struct clk dpll_abe_m2x2_ck = {
  283. .name = "dpll_abe_m2x2_ck",
  284. .parent = &dpll_abe_x2_ck,
  285. .clksel = dpll_abe_m2x2_div,
  286. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  287. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  288. .ops = &clkops_null,
  289. .recalc = &omap2_clksel_recalc,
  290. .round_rate = &omap2_clksel_round_rate,
  291. .set_rate = &omap2_clksel_set_rate,
  292. };
  293. static struct clk abe_24m_fclk = {
  294. .name = "abe_24m_fclk",
  295. .parent = &dpll_abe_m2x2_ck,
  296. .ops = &clkops_null,
  297. .recalc = &followparent_recalc,
  298. };
  299. static const struct clksel_rate div3_1to4_rates[] = {
  300. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  301. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  302. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  303. { .div = 0 },
  304. };
  305. static const struct clksel abe_clk_div[] = {
  306. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  307. { .parent = NULL },
  308. };
  309. static struct clk abe_clk = {
  310. .name = "abe_clk",
  311. .parent = &dpll_abe_m2x2_ck,
  312. .clksel = abe_clk_div,
  313. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  314. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  315. .ops = &clkops_null,
  316. .recalc = &omap2_clksel_recalc,
  317. .round_rate = &omap2_clksel_round_rate,
  318. .set_rate = &omap2_clksel_set_rate,
  319. };
  320. static const struct clksel_rate div2_1to2_rates[] = {
  321. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  322. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  323. { .div = 0 },
  324. };
  325. static const struct clksel aess_fclk_div[] = {
  326. { .parent = &abe_clk, .rates = div2_1to2_rates },
  327. { .parent = NULL },
  328. };
  329. static struct clk aess_fclk = {
  330. .name = "aess_fclk",
  331. .parent = &abe_clk,
  332. .clksel = aess_fclk_div,
  333. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  334. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  335. .ops = &clkops_null,
  336. .recalc = &omap2_clksel_recalc,
  337. .round_rate = &omap2_clksel_round_rate,
  338. .set_rate = &omap2_clksel_set_rate,
  339. };
  340. static struct clk dpll_abe_m3x2_ck = {
  341. .name = "dpll_abe_m3x2_ck",
  342. .parent = &dpll_abe_x2_ck,
  343. .clksel = dpll_abe_m2x2_div,
  344. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  345. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  346. .ops = &clkops_null,
  347. .recalc = &omap2_clksel_recalc,
  348. .round_rate = &omap2_clksel_round_rate,
  349. .set_rate = &omap2_clksel_set_rate,
  350. };
  351. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  352. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  353. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  354. { .parent = NULL },
  355. };
  356. static struct clk core_hsd_byp_clk_mux_ck = {
  357. .name = "core_hsd_byp_clk_mux_ck",
  358. .parent = &sys_clkin_ck,
  359. .clksel = core_hsd_byp_clk_mux_sel,
  360. .init = &omap2_init_clksel_parent,
  361. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  362. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  363. .ops = &clkops_null,
  364. .recalc = &omap2_clksel_recalc,
  365. };
  366. /* DPLL_CORE */
  367. static struct dpll_data dpll_core_dd = {
  368. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  369. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  370. .clk_ref = &sys_clkin_ck,
  371. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  372. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  373. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  374. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  375. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  376. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  377. .enable_mask = OMAP4430_DPLL_EN_MASK,
  378. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  379. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  380. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  381. .max_divider = OMAP4430_MAX_DPLL_DIV,
  382. .min_divider = 1,
  383. };
  384. static struct clk dpll_core_ck = {
  385. .name = "dpll_core_ck",
  386. .parent = &sys_clkin_ck,
  387. .dpll_data = &dpll_core_dd,
  388. .init = &omap2_init_dpll_parent,
  389. .ops = &clkops_null,
  390. .recalc = &omap3_dpll_recalc,
  391. };
  392. static struct clk dpll_core_x2_ck = {
  393. .name = "dpll_core_x2_ck",
  394. .parent = &dpll_core_ck,
  395. .ops = &clkops_null,
  396. .recalc = &omap3_clkoutx2_recalc,
  397. };
  398. static const struct clksel dpll_core_m6x2_div[] = {
  399. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  400. { .parent = NULL },
  401. };
  402. static struct clk dpll_core_m6x2_ck = {
  403. .name = "dpll_core_m6x2_ck",
  404. .parent = &dpll_core_x2_ck,
  405. .clksel = dpll_core_m6x2_div,
  406. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  407. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  408. .ops = &clkops_null,
  409. .recalc = &omap2_clksel_recalc,
  410. .round_rate = &omap2_clksel_round_rate,
  411. .set_rate = &omap2_clksel_set_rate,
  412. };
  413. static const struct clksel dbgclk_mux_sel[] = {
  414. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  415. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  416. { .parent = NULL },
  417. };
  418. static struct clk dbgclk_mux_ck = {
  419. .name = "dbgclk_mux_ck",
  420. .parent = &sys_clkin_ck,
  421. .ops = &clkops_null,
  422. .recalc = &followparent_recalc,
  423. };
  424. static const struct clksel dpll_core_m2_div[] = {
  425. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  426. { .parent = NULL },
  427. };
  428. static struct clk dpll_core_m2_ck = {
  429. .name = "dpll_core_m2_ck",
  430. .parent = &dpll_core_ck,
  431. .clksel = dpll_core_m2_div,
  432. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  433. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  434. .ops = &clkops_null,
  435. .recalc = &omap2_clksel_recalc,
  436. .round_rate = &omap2_clksel_round_rate,
  437. .set_rate = &omap2_clksel_set_rate,
  438. };
  439. static struct clk ddrphy_ck = {
  440. .name = "ddrphy_ck",
  441. .parent = &dpll_core_m2_ck,
  442. .ops = &clkops_null,
  443. .recalc = &followparent_recalc,
  444. };
  445. static struct clk dpll_core_m5x2_ck = {
  446. .name = "dpll_core_m5x2_ck",
  447. .parent = &dpll_core_x2_ck,
  448. .clksel = dpll_core_m6x2_div,
  449. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  450. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  451. .ops = &clkops_null,
  452. .recalc = &omap2_clksel_recalc,
  453. .round_rate = &omap2_clksel_round_rate,
  454. .set_rate = &omap2_clksel_set_rate,
  455. };
  456. static const struct clksel div_core_div[] = {
  457. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  458. { .parent = NULL },
  459. };
  460. static struct clk div_core_ck = {
  461. .name = "div_core_ck",
  462. .parent = &dpll_core_m5x2_ck,
  463. .clksel = div_core_div,
  464. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  465. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  466. .ops = &clkops_null,
  467. .recalc = &omap2_clksel_recalc,
  468. .round_rate = &omap2_clksel_round_rate,
  469. .set_rate = &omap2_clksel_set_rate,
  470. };
  471. static const struct clksel_rate div4_1to8_rates[] = {
  472. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  473. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  474. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  475. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  476. { .div = 0 },
  477. };
  478. static const struct clksel div_iva_hs_clk_div[] = {
  479. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  480. { .parent = NULL },
  481. };
  482. static struct clk div_iva_hs_clk = {
  483. .name = "div_iva_hs_clk",
  484. .parent = &dpll_core_m5x2_ck,
  485. .clksel = div_iva_hs_clk_div,
  486. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  487. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  488. .ops = &clkops_null,
  489. .recalc = &omap2_clksel_recalc,
  490. .round_rate = &omap2_clksel_round_rate,
  491. .set_rate = &omap2_clksel_set_rate,
  492. };
  493. static struct clk div_mpu_hs_clk = {
  494. .name = "div_mpu_hs_clk",
  495. .parent = &dpll_core_m5x2_ck,
  496. .clksel = div_iva_hs_clk_div,
  497. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  498. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  499. .ops = &clkops_null,
  500. .recalc = &omap2_clksel_recalc,
  501. .round_rate = &omap2_clksel_round_rate,
  502. .set_rate = &omap2_clksel_set_rate,
  503. };
  504. static struct clk dpll_core_m4x2_ck = {
  505. .name = "dpll_core_m4x2_ck",
  506. .parent = &dpll_core_x2_ck,
  507. .clksel = dpll_core_m6x2_div,
  508. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  509. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  510. .ops = &clkops_null,
  511. .recalc = &omap2_clksel_recalc,
  512. .round_rate = &omap2_clksel_round_rate,
  513. .set_rate = &omap2_clksel_set_rate,
  514. };
  515. static struct clk dll_clk_div_ck = {
  516. .name = "dll_clk_div_ck",
  517. .parent = &dpll_core_m4x2_ck,
  518. .ops = &clkops_null,
  519. .recalc = &followparent_recalc,
  520. };
  521. static const struct clksel dpll_abe_m2_div[] = {
  522. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  523. { .parent = NULL },
  524. };
  525. static struct clk dpll_abe_m2_ck = {
  526. .name = "dpll_abe_m2_ck",
  527. .parent = &dpll_abe_ck,
  528. .clksel = dpll_abe_m2_div,
  529. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  530. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  531. .ops = &clkops_null,
  532. .recalc = &omap2_clksel_recalc,
  533. .round_rate = &omap2_clksel_round_rate,
  534. .set_rate = &omap2_clksel_set_rate,
  535. };
  536. static struct clk dpll_core_m3x2_ck = {
  537. .name = "dpll_core_m3x2_ck",
  538. .parent = &dpll_core_x2_ck,
  539. .clksel = dpll_core_m6x2_div,
  540. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  541. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  542. .ops = &clkops_null,
  543. .recalc = &omap2_clksel_recalc,
  544. .round_rate = &omap2_clksel_round_rate,
  545. .set_rate = &omap2_clksel_set_rate,
  546. };
  547. static struct clk dpll_core_m7x2_ck = {
  548. .name = "dpll_core_m7x2_ck",
  549. .parent = &dpll_core_x2_ck,
  550. .clksel = dpll_core_m6x2_div,
  551. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  552. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  553. .ops = &clkops_null,
  554. .recalc = &omap2_clksel_recalc,
  555. .round_rate = &omap2_clksel_round_rate,
  556. .set_rate = &omap2_clksel_set_rate,
  557. };
  558. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  559. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  560. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  561. { .parent = NULL },
  562. };
  563. static struct clk iva_hsd_byp_clk_mux_ck = {
  564. .name = "iva_hsd_byp_clk_mux_ck",
  565. .parent = &sys_clkin_ck,
  566. .clksel = iva_hsd_byp_clk_mux_sel,
  567. .init = &omap2_init_clksel_parent,
  568. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  569. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  570. .ops = &clkops_null,
  571. .recalc = &omap2_clksel_recalc,
  572. };
  573. /* DPLL_IVA */
  574. static struct dpll_data dpll_iva_dd = {
  575. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  576. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  577. .clk_ref = &sys_clkin_ck,
  578. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  579. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  580. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  581. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  582. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  583. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  584. .enable_mask = OMAP4430_DPLL_EN_MASK,
  585. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  586. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  587. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  588. .max_divider = OMAP4430_MAX_DPLL_DIV,
  589. .min_divider = 1,
  590. };
  591. static struct clk dpll_iva_ck = {
  592. .name = "dpll_iva_ck",
  593. .parent = &sys_clkin_ck,
  594. .dpll_data = &dpll_iva_dd,
  595. .init = &omap2_init_dpll_parent,
  596. .ops = &clkops_omap3_noncore_dpll_ops,
  597. .recalc = &omap3_dpll_recalc,
  598. .round_rate = &omap2_dpll_round_rate,
  599. .set_rate = &omap3_noncore_dpll_set_rate,
  600. };
  601. static struct clk dpll_iva_x2_ck = {
  602. .name = "dpll_iva_x2_ck",
  603. .parent = &dpll_iva_ck,
  604. .ops = &clkops_null,
  605. .recalc = &omap3_clkoutx2_recalc,
  606. };
  607. static const struct clksel dpll_iva_m4x2_div[] = {
  608. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  609. { .parent = NULL },
  610. };
  611. static struct clk dpll_iva_m4x2_ck = {
  612. .name = "dpll_iva_m4x2_ck",
  613. .parent = &dpll_iva_x2_ck,
  614. .clksel = dpll_iva_m4x2_div,
  615. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  616. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  617. .ops = &clkops_null,
  618. .recalc = &omap2_clksel_recalc,
  619. .round_rate = &omap2_clksel_round_rate,
  620. .set_rate = &omap2_clksel_set_rate,
  621. };
  622. static struct clk dpll_iva_m5x2_ck = {
  623. .name = "dpll_iva_m5x2_ck",
  624. .parent = &dpll_iva_x2_ck,
  625. .clksel = dpll_iva_m4x2_div,
  626. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  627. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  628. .ops = &clkops_null,
  629. .recalc = &omap2_clksel_recalc,
  630. .round_rate = &omap2_clksel_round_rate,
  631. .set_rate = &omap2_clksel_set_rate,
  632. };
  633. /* DPLL_MPU */
  634. static struct dpll_data dpll_mpu_dd = {
  635. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  636. .clk_bypass = &div_mpu_hs_clk,
  637. .clk_ref = &sys_clkin_ck,
  638. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  639. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  640. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  641. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  642. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  643. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  644. .enable_mask = OMAP4430_DPLL_EN_MASK,
  645. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  646. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  647. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  648. .max_divider = OMAP4430_MAX_DPLL_DIV,
  649. .min_divider = 1,
  650. };
  651. static struct clk dpll_mpu_ck = {
  652. .name = "dpll_mpu_ck",
  653. .parent = &sys_clkin_ck,
  654. .dpll_data = &dpll_mpu_dd,
  655. .init = &omap2_init_dpll_parent,
  656. .ops = &clkops_omap3_noncore_dpll_ops,
  657. .recalc = &omap3_dpll_recalc,
  658. .round_rate = &omap2_dpll_round_rate,
  659. .set_rate = &omap3_noncore_dpll_set_rate,
  660. };
  661. static const struct clksel dpll_mpu_m2_div[] = {
  662. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  663. { .parent = NULL },
  664. };
  665. static struct clk dpll_mpu_m2_ck = {
  666. .name = "dpll_mpu_m2_ck",
  667. .parent = &dpll_mpu_ck,
  668. .clksel = dpll_mpu_m2_div,
  669. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  670. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  671. .ops = &clkops_null,
  672. .recalc = &omap2_clksel_recalc,
  673. .round_rate = &omap2_clksel_round_rate,
  674. .set_rate = &omap2_clksel_set_rate,
  675. };
  676. static struct clk per_hs_clk_div_ck = {
  677. .name = "per_hs_clk_div_ck",
  678. .parent = &dpll_abe_m3x2_ck,
  679. .ops = &clkops_null,
  680. .recalc = &followparent_recalc,
  681. };
  682. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  683. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  684. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  685. { .parent = NULL },
  686. };
  687. static struct clk per_hsd_byp_clk_mux_ck = {
  688. .name = "per_hsd_byp_clk_mux_ck",
  689. .parent = &sys_clkin_ck,
  690. .clksel = per_hsd_byp_clk_mux_sel,
  691. .init = &omap2_init_clksel_parent,
  692. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  693. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  694. .ops = &clkops_null,
  695. .recalc = &omap2_clksel_recalc,
  696. };
  697. /* DPLL_PER */
  698. static struct dpll_data dpll_per_dd = {
  699. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  700. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  701. .clk_ref = &sys_clkin_ck,
  702. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  703. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  704. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  705. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  706. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  707. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  708. .enable_mask = OMAP4430_DPLL_EN_MASK,
  709. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  710. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  711. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  712. .max_divider = OMAP4430_MAX_DPLL_DIV,
  713. .min_divider = 1,
  714. };
  715. static struct clk dpll_per_ck = {
  716. .name = "dpll_per_ck",
  717. .parent = &sys_clkin_ck,
  718. .dpll_data = &dpll_per_dd,
  719. .init = &omap2_init_dpll_parent,
  720. .ops = &clkops_omap3_noncore_dpll_ops,
  721. .recalc = &omap3_dpll_recalc,
  722. .round_rate = &omap2_dpll_round_rate,
  723. .set_rate = &omap3_noncore_dpll_set_rate,
  724. };
  725. static const struct clksel dpll_per_m2_div[] = {
  726. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  727. { .parent = NULL },
  728. };
  729. static struct clk dpll_per_m2_ck = {
  730. .name = "dpll_per_m2_ck",
  731. .parent = &dpll_per_ck,
  732. .clksel = dpll_per_m2_div,
  733. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  734. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  735. .ops = &clkops_null,
  736. .recalc = &omap2_clksel_recalc,
  737. .round_rate = &omap2_clksel_round_rate,
  738. .set_rate = &omap2_clksel_set_rate,
  739. };
  740. static struct clk dpll_per_x2_ck = {
  741. .name = "dpll_per_x2_ck",
  742. .parent = &dpll_per_ck,
  743. .ops = &clkops_null,
  744. .recalc = &omap3_clkoutx2_recalc,
  745. };
  746. static const struct clksel dpll_per_m2x2_div[] = {
  747. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  748. { .parent = NULL },
  749. };
  750. static struct clk dpll_per_m2x2_ck = {
  751. .name = "dpll_per_m2x2_ck",
  752. .parent = &dpll_per_x2_ck,
  753. .clksel = dpll_per_m2x2_div,
  754. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  755. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  756. .ops = &clkops_null,
  757. .recalc = &omap2_clksel_recalc,
  758. .round_rate = &omap2_clksel_round_rate,
  759. .set_rate = &omap2_clksel_set_rate,
  760. };
  761. static struct clk dpll_per_m3x2_ck = {
  762. .name = "dpll_per_m3x2_ck",
  763. .parent = &dpll_per_x2_ck,
  764. .clksel = dpll_per_m2x2_div,
  765. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  766. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  767. .ops = &clkops_null,
  768. .recalc = &omap2_clksel_recalc,
  769. .round_rate = &omap2_clksel_round_rate,
  770. .set_rate = &omap2_clksel_set_rate,
  771. };
  772. static struct clk dpll_per_m4x2_ck = {
  773. .name = "dpll_per_m4x2_ck",
  774. .parent = &dpll_per_x2_ck,
  775. .clksel = dpll_per_m2x2_div,
  776. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  777. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  778. .ops = &clkops_null,
  779. .recalc = &omap2_clksel_recalc,
  780. .round_rate = &omap2_clksel_round_rate,
  781. .set_rate = &omap2_clksel_set_rate,
  782. };
  783. static struct clk dpll_per_m5x2_ck = {
  784. .name = "dpll_per_m5x2_ck",
  785. .parent = &dpll_per_x2_ck,
  786. .clksel = dpll_per_m2x2_div,
  787. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  788. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  789. .ops = &clkops_null,
  790. .recalc = &omap2_clksel_recalc,
  791. .round_rate = &omap2_clksel_round_rate,
  792. .set_rate = &omap2_clksel_set_rate,
  793. };
  794. static struct clk dpll_per_m6x2_ck = {
  795. .name = "dpll_per_m6x2_ck",
  796. .parent = &dpll_per_x2_ck,
  797. .clksel = dpll_per_m2x2_div,
  798. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  799. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  800. .ops = &clkops_null,
  801. .recalc = &omap2_clksel_recalc,
  802. .round_rate = &omap2_clksel_round_rate,
  803. .set_rate = &omap2_clksel_set_rate,
  804. };
  805. static struct clk dpll_per_m7x2_ck = {
  806. .name = "dpll_per_m7x2_ck",
  807. .parent = &dpll_per_x2_ck,
  808. .clksel = dpll_per_m2x2_div,
  809. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  810. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  811. .ops = &clkops_null,
  812. .recalc = &omap2_clksel_recalc,
  813. .round_rate = &omap2_clksel_round_rate,
  814. .set_rate = &omap2_clksel_set_rate,
  815. };
  816. /* DPLL_UNIPRO */
  817. static struct dpll_data dpll_unipro_dd = {
  818. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  819. .clk_bypass = &sys_clkin_ck,
  820. .clk_ref = &sys_clkin_ck,
  821. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  822. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  823. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  824. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  825. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  826. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  827. .enable_mask = OMAP4430_DPLL_EN_MASK,
  828. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  829. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  830. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  831. .max_divider = OMAP4430_MAX_DPLL_DIV,
  832. .min_divider = 1,
  833. };
  834. static struct clk dpll_unipro_ck = {
  835. .name = "dpll_unipro_ck",
  836. .parent = &sys_clkin_ck,
  837. .dpll_data = &dpll_unipro_dd,
  838. .init = &omap2_init_dpll_parent,
  839. .ops = &clkops_omap3_noncore_dpll_ops,
  840. .recalc = &omap3_dpll_recalc,
  841. .round_rate = &omap2_dpll_round_rate,
  842. .set_rate = &omap3_noncore_dpll_set_rate,
  843. };
  844. static struct clk dpll_unipro_x2_ck = {
  845. .name = "dpll_unipro_x2_ck",
  846. .parent = &dpll_unipro_ck,
  847. .ops = &clkops_null,
  848. .recalc = &omap3_clkoutx2_recalc,
  849. };
  850. static const struct clksel dpll_unipro_m2x2_div[] = {
  851. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  852. { .parent = NULL },
  853. };
  854. static struct clk dpll_unipro_m2x2_ck = {
  855. .name = "dpll_unipro_m2x2_ck",
  856. .parent = &dpll_unipro_x2_ck,
  857. .clksel = dpll_unipro_m2x2_div,
  858. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  859. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  860. .ops = &clkops_null,
  861. .recalc = &omap2_clksel_recalc,
  862. .round_rate = &omap2_clksel_round_rate,
  863. .set_rate = &omap2_clksel_set_rate,
  864. };
  865. static struct clk usb_hs_clk_div_ck = {
  866. .name = "usb_hs_clk_div_ck",
  867. .parent = &dpll_abe_m3x2_ck,
  868. .ops = &clkops_null,
  869. .recalc = &followparent_recalc,
  870. };
  871. /* DPLL_USB */
  872. static struct dpll_data dpll_usb_dd = {
  873. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  874. .clk_bypass = &usb_hs_clk_div_ck,
  875. .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL,
  876. .clk_ref = &sys_clkin_ck,
  877. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  878. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  879. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  880. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  881. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  882. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  883. .enable_mask = OMAP4430_DPLL_EN_MASK,
  884. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  885. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  886. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  887. .max_divider = OMAP4430_MAX_DPLL_DIV,
  888. .min_divider = 1,
  889. };
  890. static struct clk dpll_usb_ck = {
  891. .name = "dpll_usb_ck",
  892. .parent = &sys_clkin_ck,
  893. .dpll_data = &dpll_usb_dd,
  894. .init = &omap2_init_dpll_parent,
  895. .ops = &clkops_omap3_noncore_dpll_ops,
  896. .recalc = &omap3_dpll_recalc,
  897. .round_rate = &omap2_dpll_round_rate,
  898. .set_rate = &omap3_noncore_dpll_set_rate,
  899. };
  900. static struct clk dpll_usb_clkdcoldo_ck = {
  901. .name = "dpll_usb_clkdcoldo_ck",
  902. .parent = &dpll_usb_ck,
  903. .ops = &clkops_null,
  904. .recalc = &followparent_recalc,
  905. };
  906. static const struct clksel dpll_usb_m2_div[] = {
  907. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  908. { .parent = NULL },
  909. };
  910. static struct clk dpll_usb_m2_ck = {
  911. .name = "dpll_usb_m2_ck",
  912. .parent = &dpll_usb_ck,
  913. .clksel = dpll_usb_m2_div,
  914. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  915. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  916. .ops = &clkops_null,
  917. .recalc = &omap2_clksel_recalc,
  918. .round_rate = &omap2_clksel_round_rate,
  919. .set_rate = &omap2_clksel_set_rate,
  920. };
  921. static const struct clksel ducati_clk_mux_sel[] = {
  922. { .parent = &div_core_ck, .rates = div_1_0_rates },
  923. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  924. { .parent = NULL },
  925. };
  926. static struct clk ducati_clk_mux_ck = {
  927. .name = "ducati_clk_mux_ck",
  928. .parent = &div_core_ck,
  929. .clksel = ducati_clk_mux_sel,
  930. .init = &omap2_init_clksel_parent,
  931. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  932. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  933. .ops = &clkops_null,
  934. .recalc = &omap2_clksel_recalc,
  935. };
  936. static struct clk func_12m_fclk = {
  937. .name = "func_12m_fclk",
  938. .parent = &dpll_per_m2x2_ck,
  939. .ops = &clkops_null,
  940. .recalc = &followparent_recalc,
  941. };
  942. static struct clk func_24m_clk = {
  943. .name = "func_24m_clk",
  944. .parent = &dpll_per_m2_ck,
  945. .ops = &clkops_null,
  946. .recalc = &followparent_recalc,
  947. };
  948. static struct clk func_24mc_fclk = {
  949. .name = "func_24mc_fclk",
  950. .parent = &dpll_per_m2x2_ck,
  951. .ops = &clkops_null,
  952. .recalc = &followparent_recalc,
  953. };
  954. static const struct clksel_rate div2_4to8_rates[] = {
  955. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  956. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  957. { .div = 0 },
  958. };
  959. static const struct clksel func_48m_fclk_div[] = {
  960. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  961. { .parent = NULL },
  962. };
  963. static struct clk func_48m_fclk = {
  964. .name = "func_48m_fclk",
  965. .parent = &dpll_per_m2x2_ck,
  966. .clksel = func_48m_fclk_div,
  967. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  968. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  969. .ops = &clkops_null,
  970. .recalc = &omap2_clksel_recalc,
  971. .round_rate = &omap2_clksel_round_rate,
  972. .set_rate = &omap2_clksel_set_rate,
  973. };
  974. static struct clk func_48mc_fclk = {
  975. .name = "func_48mc_fclk",
  976. .parent = &dpll_per_m2x2_ck,
  977. .ops = &clkops_null,
  978. .recalc = &followparent_recalc,
  979. };
  980. static const struct clksel_rate div2_2to4_rates[] = {
  981. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  982. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  983. { .div = 0 },
  984. };
  985. static const struct clksel func_64m_fclk_div[] = {
  986. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  987. { .parent = NULL },
  988. };
  989. static struct clk func_64m_fclk = {
  990. .name = "func_64m_fclk",
  991. .parent = &dpll_per_m4x2_ck,
  992. .clksel = func_64m_fclk_div,
  993. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  994. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  995. .ops = &clkops_null,
  996. .recalc = &omap2_clksel_recalc,
  997. .round_rate = &omap2_clksel_round_rate,
  998. .set_rate = &omap2_clksel_set_rate,
  999. };
  1000. static const struct clksel func_96m_fclk_div[] = {
  1001. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  1002. { .parent = NULL },
  1003. };
  1004. static struct clk func_96m_fclk = {
  1005. .name = "func_96m_fclk",
  1006. .parent = &dpll_per_m2x2_ck,
  1007. .clksel = func_96m_fclk_div,
  1008. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1009. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1010. .ops = &clkops_null,
  1011. .recalc = &omap2_clksel_recalc,
  1012. .round_rate = &omap2_clksel_round_rate,
  1013. .set_rate = &omap2_clksel_set_rate,
  1014. };
  1015. static const struct clksel hsmmc6_fclk_sel[] = {
  1016. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1017. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1018. { .parent = NULL },
  1019. };
  1020. static struct clk hsmmc6_fclk = {
  1021. .name = "hsmmc6_fclk",
  1022. .parent = &func_64m_fclk,
  1023. .ops = &clkops_null,
  1024. .recalc = &followparent_recalc,
  1025. };
  1026. static const struct clksel_rate div2_1to8_rates[] = {
  1027. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1028. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1029. { .div = 0 },
  1030. };
  1031. static const struct clksel init_60m_fclk_div[] = {
  1032. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1033. { .parent = NULL },
  1034. };
  1035. static struct clk init_60m_fclk = {
  1036. .name = "init_60m_fclk",
  1037. .parent = &dpll_usb_m2_ck,
  1038. .clksel = init_60m_fclk_div,
  1039. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1040. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1041. .ops = &clkops_null,
  1042. .recalc = &omap2_clksel_recalc,
  1043. .round_rate = &omap2_clksel_round_rate,
  1044. .set_rate = &omap2_clksel_set_rate,
  1045. };
  1046. static const struct clksel l3_div_div[] = {
  1047. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1048. { .parent = NULL },
  1049. };
  1050. static struct clk l3_div_ck = {
  1051. .name = "l3_div_ck",
  1052. .parent = &div_core_ck,
  1053. .clksel = l3_div_div,
  1054. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1055. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. .round_rate = &omap2_clksel_round_rate,
  1059. .set_rate = &omap2_clksel_set_rate,
  1060. };
  1061. static const struct clksel l4_div_div[] = {
  1062. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1063. { .parent = NULL },
  1064. };
  1065. static struct clk l4_div_ck = {
  1066. .name = "l4_div_ck",
  1067. .parent = &l3_div_ck,
  1068. .clksel = l4_div_div,
  1069. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1070. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1071. .ops = &clkops_null,
  1072. .recalc = &omap2_clksel_recalc,
  1073. .round_rate = &omap2_clksel_round_rate,
  1074. .set_rate = &omap2_clksel_set_rate,
  1075. };
  1076. static struct clk lp_clk_div_ck = {
  1077. .name = "lp_clk_div_ck",
  1078. .parent = &dpll_abe_m2x2_ck,
  1079. .ops = &clkops_null,
  1080. .recalc = &followparent_recalc,
  1081. };
  1082. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1083. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1084. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1085. { .parent = NULL },
  1086. };
  1087. static struct clk l4_wkup_clk_mux_ck = {
  1088. .name = "l4_wkup_clk_mux_ck",
  1089. .parent = &sys_clkin_ck,
  1090. .clksel = l4_wkup_clk_mux_sel,
  1091. .init = &omap2_init_clksel_parent,
  1092. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1093. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1094. .ops = &clkops_null,
  1095. .recalc = &omap2_clksel_recalc,
  1096. };
  1097. static const struct clksel per_abe_nc_fclk_div[] = {
  1098. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1099. { .parent = NULL },
  1100. };
  1101. static struct clk per_abe_nc_fclk = {
  1102. .name = "per_abe_nc_fclk",
  1103. .parent = &dpll_abe_m2_ck,
  1104. .clksel = per_abe_nc_fclk_div,
  1105. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1106. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1107. .ops = &clkops_null,
  1108. .recalc = &omap2_clksel_recalc,
  1109. .round_rate = &omap2_clksel_round_rate,
  1110. .set_rate = &omap2_clksel_set_rate,
  1111. };
  1112. static const struct clksel mcasp2_fclk_sel[] = {
  1113. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1114. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1115. { .parent = NULL },
  1116. };
  1117. static struct clk mcasp2_fclk = {
  1118. .name = "mcasp2_fclk",
  1119. .parent = &func_96m_fclk,
  1120. .ops = &clkops_null,
  1121. .recalc = &followparent_recalc,
  1122. };
  1123. static struct clk mcasp3_fclk = {
  1124. .name = "mcasp3_fclk",
  1125. .parent = &func_96m_fclk,
  1126. .ops = &clkops_null,
  1127. .recalc = &followparent_recalc,
  1128. };
  1129. static struct clk ocp_abe_iclk = {
  1130. .name = "ocp_abe_iclk",
  1131. .parent = &aess_fclk,
  1132. .ops = &clkops_null,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk per_abe_24m_fclk = {
  1136. .name = "per_abe_24m_fclk",
  1137. .parent = &dpll_abe_m2_ck,
  1138. .ops = &clkops_null,
  1139. .recalc = &followparent_recalc,
  1140. };
  1141. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1142. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1143. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1144. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1145. { .parent = NULL },
  1146. };
  1147. static struct clk pmd_stm_clock_mux_ck = {
  1148. .name = "pmd_stm_clock_mux_ck",
  1149. .parent = &sys_clkin_ck,
  1150. .ops = &clkops_null,
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk pmd_trace_clk_mux_ck = {
  1154. .name = "pmd_trace_clk_mux_ck",
  1155. .parent = &sys_clkin_ck,
  1156. .ops = &clkops_null,
  1157. .recalc = &followparent_recalc,
  1158. };
  1159. static const struct clksel syc_clk_div_div[] = {
  1160. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1161. { .parent = NULL },
  1162. };
  1163. static struct clk syc_clk_div_ck = {
  1164. .name = "syc_clk_div_ck",
  1165. .parent = &sys_clkin_ck,
  1166. .clksel = syc_clk_div_div,
  1167. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1168. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1169. .ops = &clkops_null,
  1170. .recalc = &omap2_clksel_recalc,
  1171. .round_rate = &omap2_clksel_round_rate,
  1172. .set_rate = &omap2_clksel_set_rate,
  1173. };
  1174. /* Leaf clocks controlled by modules */
  1175. static struct clk aes1_fck = {
  1176. .name = "aes1_fck",
  1177. .ops = &clkops_omap2_dflt,
  1178. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1179. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1180. .clkdm_name = "l4_secure_clkdm",
  1181. .parent = &l3_div_ck,
  1182. .recalc = &followparent_recalc,
  1183. };
  1184. static struct clk aes2_fck = {
  1185. .name = "aes2_fck",
  1186. .ops = &clkops_omap2_dflt,
  1187. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1188. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1189. .clkdm_name = "l4_secure_clkdm",
  1190. .parent = &l3_div_ck,
  1191. .recalc = &followparent_recalc,
  1192. };
  1193. static struct clk aess_fck = {
  1194. .name = "aess_fck",
  1195. .ops = &clkops_omap2_dflt,
  1196. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1197. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1198. .clkdm_name = "abe_clkdm",
  1199. .parent = &aess_fclk,
  1200. .recalc = &followparent_recalc,
  1201. };
  1202. static struct clk bandgap_fclk = {
  1203. .name = "bandgap_fclk",
  1204. .ops = &clkops_omap2_dflt,
  1205. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1206. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1207. .clkdm_name = "l4_wkup_clkdm",
  1208. .parent = &sys_32k_ck,
  1209. .recalc = &followparent_recalc,
  1210. };
  1211. static struct clk des3des_fck = {
  1212. .name = "des3des_fck",
  1213. .ops = &clkops_omap2_dflt,
  1214. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1215. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1216. .clkdm_name = "l4_secure_clkdm",
  1217. .parent = &l4_div_ck,
  1218. .recalc = &followparent_recalc,
  1219. };
  1220. static const struct clksel dmic_sync_mux_sel[] = {
  1221. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1222. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1223. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1224. { .parent = NULL },
  1225. };
  1226. static struct clk dmic_sync_mux_ck = {
  1227. .name = "dmic_sync_mux_ck",
  1228. .parent = &abe_24m_fclk,
  1229. .clksel = dmic_sync_mux_sel,
  1230. .init = &omap2_init_clksel_parent,
  1231. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1232. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1233. .ops = &clkops_null,
  1234. .recalc = &omap2_clksel_recalc,
  1235. };
  1236. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1237. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1238. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1239. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1240. { .parent = NULL },
  1241. };
  1242. /* Merged func_dmic_abe_gfclk into dmic */
  1243. static struct clk dmic_fck = {
  1244. .name = "dmic_fck",
  1245. .parent = &dmic_sync_mux_ck,
  1246. .clksel = func_dmic_abe_gfclk_sel,
  1247. .init = &omap2_init_clksel_parent,
  1248. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1249. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1250. .ops = &clkops_omap2_dflt,
  1251. .recalc = &omap2_clksel_recalc,
  1252. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1253. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1254. .clkdm_name = "abe_clkdm",
  1255. };
  1256. static struct clk dsp_fck = {
  1257. .name = "dsp_fck",
  1258. .ops = &clkops_omap2_dflt,
  1259. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1260. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1261. .clkdm_name = "tesla_clkdm",
  1262. .parent = &dpll_iva_m4x2_ck,
  1263. .recalc = &followparent_recalc,
  1264. };
  1265. static struct clk dss_sys_clk = {
  1266. .name = "dss_sys_clk",
  1267. .ops = &clkops_omap2_dflt,
  1268. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1269. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1270. .clkdm_name = "l3_dss_clkdm",
  1271. .parent = &syc_clk_div_ck,
  1272. .recalc = &followparent_recalc,
  1273. };
  1274. static struct clk dss_tv_clk = {
  1275. .name = "dss_tv_clk",
  1276. .ops = &clkops_omap2_dflt,
  1277. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1278. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1279. .clkdm_name = "l3_dss_clkdm",
  1280. .parent = &extalt_clkin_ck,
  1281. .recalc = &followparent_recalc,
  1282. };
  1283. static struct clk dss_dss_clk = {
  1284. .name = "dss_dss_clk",
  1285. .ops = &clkops_omap2_dflt,
  1286. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1287. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1288. .clkdm_name = "l3_dss_clkdm",
  1289. .parent = &dpll_per_m5x2_ck,
  1290. .recalc = &followparent_recalc,
  1291. };
  1292. static struct clk dss_48mhz_clk = {
  1293. .name = "dss_48mhz_clk",
  1294. .ops = &clkops_omap2_dflt,
  1295. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1296. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1297. .clkdm_name = "l3_dss_clkdm",
  1298. .parent = &func_48mc_fclk,
  1299. .recalc = &followparent_recalc,
  1300. };
  1301. static struct clk dss_fck = {
  1302. .name = "dss_fck",
  1303. .ops = &clkops_omap2_dflt,
  1304. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1305. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1306. .clkdm_name = "l3_dss_clkdm",
  1307. .parent = &l3_div_ck,
  1308. .recalc = &followparent_recalc,
  1309. };
  1310. static struct clk efuse_ctrl_cust_fck = {
  1311. .name = "efuse_ctrl_cust_fck",
  1312. .ops = &clkops_omap2_dflt,
  1313. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1314. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1315. .clkdm_name = "l4_cefuse_clkdm",
  1316. .parent = &sys_clkin_ck,
  1317. .recalc = &followparent_recalc,
  1318. };
  1319. static struct clk emif1_fck = {
  1320. .name = "emif1_fck",
  1321. .ops = &clkops_omap2_dflt,
  1322. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1323. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1324. .flags = ENABLE_ON_INIT,
  1325. .clkdm_name = "l3_emif_clkdm",
  1326. .parent = &ddrphy_ck,
  1327. .recalc = &followparent_recalc,
  1328. };
  1329. static struct clk emif2_fck = {
  1330. .name = "emif2_fck",
  1331. .ops = &clkops_omap2_dflt,
  1332. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1333. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1334. .flags = ENABLE_ON_INIT,
  1335. .clkdm_name = "l3_emif_clkdm",
  1336. .parent = &ddrphy_ck,
  1337. .recalc = &followparent_recalc,
  1338. };
  1339. static const struct clksel fdif_fclk_div[] = {
  1340. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1341. { .parent = NULL },
  1342. };
  1343. /* Merged fdif_fclk into fdif */
  1344. static struct clk fdif_fck = {
  1345. .name = "fdif_fck",
  1346. .parent = &dpll_per_m4x2_ck,
  1347. .clksel = fdif_fclk_div,
  1348. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1349. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1350. .ops = &clkops_omap2_dflt,
  1351. .recalc = &omap2_clksel_recalc,
  1352. .round_rate = &omap2_clksel_round_rate,
  1353. .set_rate = &omap2_clksel_set_rate,
  1354. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1355. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1356. .clkdm_name = "iss_clkdm",
  1357. };
  1358. static struct clk fpka_fck = {
  1359. .name = "fpka_fck",
  1360. .ops = &clkops_omap2_dflt,
  1361. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1362. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1363. .clkdm_name = "l4_secure_clkdm",
  1364. .parent = &l4_div_ck,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. static struct clk gpio1_dbclk = {
  1368. .name = "gpio1_dbclk",
  1369. .ops = &clkops_omap2_dflt,
  1370. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1371. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1372. .clkdm_name = "l4_wkup_clkdm",
  1373. .parent = &sys_32k_ck,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. static struct clk gpio1_ick = {
  1377. .name = "gpio1_ick",
  1378. .ops = &clkops_omap2_dflt,
  1379. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1380. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1381. .clkdm_name = "l4_wkup_clkdm",
  1382. .parent = &l4_wkup_clk_mux_ck,
  1383. .recalc = &followparent_recalc,
  1384. };
  1385. static struct clk gpio2_dbclk = {
  1386. .name = "gpio2_dbclk",
  1387. .ops = &clkops_omap2_dflt,
  1388. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1389. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1390. .clkdm_name = "l4_per_clkdm",
  1391. .parent = &sys_32k_ck,
  1392. .recalc = &followparent_recalc,
  1393. };
  1394. static struct clk gpio2_ick = {
  1395. .name = "gpio2_ick",
  1396. .ops = &clkops_omap2_dflt,
  1397. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1398. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1399. .clkdm_name = "l4_per_clkdm",
  1400. .parent = &l4_div_ck,
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk gpio3_dbclk = {
  1404. .name = "gpio3_dbclk",
  1405. .ops = &clkops_omap2_dflt,
  1406. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1407. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1408. .clkdm_name = "l4_per_clkdm",
  1409. .parent = &sys_32k_ck,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk gpio3_ick = {
  1413. .name = "gpio3_ick",
  1414. .ops = &clkops_omap2_dflt,
  1415. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1416. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1417. .clkdm_name = "l4_per_clkdm",
  1418. .parent = &l4_div_ck,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static struct clk gpio4_dbclk = {
  1422. .name = "gpio4_dbclk",
  1423. .ops = &clkops_omap2_dflt,
  1424. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1425. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1426. .clkdm_name = "l4_per_clkdm",
  1427. .parent = &sys_32k_ck,
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. static struct clk gpio4_ick = {
  1431. .name = "gpio4_ick",
  1432. .ops = &clkops_omap2_dflt,
  1433. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1434. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1435. .clkdm_name = "l4_per_clkdm",
  1436. .parent = &l4_div_ck,
  1437. .recalc = &followparent_recalc,
  1438. };
  1439. static struct clk gpio5_dbclk = {
  1440. .name = "gpio5_dbclk",
  1441. .ops = &clkops_omap2_dflt,
  1442. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1443. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1444. .clkdm_name = "l4_per_clkdm",
  1445. .parent = &sys_32k_ck,
  1446. .recalc = &followparent_recalc,
  1447. };
  1448. static struct clk gpio5_ick = {
  1449. .name = "gpio5_ick",
  1450. .ops = &clkops_omap2_dflt,
  1451. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1452. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1453. .clkdm_name = "l4_per_clkdm",
  1454. .parent = &l4_div_ck,
  1455. .recalc = &followparent_recalc,
  1456. };
  1457. static struct clk gpio6_dbclk = {
  1458. .name = "gpio6_dbclk",
  1459. .ops = &clkops_omap2_dflt,
  1460. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1461. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1462. .clkdm_name = "l4_per_clkdm",
  1463. .parent = &sys_32k_ck,
  1464. .recalc = &followparent_recalc,
  1465. };
  1466. static struct clk gpio6_ick = {
  1467. .name = "gpio6_ick",
  1468. .ops = &clkops_omap2_dflt,
  1469. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1470. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1471. .clkdm_name = "l4_per_clkdm",
  1472. .parent = &l4_div_ck,
  1473. .recalc = &followparent_recalc,
  1474. };
  1475. static struct clk gpmc_ick = {
  1476. .name = "gpmc_ick",
  1477. .ops = &clkops_omap2_dflt,
  1478. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1479. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1480. .clkdm_name = "l3_2_clkdm",
  1481. .parent = &l3_div_ck,
  1482. .recalc = &followparent_recalc,
  1483. };
  1484. static const struct clksel sgx_clk_mux_sel[] = {
  1485. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1486. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1487. { .parent = NULL },
  1488. };
  1489. /* Merged sgx_clk_mux into gpu */
  1490. static struct clk gpu_fck = {
  1491. .name = "gpu_fck",
  1492. .parent = &dpll_core_m7x2_ck,
  1493. .clksel = sgx_clk_mux_sel,
  1494. .init = &omap2_init_clksel_parent,
  1495. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1496. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1497. .ops = &clkops_omap2_dflt,
  1498. .recalc = &omap2_clksel_recalc,
  1499. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1500. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1501. .clkdm_name = "l3_gfx_clkdm",
  1502. };
  1503. static struct clk hdq1w_fck = {
  1504. .name = "hdq1w_fck",
  1505. .ops = &clkops_omap2_dflt,
  1506. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1507. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1508. .clkdm_name = "l4_per_clkdm",
  1509. .parent = &func_12m_fclk,
  1510. .recalc = &followparent_recalc,
  1511. };
  1512. static const struct clksel hsi_fclk_div[] = {
  1513. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1514. { .parent = NULL },
  1515. };
  1516. /* Merged hsi_fclk into hsi */
  1517. static struct clk hsi_fck = {
  1518. .name = "hsi_fck",
  1519. .parent = &dpll_per_m2x2_ck,
  1520. .clksel = hsi_fclk_div,
  1521. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1522. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1523. .ops = &clkops_omap2_dflt,
  1524. .recalc = &omap2_clksel_recalc,
  1525. .round_rate = &omap2_clksel_round_rate,
  1526. .set_rate = &omap2_clksel_set_rate,
  1527. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1528. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1529. .clkdm_name = "l3_init_clkdm",
  1530. };
  1531. static struct clk i2c1_fck = {
  1532. .name = "i2c1_fck",
  1533. .ops = &clkops_omap2_dflt,
  1534. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1535. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1536. .clkdm_name = "l4_per_clkdm",
  1537. .parent = &func_96m_fclk,
  1538. .recalc = &followparent_recalc,
  1539. };
  1540. static struct clk i2c2_fck = {
  1541. .name = "i2c2_fck",
  1542. .ops = &clkops_omap2_dflt,
  1543. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1544. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1545. .clkdm_name = "l4_per_clkdm",
  1546. .parent = &func_96m_fclk,
  1547. .recalc = &followparent_recalc,
  1548. };
  1549. static struct clk i2c3_fck = {
  1550. .name = "i2c3_fck",
  1551. .ops = &clkops_omap2_dflt,
  1552. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1553. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1554. .clkdm_name = "l4_per_clkdm",
  1555. .parent = &func_96m_fclk,
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. static struct clk i2c4_fck = {
  1559. .name = "i2c4_fck",
  1560. .ops = &clkops_omap2_dflt,
  1561. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1562. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1563. .clkdm_name = "l4_per_clkdm",
  1564. .parent = &func_96m_fclk,
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. static struct clk ipu_fck = {
  1568. .name = "ipu_fck",
  1569. .ops = &clkops_omap2_dflt,
  1570. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1571. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1572. .clkdm_name = "ducati_clkdm",
  1573. .parent = &ducati_clk_mux_ck,
  1574. .recalc = &followparent_recalc,
  1575. };
  1576. static struct clk iss_ctrlclk = {
  1577. .name = "iss_ctrlclk",
  1578. .ops = &clkops_omap2_dflt,
  1579. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1580. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1581. .clkdm_name = "iss_clkdm",
  1582. .parent = &func_96m_fclk,
  1583. .recalc = &followparent_recalc,
  1584. };
  1585. static struct clk iss_fck = {
  1586. .name = "iss_fck",
  1587. .ops = &clkops_omap2_dflt,
  1588. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1589. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1590. .clkdm_name = "iss_clkdm",
  1591. .parent = &ducati_clk_mux_ck,
  1592. .recalc = &followparent_recalc,
  1593. };
  1594. static struct clk iva_fck = {
  1595. .name = "iva_fck",
  1596. .ops = &clkops_omap2_dflt,
  1597. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1598. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1599. .clkdm_name = "ivahd_clkdm",
  1600. .parent = &dpll_iva_m5x2_ck,
  1601. .recalc = &followparent_recalc,
  1602. };
  1603. static struct clk kbd_fck = {
  1604. .name = "kbd_fck",
  1605. .ops = &clkops_omap2_dflt,
  1606. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1607. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1608. .clkdm_name = "l4_wkup_clkdm",
  1609. .parent = &sys_32k_ck,
  1610. .recalc = &followparent_recalc,
  1611. };
  1612. static struct clk l3_instr_ick = {
  1613. .name = "l3_instr_ick",
  1614. .ops = &clkops_omap2_dflt,
  1615. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1616. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1617. .clkdm_name = "l3_instr_clkdm",
  1618. .parent = &l3_div_ck,
  1619. .recalc = &followparent_recalc,
  1620. };
  1621. static struct clk l3_main_3_ick = {
  1622. .name = "l3_main_3_ick",
  1623. .ops = &clkops_omap2_dflt,
  1624. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1625. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1626. .clkdm_name = "l3_instr_clkdm",
  1627. .parent = &l3_div_ck,
  1628. .recalc = &followparent_recalc,
  1629. };
  1630. static struct clk mcasp_sync_mux_ck = {
  1631. .name = "mcasp_sync_mux_ck",
  1632. .parent = &abe_24m_fclk,
  1633. .clksel = dmic_sync_mux_sel,
  1634. .init = &omap2_init_clksel_parent,
  1635. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1636. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1637. .ops = &clkops_null,
  1638. .recalc = &omap2_clksel_recalc,
  1639. };
  1640. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1641. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1642. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1643. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1644. { .parent = NULL },
  1645. };
  1646. /* Merged func_mcasp_abe_gfclk into mcasp */
  1647. static struct clk mcasp_fck = {
  1648. .name = "mcasp_fck",
  1649. .parent = &mcasp_sync_mux_ck,
  1650. .clksel = func_mcasp_abe_gfclk_sel,
  1651. .init = &omap2_init_clksel_parent,
  1652. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1653. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1654. .ops = &clkops_omap2_dflt,
  1655. .recalc = &omap2_clksel_recalc,
  1656. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1657. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1658. .clkdm_name = "abe_clkdm",
  1659. };
  1660. static struct clk mcbsp1_sync_mux_ck = {
  1661. .name = "mcbsp1_sync_mux_ck",
  1662. .parent = &abe_24m_fclk,
  1663. .clksel = dmic_sync_mux_sel,
  1664. .init = &omap2_init_clksel_parent,
  1665. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1666. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1667. .ops = &clkops_null,
  1668. .recalc = &omap2_clksel_recalc,
  1669. };
  1670. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1671. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1672. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1673. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1674. { .parent = NULL },
  1675. };
  1676. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1677. static struct clk mcbsp1_fck = {
  1678. .name = "mcbsp1_fck",
  1679. .parent = &mcbsp1_sync_mux_ck,
  1680. .clksel = func_mcbsp1_gfclk_sel,
  1681. .init = &omap2_init_clksel_parent,
  1682. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1683. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1684. .ops = &clkops_omap2_dflt,
  1685. .recalc = &omap2_clksel_recalc,
  1686. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1687. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1688. .clkdm_name = "abe_clkdm",
  1689. };
  1690. static struct clk mcbsp2_sync_mux_ck = {
  1691. .name = "mcbsp2_sync_mux_ck",
  1692. .parent = &abe_24m_fclk,
  1693. .clksel = dmic_sync_mux_sel,
  1694. .init = &omap2_init_clksel_parent,
  1695. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1696. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1697. .ops = &clkops_null,
  1698. .recalc = &omap2_clksel_recalc,
  1699. };
  1700. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1701. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1702. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1703. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1704. { .parent = NULL },
  1705. };
  1706. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1707. static struct clk mcbsp2_fck = {
  1708. .name = "mcbsp2_fck",
  1709. .parent = &mcbsp2_sync_mux_ck,
  1710. .clksel = func_mcbsp2_gfclk_sel,
  1711. .init = &omap2_init_clksel_parent,
  1712. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1713. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1714. .ops = &clkops_omap2_dflt,
  1715. .recalc = &omap2_clksel_recalc,
  1716. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1717. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1718. .clkdm_name = "abe_clkdm",
  1719. };
  1720. static struct clk mcbsp3_sync_mux_ck = {
  1721. .name = "mcbsp3_sync_mux_ck",
  1722. .parent = &abe_24m_fclk,
  1723. .clksel = dmic_sync_mux_sel,
  1724. .init = &omap2_init_clksel_parent,
  1725. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1726. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1727. .ops = &clkops_null,
  1728. .recalc = &omap2_clksel_recalc,
  1729. };
  1730. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1731. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1732. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1733. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1734. { .parent = NULL },
  1735. };
  1736. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1737. static struct clk mcbsp3_fck = {
  1738. .name = "mcbsp3_fck",
  1739. .parent = &mcbsp3_sync_mux_ck,
  1740. .clksel = func_mcbsp3_gfclk_sel,
  1741. .init = &omap2_init_clksel_parent,
  1742. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1743. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1744. .ops = &clkops_omap2_dflt,
  1745. .recalc = &omap2_clksel_recalc,
  1746. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1747. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1748. .clkdm_name = "abe_clkdm",
  1749. };
  1750. static struct clk mcbsp4_sync_mux_ck = {
  1751. .name = "mcbsp4_sync_mux_ck",
  1752. .parent = &func_96m_fclk,
  1753. .clksel = mcasp2_fclk_sel,
  1754. .init = &omap2_init_clksel_parent,
  1755. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1756. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1757. .ops = &clkops_null,
  1758. .recalc = &omap2_clksel_recalc,
  1759. };
  1760. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1761. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1762. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1763. { .parent = NULL },
  1764. };
  1765. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1766. static struct clk mcbsp4_fck = {
  1767. .name = "mcbsp4_fck",
  1768. .parent = &mcbsp4_sync_mux_ck,
  1769. .clksel = per_mcbsp4_gfclk_sel,
  1770. .init = &omap2_init_clksel_parent,
  1771. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1772. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1773. .ops = &clkops_omap2_dflt,
  1774. .recalc = &omap2_clksel_recalc,
  1775. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1776. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1777. .clkdm_name = "l4_per_clkdm",
  1778. };
  1779. static struct clk mcpdm_fck = {
  1780. .name = "mcpdm_fck",
  1781. .ops = &clkops_omap2_dflt,
  1782. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1783. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1784. .clkdm_name = "abe_clkdm",
  1785. .parent = &pad_clks_ck,
  1786. .recalc = &followparent_recalc,
  1787. };
  1788. static struct clk mcspi1_fck = {
  1789. .name = "mcspi1_fck",
  1790. .ops = &clkops_omap2_dflt,
  1791. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1792. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1793. .clkdm_name = "l4_per_clkdm",
  1794. .parent = &func_48m_fclk,
  1795. .recalc = &followparent_recalc,
  1796. };
  1797. static struct clk mcspi2_fck = {
  1798. .name = "mcspi2_fck",
  1799. .ops = &clkops_omap2_dflt,
  1800. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1801. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1802. .clkdm_name = "l4_per_clkdm",
  1803. .parent = &func_48m_fclk,
  1804. .recalc = &followparent_recalc,
  1805. };
  1806. static struct clk mcspi3_fck = {
  1807. .name = "mcspi3_fck",
  1808. .ops = &clkops_omap2_dflt,
  1809. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1810. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1811. .clkdm_name = "l4_per_clkdm",
  1812. .parent = &func_48m_fclk,
  1813. .recalc = &followparent_recalc,
  1814. };
  1815. static struct clk mcspi4_fck = {
  1816. .name = "mcspi4_fck",
  1817. .ops = &clkops_omap2_dflt,
  1818. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1819. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1820. .clkdm_name = "l4_per_clkdm",
  1821. .parent = &func_48m_fclk,
  1822. .recalc = &followparent_recalc,
  1823. };
  1824. /* Merged hsmmc1_fclk into mmc1 */
  1825. static struct clk mmc1_fck = {
  1826. .name = "mmc1_fck",
  1827. .parent = &func_64m_fclk,
  1828. .clksel = hsmmc6_fclk_sel,
  1829. .init = &omap2_init_clksel_parent,
  1830. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1831. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1832. .ops = &clkops_omap2_dflt,
  1833. .recalc = &omap2_clksel_recalc,
  1834. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1835. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1836. .clkdm_name = "l3_init_clkdm",
  1837. };
  1838. /* Merged hsmmc2_fclk into mmc2 */
  1839. static struct clk mmc2_fck = {
  1840. .name = "mmc2_fck",
  1841. .parent = &func_64m_fclk,
  1842. .clksel = hsmmc6_fclk_sel,
  1843. .init = &omap2_init_clksel_parent,
  1844. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1845. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1846. .ops = &clkops_omap2_dflt,
  1847. .recalc = &omap2_clksel_recalc,
  1848. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1849. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1850. .clkdm_name = "l3_init_clkdm",
  1851. };
  1852. static struct clk mmc3_fck = {
  1853. .name = "mmc3_fck",
  1854. .ops = &clkops_omap2_dflt,
  1855. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1856. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1857. .clkdm_name = "l4_per_clkdm",
  1858. .parent = &func_48m_fclk,
  1859. .recalc = &followparent_recalc,
  1860. };
  1861. static struct clk mmc4_fck = {
  1862. .name = "mmc4_fck",
  1863. .ops = &clkops_omap2_dflt,
  1864. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1865. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1866. .clkdm_name = "l4_per_clkdm",
  1867. .parent = &func_48m_fclk,
  1868. .recalc = &followparent_recalc,
  1869. };
  1870. static struct clk mmc5_fck = {
  1871. .name = "mmc5_fck",
  1872. .ops = &clkops_omap2_dflt,
  1873. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1874. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1875. .clkdm_name = "l4_per_clkdm",
  1876. .parent = &func_48m_fclk,
  1877. .recalc = &followparent_recalc,
  1878. };
  1879. static struct clk ocp2scp_usb_phy_phy_48m = {
  1880. .name = "ocp2scp_usb_phy_phy_48m",
  1881. .ops = &clkops_omap2_dflt,
  1882. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1883. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1884. .clkdm_name = "l3_init_clkdm",
  1885. .parent = &func_48m_fclk,
  1886. .recalc = &followparent_recalc,
  1887. };
  1888. static struct clk ocp2scp_usb_phy_ick = {
  1889. .name = "ocp2scp_usb_phy_ick",
  1890. .ops = &clkops_omap2_dflt,
  1891. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1892. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1893. .clkdm_name = "l3_init_clkdm",
  1894. .parent = &l4_div_ck,
  1895. .recalc = &followparent_recalc,
  1896. };
  1897. static struct clk ocp_wp_noc_ick = {
  1898. .name = "ocp_wp_noc_ick",
  1899. .ops = &clkops_omap2_dflt,
  1900. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1901. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1902. .clkdm_name = "l3_instr_clkdm",
  1903. .parent = &l3_div_ck,
  1904. .recalc = &followparent_recalc,
  1905. };
  1906. static struct clk rng_ick = {
  1907. .name = "rng_ick",
  1908. .ops = &clkops_omap2_dflt,
  1909. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1910. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1911. .clkdm_name = "l4_secure_clkdm",
  1912. .parent = &l4_div_ck,
  1913. .recalc = &followparent_recalc,
  1914. };
  1915. static struct clk sha2md5_fck = {
  1916. .name = "sha2md5_fck",
  1917. .ops = &clkops_omap2_dflt,
  1918. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1919. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1920. .clkdm_name = "l4_secure_clkdm",
  1921. .parent = &l3_div_ck,
  1922. .recalc = &followparent_recalc,
  1923. };
  1924. static struct clk sl2if_ick = {
  1925. .name = "sl2if_ick",
  1926. .ops = &clkops_omap2_dflt,
  1927. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1928. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1929. .clkdm_name = "ivahd_clkdm",
  1930. .parent = &dpll_iva_m5x2_ck,
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk slimbus1_fclk_1 = {
  1934. .name = "slimbus1_fclk_1",
  1935. .ops = &clkops_omap2_dflt,
  1936. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1937. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1938. .clkdm_name = "abe_clkdm",
  1939. .parent = &func_24m_clk,
  1940. .recalc = &followparent_recalc,
  1941. };
  1942. static struct clk slimbus1_fclk_0 = {
  1943. .name = "slimbus1_fclk_0",
  1944. .ops = &clkops_omap2_dflt,
  1945. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1946. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1947. .clkdm_name = "abe_clkdm",
  1948. .parent = &abe_24m_fclk,
  1949. .recalc = &followparent_recalc,
  1950. };
  1951. static struct clk slimbus1_fclk_2 = {
  1952. .name = "slimbus1_fclk_2",
  1953. .ops = &clkops_omap2_dflt,
  1954. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1955. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1956. .clkdm_name = "abe_clkdm",
  1957. .parent = &pad_clks_ck,
  1958. .recalc = &followparent_recalc,
  1959. };
  1960. static struct clk slimbus1_slimbus_clk = {
  1961. .name = "slimbus1_slimbus_clk",
  1962. .ops = &clkops_omap2_dflt,
  1963. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1964. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1965. .clkdm_name = "abe_clkdm",
  1966. .parent = &slimbus_clk,
  1967. .recalc = &followparent_recalc,
  1968. };
  1969. static struct clk slimbus1_fck = {
  1970. .name = "slimbus1_fck",
  1971. .ops = &clkops_omap2_dflt,
  1972. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1973. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1974. .clkdm_name = "abe_clkdm",
  1975. .parent = &ocp_abe_iclk,
  1976. .recalc = &followparent_recalc,
  1977. };
  1978. static struct clk slimbus2_fclk_1 = {
  1979. .name = "slimbus2_fclk_1",
  1980. .ops = &clkops_omap2_dflt,
  1981. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1982. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1983. .clkdm_name = "l4_per_clkdm",
  1984. .parent = &per_abe_24m_fclk,
  1985. .recalc = &followparent_recalc,
  1986. };
  1987. static struct clk slimbus2_fclk_0 = {
  1988. .name = "slimbus2_fclk_0",
  1989. .ops = &clkops_omap2_dflt,
  1990. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1991. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1992. .clkdm_name = "l4_per_clkdm",
  1993. .parent = &func_24mc_fclk,
  1994. .recalc = &followparent_recalc,
  1995. };
  1996. static struct clk slimbus2_slimbus_clk = {
  1997. .name = "slimbus2_slimbus_clk",
  1998. .ops = &clkops_omap2_dflt,
  1999. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2000. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2001. .clkdm_name = "l4_per_clkdm",
  2002. .parent = &pad_slimbus_core_clks_ck,
  2003. .recalc = &followparent_recalc,
  2004. };
  2005. static struct clk slimbus2_fck = {
  2006. .name = "slimbus2_fck",
  2007. .ops = &clkops_omap2_dflt,
  2008. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2009. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2010. .clkdm_name = "l4_per_clkdm",
  2011. .parent = &l4_div_ck,
  2012. .recalc = &followparent_recalc,
  2013. };
  2014. static struct clk smartreflex_core_fck = {
  2015. .name = "smartreflex_core_fck",
  2016. .ops = &clkops_omap2_dflt,
  2017. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2018. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2019. .clkdm_name = "l4_ao_clkdm",
  2020. .parent = &l4_wkup_clk_mux_ck,
  2021. .recalc = &followparent_recalc,
  2022. };
  2023. static struct clk smartreflex_iva_fck = {
  2024. .name = "smartreflex_iva_fck",
  2025. .ops = &clkops_omap2_dflt,
  2026. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2027. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2028. .clkdm_name = "l4_ao_clkdm",
  2029. .parent = &l4_wkup_clk_mux_ck,
  2030. .recalc = &followparent_recalc,
  2031. };
  2032. static struct clk smartreflex_mpu_fck = {
  2033. .name = "smartreflex_mpu_fck",
  2034. .ops = &clkops_omap2_dflt,
  2035. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2036. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2037. .clkdm_name = "l4_ao_clkdm",
  2038. .parent = &l4_wkup_clk_mux_ck,
  2039. .recalc = &followparent_recalc,
  2040. };
  2041. /* Merged dmt1_clk_mux into timer1 */
  2042. static struct clk timer1_fck = {
  2043. .name = "timer1_fck",
  2044. .parent = &sys_clkin_ck,
  2045. .clksel = abe_dpll_bypass_clk_mux_sel,
  2046. .init = &omap2_init_clksel_parent,
  2047. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2048. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2049. .ops = &clkops_omap2_dflt,
  2050. .recalc = &omap2_clksel_recalc,
  2051. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2052. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2053. .clkdm_name = "l4_wkup_clkdm",
  2054. };
  2055. /* Merged cm2_dm10_mux into timer10 */
  2056. static struct clk timer10_fck = {
  2057. .name = "timer10_fck",
  2058. .parent = &sys_clkin_ck,
  2059. .clksel = abe_dpll_bypass_clk_mux_sel,
  2060. .init = &omap2_init_clksel_parent,
  2061. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2062. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2063. .ops = &clkops_omap2_dflt,
  2064. .recalc = &omap2_clksel_recalc,
  2065. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2066. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2067. .clkdm_name = "l4_per_clkdm",
  2068. };
  2069. /* Merged cm2_dm11_mux into timer11 */
  2070. static struct clk timer11_fck = {
  2071. .name = "timer11_fck",
  2072. .parent = &sys_clkin_ck,
  2073. .clksel = abe_dpll_bypass_clk_mux_sel,
  2074. .init = &omap2_init_clksel_parent,
  2075. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2076. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2077. .ops = &clkops_omap2_dflt,
  2078. .recalc = &omap2_clksel_recalc,
  2079. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2080. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2081. .clkdm_name = "l4_per_clkdm",
  2082. };
  2083. /* Merged cm2_dm2_mux into timer2 */
  2084. static struct clk timer2_fck = {
  2085. .name = "timer2_fck",
  2086. .parent = &sys_clkin_ck,
  2087. .clksel = abe_dpll_bypass_clk_mux_sel,
  2088. .init = &omap2_init_clksel_parent,
  2089. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2090. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2091. .ops = &clkops_omap2_dflt,
  2092. .recalc = &omap2_clksel_recalc,
  2093. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2094. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2095. .clkdm_name = "l4_per_clkdm",
  2096. };
  2097. /* Merged cm2_dm3_mux into timer3 */
  2098. static struct clk timer3_fck = {
  2099. .name = "timer3_fck",
  2100. .parent = &sys_clkin_ck,
  2101. .clksel = abe_dpll_bypass_clk_mux_sel,
  2102. .init = &omap2_init_clksel_parent,
  2103. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2104. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2105. .ops = &clkops_omap2_dflt,
  2106. .recalc = &omap2_clksel_recalc,
  2107. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2108. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2109. .clkdm_name = "l4_per_clkdm",
  2110. };
  2111. /* Merged cm2_dm4_mux into timer4 */
  2112. static struct clk timer4_fck = {
  2113. .name = "timer4_fck",
  2114. .parent = &sys_clkin_ck,
  2115. .clksel = abe_dpll_bypass_clk_mux_sel,
  2116. .init = &omap2_init_clksel_parent,
  2117. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2118. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2119. .ops = &clkops_omap2_dflt,
  2120. .recalc = &omap2_clksel_recalc,
  2121. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2122. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2123. .clkdm_name = "l4_per_clkdm",
  2124. };
  2125. static const struct clksel timer5_sync_mux_sel[] = {
  2126. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2127. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2128. { .parent = NULL },
  2129. };
  2130. /* Merged timer5_sync_mux into timer5 */
  2131. static struct clk timer5_fck = {
  2132. .name = "timer5_fck",
  2133. .parent = &syc_clk_div_ck,
  2134. .clksel = timer5_sync_mux_sel,
  2135. .init = &omap2_init_clksel_parent,
  2136. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2137. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2138. .ops = &clkops_omap2_dflt,
  2139. .recalc = &omap2_clksel_recalc,
  2140. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2141. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2142. .clkdm_name = "abe_clkdm",
  2143. };
  2144. /* Merged timer6_sync_mux into timer6 */
  2145. static struct clk timer6_fck = {
  2146. .name = "timer6_fck",
  2147. .parent = &syc_clk_div_ck,
  2148. .clksel = timer5_sync_mux_sel,
  2149. .init = &omap2_init_clksel_parent,
  2150. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2151. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2152. .ops = &clkops_omap2_dflt,
  2153. .recalc = &omap2_clksel_recalc,
  2154. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2155. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2156. .clkdm_name = "abe_clkdm",
  2157. };
  2158. /* Merged timer7_sync_mux into timer7 */
  2159. static struct clk timer7_fck = {
  2160. .name = "timer7_fck",
  2161. .parent = &syc_clk_div_ck,
  2162. .clksel = timer5_sync_mux_sel,
  2163. .init = &omap2_init_clksel_parent,
  2164. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2165. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2166. .ops = &clkops_omap2_dflt,
  2167. .recalc = &omap2_clksel_recalc,
  2168. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2169. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2170. .clkdm_name = "abe_clkdm",
  2171. };
  2172. /* Merged timer8_sync_mux into timer8 */
  2173. static struct clk timer8_fck = {
  2174. .name = "timer8_fck",
  2175. .parent = &syc_clk_div_ck,
  2176. .clksel = timer5_sync_mux_sel,
  2177. .init = &omap2_init_clksel_parent,
  2178. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2179. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2180. .ops = &clkops_omap2_dflt,
  2181. .recalc = &omap2_clksel_recalc,
  2182. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2183. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2184. .clkdm_name = "abe_clkdm",
  2185. };
  2186. /* Merged cm2_dm9_mux into timer9 */
  2187. static struct clk timer9_fck = {
  2188. .name = "timer9_fck",
  2189. .parent = &sys_clkin_ck,
  2190. .clksel = abe_dpll_bypass_clk_mux_sel,
  2191. .init = &omap2_init_clksel_parent,
  2192. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2193. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2194. .ops = &clkops_omap2_dflt,
  2195. .recalc = &omap2_clksel_recalc,
  2196. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2197. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2198. .clkdm_name = "l4_per_clkdm",
  2199. };
  2200. static struct clk uart1_fck = {
  2201. .name = "uart1_fck",
  2202. .ops = &clkops_omap2_dflt,
  2203. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2204. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2205. .clkdm_name = "l4_per_clkdm",
  2206. .parent = &func_48m_fclk,
  2207. .recalc = &followparent_recalc,
  2208. };
  2209. static struct clk uart2_fck = {
  2210. .name = "uart2_fck",
  2211. .ops = &clkops_omap2_dflt,
  2212. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2213. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2214. .clkdm_name = "l4_per_clkdm",
  2215. .parent = &func_48m_fclk,
  2216. .recalc = &followparent_recalc,
  2217. };
  2218. static struct clk uart3_fck = {
  2219. .name = "uart3_fck",
  2220. .ops = &clkops_omap2_dflt,
  2221. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2222. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2223. .clkdm_name = "l4_per_clkdm",
  2224. .parent = &func_48m_fclk,
  2225. .recalc = &followparent_recalc,
  2226. };
  2227. static struct clk uart4_fck = {
  2228. .name = "uart4_fck",
  2229. .ops = &clkops_omap2_dflt,
  2230. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2231. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2232. .clkdm_name = "l4_per_clkdm",
  2233. .parent = &func_48m_fclk,
  2234. .recalc = &followparent_recalc,
  2235. };
  2236. static struct clk usb_host_fs_fck = {
  2237. .name = "usb_host_fs_fck",
  2238. .ops = &clkops_omap2_dflt,
  2239. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2240. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2241. .clkdm_name = "l3_init_clkdm",
  2242. .parent = &func_48mc_fclk,
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static const struct clksel utmi_p1_gfclk_sel[] = {
  2246. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2247. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2248. { .parent = NULL },
  2249. };
  2250. static struct clk utmi_p1_gfclk = {
  2251. .name = "utmi_p1_gfclk",
  2252. .parent = &init_60m_fclk,
  2253. .clksel = utmi_p1_gfclk_sel,
  2254. .init = &omap2_init_clksel_parent,
  2255. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2256. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2257. .ops = &clkops_null,
  2258. .recalc = &omap2_clksel_recalc,
  2259. };
  2260. static struct clk usb_host_hs_utmi_p1_clk = {
  2261. .name = "usb_host_hs_utmi_p1_clk",
  2262. .ops = &clkops_omap2_dflt,
  2263. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2264. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2265. .clkdm_name = "l3_init_clkdm",
  2266. .parent = &utmi_p1_gfclk,
  2267. .recalc = &followparent_recalc,
  2268. };
  2269. static const struct clksel utmi_p2_gfclk_sel[] = {
  2270. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2271. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2272. { .parent = NULL },
  2273. };
  2274. static struct clk utmi_p2_gfclk = {
  2275. .name = "utmi_p2_gfclk",
  2276. .parent = &init_60m_fclk,
  2277. .clksel = utmi_p2_gfclk_sel,
  2278. .init = &omap2_init_clksel_parent,
  2279. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2280. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2281. .ops = &clkops_null,
  2282. .recalc = &omap2_clksel_recalc,
  2283. };
  2284. static struct clk usb_host_hs_utmi_p2_clk = {
  2285. .name = "usb_host_hs_utmi_p2_clk",
  2286. .ops = &clkops_omap2_dflt,
  2287. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2288. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2289. .clkdm_name = "l3_init_clkdm",
  2290. .parent = &utmi_p2_gfclk,
  2291. .recalc = &followparent_recalc,
  2292. };
  2293. static struct clk usb_host_hs_utmi_p3_clk = {
  2294. .name = "usb_host_hs_utmi_p3_clk",
  2295. .ops = &clkops_omap2_dflt,
  2296. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2297. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2298. .clkdm_name = "l3_init_clkdm",
  2299. .parent = &init_60m_fclk,
  2300. .recalc = &followparent_recalc,
  2301. };
  2302. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2303. .name = "usb_host_hs_hsic480m_p1_clk",
  2304. .ops = &clkops_omap2_dflt,
  2305. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2306. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2307. .clkdm_name = "l3_init_clkdm",
  2308. .parent = &dpll_usb_m2_ck,
  2309. .recalc = &followparent_recalc,
  2310. };
  2311. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2312. .name = "usb_host_hs_hsic60m_p1_clk",
  2313. .ops = &clkops_omap2_dflt,
  2314. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2315. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2316. .clkdm_name = "l3_init_clkdm",
  2317. .parent = &init_60m_fclk,
  2318. .recalc = &followparent_recalc,
  2319. };
  2320. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2321. .name = "usb_host_hs_hsic60m_p2_clk",
  2322. .ops = &clkops_omap2_dflt,
  2323. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2324. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2325. .clkdm_name = "l3_init_clkdm",
  2326. .parent = &init_60m_fclk,
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2330. .name = "usb_host_hs_hsic480m_p2_clk",
  2331. .ops = &clkops_omap2_dflt,
  2332. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2333. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2334. .clkdm_name = "l3_init_clkdm",
  2335. .parent = &dpll_usb_m2_ck,
  2336. .recalc = &followparent_recalc,
  2337. };
  2338. static struct clk usb_host_hs_func48mclk = {
  2339. .name = "usb_host_hs_func48mclk",
  2340. .ops = &clkops_omap2_dflt,
  2341. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2342. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2343. .clkdm_name = "l3_init_clkdm",
  2344. .parent = &func_48mc_fclk,
  2345. .recalc = &followparent_recalc,
  2346. };
  2347. static struct clk usb_host_hs_fck = {
  2348. .name = "usb_host_hs_fck",
  2349. .ops = &clkops_omap2_dflt,
  2350. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2351. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2352. .clkdm_name = "l3_init_clkdm",
  2353. .parent = &init_60m_fclk,
  2354. .recalc = &followparent_recalc,
  2355. };
  2356. static const struct clksel otg_60m_gfclk_sel[] = {
  2357. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2358. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2359. { .parent = NULL },
  2360. };
  2361. static struct clk otg_60m_gfclk = {
  2362. .name = "otg_60m_gfclk",
  2363. .parent = &utmi_phy_clkout_ck,
  2364. .clksel = otg_60m_gfclk_sel,
  2365. .init = &omap2_init_clksel_parent,
  2366. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2367. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2368. .ops = &clkops_null,
  2369. .recalc = &omap2_clksel_recalc,
  2370. };
  2371. static struct clk usb_otg_hs_xclk = {
  2372. .name = "usb_otg_hs_xclk",
  2373. .ops = &clkops_omap2_dflt,
  2374. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2375. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2376. .clkdm_name = "l3_init_clkdm",
  2377. .parent = &otg_60m_gfclk,
  2378. .recalc = &followparent_recalc,
  2379. };
  2380. static struct clk usb_otg_hs_ick = {
  2381. .name = "usb_otg_hs_ick",
  2382. .ops = &clkops_omap2_dflt,
  2383. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2384. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2385. .clkdm_name = "l3_init_clkdm",
  2386. .parent = &l3_div_ck,
  2387. .recalc = &followparent_recalc,
  2388. };
  2389. static struct clk usb_phy_cm_clk32k = {
  2390. .name = "usb_phy_cm_clk32k",
  2391. .ops = &clkops_omap2_dflt,
  2392. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2393. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2394. .clkdm_name = "l4_ao_clkdm",
  2395. .parent = &sys_32k_ck,
  2396. .recalc = &followparent_recalc,
  2397. };
  2398. static struct clk usb_tll_hs_usb_ch2_clk = {
  2399. .name = "usb_tll_hs_usb_ch2_clk",
  2400. .ops = &clkops_omap2_dflt,
  2401. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2402. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2403. .clkdm_name = "l3_init_clkdm",
  2404. .parent = &init_60m_fclk,
  2405. .recalc = &followparent_recalc,
  2406. };
  2407. static struct clk usb_tll_hs_usb_ch0_clk = {
  2408. .name = "usb_tll_hs_usb_ch0_clk",
  2409. .ops = &clkops_omap2_dflt,
  2410. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2411. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2412. .clkdm_name = "l3_init_clkdm",
  2413. .parent = &init_60m_fclk,
  2414. .recalc = &followparent_recalc,
  2415. };
  2416. static struct clk usb_tll_hs_usb_ch1_clk = {
  2417. .name = "usb_tll_hs_usb_ch1_clk",
  2418. .ops = &clkops_omap2_dflt,
  2419. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2420. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2421. .clkdm_name = "l3_init_clkdm",
  2422. .parent = &init_60m_fclk,
  2423. .recalc = &followparent_recalc,
  2424. };
  2425. static struct clk usb_tll_hs_ick = {
  2426. .name = "usb_tll_hs_ick",
  2427. .ops = &clkops_omap2_dflt,
  2428. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2429. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2430. .clkdm_name = "l3_init_clkdm",
  2431. .parent = &l4_div_ck,
  2432. .recalc = &followparent_recalc,
  2433. };
  2434. static const struct clksel_rate div2_14to18_rates[] = {
  2435. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2436. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2437. { .div = 0 },
  2438. };
  2439. static const struct clksel usim_fclk_div[] = {
  2440. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2441. { .parent = NULL },
  2442. };
  2443. static struct clk usim_ck = {
  2444. .name = "usim_ck",
  2445. .parent = &dpll_per_m4x2_ck,
  2446. .clksel = usim_fclk_div,
  2447. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2448. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2449. .ops = &clkops_null,
  2450. .recalc = &omap2_clksel_recalc,
  2451. .round_rate = &omap2_clksel_round_rate,
  2452. .set_rate = &omap2_clksel_set_rate,
  2453. };
  2454. static struct clk usim_fclk = {
  2455. .name = "usim_fclk",
  2456. .ops = &clkops_omap2_dflt,
  2457. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2458. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2459. .clkdm_name = "l4_wkup_clkdm",
  2460. .parent = &usim_ck,
  2461. .recalc = &followparent_recalc,
  2462. };
  2463. static struct clk usim_fck = {
  2464. .name = "usim_fck",
  2465. .ops = &clkops_omap2_dflt,
  2466. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2467. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2468. .clkdm_name = "l4_wkup_clkdm",
  2469. .parent = &sys_32k_ck,
  2470. .recalc = &followparent_recalc,
  2471. };
  2472. static struct clk wd_timer2_fck = {
  2473. .name = "wd_timer2_fck",
  2474. .ops = &clkops_omap2_dflt,
  2475. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2476. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2477. .clkdm_name = "l4_wkup_clkdm",
  2478. .parent = &sys_32k_ck,
  2479. .recalc = &followparent_recalc,
  2480. };
  2481. static struct clk wd_timer3_fck = {
  2482. .name = "wd_timer3_fck",
  2483. .ops = &clkops_omap2_dflt,
  2484. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2485. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2486. .clkdm_name = "abe_clkdm",
  2487. .parent = &sys_32k_ck,
  2488. .recalc = &followparent_recalc,
  2489. };
  2490. /* Remaining optional clocks */
  2491. static const struct clksel stm_clk_div_div[] = {
  2492. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2493. { .parent = NULL },
  2494. };
  2495. static struct clk stm_clk_div_ck = {
  2496. .name = "stm_clk_div_ck",
  2497. .parent = &pmd_stm_clock_mux_ck,
  2498. .clksel = stm_clk_div_div,
  2499. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2500. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2501. .ops = &clkops_null,
  2502. .recalc = &omap2_clksel_recalc,
  2503. .round_rate = &omap2_clksel_round_rate,
  2504. .set_rate = &omap2_clksel_set_rate,
  2505. };
  2506. static const struct clksel trace_clk_div_div[] = {
  2507. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2508. { .parent = NULL },
  2509. };
  2510. static struct clk trace_clk_div_ck = {
  2511. .name = "trace_clk_div_ck",
  2512. .parent = &pmd_trace_clk_mux_ck,
  2513. .clksel = trace_clk_div_div,
  2514. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2515. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2516. .ops = &clkops_null,
  2517. .recalc = &omap2_clksel_recalc,
  2518. .round_rate = &omap2_clksel_round_rate,
  2519. .set_rate = &omap2_clksel_set_rate,
  2520. };
  2521. /*
  2522. * clkdev
  2523. */
  2524. static struct omap_clk omap44xx_clks[] = {
  2525. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2526. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2527. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2528. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2529. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2530. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2531. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2532. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2533. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2534. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2535. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2536. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2537. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2538. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2539. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2540. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2541. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2542. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2543. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2544. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2545. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2546. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2547. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2548. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2549. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2550. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2551. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2552. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2553. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2554. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2555. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2556. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2557. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2558. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2559. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2560. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2561. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2562. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2563. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2564. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2565. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2566. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2567. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2568. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2569. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2570. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2571. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2572. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2573. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2574. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2575. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2576. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2577. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2578. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2579. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2580. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2581. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2582. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2583. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2584. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2585. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2586. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2587. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2588. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2589. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2590. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2591. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2592. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2593. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2594. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2595. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2596. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2597. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2598. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2599. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2600. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2601. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2602. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2603. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2604. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2605. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2606. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2607. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2608. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2609. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2610. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2611. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2612. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2613. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2614. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2615. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2616. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2617. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2618. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2619. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2620. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2621. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2622. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2623. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2624. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2625. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2626. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2627. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2628. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2629. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2630. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2631. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2632. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2633. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2634. CLK(NULL, "gpio1_dbck", &gpio1_dbclk, CK_443X),
  2635. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2636. CLK(NULL, "gpio2_dbck", &gpio2_dbclk, CK_443X),
  2637. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2638. CLK(NULL, "gpio3_dbck", &gpio3_dbclk, CK_443X),
  2639. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2640. CLK(NULL, "gpio4_dbck", &gpio4_dbclk, CK_443X),
  2641. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2642. CLK(NULL, "gpio5_dbck", &gpio5_dbclk, CK_443X),
  2643. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2644. CLK(NULL, "gpio6_dbck", &gpio6_dbclk, CK_443X),
  2645. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2646. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2647. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2648. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2649. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2650. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2651. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2652. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2653. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2654. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2655. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2656. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2657. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2658. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2659. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2660. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2661. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2662. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2663. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2664. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2665. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2666. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2667. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2668. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2669. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2670. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2671. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2672. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2673. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2674. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2675. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2676. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2677. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2678. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2679. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2680. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2681. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2682. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2683. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2684. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2685. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2686. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2687. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2688. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2689. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2690. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2691. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2692. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2693. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2694. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2695. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2696. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2697. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2698. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2699. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2700. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2701. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2702. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2703. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2704. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2705. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2706. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2707. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2708. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2709. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2710. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2711. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2712. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2713. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2714. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2715. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2716. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2717. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2718. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2719. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2720. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2721. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2722. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2723. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2724. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2725. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2726. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2727. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2728. CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
  2729. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2730. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2731. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2732. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2733. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2734. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2735. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2736. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2737. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2738. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2739. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2740. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2741. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2742. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2743. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2744. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2745. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2746. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2747. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2748. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2749. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2750. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2751. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2752. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2753. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2754. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2755. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2756. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2757. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2758. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2759. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2760. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2761. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2762. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2763. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2764. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2765. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2766. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2767. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2768. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2769. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2770. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2771. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2772. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2773. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2774. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2775. };
  2776. int __init omap4xxx_clk_init(void)
  2777. {
  2778. struct omap_clk *c;
  2779. u32 cpu_clkflg;
  2780. if (cpu_is_omap44xx()) {
  2781. cpu_mask = RATE_IN_4430;
  2782. cpu_clkflg = CK_443X;
  2783. }
  2784. clk_init(&omap2_clk_functions);
  2785. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2786. c++)
  2787. clk_preinit(c->lk.clk);
  2788. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2789. c++)
  2790. if (c->cpu & cpu_clkflg) {
  2791. clkdev_add(&c->lk);
  2792. clk_register(c->lk.clk);
  2793. omap2_init_clk_clkdm(c->lk.clk);
  2794. }
  2795. recalculate_root_clocks();
  2796. /*
  2797. * Only enable those clocks we will need, let the drivers
  2798. * enable other clocks as necessary
  2799. */
  2800. clk_enable_init_clocks();
  2801. return 0;
  2802. }