netxen_nic.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. */
  29. #ifndef _NETXEN_NIC_H_
  30. #define _NETXEN_NIC_H_
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/compiler.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/init.h>
  38. #include <linux/ioport.h>
  39. #include <linux/pci.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/etherdevice.h>
  42. #include <linux/ip.h>
  43. #include <linux/in.h>
  44. #include <linux/tcp.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/version.h>
  47. #include <linux/ethtool.h>
  48. #include <linux/mii.h>
  49. #include <linux/interrupt.h>
  50. #include <linux/timer.h>
  51. #include <linux/mm.h>
  52. #include <linux/mman.h>
  53. #include <asm/system.h>
  54. #include <asm/io.h>
  55. #include <asm/byteorder.h>
  56. #include <asm/uaccess.h>
  57. #include <asm/pgtable.h>
  58. #include "netxen_nic_hw.h"
  59. #define _NETXEN_NIC_LINUX_MAJOR 3
  60. #define _NETXEN_NIC_LINUX_MINOR 3
  61. #define _NETXEN_NIC_LINUX_SUBVERSION 3
  62. #define NETXEN_NIC_LINUX_VERSIONID "3.3.3"
  63. #define NUM_FLASH_SECTORS (64)
  64. #define FLASH_SECTOR_SIZE (64 * 1024)
  65. #define FLASH_TOTAL_SIZE (NUM_FLASH_SECTORS * FLASH_SECTOR_SIZE)
  66. #define RCV_DESC_RINGSIZE \
  67. (sizeof(struct rcv_desc) * adapter->max_rx_desc_count)
  68. #define STATUS_DESC_RINGSIZE \
  69. (sizeof(struct status_desc)* adapter->max_rx_desc_count)
  70. #define LRO_DESC_RINGSIZE \
  71. (sizeof(rcvDesc_t) * adapter->max_lro_rx_desc_count)
  72. #define TX_RINGSIZE \
  73. (sizeof(struct netxen_cmd_buffer) * adapter->max_tx_desc_count)
  74. #define RCV_BUFFSIZE \
  75. (sizeof(struct netxen_rx_buffer) * rcv_desc->max_rx_desc_count)
  76. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  77. #define NETXEN_NETDEV_STATUS 0x1
  78. #define NETXEN_RCV_PRODUCER_OFFSET 0
  79. #define NETXEN_RCV_PEG_DB_ID 2
  80. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  81. #define FLASH_SUCCESS 0
  82. #define ADDR_IN_WINDOW1(off) \
  83. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  84. /*
  85. * In netxen_nic_down(), we must wait for any pending callback requests into
  86. * netxen_watchdog_task() to complete; eg otherwise the watchdog_timer could be
  87. * reenabled right after it is deleted in netxen_nic_down(). FLUSH_SCHEDULED_WORK()
  88. * does this synchronization.
  89. *
  90. * Normally, schedule_work()/flush_scheduled_work() could have worked, but
  91. * netxen_nic_close() is invoked with kernel rtnl lock held. netif_carrier_off()
  92. * call in netxen_nic_close() triggers a schedule_work(&linkwatch_work), and a
  93. * subsequent call to flush_scheduled_work() in netxen_nic_down() would cause
  94. * linkwatch_event() to be executed which also attempts to acquire the rtnl
  95. * lock thus causing a deadlock.
  96. */
  97. #define SCHEDULE_WORK(tp) queue_work(netxen_workq, tp)
  98. #define FLUSH_SCHEDULED_WORK() flush_workqueue(netxen_workq)
  99. extern struct workqueue_struct *netxen_workq;
  100. /*
  101. * normalize a 64MB crb address to 32MB PCI window
  102. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  103. */
  104. #define NETXEN_CRB_NORMAL(reg) \
  105. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  106. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  107. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  108. #define DB_NORMALIZE(adapter, off) \
  109. (adapter->ahw.db_base + (off))
  110. #define NX_P2_C0 0x24
  111. #define NX_P2_C1 0x25
  112. #define FIRST_PAGE_GROUP_START 0
  113. #define FIRST_PAGE_GROUP_END 0x100000
  114. #define SECOND_PAGE_GROUP_START 0x4000000
  115. #define SECOND_PAGE_GROUP_END 0x66BC000
  116. #define THIRD_PAGE_GROUP_START 0x70E4000
  117. #define THIRD_PAGE_GROUP_END 0x8000000
  118. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  119. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  120. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  121. #define MAX_RX_BUFFER_LENGTH 1760
  122. #define MAX_RX_JUMBO_BUFFER_LENGTH 8062
  123. #define MAX_RX_LRO_BUFFER_LENGTH ((48*1024)-512)
  124. #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2)
  125. #define RX_JUMBO_DMA_MAP_LEN \
  126. (MAX_RX_JUMBO_BUFFER_LENGTH - 2)
  127. #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2)
  128. #define NETXEN_ROM_ROUNDUP 0x80000000ULL
  129. /*
  130. * Maximum number of ring contexts
  131. */
  132. #define MAX_RING_CTX 1
  133. /* Opcodes to be used with the commands */
  134. enum {
  135. TX_ETHER_PKT = 0x01,
  136. /* The following opcodes are for IP checksum */
  137. TX_TCP_PKT,
  138. TX_UDP_PKT,
  139. TX_IP_PKT,
  140. TX_TCP_LSO,
  141. TX_IPSEC,
  142. TX_IPSEC_CMD
  143. };
  144. /* The following opcodes are for internal consumption. */
  145. #define NETXEN_CONTROL_OP 0x10
  146. #define PEGNET_REQUEST 0x11
  147. #define MAX_NUM_CARDS 4
  148. #define MAX_BUFFERS_PER_CMD 32
  149. /*
  150. * Following are the states of the Phantom. Phantom will set them and
  151. * Host will read to check if the fields are correct.
  152. */
  153. #define PHAN_INITIALIZE_START 0xff00
  154. #define PHAN_INITIALIZE_FAILED 0xffff
  155. #define PHAN_INITIALIZE_COMPLETE 0xff01
  156. /* Host writes the following to notify that it has done the init-handshake */
  157. #define PHAN_INITIALIZE_ACK 0xf00f
  158. #define NUM_RCV_DESC_RINGS 3 /* No of Rcv Descriptor contexts */
  159. /* descriptor types */
  160. #define RCV_DESC_NORMAL 0x01
  161. #define RCV_DESC_JUMBO 0x02
  162. #define RCV_DESC_LRO 0x04
  163. #define RCV_DESC_NORMAL_CTXID 0
  164. #define RCV_DESC_JUMBO_CTXID 1
  165. #define RCV_DESC_LRO_CTXID 2
  166. #define RCV_DESC_TYPE(ID) \
  167. ((ID == RCV_DESC_JUMBO_CTXID) \
  168. ? RCV_DESC_JUMBO \
  169. : ((ID == RCV_DESC_LRO_CTXID) \
  170. ? RCV_DESC_LRO : \
  171. (RCV_DESC_NORMAL)))
  172. #define MAX_CMD_DESCRIPTORS 1024
  173. #define MAX_RCV_DESCRIPTORS 16384
  174. #define MAX_JUMBO_RCV_DESCRIPTORS 1024
  175. #define MAX_LRO_RCV_DESCRIPTORS 64
  176. #define MAX_RCVSTATUS_DESCRIPTORS MAX_RCV_DESCRIPTORS
  177. #define MAX_JUMBO_RCV_DESC MAX_JUMBO_RCV_DESCRIPTORS
  178. #define MAX_RCV_DESC MAX_RCV_DESCRIPTORS
  179. #define MAX_RCVSTATUS_DESC MAX_RCV_DESCRIPTORS
  180. #define MAX_EPG_DESCRIPTORS (MAX_CMD_DESCRIPTORS * 8)
  181. #define NUM_RCV_DESC (MAX_RCV_DESC + MAX_JUMBO_RCV_DESCRIPTORS + \
  182. MAX_LRO_RCV_DESCRIPTORS)
  183. #define MIN_TX_COUNT 4096
  184. #define MIN_RX_COUNT 4096
  185. #define NETXEN_CTX_SIGNATURE 0xdee0
  186. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  187. #define MAX_FRAME_SIZE 0x10000 /* 64K MAX size for LSO */
  188. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  189. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  190. #define get_next_index(index, length) \
  191. (((index) + 1) & ((length) - 1))
  192. #define get_index_range(index,length,count) \
  193. (((index) + (count)) & ((length) - 1))
  194. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  195. extern unsigned long long netxen_dma_mask;
  196. /*
  197. * NetXen host-peg signal message structure
  198. *
  199. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  200. * Bit 2 : priv_id => must be 1
  201. * Bit 3-17 : count => for doorbell
  202. * Bit 18-27 : ctx_id => Context id
  203. * Bit 28-31 : opcode
  204. */
  205. typedef u32 netxen_ctx_msg;
  206. #define netxen_set_msg_peg_id(config_word, val) \
  207. ((config_word) &= ~3, (config_word) |= val & 3)
  208. #define netxen_set_msg_privid(config_word) \
  209. ((config_word) |= 1 << 2)
  210. #define netxen_set_msg_count(config_word, val) \
  211. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  212. #define netxen_set_msg_ctxid(config_word, val) \
  213. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  214. #define netxen_set_msg_opcode(config_word, val) \
  215. ((config_word) &= ~(0xf<<24), (config_word) |= (val & 0xf) << 24)
  216. struct netxen_rcv_context {
  217. __le64 rcv_ring_addr;
  218. __le32 rcv_ring_size;
  219. __le32 rsrvd;
  220. };
  221. struct netxen_ring_ctx {
  222. /* one command ring */
  223. __le64 cmd_consumer_offset;
  224. __le64 cmd_ring_addr;
  225. __le32 cmd_ring_size;
  226. __le32 rsrvd;
  227. /* three receive rings */
  228. struct netxen_rcv_context rcv_ctx[3];
  229. /* one status ring */
  230. __le64 sts_ring_addr;
  231. __le32 sts_ring_size;
  232. __le32 ctx_id;
  233. } __attribute__ ((aligned(64)));
  234. /*
  235. * Following data structures describe the descriptors that will be used.
  236. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  237. * we are doing LSO (above the 1500 size packet) only.
  238. */
  239. /*
  240. * The size of reference handle been changed to 16 bits to pass the MSS fields
  241. * for the LSO packet
  242. */
  243. #define FLAGS_CHECKSUM_ENABLED 0x01
  244. #define FLAGS_LSO_ENABLED 0x02
  245. #define FLAGS_IPSEC_SA_ADD 0x04
  246. #define FLAGS_IPSEC_SA_DELETE 0x08
  247. #define FLAGS_VLAN_TAGGED 0x10
  248. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  249. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  250. #define netxen_set_cmd_desc_flags(cmd_desc, val) \
  251. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x7f), \
  252. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & 0x7f))
  253. #define netxen_set_cmd_desc_opcode(cmd_desc, val) \
  254. ((cmd_desc)->flags_opcode &= ~cpu_to_le16(0x3f<<7), \
  255. (cmd_desc)->flags_opcode |= cpu_to_le16((val) & (0x3f<<7)))
  256. #define netxen_set_cmd_desc_num_of_buff(cmd_desc, val) \
  257. ((cmd_desc)->num_of_buffers_total_length &= ~cpu_to_le32(0xff), \
  258. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32((val) & 0xff))
  259. #define netxen_set_cmd_desc_totallength(cmd_desc, val) \
  260. ((cmd_desc)->num_of_buffers_total_length &= cpu_to_le32(0xff), \
  261. (cmd_desc)->num_of_buffers_total_length |= cpu_to_le32(val << 24))
  262. #define netxen_get_cmd_desc_opcode(cmd_desc) \
  263. ((le16_to_cpu((cmd_desc)->flags_opcode) >> 7) & 0x003F)
  264. #define netxen_get_cmd_desc_totallength(cmd_desc) \
  265. (le32_to_cpu((cmd_desc)->num_of_buffers_total_length) >> 8)
  266. struct cmd_desc_type0 {
  267. u8 tcp_hdr_offset; /* For LSO only */
  268. u8 ip_hdr_offset; /* For LSO only */
  269. /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */
  270. __le16 flags_opcode;
  271. /* Bit pattern: 0-7 total number of segments,
  272. 8-31 Total size of the packet */
  273. __le32 num_of_buffers_total_length;
  274. union {
  275. struct {
  276. __le32 addr_low_part2;
  277. __le32 addr_high_part2;
  278. };
  279. __le64 addr_buffer2;
  280. };
  281. __le16 reference_handle; /* changed to u16 to add mss */
  282. __le16 mss; /* passed by NDIS_PACKET for LSO */
  283. /* Bit pattern 0-3 port, 0-3 ctx id */
  284. u8 port_ctxid;
  285. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  286. __le16 conn_id; /* IPSec offoad only */
  287. union {
  288. struct {
  289. __le32 addr_low_part3;
  290. __le32 addr_high_part3;
  291. };
  292. __le64 addr_buffer3;
  293. };
  294. union {
  295. struct {
  296. __le32 addr_low_part1;
  297. __le32 addr_high_part1;
  298. };
  299. __le64 addr_buffer1;
  300. };
  301. __le16 buffer1_length;
  302. __le16 buffer2_length;
  303. __le16 buffer3_length;
  304. __le16 buffer4_length;
  305. union {
  306. struct {
  307. __le32 addr_low_part4;
  308. __le32 addr_high_part4;
  309. };
  310. __le64 addr_buffer4;
  311. };
  312. __le64 unused;
  313. } __attribute__ ((aligned(64)));
  314. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  315. struct rcv_desc {
  316. __le16 reference_handle;
  317. __le16 reserved;
  318. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  319. __le64 addr_buffer;
  320. };
  321. /* opcode field in status_desc */
  322. #define RCV_NIC_PKT (0xA)
  323. #define STATUS_NIC_PKT ((RCV_NIC_PKT) << 12)
  324. /* for status field in status_desc */
  325. #define STATUS_NEED_CKSUM (1)
  326. #define STATUS_CKSUM_OK (2)
  327. /* owner bits of status_desc */
  328. #define STATUS_OWNER_HOST (0x1)
  329. #define STATUS_OWNER_PHANTOM (0x2)
  330. #define NETXEN_PROT_IP (1)
  331. #define NETXEN_PROT_UNKNOWN (0)
  332. /* Note: sizeof(status_desc) should always be a mutliple of 2 */
  333. #define netxen_get_sts_desc_lro_cnt(status_desc) \
  334. ((status_desc)->lro & 0x7F)
  335. #define netxen_get_sts_desc_lro_last_frag(status_desc) \
  336. (((status_desc)->lro & 0x80) >> 7)
  337. #define netxen_get_sts_port(status_desc) \
  338. (le64_to_cpu((status_desc)->status_desc_data) & 0x0F)
  339. #define netxen_get_sts_status(status_desc) \
  340. ((le64_to_cpu((status_desc)->status_desc_data) >> 4) & 0x0F)
  341. #define netxen_get_sts_type(status_desc) \
  342. ((le64_to_cpu((status_desc)->status_desc_data) >> 8) & 0x0F)
  343. #define netxen_get_sts_totallength(status_desc) \
  344. ((le64_to_cpu((status_desc)->status_desc_data) >> 12) & 0xFFFF)
  345. #define netxen_get_sts_refhandle(status_desc) \
  346. ((le64_to_cpu((status_desc)->status_desc_data) >> 28) & 0xFFFF)
  347. #define netxen_get_sts_prot(status_desc) \
  348. ((le64_to_cpu((status_desc)->status_desc_data) >> 44) & 0x0F)
  349. #define netxen_get_sts_owner(status_desc) \
  350. ((le64_to_cpu((status_desc)->status_desc_data) >> 56) & 0x03)
  351. #define netxen_get_sts_opcode(status_desc) \
  352. ((le64_to_cpu((status_desc)->status_desc_data) >> 58) & 0x03F)
  353. #define netxen_clear_sts_owner(status_desc) \
  354. ((status_desc)->status_desc_data &= \
  355. ~cpu_to_le64(((unsigned long long)3) << 56 ))
  356. #define netxen_set_sts_owner(status_desc, val) \
  357. ((status_desc)->status_desc_data |= \
  358. cpu_to_le64(((unsigned long long)((val) & 0x3)) << 56 ))
  359. struct status_desc {
  360. /* Bit pattern: 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  361. 28-43 reference_handle, 44-47 protocol, 48-52 unused
  362. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  363. */
  364. __le64 status_desc_data;
  365. __le32 hash_value;
  366. u8 hash_type;
  367. u8 msg_type;
  368. u8 unused;
  369. /* Bit pattern: 0-6 lro_count indicates frag sequence,
  370. 7 last_frag indicates last frag */
  371. u8 lro;
  372. } __attribute__ ((aligned(8)));
  373. enum {
  374. NETXEN_RCV_PEG_0 = 0,
  375. NETXEN_RCV_PEG_1
  376. };
  377. /* The version of the main data structure */
  378. #define NETXEN_BDINFO_VERSION 1
  379. /* Magic number to let user know flash is programmed */
  380. #define NETXEN_BDINFO_MAGIC 0x12345678
  381. /* Max number of Gig ports on a Phantom board */
  382. #define NETXEN_MAX_PORTS 4
  383. typedef enum {
  384. NETXEN_BRDTYPE_P1_BD = 0x0000,
  385. NETXEN_BRDTYPE_P1_SB = 0x0001,
  386. NETXEN_BRDTYPE_P1_SMAX = 0x0002,
  387. NETXEN_BRDTYPE_P1_SOCK = 0x0003,
  388. NETXEN_BRDTYPE_P2_SOCK_31 = 0x0008,
  389. NETXEN_BRDTYPE_P2_SOCK_35 = 0x0009,
  390. NETXEN_BRDTYPE_P2_SB35_4G = 0x000a,
  391. NETXEN_BRDTYPE_P2_SB31_10G = 0x000b,
  392. NETXEN_BRDTYPE_P2_SB31_2G = 0x000c,
  393. NETXEN_BRDTYPE_P2_SB31_10G_IMEZ = 0x000d,
  394. NETXEN_BRDTYPE_P2_SB31_10G_HMEZ = 0x000e,
  395. NETXEN_BRDTYPE_P2_SB31_10G_CX4 = 0x000f
  396. } netxen_brdtype_t;
  397. typedef enum {
  398. NETXEN_BRDMFG_INVENTEC = 1
  399. } netxen_brdmfg;
  400. typedef enum {
  401. MEM_ORG_128Mbx4 = 0x0, /* DDR1 only */
  402. MEM_ORG_128Mbx8 = 0x1, /* DDR1 only */
  403. MEM_ORG_128Mbx16 = 0x2, /* DDR1 only */
  404. MEM_ORG_256Mbx4 = 0x3,
  405. MEM_ORG_256Mbx8 = 0x4,
  406. MEM_ORG_256Mbx16 = 0x5,
  407. MEM_ORG_512Mbx4 = 0x6,
  408. MEM_ORG_512Mbx8 = 0x7,
  409. MEM_ORG_512Mbx16 = 0x8,
  410. MEM_ORG_1Gbx4 = 0x9,
  411. MEM_ORG_1Gbx8 = 0xa,
  412. MEM_ORG_1Gbx16 = 0xb,
  413. MEM_ORG_2Gbx4 = 0xc,
  414. MEM_ORG_2Gbx8 = 0xd,
  415. MEM_ORG_2Gbx16 = 0xe,
  416. MEM_ORG_128Mbx32 = 0x10002, /* GDDR only */
  417. MEM_ORG_256Mbx32 = 0x10005 /* GDDR only */
  418. } netxen_mn_mem_org_t;
  419. typedef enum {
  420. MEM_ORG_512Kx36 = 0x0,
  421. MEM_ORG_1Mx36 = 0x1,
  422. MEM_ORG_2Mx36 = 0x2
  423. } netxen_sn_mem_org_t;
  424. typedef enum {
  425. MEM_DEPTH_4MB = 0x1,
  426. MEM_DEPTH_8MB = 0x2,
  427. MEM_DEPTH_16MB = 0x3,
  428. MEM_DEPTH_32MB = 0x4,
  429. MEM_DEPTH_64MB = 0x5,
  430. MEM_DEPTH_128MB = 0x6,
  431. MEM_DEPTH_256MB = 0x7,
  432. MEM_DEPTH_512MB = 0x8,
  433. MEM_DEPTH_1GB = 0x9,
  434. MEM_DEPTH_2GB = 0xa,
  435. MEM_DEPTH_4GB = 0xb,
  436. MEM_DEPTH_8GB = 0xc,
  437. MEM_DEPTH_16GB = 0xd,
  438. MEM_DEPTH_32GB = 0xe
  439. } netxen_mem_depth_t;
  440. struct netxen_board_info {
  441. u32 header_version;
  442. u32 board_mfg;
  443. u32 board_type;
  444. u32 board_num;
  445. u32 chip_id;
  446. u32 chip_minor;
  447. u32 chip_major;
  448. u32 chip_pkg;
  449. u32 chip_lot;
  450. u32 port_mask; /* available niu ports */
  451. u32 peg_mask; /* available pegs */
  452. u32 icache_ok; /* can we run with icache? */
  453. u32 dcache_ok; /* can we run with dcache? */
  454. u32 casper_ok;
  455. u32 mac_addr_lo_0;
  456. u32 mac_addr_lo_1;
  457. u32 mac_addr_lo_2;
  458. u32 mac_addr_lo_3;
  459. /* MN-related config */
  460. u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
  461. u32 mn_sync_shift_cclk;
  462. u32 mn_sync_shift_mclk;
  463. u32 mn_wb_en;
  464. u32 mn_crystal_freq; /* in MHz */
  465. u32 mn_speed; /* in MHz */
  466. u32 mn_org;
  467. u32 mn_depth;
  468. u32 mn_ranks_0; /* ranks per slot */
  469. u32 mn_ranks_1; /* ranks per slot */
  470. u32 mn_rd_latency_0;
  471. u32 mn_rd_latency_1;
  472. u32 mn_rd_latency_2;
  473. u32 mn_rd_latency_3;
  474. u32 mn_rd_latency_4;
  475. u32 mn_rd_latency_5;
  476. u32 mn_rd_latency_6;
  477. u32 mn_rd_latency_7;
  478. u32 mn_rd_latency_8;
  479. u32 mn_dll_val[18];
  480. u32 mn_mode_reg; /* MIU DDR Mode Register */
  481. u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
  482. u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
  483. u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
  484. u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
  485. /* SN-related config */
  486. u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
  487. u32 sn_pt_mode; /* pass through mode */
  488. u32 sn_ecc_en;
  489. u32 sn_wb_en;
  490. u32 sn_crystal_freq;
  491. u32 sn_speed;
  492. u32 sn_org;
  493. u32 sn_depth;
  494. u32 sn_dll_tap;
  495. u32 sn_rd_latency;
  496. u32 mac_addr_hi_0;
  497. u32 mac_addr_hi_1;
  498. u32 mac_addr_hi_2;
  499. u32 mac_addr_hi_3;
  500. u32 magic; /* indicates flash has been initialized */
  501. u32 mn_rdimm;
  502. u32 mn_dll_override;
  503. };
  504. #define FLASH_NUM_PORTS (4)
  505. struct netxen_flash_mac_addr {
  506. u32 flash_addr[32];
  507. };
  508. struct netxen_user_old_info {
  509. u8 flash_md5[16];
  510. u8 crbinit_md5[16];
  511. u8 brdcfg_md5[16];
  512. /* bootloader */
  513. u32 bootld_version;
  514. u32 bootld_size;
  515. u8 bootld_md5[16];
  516. /* image */
  517. u32 image_version;
  518. u32 image_size;
  519. u8 image_md5[16];
  520. /* primary image status */
  521. u32 primary_status;
  522. u32 secondary_present;
  523. /* MAC address , 4 ports */
  524. struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
  525. };
  526. #define FLASH_NUM_MAC_PER_PORT 32
  527. struct netxen_user_info {
  528. u8 flash_md5[16 * 64];
  529. /* bootloader */
  530. u32 bootld_version;
  531. u32 bootld_size;
  532. /* image */
  533. u32 image_version;
  534. u32 image_size;
  535. /* primary image status */
  536. u32 primary_status;
  537. u32 secondary_present;
  538. /* MAC address , 4 ports, 32 address per port */
  539. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  540. u32 sub_sys_id;
  541. u8 serial_num[32];
  542. /* Any user defined data */
  543. };
  544. /*
  545. * Flash Layout - new format.
  546. */
  547. struct netxen_new_user_info {
  548. u8 flash_md5[16 * 64];
  549. /* bootloader */
  550. u32 bootld_version;
  551. u32 bootld_size;
  552. /* image */
  553. u32 image_version;
  554. u32 image_size;
  555. /* primary image status */
  556. u32 primary_status;
  557. u32 secondary_present;
  558. /* MAC address , 4 ports, 32 address per port */
  559. u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
  560. u32 sub_sys_id;
  561. u8 serial_num[32];
  562. /* Any user defined data */
  563. };
  564. #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
  565. #define SECONDARY_IMAGE_ABSENT 0xffffffff
  566. #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
  567. #define PRIMARY_IMAGE_BAD 0xffffffff
  568. /* Flash memory map */
  569. typedef enum {
  570. CRBINIT_START = 0, /* Crbinit section */
  571. BRDCFG_START = 0x4000, /* board config */
  572. INITCODE_START = 0x6000, /* pegtune code */
  573. BOOTLD_START = 0x10000, /* bootld */
  574. IMAGE_START = 0x43000, /* compressed image */
  575. SECONDARY_START = 0x200000, /* backup images */
  576. PXE_START = 0x3E0000, /* user defined region */
  577. USER_START = 0x3E8000, /* User defined region for new boards */
  578. FIXED_START = 0x3F0000 /* backup of crbinit */
  579. } netxen_flash_map_t;
  580. #define USER_START_OLD PXE_START /* for backward compatibility */
  581. #define FLASH_START (CRBINIT_START)
  582. #define INIT_SECTOR (0)
  583. #define PRIMARY_START (BOOTLD_START)
  584. #define FLASH_CRBINIT_SIZE (0x4000)
  585. #define FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
  586. #define FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
  587. #define FLASH_SECONDARY_SIZE (USER_START-SECONDARY_START)
  588. #define NUM_PRIMARY_SECTORS (0x20)
  589. #define NUM_CONFIG_SECTORS (1)
  590. #define PFX "NetXen: "
  591. extern char netxen_nic_driver_name[];
  592. /* Note: Make sure to not call this before adapter->port is valid */
  593. #if !defined(NETXEN_DEBUG)
  594. #define DPRINTK(klevel, fmt, args...) do { \
  595. } while (0)
  596. #else
  597. #define DPRINTK(klevel, fmt, args...) do { \
  598. printk(KERN_##klevel PFX "%s: %s: " fmt, __FUNCTION__,\
  599. (adapter != NULL && \
  600. adapter->port[0] != NULL && \
  601. adapter->port[0]->netdev != NULL) ? \
  602. adapter->port[0]->netdev->name : NULL, \
  603. ## args); } while(0)
  604. #endif
  605. /* Number of status descriptors to handle per interrupt */
  606. #define MAX_STATUS_HANDLE (128)
  607. /*
  608. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  609. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  610. */
  611. struct netxen_skb_frag {
  612. u64 dma;
  613. u32 length;
  614. };
  615. /* Following defines are for the state of the buffers */
  616. #define NETXEN_BUFFER_FREE 0
  617. #define NETXEN_BUFFER_BUSY 1
  618. /*
  619. * There will be one netxen_buffer per skb packet. These will be
  620. * used to save the dma info for pci_unmap_page()
  621. */
  622. struct netxen_cmd_buffer {
  623. struct sk_buff *skb;
  624. struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  625. u32 total_length;
  626. u32 mss;
  627. u16 port;
  628. u8 cmd;
  629. u8 frag_count;
  630. unsigned long time_stamp;
  631. u32 state;
  632. };
  633. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  634. struct netxen_rx_buffer {
  635. struct sk_buff *skb;
  636. u64 dma;
  637. u16 ref_handle;
  638. u16 state;
  639. u32 lro_expected_frags;
  640. u32 lro_current_frags;
  641. u32 lro_length;
  642. };
  643. /* Board types */
  644. #define NETXEN_NIC_GBE 0x01
  645. #define NETXEN_NIC_XGBE 0x02
  646. /*
  647. * One hardware_context{} per adapter
  648. * contains interrupt info as well shared hardware info.
  649. */
  650. struct netxen_hardware_context {
  651. struct pci_dev *pdev;
  652. void __iomem *pci_base0;
  653. void __iomem *pci_base1;
  654. void __iomem *pci_base2;
  655. void __iomem *db_base;
  656. unsigned long db_len;
  657. u8 revision_id;
  658. u16 board_type;
  659. u16 max_ports;
  660. struct netxen_board_info boardcfg;
  661. u32 xg_linkup;
  662. u32 qg_linksup;
  663. /* Address of cmd ring in Phantom */
  664. struct cmd_desc_type0 *cmd_desc_head;
  665. struct pci_dev *cmd_desc_pdev;
  666. dma_addr_t cmd_desc_phys_addr;
  667. struct netxen_adapter *adapter;
  668. };
  669. #define RCV_RING_LRO RCV_DESC_LRO
  670. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  671. #define ETHERNET_FCS_SIZE 4
  672. struct netxen_adapter_stats {
  673. u64 ints;
  674. u64 hostints;
  675. u64 otherints;
  676. u64 process_rcv;
  677. u64 process_xmit;
  678. u64 noxmitdone;
  679. u64 xmitcsummed;
  680. u64 post_called;
  681. u64 posted;
  682. u64 lastposted;
  683. u64 goodskbposts;
  684. };
  685. /*
  686. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  687. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  688. */
  689. struct netxen_rcv_desc_ctx {
  690. u32 flags;
  691. u32 producer;
  692. u32 rcv_pending; /* Num of bufs posted in phantom */
  693. u32 rcv_free; /* Num of bufs in free list */
  694. dma_addr_t phys_addr;
  695. struct pci_dev *phys_pdev;
  696. struct rcv_desc *desc_head; /* address of rx ring in Phantom */
  697. u32 max_rx_desc_count;
  698. u32 dma_size;
  699. u32 skb_size;
  700. struct netxen_rx_buffer *rx_buf_arr; /* rx buffers for receive */
  701. int begin_alloc;
  702. };
  703. /*
  704. * Receive context. There is one such structure per instance of the
  705. * receive processing. Any state information that is relevant to
  706. * the receive, and is must be in this structure. The global data may be
  707. * present elsewhere.
  708. */
  709. struct netxen_recv_context {
  710. struct netxen_rcv_desc_ctx rcv_desc[NUM_RCV_DESC_RINGS];
  711. u32 status_rx_producer;
  712. u32 status_rx_consumer;
  713. dma_addr_t rcv_status_desc_phys_addr;
  714. struct pci_dev *rcv_status_desc_pdev;
  715. struct status_desc *rcv_status_desc_head;
  716. };
  717. #define NETXEN_NIC_MSI_ENABLED 0x02
  718. #define NETXEN_DMA_MASK 0xfffffffe
  719. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  720. struct netxen_dummy_dma {
  721. void *addr;
  722. dma_addr_t phys_addr;
  723. };
  724. struct netxen_adapter {
  725. struct netxen_hardware_context ahw;
  726. int port_count; /* Number of configured ports */
  727. int active_ports; /* Number of open ports */
  728. struct netxen_port *port[NETXEN_MAX_PORTS]; /* ptr to each port */
  729. spinlock_t tx_lock;
  730. spinlock_t lock;
  731. struct work_struct watchdog_task;
  732. struct timer_list watchdog_timer;
  733. u32 curr_window;
  734. u32 cmd_producer;
  735. u32 *cmd_consumer;
  736. u32 last_cmd_consumer;
  737. u32 max_tx_desc_count;
  738. u32 max_rx_desc_count;
  739. u32 max_jumbo_rx_desc_count;
  740. u32 max_lro_rx_desc_count;
  741. /* Num of instances active on cmd buffer ring */
  742. u32 proc_cmd_buf_counter;
  743. u32 num_threads, total_threads; /*Use to keep track of xmit threads */
  744. u32 flags;
  745. u32 irq;
  746. int driver_mismatch;
  747. u32 temp;
  748. struct netxen_adapter_stats stats;
  749. struct netxen_cmd_buffer *cmd_buf_arr; /* Command buffers for xmit */
  750. /*
  751. * Receive instances. These can be either one per port,
  752. * or one per peg, etc.
  753. */
  754. struct netxen_recv_context recv_ctx[MAX_RCV_CTX];
  755. int is_up;
  756. struct netxen_dummy_dma dummy_dma;
  757. /* Context interface shared between card and host */
  758. struct netxen_ring_ctx *ctx_desc;
  759. struct pci_dev *ctx_desc_pdev;
  760. dma_addr_t ctx_desc_phys_addr;
  761. int (*enable_phy_interrupts) (struct netxen_adapter *, int);
  762. int (*disable_phy_interrupts) (struct netxen_adapter *, int);
  763. void (*handle_phy_intr) (struct netxen_adapter *);
  764. int (*macaddr_set) (struct netxen_port *, netxen_ethernet_macaddr_t);
  765. int (*set_mtu) (struct netxen_port *, int);
  766. int (*set_promisc) (struct netxen_adapter *, int,
  767. netxen_niu_prom_mode_t);
  768. int (*unset_promisc) (struct netxen_adapter *, int,
  769. netxen_niu_prom_mode_t);
  770. int (*phy_read) (struct netxen_adapter *, long phy, long reg, u32 *);
  771. int (*phy_write) (struct netxen_adapter *, long phy, long reg, u32 val);
  772. int (*init_port) (struct netxen_adapter *, int);
  773. void (*init_niu) (struct netxen_adapter *);
  774. int (*stop_port) (struct netxen_adapter *, int);
  775. }; /* netxen_adapter structure */
  776. /* Max number of xmit producer threads that can run simultaneously */
  777. #define MAX_XMIT_PRODUCERS 16
  778. struct netxen_port_stats {
  779. u64 rcvdbadskb;
  780. u64 xmitcalled;
  781. u64 xmitedframes;
  782. u64 xmitfinished;
  783. u64 badskblen;
  784. u64 nocmddescriptor;
  785. u64 polled;
  786. u64 uphappy;
  787. u64 updropped;
  788. u64 uplcong;
  789. u64 uphcong;
  790. u64 upmcong;
  791. u64 updunno;
  792. u64 skbfreed;
  793. u64 txdropped;
  794. u64 txnullskb;
  795. u64 csummed;
  796. u64 no_rcv;
  797. u64 rxbytes;
  798. u64 txbytes;
  799. };
  800. struct netxen_port {
  801. struct netxen_adapter *adapter;
  802. u16 portnum; /* GBE port number */
  803. u16 link_speed;
  804. u16 link_duplex;
  805. u16 link_autoneg;
  806. int flags;
  807. struct net_device *netdev;
  808. struct pci_dev *pdev;
  809. struct net_device_stats net_stats;
  810. struct netxen_port_stats stats;
  811. struct work_struct tx_timeout_task;
  812. };
  813. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  814. ((adapter)->ahw.pci_base0 + (off))
  815. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  816. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  817. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  818. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  819. static inline void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  820. unsigned long off)
  821. {
  822. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  823. return (adapter->ahw.pci_base0 + off);
  824. } else if ((off < SECOND_PAGE_GROUP_END) &&
  825. (off >= SECOND_PAGE_GROUP_START)) {
  826. return (adapter->ahw.pci_base1 + off - SECOND_PAGE_GROUP_START);
  827. } else if ((off < THIRD_PAGE_GROUP_END) &&
  828. (off >= THIRD_PAGE_GROUP_START)) {
  829. return (adapter->ahw.pci_base2 + off - THIRD_PAGE_GROUP_START);
  830. }
  831. return NULL;
  832. }
  833. static inline void __iomem *pci_base(struct netxen_adapter *adapter,
  834. unsigned long off)
  835. {
  836. if ((off < FIRST_PAGE_GROUP_END) && (off >= FIRST_PAGE_GROUP_START)) {
  837. return adapter->ahw.pci_base0;
  838. } else if ((off < SECOND_PAGE_GROUP_END) &&
  839. (off >= SECOND_PAGE_GROUP_START)) {
  840. return adapter->ahw.pci_base1;
  841. } else if ((off < THIRD_PAGE_GROUP_END) &&
  842. (off >= THIRD_PAGE_GROUP_START)) {
  843. return adapter->ahw.pci_base2;
  844. }
  845. return NULL;
  846. }
  847. int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  848. int port);
  849. int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter,
  850. int port);
  851. int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  852. int port);
  853. int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter,
  854. int port);
  855. int netxen_niu_xgbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  856. int port);
  857. int netxen_niu_gbe_clear_phy_interrupts(struct netxen_adapter *adapter,
  858. int port);
  859. void netxen_nic_xgbe_handle_phy_intr(struct netxen_adapter *adapter);
  860. void netxen_nic_gbe_handle_phy_intr(struct netxen_adapter *adapter);
  861. void netxen_niu_gbe_set_mii_mode(struct netxen_adapter *adapter, int port,
  862. long enable);
  863. void netxen_niu_gbe_set_gmii_mode(struct netxen_adapter *adapter, int port,
  864. long enable);
  865. int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long phy, long reg,
  866. __u32 * readval);
  867. int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, long phy,
  868. long reg, __u32 val);
  869. /* Functions available from netxen_nic_hw.c */
  870. int netxen_nic_set_mtu_xgb(struct netxen_port *port, int new_mtu);
  871. int netxen_nic_set_mtu_gb(struct netxen_port *port, int new_mtu);
  872. void netxen_nic_init_niu_gb(struct netxen_adapter *adapter);
  873. void netxen_nic_pci_change_crbwindow(struct netxen_adapter *adapter, u32 wndw);
  874. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val);
  875. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off);
  876. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value);
  877. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 * value);
  878. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  879. int netxen_nic_hw_read_wx(struct netxen_adapter *adapter, u64 off, void *data,
  880. int len);
  881. int netxen_nic_hw_write_wx(struct netxen_adapter *adapter, u64 off, void *data,
  882. int len);
  883. void netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  884. unsigned long off, int data);
  885. /* Functions from netxen_nic_init.c */
  886. void netxen_free_adapter_offload(struct netxen_adapter *adapter);
  887. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter);
  888. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  889. void netxen_load_firmware(struct netxen_adapter *adapter);
  890. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
  891. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  892. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  893. u8 *bytes, size_t size);
  894. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  895. u8 *bytes, size_t size);
  896. int netxen_flash_unlock(struct netxen_adapter *adapter);
  897. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  898. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  899. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  900. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data);
  901. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  902. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr);
  903. /* Functions from netxen_nic_isr.c */
  904. void netxen_nic_isr_other(struct netxen_adapter *adapter);
  905. void netxen_indicate_link_status(struct netxen_adapter *adapter, u32 port,
  906. u32 link);
  907. void netxen_handle_port_int(struct netxen_adapter *adapter, u32 port,
  908. u32 enable);
  909. void netxen_nic_stop_all_ports(struct netxen_adapter *adapter);
  910. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter);
  911. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter);
  912. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  913. struct pci_dev **used_dev);
  914. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
  915. int netxen_init_firmware(struct netxen_adapter *adapter);
  916. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  917. void netxen_tso_check(struct netxen_adapter *adapter,
  918. struct cmd_desc_type0 *desc, struct sk_buff *skb);
  919. int netxen_nic_hw_resources(struct netxen_adapter *adapter);
  920. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  921. int netxen_nic_rx_has_work(struct netxen_adapter *adapter);
  922. int netxen_nic_tx_has_work(struct netxen_adapter *adapter);
  923. void netxen_watchdog_task(struct work_struct *work);
  924. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx,
  925. u32 ringid);
  926. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, u32 ctx,
  927. u32 ringid);
  928. int netxen_process_cmd_ring(unsigned long data);
  929. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctx, int max);
  930. void netxen_nic_set_multi(struct net_device *netdev);
  931. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  932. int netxen_nic_set_mac(struct net_device *netdev, void *p);
  933. struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
  934. static inline void netxen_nic_disable_int(struct netxen_adapter *adapter)
  935. {
  936. /*
  937. * ISR_INT_MASK: Can be read from window 0 or 1.
  938. */
  939. writel(0x7ff, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  940. }
  941. static inline void netxen_nic_enable_int(struct netxen_adapter *adapter)
  942. {
  943. u32 mask;
  944. switch (adapter->ahw.board_type) {
  945. case NETXEN_NIC_GBE:
  946. mask = 0x77b;
  947. break;
  948. case NETXEN_NIC_XGBE:
  949. mask = 0x77f;
  950. break;
  951. default:
  952. mask = 0x7ff;
  953. break;
  954. }
  955. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter, ISR_INT_MASK));
  956. if (!(adapter->flags & NETXEN_NIC_MSI_ENABLED)) {
  957. mask = 0xbff;
  958. writel(mask, PCI_OFFSET_SECOND_RANGE(adapter,
  959. ISR_INT_TARGET_MASK));
  960. }
  961. }
  962. /*
  963. * NetXen Board information
  964. */
  965. #define NETXEN_MAX_SHORT_NAME 16
  966. struct netxen_brdinfo {
  967. netxen_brdtype_t brdtype; /* type of board */
  968. long ports; /* max no of physical ports */
  969. char short_name[NETXEN_MAX_SHORT_NAME];
  970. };
  971. static const struct netxen_brdinfo netxen_boards[] = {
  972. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  973. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  974. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  975. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  976. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  977. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  978. };
  979. #define NUM_SUPPORTED_BOARDS (sizeof(netxen_boards)/sizeof(struct netxen_brdinfo))
  980. static inline void get_brd_port_by_type(u32 type, int *ports)
  981. {
  982. int i, found = 0;
  983. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  984. if (netxen_boards[i].brdtype == type) {
  985. *ports = netxen_boards[i].ports;
  986. found = 1;
  987. break;
  988. }
  989. }
  990. if (!found)
  991. *ports = 0;
  992. }
  993. static inline void get_brd_name_by_type(u32 type, char *name)
  994. {
  995. int i, found = 0;
  996. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  997. if (netxen_boards[i].brdtype == type) {
  998. strcpy(name, netxen_boards[i].short_name);
  999. found = 1;
  1000. break;
  1001. }
  1002. }
  1003. if (!found)
  1004. name = "Unknown";
  1005. }
  1006. int netxen_is_flash_supported(struct netxen_adapter *adapter);
  1007. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 mac[]);
  1008. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1009. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1010. int *valp);
  1011. extern struct ethtool_ops netxen_nic_ethtool_ops;
  1012. #endif /* __NETXEN_NIC_H_ */