common.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * Copyright (c) 2005-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef __CHELSIO_COMMON_H
  33. #define __CHELSIO_COMMON_H
  34. #include <linux/kernel.h>
  35. #include <linux/types.h>
  36. #include <linux/ctype.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/netdevice.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/mii.h>
  42. #include "version.h"
  43. #define CH_ERR(adap, fmt, ...) dev_err(&adap->pdev->dev, fmt, ## __VA_ARGS__)
  44. #define CH_WARN(adap, fmt, ...) dev_warn(&adap->pdev->dev, fmt, ## __VA_ARGS__)
  45. #define CH_ALERT(adap, fmt, ...) \
  46. dev_printk(KERN_ALERT, &adap->pdev->dev, fmt, ## __VA_ARGS__)
  47. /*
  48. * More powerful macro that selectively prints messages based on msg_enable.
  49. * For info and debugging messages.
  50. */
  51. #define CH_MSG(adapter, level, category, fmt, ...) do { \
  52. if ((adapter)->msg_enable & NETIF_MSG_##category) \
  53. dev_printk(KERN_##level, &adapter->pdev->dev, fmt, \
  54. ## __VA_ARGS__); \
  55. } while (0)
  56. #ifdef DEBUG
  57. # define CH_DBG(adapter, category, fmt, ...) \
  58. CH_MSG(adapter, DEBUG, category, fmt, ## __VA_ARGS__)
  59. #else
  60. # define CH_DBG(adapter, category, fmt, ...)
  61. #endif
  62. /* Additional NETIF_MSG_* categories */
  63. #define NETIF_MSG_MMIO 0x8000000
  64. struct t3_rx_mode {
  65. struct net_device *dev;
  66. struct dev_mc_list *mclist;
  67. unsigned int idx;
  68. };
  69. static inline void init_rx_mode(struct t3_rx_mode *p, struct net_device *dev,
  70. struct dev_mc_list *mclist)
  71. {
  72. p->dev = dev;
  73. p->mclist = mclist;
  74. p->idx = 0;
  75. }
  76. static inline u8 *t3_get_next_mcaddr(struct t3_rx_mode *rm)
  77. {
  78. u8 *addr = NULL;
  79. if (rm->mclist && rm->idx < rm->dev->mc_count) {
  80. addr = rm->mclist->dmi_addr;
  81. rm->mclist = rm->mclist->next;
  82. rm->idx++;
  83. }
  84. return addr;
  85. }
  86. enum {
  87. MAX_NPORTS = 2, /* max # of ports */
  88. MAX_FRAME_SIZE = 10240, /* max MAC frame size, including header + FCS */
  89. EEPROMSIZE = 8192, /* Serial EEPROM size */
  90. RSS_TABLE_SIZE = 64, /* size of RSS lookup and mapping tables */
  91. TCB_SIZE = 128, /* TCB size */
  92. NMTUS = 16, /* size of MTU table */
  93. NCCTRL_WIN = 32, /* # of congestion control windows */
  94. };
  95. #define MAX_RX_COALESCING_LEN 16224U
  96. enum {
  97. PAUSE_RX = 1 << 0,
  98. PAUSE_TX = 1 << 1,
  99. PAUSE_AUTONEG = 1 << 2
  100. };
  101. enum {
  102. SUPPORTED_OFFLOAD = 1 << 24,
  103. SUPPORTED_IRQ = 1 << 25
  104. };
  105. enum { /* adapter interrupt-maintained statistics */
  106. STAT_ULP_CH0_PBL_OOB,
  107. STAT_ULP_CH1_PBL_OOB,
  108. STAT_PCI_CORR_ECC,
  109. IRQ_NUM_STATS /* keep last */
  110. };
  111. enum {
  112. SGE_QSETS = 8, /* # of SGE Tx/Rx/RspQ sets */
  113. SGE_RXQ_PER_SET = 2, /* # of Rx queues per set */
  114. SGE_TXQ_PER_SET = 3 /* # of Tx queues per set */
  115. };
  116. enum sge_context_type { /* SGE egress context types */
  117. SGE_CNTXT_RDMA = 0,
  118. SGE_CNTXT_ETH = 2,
  119. SGE_CNTXT_OFLD = 4,
  120. SGE_CNTXT_CTRL = 5
  121. };
  122. enum {
  123. AN_PKT_SIZE = 32, /* async notification packet size */
  124. IMMED_PKT_SIZE = 48 /* packet size for immediate data */
  125. };
  126. struct sg_ent { /* SGE scatter/gather entry */
  127. u32 len[2];
  128. u64 addr[2];
  129. };
  130. #ifndef SGE_NUM_GENBITS
  131. /* Must be 1 or 2 */
  132. # define SGE_NUM_GENBITS 2
  133. #endif
  134. #define TX_DESC_FLITS 16U
  135. #define WR_FLITS (TX_DESC_FLITS + 1 - SGE_NUM_GENBITS)
  136. struct cphy;
  137. struct adapter;
  138. struct mdio_ops {
  139. int (*read)(struct adapter *adapter, int phy_addr, int mmd_addr,
  140. int reg_addr, unsigned int *val);
  141. int (*write)(struct adapter *adapter, int phy_addr, int mmd_addr,
  142. int reg_addr, unsigned int val);
  143. };
  144. struct adapter_info {
  145. unsigned char nports; /* # of ports */
  146. unsigned char phy_base_addr; /* MDIO PHY base address */
  147. unsigned char mdien;
  148. unsigned char mdiinv;
  149. unsigned int gpio_out; /* GPIO output settings */
  150. unsigned int gpio_intr; /* GPIO IRQ enable mask */
  151. unsigned long caps; /* adapter capabilities */
  152. const struct mdio_ops *mdio_ops; /* MDIO operations */
  153. const char *desc; /* product description */
  154. };
  155. struct port_type_info {
  156. void (*phy_prep)(struct cphy *phy, struct adapter *adapter,
  157. int phy_addr, const struct mdio_ops *ops);
  158. unsigned int caps;
  159. const char *desc;
  160. };
  161. struct mc5_stats {
  162. unsigned long parity_err;
  163. unsigned long active_rgn_full;
  164. unsigned long nfa_srch_err;
  165. unsigned long unknown_cmd;
  166. unsigned long reqq_parity_err;
  167. unsigned long dispq_parity_err;
  168. unsigned long del_act_empty;
  169. };
  170. struct mc7_stats {
  171. unsigned long corr_err;
  172. unsigned long uncorr_err;
  173. unsigned long parity_err;
  174. unsigned long addr_err;
  175. };
  176. struct mac_stats {
  177. u64 tx_octets; /* total # of octets in good frames */
  178. u64 tx_octets_bad; /* total # of octets in error frames */
  179. u64 tx_frames; /* all good frames */
  180. u64 tx_mcast_frames; /* good multicast frames */
  181. u64 tx_bcast_frames; /* good broadcast frames */
  182. u64 tx_pause; /* # of transmitted pause frames */
  183. u64 tx_deferred; /* frames with deferred transmissions */
  184. u64 tx_late_collisions; /* # of late collisions */
  185. u64 tx_total_collisions; /* # of total collisions */
  186. u64 tx_excess_collisions; /* frame errors from excessive collissions */
  187. u64 tx_underrun; /* # of Tx FIFO underruns */
  188. u64 tx_len_errs; /* # of Tx length errors */
  189. u64 tx_mac_internal_errs; /* # of internal MAC errors on Tx */
  190. u64 tx_excess_deferral; /* # of frames with excessive deferral */
  191. u64 tx_fcs_errs; /* # of frames with bad FCS */
  192. u64 tx_frames_64; /* # of Tx frames in a particular range */
  193. u64 tx_frames_65_127;
  194. u64 tx_frames_128_255;
  195. u64 tx_frames_256_511;
  196. u64 tx_frames_512_1023;
  197. u64 tx_frames_1024_1518;
  198. u64 tx_frames_1519_max;
  199. u64 rx_octets; /* total # of octets in good frames */
  200. u64 rx_octets_bad; /* total # of octets in error frames */
  201. u64 rx_frames; /* all good frames */
  202. u64 rx_mcast_frames; /* good multicast frames */
  203. u64 rx_bcast_frames; /* good broadcast frames */
  204. u64 rx_pause; /* # of received pause frames */
  205. u64 rx_fcs_errs; /* # of received frames with bad FCS */
  206. u64 rx_align_errs; /* alignment errors */
  207. u64 rx_symbol_errs; /* symbol errors */
  208. u64 rx_data_errs; /* data errors */
  209. u64 rx_sequence_errs; /* sequence errors */
  210. u64 rx_runt; /* # of runt frames */
  211. u64 rx_jabber; /* # of jabber frames */
  212. u64 rx_short; /* # of short frames */
  213. u64 rx_too_long; /* # of oversized frames */
  214. u64 rx_mac_internal_errs; /* # of internal MAC errors on Rx */
  215. u64 rx_frames_64; /* # of Rx frames in a particular range */
  216. u64 rx_frames_65_127;
  217. u64 rx_frames_128_255;
  218. u64 rx_frames_256_511;
  219. u64 rx_frames_512_1023;
  220. u64 rx_frames_1024_1518;
  221. u64 rx_frames_1519_max;
  222. u64 rx_cong_drops; /* # of Rx drops due to SGE congestion */
  223. unsigned long tx_fifo_parity_err;
  224. unsigned long rx_fifo_parity_err;
  225. unsigned long tx_fifo_urun;
  226. unsigned long rx_fifo_ovfl;
  227. unsigned long serdes_signal_loss;
  228. unsigned long xaui_pcs_ctc_err;
  229. unsigned long xaui_pcs_align_change;
  230. };
  231. struct tp_mib_stats {
  232. u32 ipInReceive_hi;
  233. u32 ipInReceive_lo;
  234. u32 ipInHdrErrors_hi;
  235. u32 ipInHdrErrors_lo;
  236. u32 ipInAddrErrors_hi;
  237. u32 ipInAddrErrors_lo;
  238. u32 ipInUnknownProtos_hi;
  239. u32 ipInUnknownProtos_lo;
  240. u32 ipInDiscards_hi;
  241. u32 ipInDiscards_lo;
  242. u32 ipInDelivers_hi;
  243. u32 ipInDelivers_lo;
  244. u32 ipOutRequests_hi;
  245. u32 ipOutRequests_lo;
  246. u32 ipOutDiscards_hi;
  247. u32 ipOutDiscards_lo;
  248. u32 ipOutNoRoutes_hi;
  249. u32 ipOutNoRoutes_lo;
  250. u32 ipReasmTimeout;
  251. u32 ipReasmReqds;
  252. u32 ipReasmOKs;
  253. u32 ipReasmFails;
  254. u32 reserved[8];
  255. u32 tcpActiveOpens;
  256. u32 tcpPassiveOpens;
  257. u32 tcpAttemptFails;
  258. u32 tcpEstabResets;
  259. u32 tcpOutRsts;
  260. u32 tcpCurrEstab;
  261. u32 tcpInSegs_hi;
  262. u32 tcpInSegs_lo;
  263. u32 tcpOutSegs_hi;
  264. u32 tcpOutSegs_lo;
  265. u32 tcpRetransSeg_hi;
  266. u32 tcpRetransSeg_lo;
  267. u32 tcpInErrs_hi;
  268. u32 tcpInErrs_lo;
  269. u32 tcpRtoMin;
  270. u32 tcpRtoMax;
  271. };
  272. struct tp_params {
  273. unsigned int nchan; /* # of channels */
  274. unsigned int pmrx_size; /* total PMRX capacity */
  275. unsigned int pmtx_size; /* total PMTX capacity */
  276. unsigned int cm_size; /* total CM capacity */
  277. unsigned int chan_rx_size; /* per channel Rx size */
  278. unsigned int chan_tx_size; /* per channel Tx size */
  279. unsigned int rx_pg_size; /* Rx page size */
  280. unsigned int tx_pg_size; /* Tx page size */
  281. unsigned int rx_num_pgs; /* # of Rx pages */
  282. unsigned int tx_num_pgs; /* # of Tx pages */
  283. unsigned int ntimer_qs; /* # of timer queues */
  284. };
  285. struct qset_params { /* SGE queue set parameters */
  286. unsigned int polling; /* polling/interrupt service for rspq */
  287. unsigned int coalesce_usecs; /* irq coalescing timer */
  288. unsigned int rspq_size; /* # of entries in response queue */
  289. unsigned int fl_size; /* # of entries in regular free list */
  290. unsigned int jumbo_size; /* # of entries in jumbo free list */
  291. unsigned int txq_size[SGE_TXQ_PER_SET]; /* Tx queue sizes */
  292. unsigned int cong_thres; /* FL congestion threshold */
  293. };
  294. struct sge_params {
  295. unsigned int max_pkt_size; /* max offload pkt size */
  296. struct qset_params qset[SGE_QSETS];
  297. };
  298. struct mc5_params {
  299. unsigned int mode; /* selects MC5 width */
  300. unsigned int nservers; /* size of server region */
  301. unsigned int nfilters; /* size of filter region */
  302. unsigned int nroutes; /* size of routing region */
  303. };
  304. /* Default MC5 region sizes */
  305. enum {
  306. DEFAULT_NSERVERS = 512,
  307. DEFAULT_NFILTERS = 128
  308. };
  309. /* MC5 modes, these must be non-0 */
  310. enum {
  311. MC5_MODE_144_BIT = 1,
  312. MC5_MODE_72_BIT = 2
  313. };
  314. struct vpd_params {
  315. unsigned int cclk;
  316. unsigned int mclk;
  317. unsigned int uclk;
  318. unsigned int mdc;
  319. unsigned int mem_timing;
  320. u8 eth_base[6];
  321. u8 port_type[MAX_NPORTS];
  322. unsigned short xauicfg[2];
  323. };
  324. struct pci_params {
  325. unsigned int vpd_cap_addr;
  326. unsigned int pcie_cap_addr;
  327. unsigned short speed;
  328. unsigned char width;
  329. unsigned char variant;
  330. };
  331. enum {
  332. PCI_VARIANT_PCI,
  333. PCI_VARIANT_PCIX_MODE1_PARITY,
  334. PCI_VARIANT_PCIX_MODE1_ECC,
  335. PCI_VARIANT_PCIX_266_MODE2,
  336. PCI_VARIANT_PCIE
  337. };
  338. struct adapter_params {
  339. struct sge_params sge;
  340. struct mc5_params mc5;
  341. struct tp_params tp;
  342. struct vpd_params vpd;
  343. struct pci_params pci;
  344. const struct adapter_info *info;
  345. unsigned short mtus[NMTUS];
  346. unsigned short a_wnd[NCCTRL_WIN];
  347. unsigned short b_wnd[NCCTRL_WIN];
  348. unsigned int nports; /* # of ethernet ports */
  349. unsigned int stats_update_period; /* MAC stats accumulation period */
  350. unsigned int linkpoll_period; /* link poll period in 0.1s */
  351. unsigned int rev; /* chip revision */
  352. };
  353. struct trace_params {
  354. u32 sip;
  355. u32 sip_mask;
  356. u32 dip;
  357. u32 dip_mask;
  358. u16 sport;
  359. u16 sport_mask;
  360. u16 dport;
  361. u16 dport_mask;
  362. u32 vlan:12;
  363. u32 vlan_mask:12;
  364. u32 intf:4;
  365. u32 intf_mask:4;
  366. u8 proto;
  367. u8 proto_mask;
  368. };
  369. struct link_config {
  370. unsigned int supported; /* link capabilities */
  371. unsigned int advertising; /* advertised capabilities */
  372. unsigned short requested_speed; /* speed user has requested */
  373. unsigned short speed; /* actual link speed */
  374. unsigned char requested_duplex; /* duplex user has requested */
  375. unsigned char duplex; /* actual link duplex */
  376. unsigned char requested_fc; /* flow control user has requested */
  377. unsigned char fc; /* actual link flow control */
  378. unsigned char autoneg; /* autonegotiating? */
  379. unsigned int link_ok; /* link up? */
  380. };
  381. #define SPEED_INVALID 0xffff
  382. #define DUPLEX_INVALID 0xff
  383. struct mc5 {
  384. struct adapter *adapter;
  385. unsigned int tcam_size;
  386. unsigned char part_type;
  387. unsigned char parity_enabled;
  388. unsigned char mode;
  389. struct mc5_stats stats;
  390. };
  391. static inline unsigned int t3_mc5_size(const struct mc5 *p)
  392. {
  393. return p->tcam_size;
  394. }
  395. struct mc7 {
  396. struct adapter *adapter; /* backpointer to adapter */
  397. unsigned int size; /* memory size in bytes */
  398. unsigned int width; /* MC7 interface width */
  399. unsigned int offset; /* register address offset for MC7 instance */
  400. const char *name; /* name of MC7 instance */
  401. struct mc7_stats stats; /* MC7 statistics */
  402. };
  403. static inline unsigned int t3_mc7_size(const struct mc7 *p)
  404. {
  405. return p->size;
  406. }
  407. struct cmac {
  408. struct adapter *adapter;
  409. unsigned int offset;
  410. unsigned int nucast; /* # of address filters for unicast MACs */
  411. struct mac_stats stats;
  412. };
  413. enum {
  414. MAC_DIRECTION_RX = 1,
  415. MAC_DIRECTION_TX = 2,
  416. MAC_RXFIFO_SIZE = 32768
  417. };
  418. /* IEEE 802.3ae specified MDIO devices */
  419. enum {
  420. MDIO_DEV_PMA_PMD = 1,
  421. MDIO_DEV_WIS = 2,
  422. MDIO_DEV_PCS = 3,
  423. MDIO_DEV_XGXS = 4
  424. };
  425. /* PHY loopback direction */
  426. enum {
  427. PHY_LOOPBACK_TX = 1,
  428. PHY_LOOPBACK_RX = 2
  429. };
  430. /* PHY interrupt types */
  431. enum {
  432. cphy_cause_link_change = 1,
  433. cphy_cause_fifo_error = 2
  434. };
  435. /* PHY operations */
  436. struct cphy_ops {
  437. void (*destroy)(struct cphy *phy);
  438. int (*reset)(struct cphy *phy, int wait);
  439. int (*intr_enable)(struct cphy *phy);
  440. int (*intr_disable)(struct cphy *phy);
  441. int (*intr_clear)(struct cphy *phy);
  442. int (*intr_handler)(struct cphy *phy);
  443. int (*autoneg_enable)(struct cphy *phy);
  444. int (*autoneg_restart)(struct cphy *phy);
  445. int (*advertise)(struct cphy *phy, unsigned int advertise_map);
  446. int (*set_loopback)(struct cphy *phy, int mmd, int dir, int enable);
  447. int (*set_speed_duplex)(struct cphy *phy, int speed, int duplex);
  448. int (*get_link_status)(struct cphy *phy, int *link_ok, int *speed,
  449. int *duplex, int *fc);
  450. int (*power_down)(struct cphy *phy, int enable);
  451. };
  452. /* A PHY instance */
  453. struct cphy {
  454. int addr; /* PHY address */
  455. struct adapter *adapter; /* associated adapter */
  456. unsigned long fifo_errors; /* FIFO over/under-flows */
  457. const struct cphy_ops *ops; /* PHY operations */
  458. int (*mdio_read)(struct adapter *adapter, int phy_addr, int mmd_addr,
  459. int reg_addr, unsigned int *val);
  460. int (*mdio_write)(struct adapter *adapter, int phy_addr, int mmd_addr,
  461. int reg_addr, unsigned int val);
  462. };
  463. /* Convenience MDIO read/write wrappers */
  464. static inline int mdio_read(struct cphy *phy, int mmd, int reg,
  465. unsigned int *valp)
  466. {
  467. return phy->mdio_read(phy->adapter, phy->addr, mmd, reg, valp);
  468. }
  469. static inline int mdio_write(struct cphy *phy, int mmd, int reg,
  470. unsigned int val)
  471. {
  472. return phy->mdio_write(phy->adapter, phy->addr, mmd, reg, val);
  473. }
  474. /* Convenience initializer */
  475. static inline void cphy_init(struct cphy *phy, struct adapter *adapter,
  476. int phy_addr, struct cphy_ops *phy_ops,
  477. const struct mdio_ops *mdio_ops)
  478. {
  479. phy->adapter = adapter;
  480. phy->addr = phy_addr;
  481. phy->ops = phy_ops;
  482. if (mdio_ops) {
  483. phy->mdio_read = mdio_ops->read;
  484. phy->mdio_write = mdio_ops->write;
  485. }
  486. }
  487. /* Accumulate MAC statistics every 180 seconds. For 1G we multiply by 10. */
  488. #define MAC_STATS_ACCUM_SECS 180
  489. #define XGM_REG(reg_addr, idx) \
  490. ((reg_addr) + (idx) * (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR))
  491. struct addr_val_pair {
  492. unsigned int reg_addr;
  493. unsigned int val;
  494. };
  495. #include "adapter.h"
  496. #ifndef PCI_VENDOR_ID_CHELSIO
  497. # define PCI_VENDOR_ID_CHELSIO 0x1425
  498. #endif
  499. #define for_each_port(adapter, iter) \
  500. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  501. #define adapter_info(adap) ((adap)->params.info)
  502. static inline int uses_xaui(const struct adapter *adap)
  503. {
  504. return adapter_info(adap)->caps & SUPPORTED_AUI;
  505. }
  506. static inline int is_10G(const struct adapter *adap)
  507. {
  508. return adapter_info(adap)->caps & SUPPORTED_10000baseT_Full;
  509. }
  510. static inline int is_offload(const struct adapter *adap)
  511. {
  512. return adapter_info(adap)->caps & SUPPORTED_OFFLOAD;
  513. }
  514. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  515. {
  516. return adap->params.vpd.cclk / 1000;
  517. }
  518. static inline unsigned int is_pcie(const struct adapter *adap)
  519. {
  520. return adap->params.pci.variant == PCI_VARIANT_PCIE;
  521. }
  522. void t3_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  523. u32 val);
  524. void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
  525. int n, unsigned int offset);
  526. int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
  527. int polarity, int attempts, int delay, u32 *valp);
  528. static inline int t3_wait_op_done(struct adapter *adapter, int reg, u32 mask,
  529. int polarity, int attempts, int delay)
  530. {
  531. return t3_wait_op_done_val(adapter, reg, mask, polarity, attempts,
  532. delay, NULL);
  533. }
  534. int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
  535. unsigned int set);
  536. int t3_phy_reset(struct cphy *phy, int mmd, int wait);
  537. int t3_phy_advertise(struct cphy *phy, unsigned int advert);
  538. int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex);
  539. void t3_intr_enable(struct adapter *adapter);
  540. void t3_intr_disable(struct adapter *adapter);
  541. void t3_intr_clear(struct adapter *adapter);
  542. void t3_port_intr_enable(struct adapter *adapter, int idx);
  543. void t3_port_intr_disable(struct adapter *adapter, int idx);
  544. void t3_port_intr_clear(struct adapter *adapter, int idx);
  545. int t3_slow_intr_handler(struct adapter *adapter);
  546. int t3_phy_intr_handler(struct adapter *adapter);
  547. void t3_link_changed(struct adapter *adapter, int port_id);
  548. int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc);
  549. const struct adapter_info *t3_get_adapter_info(unsigned int board_id);
  550. int t3_seeprom_read(struct adapter *adapter, u32 addr, u32 *data);
  551. int t3_seeprom_write(struct adapter *adapter, u32 addr, u32 data);
  552. int t3_seeprom_wp(struct adapter *adapter, int enable);
  553. int t3_read_flash(struct adapter *adapter, unsigned int addr,
  554. unsigned int nwords, u32 *data, int byte_oriented);
  555. int t3_load_fw(struct adapter *adapter, const u8 * fw_data, unsigned int size);
  556. int t3_get_fw_version(struct adapter *adapter, u32 *vers);
  557. int t3_check_fw_version(struct adapter *adapter);
  558. int t3_init_hw(struct adapter *adapter, u32 fw_params);
  559. void mac_prep(struct cmac *mac, struct adapter *adapter, int index);
  560. void early_hw_init(struct adapter *adapter, const struct adapter_info *ai);
  561. int t3_prep_adapter(struct adapter *adapter, const struct adapter_info *ai,
  562. int reset);
  563. void t3_led_ready(struct adapter *adapter);
  564. void t3_fatal_err(struct adapter *adapter);
  565. void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on);
  566. void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
  567. const u8 * cpus, const u16 *rspq);
  568. int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map);
  569. int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask);
  570. int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
  571. unsigned int n, unsigned int *valp);
  572. int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
  573. u64 *buf);
  574. int t3_mac_reset(struct cmac *mac);
  575. void t3b_pcs_reset(struct cmac *mac);
  576. int t3_mac_enable(struct cmac *mac, int which);
  577. int t3_mac_disable(struct cmac *mac, int which);
  578. int t3_mac_set_mtu(struct cmac *mac, unsigned int mtu);
  579. int t3_mac_set_rx_mode(struct cmac *mac, struct t3_rx_mode *rm);
  580. int t3_mac_set_address(struct cmac *mac, unsigned int idx, u8 addr[6]);
  581. int t3_mac_set_num_ucast(struct cmac *mac, int n);
  582. const struct mac_stats *t3_mac_update_stats(struct cmac *mac);
  583. int t3_mac_set_speed_duplex_fc(struct cmac *mac, int speed, int duplex, int fc);
  584. void t3_mc5_prep(struct adapter *adapter, struct mc5 *mc5, int mode);
  585. int t3_mc5_init(struct mc5 *mc5, unsigned int nservers, unsigned int nfilters,
  586. unsigned int nroutes);
  587. void t3_mc5_intr_handler(struct mc5 *mc5);
  588. int t3_read_mc5_range(const struct mc5 *mc5, unsigned int start, unsigned int n,
  589. u32 *buf);
  590. int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh);
  591. void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size);
  592. void t3_tp_set_offload_mode(struct adapter *adap, int enable);
  593. void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps);
  594. void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
  595. unsigned short alpha[NCCTRL_WIN],
  596. unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap);
  597. void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS]);
  598. void t3_get_cong_cntl_tab(struct adapter *adap,
  599. unsigned short incr[NMTUS][NCCTRL_WIN]);
  600. void t3_config_trace_filter(struct adapter *adapter,
  601. const struct trace_params *tp, int filter_index,
  602. int invert, int enable);
  603. int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched);
  604. void t3_sge_prep(struct adapter *adap, struct sge_params *p);
  605. void t3_sge_init(struct adapter *adap, struct sge_params *p);
  606. int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
  607. enum sge_context_type type, int respq, u64 base_addr,
  608. unsigned int size, unsigned int token, int gen,
  609. unsigned int cidx);
  610. int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
  611. int gts_enable, u64 base_addr, unsigned int size,
  612. unsigned int esize, unsigned int cong_thres, int gen,
  613. unsigned int cidx);
  614. int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
  615. int irq_vec_idx, u64 base_addr, unsigned int size,
  616. unsigned int fl_thres, int gen, unsigned int cidx);
  617. int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
  618. unsigned int size, int rspq, int ovfl_mode,
  619. unsigned int credits, unsigned int credit_thres);
  620. int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable);
  621. int t3_sge_disable_fl(struct adapter *adapter, unsigned int id);
  622. int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id);
  623. int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id);
  624. int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4]);
  625. int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4]);
  626. int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4]);
  627. int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4]);
  628. int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
  629. unsigned int credits);
  630. void t3_vsc8211_phy_prep(struct cphy *phy, struct adapter *adapter,
  631. int phy_addr, const struct mdio_ops *mdio_ops);
  632. void t3_ael1002_phy_prep(struct cphy *phy, struct adapter *adapter,
  633. int phy_addr, const struct mdio_ops *mdio_ops);
  634. void t3_ael1006_phy_prep(struct cphy *phy, struct adapter *adapter,
  635. int phy_addr, const struct mdio_ops *mdio_ops);
  636. void t3_qt2045_phy_prep(struct cphy *phy, struct adapter *adapter, int phy_addr,
  637. const struct mdio_ops *mdio_ops);
  638. void t3_xaui_direct_phy_prep(struct cphy *phy, struct adapter *adapter,
  639. int phy_addr, const struct mdio_ops *mdio_ops);
  640. #endif /* __CHELSIO_COMMON_H */