efx.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2009 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/delay.h>
  15. #include <linux/notifier.h>
  16. #include <linux/ip.h>
  17. #include <linux/tcp.h>
  18. #include <linux/in.h>
  19. #include <linux/crc32.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/topology.h>
  22. #include <linux/gfp.h>
  23. #include "net_driver.h"
  24. #include "efx.h"
  25. #include "mdio_10g.h"
  26. #include "nic.h"
  27. #include "mcdi.h"
  28. #include "workarounds.h"
  29. /**************************************************************************
  30. *
  31. * Type name strings
  32. *
  33. **************************************************************************
  34. */
  35. /* Loopback mode names (see LOOPBACK_MODE()) */
  36. const unsigned int efx_loopback_mode_max = LOOPBACK_MAX;
  37. const char *efx_loopback_mode_names[] = {
  38. [LOOPBACK_NONE] = "NONE",
  39. [LOOPBACK_DATA] = "DATAPATH",
  40. [LOOPBACK_GMAC] = "GMAC",
  41. [LOOPBACK_XGMII] = "XGMII",
  42. [LOOPBACK_XGXS] = "XGXS",
  43. [LOOPBACK_XAUI] = "XAUI",
  44. [LOOPBACK_GMII] = "GMII",
  45. [LOOPBACK_SGMII] = "SGMII",
  46. [LOOPBACK_XGBR] = "XGBR",
  47. [LOOPBACK_XFI] = "XFI",
  48. [LOOPBACK_XAUI_FAR] = "XAUI_FAR",
  49. [LOOPBACK_GMII_FAR] = "GMII_FAR",
  50. [LOOPBACK_SGMII_FAR] = "SGMII_FAR",
  51. [LOOPBACK_XFI_FAR] = "XFI_FAR",
  52. [LOOPBACK_GPHY] = "GPHY",
  53. [LOOPBACK_PHYXS] = "PHYXS",
  54. [LOOPBACK_PCS] = "PCS",
  55. [LOOPBACK_PMAPMD] = "PMA/PMD",
  56. [LOOPBACK_XPORT] = "XPORT",
  57. [LOOPBACK_XGMII_WS] = "XGMII_WS",
  58. [LOOPBACK_XAUI_WS] = "XAUI_WS",
  59. [LOOPBACK_XAUI_WS_FAR] = "XAUI_WS_FAR",
  60. [LOOPBACK_XAUI_WS_NEAR] = "XAUI_WS_NEAR",
  61. [LOOPBACK_GMII_WS] = "GMII_WS",
  62. [LOOPBACK_XFI_WS] = "XFI_WS",
  63. [LOOPBACK_XFI_WS_FAR] = "XFI_WS_FAR",
  64. [LOOPBACK_PHYXS_WS] = "PHYXS_WS",
  65. };
  66. /* Interrupt mode names (see INT_MODE())) */
  67. const unsigned int efx_interrupt_mode_max = EFX_INT_MODE_MAX;
  68. const char *efx_interrupt_mode_names[] = {
  69. [EFX_INT_MODE_MSIX] = "MSI-X",
  70. [EFX_INT_MODE_MSI] = "MSI",
  71. [EFX_INT_MODE_LEGACY] = "legacy",
  72. };
  73. const unsigned int efx_reset_type_max = RESET_TYPE_MAX;
  74. const char *efx_reset_type_names[] = {
  75. [RESET_TYPE_INVISIBLE] = "INVISIBLE",
  76. [RESET_TYPE_ALL] = "ALL",
  77. [RESET_TYPE_WORLD] = "WORLD",
  78. [RESET_TYPE_DISABLE] = "DISABLE",
  79. [RESET_TYPE_TX_WATCHDOG] = "TX_WATCHDOG",
  80. [RESET_TYPE_INT_ERROR] = "INT_ERROR",
  81. [RESET_TYPE_RX_RECOVERY] = "RX_RECOVERY",
  82. [RESET_TYPE_RX_DESC_FETCH] = "RX_DESC_FETCH",
  83. [RESET_TYPE_TX_DESC_FETCH] = "TX_DESC_FETCH",
  84. [RESET_TYPE_TX_SKIP] = "TX_SKIP",
  85. [RESET_TYPE_MC_FAILURE] = "MC_FAILURE",
  86. };
  87. #define EFX_MAX_MTU (9 * 1024)
  88. /* Reset workqueue. If any NIC has a hardware failure then a reset will be
  89. * queued onto this work queue. This is not a per-nic work queue, because
  90. * efx_reset_work() acquires the rtnl lock, so resets are naturally serialised.
  91. */
  92. static struct workqueue_struct *reset_workqueue;
  93. /**************************************************************************
  94. *
  95. * Configurable values
  96. *
  97. *************************************************************************/
  98. /*
  99. * Use separate channels for TX and RX events
  100. *
  101. * Set this to 1 to use separate channels for TX and RX. It allows us
  102. * to control interrupt affinity separately for TX and RX.
  103. *
  104. * This is only used in MSI-X interrupt mode
  105. */
  106. static unsigned int separate_tx_channels;
  107. module_param(separate_tx_channels, uint, 0644);
  108. MODULE_PARM_DESC(separate_tx_channels,
  109. "Use separate channels for TX and RX");
  110. /* This is the weight assigned to each of the (per-channel) virtual
  111. * NAPI devices.
  112. */
  113. static int napi_weight = 64;
  114. /* This is the time (in jiffies) between invocations of the hardware
  115. * monitor, which checks for known hardware bugs and resets the
  116. * hardware and driver as necessary.
  117. */
  118. unsigned int efx_monitor_interval = 1 * HZ;
  119. /* This controls whether or not the driver will initialise devices
  120. * with invalid MAC addresses stored in the EEPROM or flash. If true,
  121. * such devices will be initialised with a random locally-generated
  122. * MAC address. This allows for loading the sfc_mtd driver to
  123. * reprogram the flash, even if the flash contents (including the MAC
  124. * address) have previously been erased.
  125. */
  126. static unsigned int allow_bad_hwaddr;
  127. /* Initial interrupt moderation settings. They can be modified after
  128. * module load with ethtool.
  129. *
  130. * The default for RX should strike a balance between increasing the
  131. * round-trip latency and reducing overhead.
  132. */
  133. static unsigned int rx_irq_mod_usec = 60;
  134. /* Initial interrupt moderation settings. They can be modified after
  135. * module load with ethtool.
  136. *
  137. * This default is chosen to ensure that a 10G link does not go idle
  138. * while a TX queue is stopped after it has become full. A queue is
  139. * restarted when it drops below half full. The time this takes (assuming
  140. * worst case 3 descriptors per packet and 1024 descriptors) is
  141. * 512 / 3 * 1.2 = 205 usec.
  142. */
  143. static unsigned int tx_irq_mod_usec = 150;
  144. /* This is the first interrupt mode to try out of:
  145. * 0 => MSI-X
  146. * 1 => MSI
  147. * 2 => legacy
  148. */
  149. static unsigned int interrupt_mode;
  150. /* This is the requested number of CPUs to use for Receive-Side Scaling (RSS),
  151. * i.e. the number of CPUs among which we may distribute simultaneous
  152. * interrupt handling.
  153. *
  154. * Cards without MSI-X will only target one CPU via legacy or MSI interrupt.
  155. * The default (0) means to assign an interrupt to each package (level II cache)
  156. */
  157. static unsigned int rss_cpus;
  158. module_param(rss_cpus, uint, 0444);
  159. MODULE_PARM_DESC(rss_cpus, "Number of CPUs to use for Receive-Side Scaling");
  160. static int phy_flash_cfg;
  161. module_param(phy_flash_cfg, int, 0644);
  162. MODULE_PARM_DESC(phy_flash_cfg, "Set PHYs into reflash mode initially");
  163. static unsigned irq_adapt_low_thresh = 10000;
  164. module_param(irq_adapt_low_thresh, uint, 0644);
  165. MODULE_PARM_DESC(irq_adapt_low_thresh,
  166. "Threshold score for reducing IRQ moderation");
  167. static unsigned irq_adapt_high_thresh = 20000;
  168. module_param(irq_adapt_high_thresh, uint, 0644);
  169. MODULE_PARM_DESC(irq_adapt_high_thresh,
  170. "Threshold score for increasing IRQ moderation");
  171. static unsigned debug = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
  172. NETIF_MSG_LINK | NETIF_MSG_IFDOWN |
  173. NETIF_MSG_IFUP | NETIF_MSG_RX_ERR |
  174. NETIF_MSG_TX_ERR | NETIF_MSG_HW);
  175. module_param(debug, uint, 0);
  176. MODULE_PARM_DESC(debug, "Bitmapped debugging message enable value");
  177. /**************************************************************************
  178. *
  179. * Utility functions and prototypes
  180. *
  181. *************************************************************************/
  182. static void efx_remove_channel(struct efx_channel *channel);
  183. static void efx_remove_port(struct efx_nic *efx);
  184. static void efx_fini_napi(struct efx_nic *efx);
  185. static void efx_fini_channels(struct efx_nic *efx);
  186. #define EFX_ASSERT_RESET_SERIALISED(efx) \
  187. do { \
  188. if ((efx->state == STATE_RUNNING) || \
  189. (efx->state == STATE_DISABLED)) \
  190. ASSERT_RTNL(); \
  191. } while (0)
  192. /**************************************************************************
  193. *
  194. * Event queue processing
  195. *
  196. *************************************************************************/
  197. /* Process channel's event queue
  198. *
  199. * This function is responsible for processing the event queue of a
  200. * single channel. The caller must guarantee that this function will
  201. * never be concurrently called more than once on the same channel,
  202. * though different channels may be being processed concurrently.
  203. */
  204. static int efx_process_channel(struct efx_channel *channel, int budget)
  205. {
  206. struct efx_nic *efx = channel->efx;
  207. int spent;
  208. if (unlikely(efx->reset_pending != RESET_TYPE_NONE ||
  209. !channel->enabled))
  210. return 0;
  211. spent = efx_nic_process_eventq(channel, budget);
  212. if (spent == 0)
  213. return 0;
  214. /* Deliver last RX packet. */
  215. if (channel->rx_pkt) {
  216. __efx_rx_packet(channel, channel->rx_pkt,
  217. channel->rx_pkt_csummed);
  218. channel->rx_pkt = NULL;
  219. }
  220. efx_rx_strategy(channel);
  221. efx_fast_push_rx_descriptors(&efx->rx_queue[channel->channel]);
  222. return spent;
  223. }
  224. /* Mark channel as finished processing
  225. *
  226. * Note that since we will not receive further interrupts for this
  227. * channel before we finish processing and call the eventq_read_ack()
  228. * method, there is no need to use the interrupt hold-off timers.
  229. */
  230. static inline void efx_channel_processed(struct efx_channel *channel)
  231. {
  232. /* The interrupt handler for this channel may set work_pending
  233. * as soon as we acknowledge the events we've seen. Make sure
  234. * it's cleared before then. */
  235. channel->work_pending = false;
  236. smp_wmb();
  237. efx_nic_eventq_read_ack(channel);
  238. }
  239. /* NAPI poll handler
  240. *
  241. * NAPI guarantees serialisation of polls of the same device, which
  242. * provides the guarantee required by efx_process_channel().
  243. */
  244. static int efx_poll(struct napi_struct *napi, int budget)
  245. {
  246. struct efx_channel *channel =
  247. container_of(napi, struct efx_channel, napi_str);
  248. struct efx_nic *efx = channel->efx;
  249. int spent;
  250. netif_vdbg(efx, intr, efx->net_dev,
  251. "channel %d NAPI poll executing on CPU %d\n",
  252. channel->channel, raw_smp_processor_id());
  253. spent = efx_process_channel(channel, budget);
  254. if (spent < budget) {
  255. if (channel->channel < efx->n_rx_channels &&
  256. efx->irq_rx_adaptive &&
  257. unlikely(++channel->irq_count == 1000)) {
  258. if (unlikely(channel->irq_mod_score <
  259. irq_adapt_low_thresh)) {
  260. if (channel->irq_moderation > 1) {
  261. channel->irq_moderation -= 1;
  262. efx->type->push_irq_moderation(channel);
  263. }
  264. } else if (unlikely(channel->irq_mod_score >
  265. irq_adapt_high_thresh)) {
  266. if (channel->irq_moderation <
  267. efx->irq_rx_moderation) {
  268. channel->irq_moderation += 1;
  269. efx->type->push_irq_moderation(channel);
  270. }
  271. }
  272. channel->irq_count = 0;
  273. channel->irq_mod_score = 0;
  274. }
  275. /* There is no race here; although napi_disable() will
  276. * only wait for napi_complete(), this isn't a problem
  277. * since efx_channel_processed() will have no effect if
  278. * interrupts have already been disabled.
  279. */
  280. napi_complete(napi);
  281. efx_channel_processed(channel);
  282. }
  283. return spent;
  284. }
  285. /* Process the eventq of the specified channel immediately on this CPU
  286. *
  287. * Disable hardware generated interrupts, wait for any existing
  288. * processing to finish, then directly poll (and ack ) the eventq.
  289. * Finally reenable NAPI and interrupts.
  290. *
  291. * Since we are touching interrupts the caller should hold the suspend lock
  292. */
  293. void efx_process_channel_now(struct efx_channel *channel)
  294. {
  295. struct efx_nic *efx = channel->efx;
  296. BUG_ON(!channel->enabled);
  297. /* Disable interrupts and wait for ISRs to complete */
  298. efx_nic_disable_interrupts(efx);
  299. if (efx->legacy_irq)
  300. synchronize_irq(efx->legacy_irq);
  301. if (channel->irq)
  302. synchronize_irq(channel->irq);
  303. /* Wait for any NAPI processing to complete */
  304. napi_disable(&channel->napi_str);
  305. /* Poll the channel */
  306. efx_process_channel(channel, EFX_EVQ_SIZE);
  307. /* Ack the eventq. This may cause an interrupt to be generated
  308. * when they are reenabled */
  309. efx_channel_processed(channel);
  310. napi_enable(&channel->napi_str);
  311. efx_nic_enable_interrupts(efx);
  312. }
  313. /* Create event queue
  314. * Event queue memory allocations are done only once. If the channel
  315. * is reset, the memory buffer will be reused; this guards against
  316. * errors during channel reset and also simplifies interrupt handling.
  317. */
  318. static int efx_probe_eventq(struct efx_channel *channel)
  319. {
  320. netif_dbg(channel->efx, probe, channel->efx->net_dev,
  321. "chan %d create event queue\n", channel->channel);
  322. return efx_nic_probe_eventq(channel);
  323. }
  324. /* Prepare channel's event queue */
  325. static void efx_init_eventq(struct efx_channel *channel)
  326. {
  327. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  328. "chan %d init event queue\n", channel->channel);
  329. channel->eventq_read_ptr = 0;
  330. efx_nic_init_eventq(channel);
  331. }
  332. static void efx_fini_eventq(struct efx_channel *channel)
  333. {
  334. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  335. "chan %d fini event queue\n", channel->channel);
  336. efx_nic_fini_eventq(channel);
  337. }
  338. static void efx_remove_eventq(struct efx_channel *channel)
  339. {
  340. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  341. "chan %d remove event queue\n", channel->channel);
  342. efx_nic_remove_eventq(channel);
  343. }
  344. /**************************************************************************
  345. *
  346. * Channel handling
  347. *
  348. *************************************************************************/
  349. static int efx_probe_channel(struct efx_channel *channel)
  350. {
  351. struct efx_tx_queue *tx_queue;
  352. struct efx_rx_queue *rx_queue;
  353. int rc;
  354. netif_dbg(channel->efx, probe, channel->efx->net_dev,
  355. "creating channel %d\n", channel->channel);
  356. rc = efx_probe_eventq(channel);
  357. if (rc)
  358. goto fail1;
  359. efx_for_each_channel_tx_queue(tx_queue, channel) {
  360. rc = efx_probe_tx_queue(tx_queue);
  361. if (rc)
  362. goto fail2;
  363. }
  364. efx_for_each_channel_rx_queue(rx_queue, channel) {
  365. rc = efx_probe_rx_queue(rx_queue);
  366. if (rc)
  367. goto fail3;
  368. }
  369. channel->n_rx_frm_trunc = 0;
  370. return 0;
  371. fail3:
  372. efx_for_each_channel_rx_queue(rx_queue, channel)
  373. efx_remove_rx_queue(rx_queue);
  374. fail2:
  375. efx_for_each_channel_tx_queue(tx_queue, channel)
  376. efx_remove_tx_queue(tx_queue);
  377. fail1:
  378. return rc;
  379. }
  380. static void efx_set_channel_names(struct efx_nic *efx)
  381. {
  382. struct efx_channel *channel;
  383. const char *type = "";
  384. int number;
  385. efx_for_each_channel(channel, efx) {
  386. number = channel->channel;
  387. if (efx->n_channels > efx->n_rx_channels) {
  388. if (channel->channel < efx->n_rx_channels) {
  389. type = "-rx";
  390. } else {
  391. type = "-tx";
  392. number -= efx->n_rx_channels;
  393. }
  394. }
  395. snprintf(channel->name, sizeof(channel->name),
  396. "%s%s-%d", efx->name, type, number);
  397. }
  398. }
  399. /* Channels are shutdown and reinitialised whilst the NIC is running
  400. * to propagate configuration changes (mtu, checksum offload), or
  401. * to clear hardware error conditions
  402. */
  403. static void efx_init_channels(struct efx_nic *efx)
  404. {
  405. struct efx_tx_queue *tx_queue;
  406. struct efx_rx_queue *rx_queue;
  407. struct efx_channel *channel;
  408. /* Calculate the rx buffer allocation parameters required to
  409. * support the current MTU, including padding for header
  410. * alignment and overruns.
  411. */
  412. efx->rx_buffer_len = (max(EFX_PAGE_IP_ALIGN, NET_IP_ALIGN) +
  413. EFX_MAX_FRAME_LEN(efx->net_dev->mtu) +
  414. efx->type->rx_buffer_hash_size +
  415. efx->type->rx_buffer_padding);
  416. efx->rx_buffer_order = get_order(efx->rx_buffer_len +
  417. sizeof(struct efx_rx_page_state));
  418. /* Initialise the channels */
  419. efx_for_each_channel(channel, efx) {
  420. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  421. "init chan %d\n", channel->channel);
  422. efx_init_eventq(channel);
  423. efx_for_each_channel_tx_queue(tx_queue, channel)
  424. efx_init_tx_queue(tx_queue);
  425. /* The rx buffer allocation strategy is MTU dependent */
  426. efx_rx_strategy(channel);
  427. efx_for_each_channel_rx_queue(rx_queue, channel)
  428. efx_init_rx_queue(rx_queue);
  429. WARN_ON(channel->rx_pkt != NULL);
  430. efx_rx_strategy(channel);
  431. }
  432. }
  433. /* This enables event queue processing and packet transmission.
  434. *
  435. * Note that this function is not allowed to fail, since that would
  436. * introduce too much complexity into the suspend/resume path.
  437. */
  438. static void efx_start_channel(struct efx_channel *channel)
  439. {
  440. struct efx_rx_queue *rx_queue;
  441. netif_dbg(channel->efx, ifup, channel->efx->net_dev,
  442. "starting chan %d\n", channel->channel);
  443. /* The interrupt handler for this channel may set work_pending
  444. * as soon as we enable it. Make sure it's cleared before
  445. * then. Similarly, make sure it sees the enabled flag set. */
  446. channel->work_pending = false;
  447. channel->enabled = true;
  448. smp_wmb();
  449. /* Fill the queues before enabling NAPI */
  450. efx_for_each_channel_rx_queue(rx_queue, channel)
  451. efx_fast_push_rx_descriptors(rx_queue);
  452. napi_enable(&channel->napi_str);
  453. }
  454. /* This disables event queue processing and packet transmission.
  455. * This function does not guarantee that all queue processing
  456. * (e.g. RX refill) is complete.
  457. */
  458. static void efx_stop_channel(struct efx_channel *channel)
  459. {
  460. if (!channel->enabled)
  461. return;
  462. netif_dbg(channel->efx, ifdown, channel->efx->net_dev,
  463. "stop chan %d\n", channel->channel);
  464. channel->enabled = false;
  465. napi_disable(&channel->napi_str);
  466. }
  467. static void efx_fini_channels(struct efx_nic *efx)
  468. {
  469. struct efx_channel *channel;
  470. struct efx_tx_queue *tx_queue;
  471. struct efx_rx_queue *rx_queue;
  472. int rc;
  473. EFX_ASSERT_RESET_SERIALISED(efx);
  474. BUG_ON(efx->port_enabled);
  475. rc = efx_nic_flush_queues(efx);
  476. if (rc && EFX_WORKAROUND_7803(efx)) {
  477. /* Schedule a reset to recover from the flush failure. The
  478. * descriptor caches reference memory we're about to free,
  479. * but falcon_reconfigure_mac_wrapper() won't reconnect
  480. * the MACs because of the pending reset. */
  481. netif_err(efx, drv, efx->net_dev,
  482. "Resetting to recover from flush failure\n");
  483. efx_schedule_reset(efx, RESET_TYPE_ALL);
  484. } else if (rc) {
  485. netif_err(efx, drv, efx->net_dev, "failed to flush queues\n");
  486. } else {
  487. netif_dbg(efx, drv, efx->net_dev,
  488. "successfully flushed all queues\n");
  489. }
  490. efx_for_each_channel(channel, efx) {
  491. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  492. "shut down chan %d\n", channel->channel);
  493. efx_for_each_channel_rx_queue(rx_queue, channel)
  494. efx_fini_rx_queue(rx_queue);
  495. efx_for_each_channel_tx_queue(tx_queue, channel)
  496. efx_fini_tx_queue(tx_queue);
  497. efx_fini_eventq(channel);
  498. }
  499. }
  500. static void efx_remove_channel(struct efx_channel *channel)
  501. {
  502. struct efx_tx_queue *tx_queue;
  503. struct efx_rx_queue *rx_queue;
  504. netif_dbg(channel->efx, drv, channel->efx->net_dev,
  505. "destroy chan %d\n", channel->channel);
  506. efx_for_each_channel_rx_queue(rx_queue, channel)
  507. efx_remove_rx_queue(rx_queue);
  508. efx_for_each_channel_tx_queue(tx_queue, channel)
  509. efx_remove_tx_queue(tx_queue);
  510. efx_remove_eventq(channel);
  511. }
  512. void efx_schedule_slow_fill(struct efx_rx_queue *rx_queue)
  513. {
  514. mod_timer(&rx_queue->slow_fill, jiffies + msecs_to_jiffies(100));
  515. }
  516. /**************************************************************************
  517. *
  518. * Port handling
  519. *
  520. **************************************************************************/
  521. /* This ensures that the kernel is kept informed (via
  522. * netif_carrier_on/off) of the link status, and also maintains the
  523. * link status's stop on the port's TX queue.
  524. */
  525. void efx_link_status_changed(struct efx_nic *efx)
  526. {
  527. struct efx_link_state *link_state = &efx->link_state;
  528. /* SFC Bug 5356: A net_dev notifier is registered, so we must ensure
  529. * that no events are triggered between unregister_netdev() and the
  530. * driver unloading. A more general condition is that NETDEV_CHANGE
  531. * can only be generated between NETDEV_UP and NETDEV_DOWN */
  532. if (!netif_running(efx->net_dev))
  533. return;
  534. if (efx->port_inhibited) {
  535. netif_carrier_off(efx->net_dev);
  536. return;
  537. }
  538. if (link_state->up != netif_carrier_ok(efx->net_dev)) {
  539. efx->n_link_state_changes++;
  540. if (link_state->up)
  541. netif_carrier_on(efx->net_dev);
  542. else
  543. netif_carrier_off(efx->net_dev);
  544. }
  545. /* Status message for kernel log */
  546. if (link_state->up) {
  547. netif_info(efx, link, efx->net_dev,
  548. "link up at %uMbps %s-duplex (MTU %d)%s\n",
  549. link_state->speed, link_state->fd ? "full" : "half",
  550. efx->net_dev->mtu,
  551. (efx->promiscuous ? " [PROMISC]" : ""));
  552. } else {
  553. netif_info(efx, link, efx->net_dev, "link down\n");
  554. }
  555. }
  556. void efx_link_set_advertising(struct efx_nic *efx, u32 advertising)
  557. {
  558. efx->link_advertising = advertising;
  559. if (advertising) {
  560. if (advertising & ADVERTISED_Pause)
  561. efx->wanted_fc |= (EFX_FC_TX | EFX_FC_RX);
  562. else
  563. efx->wanted_fc &= ~(EFX_FC_TX | EFX_FC_RX);
  564. if (advertising & ADVERTISED_Asym_Pause)
  565. efx->wanted_fc ^= EFX_FC_TX;
  566. }
  567. }
  568. void efx_link_set_wanted_fc(struct efx_nic *efx, enum efx_fc_type wanted_fc)
  569. {
  570. efx->wanted_fc = wanted_fc;
  571. if (efx->link_advertising) {
  572. if (wanted_fc & EFX_FC_RX)
  573. efx->link_advertising |= (ADVERTISED_Pause |
  574. ADVERTISED_Asym_Pause);
  575. else
  576. efx->link_advertising &= ~(ADVERTISED_Pause |
  577. ADVERTISED_Asym_Pause);
  578. if (wanted_fc & EFX_FC_TX)
  579. efx->link_advertising ^= ADVERTISED_Asym_Pause;
  580. }
  581. }
  582. static void efx_fini_port(struct efx_nic *efx);
  583. /* Push loopback/power/transmit disable settings to the PHY, and reconfigure
  584. * the MAC appropriately. All other PHY configuration changes are pushed
  585. * through phy_op->set_settings(), and pushed asynchronously to the MAC
  586. * through efx_monitor().
  587. *
  588. * Callers must hold the mac_lock
  589. */
  590. int __efx_reconfigure_port(struct efx_nic *efx)
  591. {
  592. enum efx_phy_mode phy_mode;
  593. int rc;
  594. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  595. /* Serialise the promiscuous flag with efx_set_multicast_list. */
  596. if (efx_dev_registered(efx)) {
  597. netif_addr_lock_bh(efx->net_dev);
  598. netif_addr_unlock_bh(efx->net_dev);
  599. }
  600. /* Disable PHY transmit in mac level loopbacks */
  601. phy_mode = efx->phy_mode;
  602. if (LOOPBACK_INTERNAL(efx))
  603. efx->phy_mode |= PHY_MODE_TX_DISABLED;
  604. else
  605. efx->phy_mode &= ~PHY_MODE_TX_DISABLED;
  606. rc = efx->type->reconfigure_port(efx);
  607. if (rc)
  608. efx->phy_mode = phy_mode;
  609. return rc;
  610. }
  611. /* Reinitialise the MAC to pick up new PHY settings, even if the port is
  612. * disabled. */
  613. int efx_reconfigure_port(struct efx_nic *efx)
  614. {
  615. int rc;
  616. EFX_ASSERT_RESET_SERIALISED(efx);
  617. mutex_lock(&efx->mac_lock);
  618. rc = __efx_reconfigure_port(efx);
  619. mutex_unlock(&efx->mac_lock);
  620. return rc;
  621. }
  622. /* Asynchronous work item for changing MAC promiscuity and multicast
  623. * hash. Avoid a drain/rx_ingress enable by reconfiguring the current
  624. * MAC directly. */
  625. static void efx_mac_work(struct work_struct *data)
  626. {
  627. struct efx_nic *efx = container_of(data, struct efx_nic, mac_work);
  628. mutex_lock(&efx->mac_lock);
  629. if (efx->port_enabled) {
  630. efx->type->push_multicast_hash(efx);
  631. efx->mac_op->reconfigure(efx);
  632. }
  633. mutex_unlock(&efx->mac_lock);
  634. }
  635. static int efx_probe_port(struct efx_nic *efx)
  636. {
  637. int rc;
  638. netif_dbg(efx, probe, efx->net_dev, "create port\n");
  639. if (phy_flash_cfg)
  640. efx->phy_mode = PHY_MODE_SPECIAL;
  641. /* Connect up MAC/PHY operations table */
  642. rc = efx->type->probe_port(efx);
  643. if (rc)
  644. goto err;
  645. /* Sanity check MAC address */
  646. if (is_valid_ether_addr(efx->mac_address)) {
  647. memcpy(efx->net_dev->dev_addr, efx->mac_address, ETH_ALEN);
  648. } else {
  649. netif_err(efx, probe, efx->net_dev, "invalid MAC address %pM\n",
  650. efx->mac_address);
  651. if (!allow_bad_hwaddr) {
  652. rc = -EINVAL;
  653. goto err;
  654. }
  655. random_ether_addr(efx->net_dev->dev_addr);
  656. netif_info(efx, probe, efx->net_dev,
  657. "using locally-generated MAC %pM\n",
  658. efx->net_dev->dev_addr);
  659. }
  660. return 0;
  661. err:
  662. efx_remove_port(efx);
  663. return rc;
  664. }
  665. static int efx_init_port(struct efx_nic *efx)
  666. {
  667. int rc;
  668. netif_dbg(efx, drv, efx->net_dev, "init port\n");
  669. mutex_lock(&efx->mac_lock);
  670. rc = efx->phy_op->init(efx);
  671. if (rc)
  672. goto fail1;
  673. efx->port_initialized = true;
  674. /* Reconfigure the MAC before creating dma queues (required for
  675. * Falcon/A1 where RX_INGR_EN/TX_DRAIN_EN isn't supported) */
  676. efx->mac_op->reconfigure(efx);
  677. /* Ensure the PHY advertises the correct flow control settings */
  678. rc = efx->phy_op->reconfigure(efx);
  679. if (rc)
  680. goto fail2;
  681. mutex_unlock(&efx->mac_lock);
  682. return 0;
  683. fail2:
  684. efx->phy_op->fini(efx);
  685. fail1:
  686. mutex_unlock(&efx->mac_lock);
  687. return rc;
  688. }
  689. static void efx_start_port(struct efx_nic *efx)
  690. {
  691. netif_dbg(efx, ifup, efx->net_dev, "start port\n");
  692. BUG_ON(efx->port_enabled);
  693. mutex_lock(&efx->mac_lock);
  694. efx->port_enabled = true;
  695. /* efx_mac_work() might have been scheduled after efx_stop_port(),
  696. * and then cancelled by efx_flush_all() */
  697. efx->type->push_multicast_hash(efx);
  698. efx->mac_op->reconfigure(efx);
  699. mutex_unlock(&efx->mac_lock);
  700. }
  701. /* Prevent efx_mac_work() and efx_monitor() from working */
  702. static void efx_stop_port(struct efx_nic *efx)
  703. {
  704. netif_dbg(efx, ifdown, efx->net_dev, "stop port\n");
  705. mutex_lock(&efx->mac_lock);
  706. efx->port_enabled = false;
  707. mutex_unlock(&efx->mac_lock);
  708. /* Serialise against efx_set_multicast_list() */
  709. if (efx_dev_registered(efx)) {
  710. netif_addr_lock_bh(efx->net_dev);
  711. netif_addr_unlock_bh(efx->net_dev);
  712. }
  713. }
  714. static void efx_fini_port(struct efx_nic *efx)
  715. {
  716. netif_dbg(efx, drv, efx->net_dev, "shut down port\n");
  717. if (!efx->port_initialized)
  718. return;
  719. efx->phy_op->fini(efx);
  720. efx->port_initialized = false;
  721. efx->link_state.up = false;
  722. efx_link_status_changed(efx);
  723. }
  724. static void efx_remove_port(struct efx_nic *efx)
  725. {
  726. netif_dbg(efx, drv, efx->net_dev, "destroying port\n");
  727. efx->type->remove_port(efx);
  728. }
  729. /**************************************************************************
  730. *
  731. * NIC handling
  732. *
  733. **************************************************************************/
  734. /* This configures the PCI device to enable I/O and DMA. */
  735. static int efx_init_io(struct efx_nic *efx)
  736. {
  737. struct pci_dev *pci_dev = efx->pci_dev;
  738. dma_addr_t dma_mask = efx->type->max_dma_mask;
  739. int rc;
  740. netif_dbg(efx, probe, efx->net_dev, "initialising I/O\n");
  741. rc = pci_enable_device(pci_dev);
  742. if (rc) {
  743. netif_err(efx, probe, efx->net_dev,
  744. "failed to enable PCI device\n");
  745. goto fail1;
  746. }
  747. pci_set_master(pci_dev);
  748. /* Set the PCI DMA mask. Try all possibilities from our
  749. * genuine mask down to 32 bits, because some architectures
  750. * (e.g. x86_64 with iommu_sac_force set) will allow 40 bit
  751. * masks event though they reject 46 bit masks.
  752. */
  753. while (dma_mask > 0x7fffffffUL) {
  754. if (pci_dma_supported(pci_dev, dma_mask) &&
  755. ((rc = pci_set_dma_mask(pci_dev, dma_mask)) == 0))
  756. break;
  757. dma_mask >>= 1;
  758. }
  759. if (rc) {
  760. netif_err(efx, probe, efx->net_dev,
  761. "could not find a suitable DMA mask\n");
  762. goto fail2;
  763. }
  764. netif_dbg(efx, probe, efx->net_dev,
  765. "using DMA mask %llx\n", (unsigned long long) dma_mask);
  766. rc = pci_set_consistent_dma_mask(pci_dev, dma_mask);
  767. if (rc) {
  768. /* pci_set_consistent_dma_mask() is not *allowed* to
  769. * fail with a mask that pci_set_dma_mask() accepted,
  770. * but just in case...
  771. */
  772. netif_err(efx, probe, efx->net_dev,
  773. "failed to set consistent DMA mask\n");
  774. goto fail2;
  775. }
  776. efx->membase_phys = pci_resource_start(efx->pci_dev, EFX_MEM_BAR);
  777. rc = pci_request_region(pci_dev, EFX_MEM_BAR, "sfc");
  778. if (rc) {
  779. netif_err(efx, probe, efx->net_dev,
  780. "request for memory BAR failed\n");
  781. rc = -EIO;
  782. goto fail3;
  783. }
  784. efx->membase = ioremap_nocache(efx->membase_phys,
  785. efx->type->mem_map_size);
  786. if (!efx->membase) {
  787. netif_err(efx, probe, efx->net_dev,
  788. "could not map memory BAR at %llx+%x\n",
  789. (unsigned long long)efx->membase_phys,
  790. efx->type->mem_map_size);
  791. rc = -ENOMEM;
  792. goto fail4;
  793. }
  794. netif_dbg(efx, probe, efx->net_dev,
  795. "memory BAR at %llx+%x (virtual %p)\n",
  796. (unsigned long long)efx->membase_phys,
  797. efx->type->mem_map_size, efx->membase);
  798. return 0;
  799. fail4:
  800. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  801. fail3:
  802. efx->membase_phys = 0;
  803. fail2:
  804. pci_disable_device(efx->pci_dev);
  805. fail1:
  806. return rc;
  807. }
  808. static void efx_fini_io(struct efx_nic *efx)
  809. {
  810. netif_dbg(efx, drv, efx->net_dev, "shutting down I/O\n");
  811. if (efx->membase) {
  812. iounmap(efx->membase);
  813. efx->membase = NULL;
  814. }
  815. if (efx->membase_phys) {
  816. pci_release_region(efx->pci_dev, EFX_MEM_BAR);
  817. efx->membase_phys = 0;
  818. }
  819. pci_disable_device(efx->pci_dev);
  820. }
  821. /* Get number of channels wanted. Each channel will have its own IRQ,
  822. * 1 RX queue and/or 2 TX queues. */
  823. static int efx_wanted_channels(void)
  824. {
  825. cpumask_var_t core_mask;
  826. int count;
  827. int cpu;
  828. if (unlikely(!zalloc_cpumask_var(&core_mask, GFP_KERNEL))) {
  829. printk(KERN_WARNING
  830. "sfc: RSS disabled due to allocation failure\n");
  831. return 1;
  832. }
  833. count = 0;
  834. for_each_online_cpu(cpu) {
  835. if (!cpumask_test_cpu(cpu, core_mask)) {
  836. ++count;
  837. cpumask_or(core_mask, core_mask,
  838. topology_core_cpumask(cpu));
  839. }
  840. }
  841. free_cpumask_var(core_mask);
  842. return count;
  843. }
  844. /* Probe the number and type of interrupts we are able to obtain, and
  845. * the resulting numbers of channels and RX queues.
  846. */
  847. static void efx_probe_interrupts(struct efx_nic *efx)
  848. {
  849. int max_channels =
  850. min_t(int, efx->type->phys_addr_channels, EFX_MAX_CHANNELS);
  851. int rc, i;
  852. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  853. struct msix_entry xentries[EFX_MAX_CHANNELS];
  854. int n_channels;
  855. n_channels = efx_wanted_channels();
  856. if (separate_tx_channels)
  857. n_channels *= 2;
  858. n_channels = min(n_channels, max_channels);
  859. for (i = 0; i < n_channels; i++)
  860. xentries[i].entry = i;
  861. rc = pci_enable_msix(efx->pci_dev, xentries, n_channels);
  862. if (rc > 0) {
  863. netif_err(efx, drv, efx->net_dev,
  864. "WARNING: Insufficient MSI-X vectors"
  865. " available (%d < %d).\n", rc, n_channels);
  866. netif_err(efx, drv, efx->net_dev,
  867. "WARNING: Performance may be reduced.\n");
  868. EFX_BUG_ON_PARANOID(rc >= n_channels);
  869. n_channels = rc;
  870. rc = pci_enable_msix(efx->pci_dev, xentries,
  871. n_channels);
  872. }
  873. if (rc == 0) {
  874. efx->n_channels = n_channels;
  875. if (separate_tx_channels) {
  876. efx->n_tx_channels =
  877. max(efx->n_channels / 2, 1U);
  878. efx->n_rx_channels =
  879. max(efx->n_channels -
  880. efx->n_tx_channels, 1U);
  881. } else {
  882. efx->n_tx_channels = efx->n_channels;
  883. efx->n_rx_channels = efx->n_channels;
  884. }
  885. for (i = 0; i < n_channels; i++)
  886. efx->channel[i].irq = xentries[i].vector;
  887. } else {
  888. /* Fall back to single channel MSI */
  889. efx->interrupt_mode = EFX_INT_MODE_MSI;
  890. netif_err(efx, drv, efx->net_dev,
  891. "could not enable MSI-X\n");
  892. }
  893. }
  894. /* Try single interrupt MSI */
  895. if (efx->interrupt_mode == EFX_INT_MODE_MSI) {
  896. efx->n_channels = 1;
  897. efx->n_rx_channels = 1;
  898. efx->n_tx_channels = 1;
  899. rc = pci_enable_msi(efx->pci_dev);
  900. if (rc == 0) {
  901. efx->channel[0].irq = efx->pci_dev->irq;
  902. } else {
  903. netif_err(efx, drv, efx->net_dev,
  904. "could not enable MSI\n");
  905. efx->interrupt_mode = EFX_INT_MODE_LEGACY;
  906. }
  907. }
  908. /* Assume legacy interrupts */
  909. if (efx->interrupt_mode == EFX_INT_MODE_LEGACY) {
  910. efx->n_channels = 1 + (separate_tx_channels ? 1 : 0);
  911. efx->n_rx_channels = 1;
  912. efx->n_tx_channels = 1;
  913. efx->legacy_irq = efx->pci_dev->irq;
  914. }
  915. }
  916. static void efx_remove_interrupts(struct efx_nic *efx)
  917. {
  918. struct efx_channel *channel;
  919. /* Remove MSI/MSI-X interrupts */
  920. efx_for_each_channel(channel, efx)
  921. channel->irq = 0;
  922. pci_disable_msi(efx->pci_dev);
  923. pci_disable_msix(efx->pci_dev);
  924. /* Remove legacy interrupt */
  925. efx->legacy_irq = 0;
  926. }
  927. static void efx_set_channels(struct efx_nic *efx)
  928. {
  929. struct efx_channel *channel;
  930. struct efx_tx_queue *tx_queue;
  931. struct efx_rx_queue *rx_queue;
  932. unsigned tx_channel_offset =
  933. separate_tx_channels ? efx->n_channels - efx->n_tx_channels : 0;
  934. efx_for_each_channel(channel, efx) {
  935. if (channel->channel - tx_channel_offset < efx->n_tx_channels) {
  936. channel->tx_queue = &efx->tx_queue[
  937. (channel->channel - tx_channel_offset) *
  938. EFX_TXQ_TYPES];
  939. efx_for_each_channel_tx_queue(tx_queue, channel)
  940. tx_queue->channel = channel;
  941. }
  942. }
  943. efx_for_each_rx_queue(rx_queue, efx)
  944. rx_queue->channel = &efx->channel[rx_queue->queue];
  945. }
  946. static int efx_probe_nic(struct efx_nic *efx)
  947. {
  948. size_t i;
  949. int rc;
  950. netif_dbg(efx, probe, efx->net_dev, "creating NIC\n");
  951. /* Carry out hardware-type specific initialisation */
  952. rc = efx->type->probe(efx);
  953. if (rc)
  954. return rc;
  955. /* Determine the number of channels and queues by trying to hook
  956. * in MSI-X interrupts. */
  957. efx_probe_interrupts(efx);
  958. if (efx->n_channels > 1)
  959. get_random_bytes(&efx->rx_hash_key, sizeof(efx->rx_hash_key));
  960. for (i = 0; i < ARRAY_SIZE(efx->rx_indir_table); i++)
  961. efx->rx_indir_table[i] = i % efx->n_rx_channels;
  962. efx_set_channels(efx);
  963. efx->net_dev->real_num_tx_queues = efx->n_tx_channels;
  964. /* Initialise the interrupt moderation settings */
  965. efx_init_irq_moderation(efx, tx_irq_mod_usec, rx_irq_mod_usec, true);
  966. return 0;
  967. }
  968. static void efx_remove_nic(struct efx_nic *efx)
  969. {
  970. netif_dbg(efx, drv, efx->net_dev, "destroying NIC\n");
  971. efx_remove_interrupts(efx);
  972. efx->type->remove(efx);
  973. }
  974. /**************************************************************************
  975. *
  976. * NIC startup/shutdown
  977. *
  978. *************************************************************************/
  979. static int efx_probe_all(struct efx_nic *efx)
  980. {
  981. struct efx_channel *channel;
  982. int rc;
  983. /* Create NIC */
  984. rc = efx_probe_nic(efx);
  985. if (rc) {
  986. netif_err(efx, probe, efx->net_dev, "failed to create NIC\n");
  987. goto fail1;
  988. }
  989. /* Create port */
  990. rc = efx_probe_port(efx);
  991. if (rc) {
  992. netif_err(efx, probe, efx->net_dev, "failed to create port\n");
  993. goto fail2;
  994. }
  995. /* Create channels */
  996. efx_for_each_channel(channel, efx) {
  997. rc = efx_probe_channel(channel);
  998. if (rc) {
  999. netif_err(efx, probe, efx->net_dev,
  1000. "failed to create channel %d\n",
  1001. channel->channel);
  1002. goto fail3;
  1003. }
  1004. }
  1005. efx_set_channel_names(efx);
  1006. return 0;
  1007. fail3:
  1008. efx_for_each_channel(channel, efx)
  1009. efx_remove_channel(channel);
  1010. efx_remove_port(efx);
  1011. fail2:
  1012. efx_remove_nic(efx);
  1013. fail1:
  1014. return rc;
  1015. }
  1016. /* Called after previous invocation(s) of efx_stop_all, restarts the
  1017. * port, kernel transmit queue, NAPI processing and hardware interrupts,
  1018. * and ensures that the port is scheduled to be reconfigured.
  1019. * This function is safe to call multiple times when the NIC is in any
  1020. * state. */
  1021. static void efx_start_all(struct efx_nic *efx)
  1022. {
  1023. struct efx_channel *channel;
  1024. EFX_ASSERT_RESET_SERIALISED(efx);
  1025. /* Check that it is appropriate to restart the interface. All
  1026. * of these flags are safe to read under just the rtnl lock */
  1027. if (efx->port_enabled)
  1028. return;
  1029. if ((efx->state != STATE_RUNNING) && (efx->state != STATE_INIT))
  1030. return;
  1031. if (efx_dev_registered(efx) && !netif_running(efx->net_dev))
  1032. return;
  1033. /* Mark the port as enabled so port reconfigurations can start, then
  1034. * restart the transmit interface early so the watchdog timer stops */
  1035. efx_start_port(efx);
  1036. efx_for_each_channel(channel, efx) {
  1037. if (efx_dev_registered(efx))
  1038. efx_wake_queue(channel);
  1039. efx_start_channel(channel);
  1040. }
  1041. efx_nic_enable_interrupts(efx);
  1042. /* Switch to event based MCDI completions after enabling interrupts.
  1043. * If a reset has been scheduled, then we need to stay in polled mode.
  1044. * Rather than serialising efx_mcdi_mode_event() [which sleeps] and
  1045. * reset_pending [modified from an atomic context], we instead guarantee
  1046. * that efx_mcdi_mode_poll() isn't reverted erroneously */
  1047. efx_mcdi_mode_event(efx);
  1048. if (efx->reset_pending != RESET_TYPE_NONE)
  1049. efx_mcdi_mode_poll(efx);
  1050. /* Start the hardware monitor if there is one. Otherwise (we're link
  1051. * event driven), we have to poll the PHY because after an event queue
  1052. * flush, we could have a missed a link state change */
  1053. if (efx->type->monitor != NULL) {
  1054. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  1055. efx_monitor_interval);
  1056. } else {
  1057. mutex_lock(&efx->mac_lock);
  1058. if (efx->phy_op->poll(efx))
  1059. efx_link_status_changed(efx);
  1060. mutex_unlock(&efx->mac_lock);
  1061. }
  1062. efx->type->start_stats(efx);
  1063. }
  1064. /* Flush all delayed work. Should only be called when no more delayed work
  1065. * will be scheduled. This doesn't flush pending online resets (efx_reset),
  1066. * since we're holding the rtnl_lock at this point. */
  1067. static void efx_flush_all(struct efx_nic *efx)
  1068. {
  1069. /* Make sure the hardware monitor is stopped */
  1070. cancel_delayed_work_sync(&efx->monitor_work);
  1071. /* Stop scheduled port reconfigurations */
  1072. cancel_work_sync(&efx->mac_work);
  1073. }
  1074. /* Quiesce hardware and software without bringing the link down.
  1075. * Safe to call multiple times, when the nic and interface is in any
  1076. * state. The caller is guaranteed to subsequently be in a position
  1077. * to modify any hardware and software state they see fit without
  1078. * taking locks. */
  1079. static void efx_stop_all(struct efx_nic *efx)
  1080. {
  1081. struct efx_channel *channel;
  1082. EFX_ASSERT_RESET_SERIALISED(efx);
  1083. /* port_enabled can be read safely under the rtnl lock */
  1084. if (!efx->port_enabled)
  1085. return;
  1086. efx->type->stop_stats(efx);
  1087. /* Switch to MCDI polling on Siena before disabling interrupts */
  1088. efx_mcdi_mode_poll(efx);
  1089. /* Disable interrupts and wait for ISR to complete */
  1090. efx_nic_disable_interrupts(efx);
  1091. if (efx->legacy_irq)
  1092. synchronize_irq(efx->legacy_irq);
  1093. efx_for_each_channel(channel, efx) {
  1094. if (channel->irq)
  1095. synchronize_irq(channel->irq);
  1096. }
  1097. /* Stop all NAPI processing and synchronous rx refills */
  1098. efx_for_each_channel(channel, efx)
  1099. efx_stop_channel(channel);
  1100. /* Stop all asynchronous port reconfigurations. Since all
  1101. * event processing has already been stopped, there is no
  1102. * window to loose phy events */
  1103. efx_stop_port(efx);
  1104. /* Flush efx_mac_work(), refill_workqueue, monitor_work */
  1105. efx_flush_all(efx);
  1106. /* Stop the kernel transmit interface late, so the watchdog
  1107. * timer isn't ticking over the flush */
  1108. if (efx_dev_registered(efx)) {
  1109. struct efx_channel *channel;
  1110. efx_for_each_channel(channel, efx)
  1111. efx_stop_queue(channel);
  1112. netif_tx_lock_bh(efx->net_dev);
  1113. netif_tx_unlock_bh(efx->net_dev);
  1114. }
  1115. }
  1116. static void efx_remove_all(struct efx_nic *efx)
  1117. {
  1118. struct efx_channel *channel;
  1119. efx_for_each_channel(channel, efx)
  1120. efx_remove_channel(channel);
  1121. efx_remove_port(efx);
  1122. efx_remove_nic(efx);
  1123. }
  1124. /**************************************************************************
  1125. *
  1126. * Interrupt moderation
  1127. *
  1128. **************************************************************************/
  1129. static unsigned irq_mod_ticks(int usecs, int resolution)
  1130. {
  1131. if (usecs <= 0)
  1132. return 0; /* cannot receive interrupts ahead of time :-) */
  1133. if (usecs < resolution)
  1134. return 1; /* never round down to 0 */
  1135. return usecs / resolution;
  1136. }
  1137. /* Set interrupt moderation parameters */
  1138. void efx_init_irq_moderation(struct efx_nic *efx, int tx_usecs, int rx_usecs,
  1139. bool rx_adaptive)
  1140. {
  1141. struct efx_tx_queue *tx_queue;
  1142. struct efx_rx_queue *rx_queue;
  1143. unsigned tx_ticks = irq_mod_ticks(tx_usecs, EFX_IRQ_MOD_RESOLUTION);
  1144. unsigned rx_ticks = irq_mod_ticks(rx_usecs, EFX_IRQ_MOD_RESOLUTION);
  1145. EFX_ASSERT_RESET_SERIALISED(efx);
  1146. efx_for_each_tx_queue(tx_queue, efx)
  1147. tx_queue->channel->irq_moderation = tx_ticks;
  1148. efx->irq_rx_adaptive = rx_adaptive;
  1149. efx->irq_rx_moderation = rx_ticks;
  1150. efx_for_each_rx_queue(rx_queue, efx)
  1151. rx_queue->channel->irq_moderation = rx_ticks;
  1152. }
  1153. /**************************************************************************
  1154. *
  1155. * Hardware monitor
  1156. *
  1157. **************************************************************************/
  1158. /* Run periodically off the general workqueue. Serialised against
  1159. * efx_reconfigure_port via the mac_lock */
  1160. static void efx_monitor(struct work_struct *data)
  1161. {
  1162. struct efx_nic *efx = container_of(data, struct efx_nic,
  1163. monitor_work.work);
  1164. netif_vdbg(efx, timer, efx->net_dev,
  1165. "hardware monitor executing on CPU %d\n",
  1166. raw_smp_processor_id());
  1167. BUG_ON(efx->type->monitor == NULL);
  1168. /* If the mac_lock is already held then it is likely a port
  1169. * reconfiguration is already in place, which will likely do
  1170. * most of the work of check_hw() anyway. */
  1171. if (!mutex_trylock(&efx->mac_lock))
  1172. goto out_requeue;
  1173. if (!efx->port_enabled)
  1174. goto out_unlock;
  1175. efx->type->monitor(efx);
  1176. out_unlock:
  1177. mutex_unlock(&efx->mac_lock);
  1178. out_requeue:
  1179. queue_delayed_work(efx->workqueue, &efx->monitor_work,
  1180. efx_monitor_interval);
  1181. }
  1182. /**************************************************************************
  1183. *
  1184. * ioctls
  1185. *
  1186. *************************************************************************/
  1187. /* Net device ioctl
  1188. * Context: process, rtnl_lock() held.
  1189. */
  1190. static int efx_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1191. {
  1192. struct efx_nic *efx = netdev_priv(net_dev);
  1193. struct mii_ioctl_data *data = if_mii(ifr);
  1194. EFX_ASSERT_RESET_SERIALISED(efx);
  1195. /* Convert phy_id from older PRTAD/DEVAD format */
  1196. if ((cmd == SIOCGMIIREG || cmd == SIOCSMIIREG) &&
  1197. (data->phy_id & 0xfc00) == 0x0400)
  1198. data->phy_id ^= MDIO_PHY_ID_C45 | 0x0400;
  1199. return mdio_mii_ioctl(&efx->mdio, data, cmd);
  1200. }
  1201. /**************************************************************************
  1202. *
  1203. * NAPI interface
  1204. *
  1205. **************************************************************************/
  1206. static int efx_init_napi(struct efx_nic *efx)
  1207. {
  1208. struct efx_channel *channel;
  1209. efx_for_each_channel(channel, efx) {
  1210. channel->napi_dev = efx->net_dev;
  1211. netif_napi_add(channel->napi_dev, &channel->napi_str,
  1212. efx_poll, napi_weight);
  1213. }
  1214. return 0;
  1215. }
  1216. static void efx_fini_napi(struct efx_nic *efx)
  1217. {
  1218. struct efx_channel *channel;
  1219. efx_for_each_channel(channel, efx) {
  1220. if (channel->napi_dev)
  1221. netif_napi_del(&channel->napi_str);
  1222. channel->napi_dev = NULL;
  1223. }
  1224. }
  1225. /**************************************************************************
  1226. *
  1227. * Kernel netpoll interface
  1228. *
  1229. *************************************************************************/
  1230. #ifdef CONFIG_NET_POLL_CONTROLLER
  1231. /* Although in the common case interrupts will be disabled, this is not
  1232. * guaranteed. However, all our work happens inside the NAPI callback,
  1233. * so no locking is required.
  1234. */
  1235. static void efx_netpoll(struct net_device *net_dev)
  1236. {
  1237. struct efx_nic *efx = netdev_priv(net_dev);
  1238. struct efx_channel *channel;
  1239. efx_for_each_channel(channel, efx)
  1240. efx_schedule_channel(channel);
  1241. }
  1242. #endif
  1243. /**************************************************************************
  1244. *
  1245. * Kernel net device interface
  1246. *
  1247. *************************************************************************/
  1248. /* Context: process, rtnl_lock() held. */
  1249. static int efx_net_open(struct net_device *net_dev)
  1250. {
  1251. struct efx_nic *efx = netdev_priv(net_dev);
  1252. EFX_ASSERT_RESET_SERIALISED(efx);
  1253. netif_dbg(efx, ifup, efx->net_dev, "opening device on CPU %d\n",
  1254. raw_smp_processor_id());
  1255. if (efx->state == STATE_DISABLED)
  1256. return -EIO;
  1257. if (efx->phy_mode & PHY_MODE_SPECIAL)
  1258. return -EBUSY;
  1259. if (efx_mcdi_poll_reboot(efx) && efx_reset(efx, RESET_TYPE_ALL))
  1260. return -EIO;
  1261. /* Notify the kernel of the link state polled during driver load,
  1262. * before the monitor starts running */
  1263. efx_link_status_changed(efx);
  1264. efx_start_all(efx);
  1265. return 0;
  1266. }
  1267. /* Context: process, rtnl_lock() held.
  1268. * Note that the kernel will ignore our return code; this method
  1269. * should really be a void.
  1270. */
  1271. static int efx_net_stop(struct net_device *net_dev)
  1272. {
  1273. struct efx_nic *efx = netdev_priv(net_dev);
  1274. netif_dbg(efx, ifdown, efx->net_dev, "closing on CPU %d\n",
  1275. raw_smp_processor_id());
  1276. if (efx->state != STATE_DISABLED) {
  1277. /* Stop the device and flush all the channels */
  1278. efx_stop_all(efx);
  1279. efx_fini_channels(efx);
  1280. efx_init_channels(efx);
  1281. }
  1282. return 0;
  1283. }
  1284. /* Context: process, dev_base_lock or RTNL held, non-blocking. */
  1285. static struct rtnl_link_stats64 *efx_net_stats(struct net_device *net_dev)
  1286. {
  1287. struct efx_nic *efx = netdev_priv(net_dev);
  1288. struct efx_mac_stats *mac_stats = &efx->mac_stats;
  1289. struct rtnl_link_stats64 *stats = &net_dev->stats64;
  1290. spin_lock_bh(&efx->stats_lock);
  1291. efx->type->update_stats(efx);
  1292. spin_unlock_bh(&efx->stats_lock);
  1293. stats->rx_packets = mac_stats->rx_packets;
  1294. stats->tx_packets = mac_stats->tx_packets;
  1295. stats->rx_bytes = mac_stats->rx_bytes;
  1296. stats->tx_bytes = mac_stats->tx_bytes;
  1297. stats->multicast = mac_stats->rx_multicast;
  1298. stats->collisions = mac_stats->tx_collision;
  1299. stats->rx_length_errors = (mac_stats->rx_gtjumbo +
  1300. mac_stats->rx_length_error);
  1301. stats->rx_over_errors = efx->n_rx_nodesc_drop_cnt;
  1302. stats->rx_crc_errors = mac_stats->rx_bad;
  1303. stats->rx_frame_errors = mac_stats->rx_align_error;
  1304. stats->rx_fifo_errors = mac_stats->rx_overflow;
  1305. stats->rx_missed_errors = mac_stats->rx_missed;
  1306. stats->tx_window_errors = mac_stats->tx_late_collision;
  1307. stats->rx_errors = (stats->rx_length_errors +
  1308. stats->rx_crc_errors +
  1309. stats->rx_frame_errors +
  1310. mac_stats->rx_symbol_error);
  1311. stats->tx_errors = (stats->tx_window_errors +
  1312. mac_stats->tx_bad);
  1313. return stats;
  1314. }
  1315. /* Context: netif_tx_lock held, BHs disabled. */
  1316. static void efx_watchdog(struct net_device *net_dev)
  1317. {
  1318. struct efx_nic *efx = netdev_priv(net_dev);
  1319. netif_err(efx, tx_err, efx->net_dev,
  1320. "TX stuck with port_enabled=%d: resetting channels\n",
  1321. efx->port_enabled);
  1322. efx_schedule_reset(efx, RESET_TYPE_TX_WATCHDOG);
  1323. }
  1324. /* Context: process, rtnl_lock() held. */
  1325. static int efx_change_mtu(struct net_device *net_dev, int new_mtu)
  1326. {
  1327. struct efx_nic *efx = netdev_priv(net_dev);
  1328. int rc = 0;
  1329. EFX_ASSERT_RESET_SERIALISED(efx);
  1330. if (new_mtu > EFX_MAX_MTU)
  1331. return -EINVAL;
  1332. efx_stop_all(efx);
  1333. netif_dbg(efx, drv, efx->net_dev, "changing MTU to %d\n", new_mtu);
  1334. efx_fini_channels(efx);
  1335. mutex_lock(&efx->mac_lock);
  1336. /* Reconfigure the MAC before enabling the dma queues so that
  1337. * the RX buffers don't overflow */
  1338. net_dev->mtu = new_mtu;
  1339. efx->mac_op->reconfigure(efx);
  1340. mutex_unlock(&efx->mac_lock);
  1341. efx_init_channels(efx);
  1342. efx_start_all(efx);
  1343. return rc;
  1344. }
  1345. static int efx_set_mac_address(struct net_device *net_dev, void *data)
  1346. {
  1347. struct efx_nic *efx = netdev_priv(net_dev);
  1348. struct sockaddr *addr = data;
  1349. char *new_addr = addr->sa_data;
  1350. EFX_ASSERT_RESET_SERIALISED(efx);
  1351. if (!is_valid_ether_addr(new_addr)) {
  1352. netif_err(efx, drv, efx->net_dev,
  1353. "invalid ethernet MAC address requested: %pM\n",
  1354. new_addr);
  1355. return -EINVAL;
  1356. }
  1357. memcpy(net_dev->dev_addr, new_addr, net_dev->addr_len);
  1358. /* Reconfigure the MAC */
  1359. mutex_lock(&efx->mac_lock);
  1360. efx->mac_op->reconfigure(efx);
  1361. mutex_unlock(&efx->mac_lock);
  1362. return 0;
  1363. }
  1364. /* Context: netif_addr_lock held, BHs disabled. */
  1365. static void efx_set_multicast_list(struct net_device *net_dev)
  1366. {
  1367. struct efx_nic *efx = netdev_priv(net_dev);
  1368. struct netdev_hw_addr *ha;
  1369. union efx_multicast_hash *mc_hash = &efx->multicast_hash;
  1370. u32 crc;
  1371. int bit;
  1372. efx->promiscuous = !!(net_dev->flags & IFF_PROMISC);
  1373. /* Build multicast hash table */
  1374. if (efx->promiscuous || (net_dev->flags & IFF_ALLMULTI)) {
  1375. memset(mc_hash, 0xff, sizeof(*mc_hash));
  1376. } else {
  1377. memset(mc_hash, 0x00, sizeof(*mc_hash));
  1378. netdev_for_each_mc_addr(ha, net_dev) {
  1379. crc = ether_crc_le(ETH_ALEN, ha->addr);
  1380. bit = crc & (EFX_MCAST_HASH_ENTRIES - 1);
  1381. set_bit_le(bit, mc_hash->byte);
  1382. }
  1383. /* Broadcast packets go through the multicast hash filter.
  1384. * ether_crc_le() of the broadcast address is 0xbe2612ff
  1385. * so we always add bit 0xff to the mask.
  1386. */
  1387. set_bit_le(0xff, mc_hash->byte);
  1388. }
  1389. if (efx->port_enabled)
  1390. queue_work(efx->workqueue, &efx->mac_work);
  1391. /* Otherwise efx_start_port() will do this */
  1392. }
  1393. static const struct net_device_ops efx_netdev_ops = {
  1394. .ndo_open = efx_net_open,
  1395. .ndo_stop = efx_net_stop,
  1396. .ndo_get_stats64 = efx_net_stats,
  1397. .ndo_tx_timeout = efx_watchdog,
  1398. .ndo_start_xmit = efx_hard_start_xmit,
  1399. .ndo_validate_addr = eth_validate_addr,
  1400. .ndo_do_ioctl = efx_ioctl,
  1401. .ndo_change_mtu = efx_change_mtu,
  1402. .ndo_set_mac_address = efx_set_mac_address,
  1403. .ndo_set_multicast_list = efx_set_multicast_list,
  1404. #ifdef CONFIG_NET_POLL_CONTROLLER
  1405. .ndo_poll_controller = efx_netpoll,
  1406. #endif
  1407. };
  1408. static void efx_update_name(struct efx_nic *efx)
  1409. {
  1410. strcpy(efx->name, efx->net_dev->name);
  1411. efx_mtd_rename(efx);
  1412. efx_set_channel_names(efx);
  1413. }
  1414. static int efx_netdev_event(struct notifier_block *this,
  1415. unsigned long event, void *ptr)
  1416. {
  1417. struct net_device *net_dev = ptr;
  1418. if (net_dev->netdev_ops == &efx_netdev_ops &&
  1419. event == NETDEV_CHANGENAME)
  1420. efx_update_name(netdev_priv(net_dev));
  1421. return NOTIFY_DONE;
  1422. }
  1423. static struct notifier_block efx_netdev_notifier = {
  1424. .notifier_call = efx_netdev_event,
  1425. };
  1426. static ssize_t
  1427. show_phy_type(struct device *dev, struct device_attribute *attr, char *buf)
  1428. {
  1429. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  1430. return sprintf(buf, "%d\n", efx->phy_type);
  1431. }
  1432. static DEVICE_ATTR(phy_type, 0644, show_phy_type, NULL);
  1433. static int efx_register_netdev(struct efx_nic *efx)
  1434. {
  1435. struct net_device *net_dev = efx->net_dev;
  1436. int rc;
  1437. net_dev->watchdog_timeo = 5 * HZ;
  1438. net_dev->irq = efx->pci_dev->irq;
  1439. net_dev->netdev_ops = &efx_netdev_ops;
  1440. SET_ETHTOOL_OPS(net_dev, &efx_ethtool_ops);
  1441. /* Clear MAC statistics */
  1442. efx->mac_op->update_stats(efx);
  1443. memset(&efx->mac_stats, 0, sizeof(efx->mac_stats));
  1444. rtnl_lock();
  1445. rc = dev_alloc_name(net_dev, net_dev->name);
  1446. if (rc < 0)
  1447. goto fail_locked;
  1448. efx_update_name(efx);
  1449. rc = register_netdevice(net_dev);
  1450. if (rc)
  1451. goto fail_locked;
  1452. /* Always start with carrier off; PHY events will detect the link */
  1453. netif_carrier_off(efx->net_dev);
  1454. rtnl_unlock();
  1455. rc = device_create_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1456. if (rc) {
  1457. netif_err(efx, drv, efx->net_dev,
  1458. "failed to init net dev attributes\n");
  1459. goto fail_registered;
  1460. }
  1461. return 0;
  1462. fail_locked:
  1463. rtnl_unlock();
  1464. netif_err(efx, drv, efx->net_dev, "could not register net dev\n");
  1465. return rc;
  1466. fail_registered:
  1467. unregister_netdev(net_dev);
  1468. return rc;
  1469. }
  1470. static void efx_unregister_netdev(struct efx_nic *efx)
  1471. {
  1472. struct efx_tx_queue *tx_queue;
  1473. if (!efx->net_dev)
  1474. return;
  1475. BUG_ON(netdev_priv(efx->net_dev) != efx);
  1476. /* Free up any skbs still remaining. This has to happen before
  1477. * we try to unregister the netdev as running their destructors
  1478. * may be needed to get the device ref. count to 0. */
  1479. efx_for_each_tx_queue(tx_queue, efx)
  1480. efx_release_tx_buffers(tx_queue);
  1481. if (efx_dev_registered(efx)) {
  1482. strlcpy(efx->name, pci_name(efx->pci_dev), sizeof(efx->name));
  1483. device_remove_file(&efx->pci_dev->dev, &dev_attr_phy_type);
  1484. unregister_netdev(efx->net_dev);
  1485. }
  1486. }
  1487. /**************************************************************************
  1488. *
  1489. * Device reset and suspend
  1490. *
  1491. **************************************************************************/
  1492. /* Tears down the entire software state and most of the hardware state
  1493. * before reset. */
  1494. void efx_reset_down(struct efx_nic *efx, enum reset_type method)
  1495. {
  1496. EFX_ASSERT_RESET_SERIALISED(efx);
  1497. efx_stop_all(efx);
  1498. mutex_lock(&efx->mac_lock);
  1499. mutex_lock(&efx->spi_lock);
  1500. efx_fini_channels(efx);
  1501. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE)
  1502. efx->phy_op->fini(efx);
  1503. efx->type->fini(efx);
  1504. }
  1505. /* This function will always ensure that the locks acquired in
  1506. * efx_reset_down() are released. A failure return code indicates
  1507. * that we were unable to reinitialise the hardware, and the
  1508. * driver should be disabled. If ok is false, then the rx and tx
  1509. * engines are not restarted, pending a RESET_DISABLE. */
  1510. int efx_reset_up(struct efx_nic *efx, enum reset_type method, bool ok)
  1511. {
  1512. int rc;
  1513. EFX_ASSERT_RESET_SERIALISED(efx);
  1514. rc = efx->type->init(efx);
  1515. if (rc) {
  1516. netif_err(efx, drv, efx->net_dev, "failed to initialise NIC\n");
  1517. goto fail;
  1518. }
  1519. if (!ok)
  1520. goto fail;
  1521. if (efx->port_initialized && method != RESET_TYPE_INVISIBLE) {
  1522. rc = efx->phy_op->init(efx);
  1523. if (rc)
  1524. goto fail;
  1525. if (efx->phy_op->reconfigure(efx))
  1526. netif_err(efx, drv, efx->net_dev,
  1527. "could not restore PHY settings\n");
  1528. }
  1529. efx->mac_op->reconfigure(efx);
  1530. efx_init_channels(efx);
  1531. mutex_unlock(&efx->spi_lock);
  1532. mutex_unlock(&efx->mac_lock);
  1533. efx_start_all(efx);
  1534. return 0;
  1535. fail:
  1536. efx->port_initialized = false;
  1537. mutex_unlock(&efx->spi_lock);
  1538. mutex_unlock(&efx->mac_lock);
  1539. return rc;
  1540. }
  1541. /* Reset the NIC using the specified method. Note that the reset may
  1542. * fail, in which case the card will be left in an unusable state.
  1543. *
  1544. * Caller must hold the rtnl_lock.
  1545. */
  1546. int efx_reset(struct efx_nic *efx, enum reset_type method)
  1547. {
  1548. int rc, rc2;
  1549. bool disabled;
  1550. netif_info(efx, drv, efx->net_dev, "resetting (%s)\n",
  1551. RESET_TYPE(method));
  1552. efx_reset_down(efx, method);
  1553. rc = efx->type->reset(efx, method);
  1554. if (rc) {
  1555. netif_err(efx, drv, efx->net_dev, "failed to reset hardware\n");
  1556. goto out;
  1557. }
  1558. /* Allow resets to be rescheduled. */
  1559. efx->reset_pending = RESET_TYPE_NONE;
  1560. /* Reinitialise bus-mastering, which may have been turned off before
  1561. * the reset was scheduled. This is still appropriate, even in the
  1562. * RESET_TYPE_DISABLE since this driver generally assumes the hardware
  1563. * can respond to requests. */
  1564. pci_set_master(efx->pci_dev);
  1565. out:
  1566. /* Leave device stopped if necessary */
  1567. disabled = rc || method == RESET_TYPE_DISABLE;
  1568. rc2 = efx_reset_up(efx, method, !disabled);
  1569. if (rc2) {
  1570. disabled = true;
  1571. if (!rc)
  1572. rc = rc2;
  1573. }
  1574. if (disabled) {
  1575. dev_close(efx->net_dev);
  1576. netif_err(efx, drv, efx->net_dev, "has been disabled\n");
  1577. efx->state = STATE_DISABLED;
  1578. } else {
  1579. netif_dbg(efx, drv, efx->net_dev, "reset complete\n");
  1580. }
  1581. return rc;
  1582. }
  1583. /* The worker thread exists so that code that cannot sleep can
  1584. * schedule a reset for later.
  1585. */
  1586. static void efx_reset_work(struct work_struct *data)
  1587. {
  1588. struct efx_nic *efx = container_of(data, struct efx_nic, reset_work);
  1589. if (efx->reset_pending == RESET_TYPE_NONE)
  1590. return;
  1591. /* If we're not RUNNING then don't reset. Leave the reset_pending
  1592. * flag set so that efx_pci_probe_main will be retried */
  1593. if (efx->state != STATE_RUNNING) {
  1594. netif_info(efx, drv, efx->net_dev,
  1595. "scheduled reset quenched. NIC not RUNNING\n");
  1596. return;
  1597. }
  1598. rtnl_lock();
  1599. (void)efx_reset(efx, efx->reset_pending);
  1600. rtnl_unlock();
  1601. }
  1602. void efx_schedule_reset(struct efx_nic *efx, enum reset_type type)
  1603. {
  1604. enum reset_type method;
  1605. if (efx->reset_pending != RESET_TYPE_NONE) {
  1606. netif_info(efx, drv, efx->net_dev,
  1607. "quenching already scheduled reset\n");
  1608. return;
  1609. }
  1610. switch (type) {
  1611. case RESET_TYPE_INVISIBLE:
  1612. case RESET_TYPE_ALL:
  1613. case RESET_TYPE_WORLD:
  1614. case RESET_TYPE_DISABLE:
  1615. method = type;
  1616. break;
  1617. case RESET_TYPE_RX_RECOVERY:
  1618. case RESET_TYPE_RX_DESC_FETCH:
  1619. case RESET_TYPE_TX_DESC_FETCH:
  1620. case RESET_TYPE_TX_SKIP:
  1621. method = RESET_TYPE_INVISIBLE;
  1622. break;
  1623. case RESET_TYPE_MC_FAILURE:
  1624. default:
  1625. method = RESET_TYPE_ALL;
  1626. break;
  1627. }
  1628. if (method != type)
  1629. netif_dbg(efx, drv, efx->net_dev,
  1630. "scheduling %s reset for %s\n",
  1631. RESET_TYPE(method), RESET_TYPE(type));
  1632. else
  1633. netif_dbg(efx, drv, efx->net_dev, "scheduling %s reset\n",
  1634. RESET_TYPE(method));
  1635. efx->reset_pending = method;
  1636. /* efx_process_channel() will no longer read events once a
  1637. * reset is scheduled. So switch back to poll'd MCDI completions. */
  1638. efx_mcdi_mode_poll(efx);
  1639. queue_work(reset_workqueue, &efx->reset_work);
  1640. }
  1641. /**************************************************************************
  1642. *
  1643. * List of NICs we support
  1644. *
  1645. **************************************************************************/
  1646. /* PCI device ID table */
  1647. static DEFINE_PCI_DEVICE_TABLE(efx_pci_table) = {
  1648. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_A_P_DEVID),
  1649. .driver_data = (unsigned long) &falcon_a1_nic_type},
  1650. {PCI_DEVICE(EFX_VENDID_SFC, FALCON_B_P_DEVID),
  1651. .driver_data = (unsigned long) &falcon_b0_nic_type},
  1652. {PCI_DEVICE(EFX_VENDID_SFC, BETHPAGE_A_P_DEVID),
  1653. .driver_data = (unsigned long) &siena_a0_nic_type},
  1654. {PCI_DEVICE(EFX_VENDID_SFC, SIENA_A_P_DEVID),
  1655. .driver_data = (unsigned long) &siena_a0_nic_type},
  1656. {0} /* end of list */
  1657. };
  1658. /**************************************************************************
  1659. *
  1660. * Dummy PHY/MAC operations
  1661. *
  1662. * Can be used for some unimplemented operations
  1663. * Needed so all function pointers are valid and do not have to be tested
  1664. * before use
  1665. *
  1666. **************************************************************************/
  1667. int efx_port_dummy_op_int(struct efx_nic *efx)
  1668. {
  1669. return 0;
  1670. }
  1671. void efx_port_dummy_op_void(struct efx_nic *efx) {}
  1672. void efx_port_dummy_op_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  1673. {
  1674. }
  1675. bool efx_port_dummy_op_poll(struct efx_nic *efx)
  1676. {
  1677. return false;
  1678. }
  1679. static struct efx_phy_operations efx_dummy_phy_operations = {
  1680. .init = efx_port_dummy_op_int,
  1681. .reconfigure = efx_port_dummy_op_int,
  1682. .poll = efx_port_dummy_op_poll,
  1683. .fini = efx_port_dummy_op_void,
  1684. };
  1685. /**************************************************************************
  1686. *
  1687. * Data housekeeping
  1688. *
  1689. **************************************************************************/
  1690. /* This zeroes out and then fills in the invariants in a struct
  1691. * efx_nic (including all sub-structures).
  1692. */
  1693. static int efx_init_struct(struct efx_nic *efx, struct efx_nic_type *type,
  1694. struct pci_dev *pci_dev, struct net_device *net_dev)
  1695. {
  1696. struct efx_channel *channel;
  1697. struct efx_tx_queue *tx_queue;
  1698. struct efx_rx_queue *rx_queue;
  1699. int i;
  1700. /* Initialise common structures */
  1701. memset(efx, 0, sizeof(*efx));
  1702. spin_lock_init(&efx->biu_lock);
  1703. mutex_init(&efx->mdio_lock);
  1704. mutex_init(&efx->spi_lock);
  1705. #ifdef CONFIG_SFC_MTD
  1706. INIT_LIST_HEAD(&efx->mtd_list);
  1707. #endif
  1708. INIT_WORK(&efx->reset_work, efx_reset_work);
  1709. INIT_DELAYED_WORK(&efx->monitor_work, efx_monitor);
  1710. efx->pci_dev = pci_dev;
  1711. efx->msg_enable = debug;
  1712. efx->state = STATE_INIT;
  1713. efx->reset_pending = RESET_TYPE_NONE;
  1714. strlcpy(efx->name, pci_name(pci_dev), sizeof(efx->name));
  1715. efx->net_dev = net_dev;
  1716. efx->rx_checksum_enabled = true;
  1717. spin_lock_init(&efx->stats_lock);
  1718. mutex_init(&efx->mac_lock);
  1719. efx->mac_op = type->default_mac_ops;
  1720. efx->phy_op = &efx_dummy_phy_operations;
  1721. efx->mdio.dev = net_dev;
  1722. INIT_WORK(&efx->mac_work, efx_mac_work);
  1723. for (i = 0; i < EFX_MAX_CHANNELS; i++) {
  1724. channel = &efx->channel[i];
  1725. channel->efx = efx;
  1726. channel->channel = i;
  1727. channel->work_pending = false;
  1728. spin_lock_init(&channel->tx_stop_lock);
  1729. atomic_set(&channel->tx_stop_count, 1);
  1730. }
  1731. for (i = 0; i < EFX_MAX_TX_QUEUES; i++) {
  1732. tx_queue = &efx->tx_queue[i];
  1733. tx_queue->efx = efx;
  1734. tx_queue->queue = i;
  1735. tx_queue->buffer = NULL;
  1736. tx_queue->channel = &efx->channel[0]; /* for safety */
  1737. tx_queue->tso_headers_free = NULL;
  1738. }
  1739. for (i = 0; i < EFX_MAX_RX_QUEUES; i++) {
  1740. rx_queue = &efx->rx_queue[i];
  1741. rx_queue->efx = efx;
  1742. rx_queue->queue = i;
  1743. rx_queue->channel = &efx->channel[0]; /* for safety */
  1744. rx_queue->buffer = NULL;
  1745. setup_timer(&rx_queue->slow_fill, efx_rx_slow_fill,
  1746. (unsigned long)rx_queue);
  1747. }
  1748. efx->type = type;
  1749. /* As close as we can get to guaranteeing that we don't overflow */
  1750. BUILD_BUG_ON(EFX_EVQ_SIZE < EFX_TXQ_SIZE + EFX_RXQ_SIZE);
  1751. EFX_BUG_ON_PARANOID(efx->type->phys_addr_channels > EFX_MAX_CHANNELS);
  1752. /* Higher numbered interrupt modes are less capable! */
  1753. efx->interrupt_mode = max(efx->type->max_interrupt_mode,
  1754. interrupt_mode);
  1755. /* Would be good to use the net_dev name, but we're too early */
  1756. snprintf(efx->workqueue_name, sizeof(efx->workqueue_name), "sfc%s",
  1757. pci_name(pci_dev));
  1758. efx->workqueue = create_singlethread_workqueue(efx->workqueue_name);
  1759. if (!efx->workqueue)
  1760. return -ENOMEM;
  1761. return 0;
  1762. }
  1763. static void efx_fini_struct(struct efx_nic *efx)
  1764. {
  1765. if (efx->workqueue) {
  1766. destroy_workqueue(efx->workqueue);
  1767. efx->workqueue = NULL;
  1768. }
  1769. }
  1770. /**************************************************************************
  1771. *
  1772. * PCI interface
  1773. *
  1774. **************************************************************************/
  1775. /* Main body of final NIC shutdown code
  1776. * This is called only at module unload (or hotplug removal).
  1777. */
  1778. static void efx_pci_remove_main(struct efx_nic *efx)
  1779. {
  1780. efx_nic_fini_interrupt(efx);
  1781. efx_fini_channels(efx);
  1782. efx_fini_port(efx);
  1783. efx->type->fini(efx);
  1784. efx_fini_napi(efx);
  1785. efx_remove_all(efx);
  1786. }
  1787. /* Final NIC shutdown
  1788. * This is called only at module unload (or hotplug removal).
  1789. */
  1790. static void efx_pci_remove(struct pci_dev *pci_dev)
  1791. {
  1792. struct efx_nic *efx;
  1793. efx = pci_get_drvdata(pci_dev);
  1794. if (!efx)
  1795. return;
  1796. /* Mark the NIC as fini, then stop the interface */
  1797. rtnl_lock();
  1798. efx->state = STATE_FINI;
  1799. dev_close(efx->net_dev);
  1800. /* Allow any queued efx_resets() to complete */
  1801. rtnl_unlock();
  1802. efx_unregister_netdev(efx);
  1803. efx_mtd_remove(efx);
  1804. /* Wait for any scheduled resets to complete. No more will be
  1805. * scheduled from this point because efx_stop_all() has been
  1806. * called, we are no longer registered with driverlink, and
  1807. * the net_device's have been removed. */
  1808. cancel_work_sync(&efx->reset_work);
  1809. efx_pci_remove_main(efx);
  1810. efx_fini_io(efx);
  1811. netif_dbg(efx, drv, efx->net_dev, "shutdown successful\n");
  1812. pci_set_drvdata(pci_dev, NULL);
  1813. efx_fini_struct(efx);
  1814. free_netdev(efx->net_dev);
  1815. };
  1816. /* Main body of NIC initialisation
  1817. * This is called at module load (or hotplug insertion, theoretically).
  1818. */
  1819. static int efx_pci_probe_main(struct efx_nic *efx)
  1820. {
  1821. int rc;
  1822. /* Do start-of-day initialisation */
  1823. rc = efx_probe_all(efx);
  1824. if (rc)
  1825. goto fail1;
  1826. rc = efx_init_napi(efx);
  1827. if (rc)
  1828. goto fail2;
  1829. rc = efx->type->init(efx);
  1830. if (rc) {
  1831. netif_err(efx, probe, efx->net_dev,
  1832. "failed to initialise NIC\n");
  1833. goto fail3;
  1834. }
  1835. rc = efx_init_port(efx);
  1836. if (rc) {
  1837. netif_err(efx, probe, efx->net_dev,
  1838. "failed to initialise port\n");
  1839. goto fail4;
  1840. }
  1841. efx_init_channels(efx);
  1842. rc = efx_nic_init_interrupt(efx);
  1843. if (rc)
  1844. goto fail5;
  1845. return 0;
  1846. fail5:
  1847. efx_fini_channels(efx);
  1848. efx_fini_port(efx);
  1849. fail4:
  1850. efx->type->fini(efx);
  1851. fail3:
  1852. efx_fini_napi(efx);
  1853. fail2:
  1854. efx_remove_all(efx);
  1855. fail1:
  1856. return rc;
  1857. }
  1858. /* NIC initialisation
  1859. *
  1860. * This is called at module load (or hotplug insertion,
  1861. * theoretically). It sets up PCI mappings, tests and resets the NIC,
  1862. * sets up and registers the network devices with the kernel and hooks
  1863. * the interrupt service routine. It does not prepare the device for
  1864. * transmission; this is left to the first time one of the network
  1865. * interfaces is brought up (i.e. efx_net_open).
  1866. */
  1867. static int __devinit efx_pci_probe(struct pci_dev *pci_dev,
  1868. const struct pci_device_id *entry)
  1869. {
  1870. struct efx_nic_type *type = (struct efx_nic_type *) entry->driver_data;
  1871. struct net_device *net_dev;
  1872. struct efx_nic *efx;
  1873. int i, rc;
  1874. /* Allocate and initialise a struct net_device and struct efx_nic */
  1875. net_dev = alloc_etherdev_mq(sizeof(*efx), EFX_MAX_CORE_TX_QUEUES);
  1876. if (!net_dev)
  1877. return -ENOMEM;
  1878. net_dev->features |= (type->offload_features | NETIF_F_SG |
  1879. NETIF_F_HIGHDMA | NETIF_F_TSO |
  1880. NETIF_F_GRO);
  1881. if (type->offload_features & NETIF_F_V6_CSUM)
  1882. net_dev->features |= NETIF_F_TSO6;
  1883. /* Mask for features that also apply to VLAN devices */
  1884. net_dev->vlan_features |= (NETIF_F_ALL_CSUM | NETIF_F_SG |
  1885. NETIF_F_HIGHDMA | NETIF_F_TSO);
  1886. efx = netdev_priv(net_dev);
  1887. pci_set_drvdata(pci_dev, efx);
  1888. SET_NETDEV_DEV(net_dev, &pci_dev->dev);
  1889. rc = efx_init_struct(efx, type, pci_dev, net_dev);
  1890. if (rc)
  1891. goto fail1;
  1892. netif_info(efx, probe, efx->net_dev,
  1893. "Solarflare Communications NIC detected\n");
  1894. /* Set up basic I/O (BAR mappings etc) */
  1895. rc = efx_init_io(efx);
  1896. if (rc)
  1897. goto fail2;
  1898. /* No serialisation is required with the reset path because
  1899. * we're in STATE_INIT. */
  1900. for (i = 0; i < 5; i++) {
  1901. rc = efx_pci_probe_main(efx);
  1902. /* Serialise against efx_reset(). No more resets will be
  1903. * scheduled since efx_stop_all() has been called, and we
  1904. * have not and never have been registered with either
  1905. * the rtnetlink or driverlink layers. */
  1906. cancel_work_sync(&efx->reset_work);
  1907. if (rc == 0) {
  1908. if (efx->reset_pending != RESET_TYPE_NONE) {
  1909. /* If there was a scheduled reset during
  1910. * probe, the NIC is probably hosed anyway */
  1911. efx_pci_remove_main(efx);
  1912. rc = -EIO;
  1913. } else {
  1914. break;
  1915. }
  1916. }
  1917. /* Retry if a recoverably reset event has been scheduled */
  1918. if ((efx->reset_pending != RESET_TYPE_INVISIBLE) &&
  1919. (efx->reset_pending != RESET_TYPE_ALL))
  1920. goto fail3;
  1921. efx->reset_pending = RESET_TYPE_NONE;
  1922. }
  1923. if (rc) {
  1924. netif_err(efx, probe, efx->net_dev, "Could not reset NIC\n");
  1925. goto fail4;
  1926. }
  1927. /* Switch to the running state before we expose the device to the OS,
  1928. * so that dev_open()|efx_start_all() will actually start the device */
  1929. efx->state = STATE_RUNNING;
  1930. rc = efx_register_netdev(efx);
  1931. if (rc)
  1932. goto fail5;
  1933. netif_dbg(efx, probe, efx->net_dev, "initialisation successful\n");
  1934. rtnl_lock();
  1935. efx_mtd_probe(efx); /* allowed to fail */
  1936. rtnl_unlock();
  1937. return 0;
  1938. fail5:
  1939. efx_pci_remove_main(efx);
  1940. fail4:
  1941. fail3:
  1942. efx_fini_io(efx);
  1943. fail2:
  1944. efx_fini_struct(efx);
  1945. fail1:
  1946. WARN_ON(rc > 0);
  1947. netif_dbg(efx, drv, efx->net_dev, "initialisation failed. rc=%d\n", rc);
  1948. free_netdev(net_dev);
  1949. return rc;
  1950. }
  1951. static int efx_pm_freeze(struct device *dev)
  1952. {
  1953. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  1954. efx->state = STATE_FINI;
  1955. netif_device_detach(efx->net_dev);
  1956. efx_stop_all(efx);
  1957. efx_fini_channels(efx);
  1958. return 0;
  1959. }
  1960. static int efx_pm_thaw(struct device *dev)
  1961. {
  1962. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  1963. efx->state = STATE_INIT;
  1964. efx_init_channels(efx);
  1965. mutex_lock(&efx->mac_lock);
  1966. efx->phy_op->reconfigure(efx);
  1967. mutex_unlock(&efx->mac_lock);
  1968. efx_start_all(efx);
  1969. netif_device_attach(efx->net_dev);
  1970. efx->state = STATE_RUNNING;
  1971. efx->type->resume_wol(efx);
  1972. /* Reschedule any quenched resets scheduled during efx_pm_freeze() */
  1973. queue_work(reset_workqueue, &efx->reset_work);
  1974. return 0;
  1975. }
  1976. static int efx_pm_poweroff(struct device *dev)
  1977. {
  1978. struct pci_dev *pci_dev = to_pci_dev(dev);
  1979. struct efx_nic *efx = pci_get_drvdata(pci_dev);
  1980. efx->type->fini(efx);
  1981. efx->reset_pending = RESET_TYPE_NONE;
  1982. pci_save_state(pci_dev);
  1983. return pci_set_power_state(pci_dev, PCI_D3hot);
  1984. }
  1985. /* Used for both resume and restore */
  1986. static int efx_pm_resume(struct device *dev)
  1987. {
  1988. struct pci_dev *pci_dev = to_pci_dev(dev);
  1989. struct efx_nic *efx = pci_get_drvdata(pci_dev);
  1990. int rc;
  1991. rc = pci_set_power_state(pci_dev, PCI_D0);
  1992. if (rc)
  1993. return rc;
  1994. pci_restore_state(pci_dev);
  1995. rc = pci_enable_device(pci_dev);
  1996. if (rc)
  1997. return rc;
  1998. pci_set_master(efx->pci_dev);
  1999. rc = efx->type->reset(efx, RESET_TYPE_ALL);
  2000. if (rc)
  2001. return rc;
  2002. rc = efx->type->init(efx);
  2003. if (rc)
  2004. return rc;
  2005. efx_pm_thaw(dev);
  2006. return 0;
  2007. }
  2008. static int efx_pm_suspend(struct device *dev)
  2009. {
  2010. int rc;
  2011. efx_pm_freeze(dev);
  2012. rc = efx_pm_poweroff(dev);
  2013. if (rc)
  2014. efx_pm_resume(dev);
  2015. return rc;
  2016. }
  2017. static struct dev_pm_ops efx_pm_ops = {
  2018. .suspend = efx_pm_suspend,
  2019. .resume = efx_pm_resume,
  2020. .freeze = efx_pm_freeze,
  2021. .thaw = efx_pm_thaw,
  2022. .poweroff = efx_pm_poweroff,
  2023. .restore = efx_pm_resume,
  2024. };
  2025. static struct pci_driver efx_pci_driver = {
  2026. .name = KBUILD_MODNAME,
  2027. .id_table = efx_pci_table,
  2028. .probe = efx_pci_probe,
  2029. .remove = efx_pci_remove,
  2030. .driver.pm = &efx_pm_ops,
  2031. };
  2032. /**************************************************************************
  2033. *
  2034. * Kernel module interface
  2035. *
  2036. *************************************************************************/
  2037. module_param(interrupt_mode, uint, 0444);
  2038. MODULE_PARM_DESC(interrupt_mode,
  2039. "Interrupt mode (0=>MSIX 1=>MSI 2=>legacy)");
  2040. static int __init efx_init_module(void)
  2041. {
  2042. int rc;
  2043. printk(KERN_INFO "Solarflare NET driver v" EFX_DRIVER_VERSION "\n");
  2044. rc = register_netdevice_notifier(&efx_netdev_notifier);
  2045. if (rc)
  2046. goto err_notifier;
  2047. reset_workqueue = create_singlethread_workqueue("sfc_reset");
  2048. if (!reset_workqueue) {
  2049. rc = -ENOMEM;
  2050. goto err_reset;
  2051. }
  2052. rc = pci_register_driver(&efx_pci_driver);
  2053. if (rc < 0)
  2054. goto err_pci;
  2055. return 0;
  2056. err_pci:
  2057. destroy_workqueue(reset_workqueue);
  2058. err_reset:
  2059. unregister_netdevice_notifier(&efx_netdev_notifier);
  2060. err_notifier:
  2061. return rc;
  2062. }
  2063. static void __exit efx_exit_module(void)
  2064. {
  2065. printk(KERN_INFO "Solarflare NET driver unloading\n");
  2066. pci_unregister_driver(&efx_pci_driver);
  2067. destroy_workqueue(reset_workqueue);
  2068. unregister_netdevice_notifier(&efx_netdev_notifier);
  2069. }
  2070. module_init(efx_init_module);
  2071. module_exit(efx_exit_module);
  2072. MODULE_AUTHOR("Solarflare Communications and "
  2073. "Michael Brown <mbrown@fensystems.co.uk>");
  2074. MODULE_DESCRIPTION("Solarflare Communications network driver");
  2075. MODULE_LICENSE("GPL");
  2076. MODULE_DEVICE_TABLE(pci, efx_pci_table);